apic.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/delay.h>
  5. #include <linux/pm.h>
  6. #include <asm/alternative.h>
  7. #include <asm/cpufeature.h>
  8. #include <asm/processor.h>
  9. #include <asm/apicdef.h>
  10. #include <asm/atomic.h>
  11. #include <asm/fixmap.h>
  12. #include <asm/mpspec.h>
  13. #include <asm/system.h>
  14. #include <asm/msr.h>
  15. #define ARCH_APICTIMER_STOPS_ON_C3 1
  16. /*
  17. * Debugging macros
  18. */
  19. #define APIC_QUIET 0
  20. #define APIC_VERBOSE 1
  21. #define APIC_DEBUG 2
  22. /*
  23. * Define the default level of output to be very little
  24. * This can be turned up by using apic=verbose for more
  25. * information and apic=debug for _lots_ of information.
  26. * apic_verbosity is defined in apic.c
  27. */
  28. #define apic_printk(v, s, a...) do { \
  29. if ((v) <= apic_verbosity) \
  30. printk(s, ##a); \
  31. } while (0)
  32. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  33. extern void generic_apic_probe(void);
  34. #else
  35. static inline void generic_apic_probe(void)
  36. {
  37. }
  38. #endif
  39. #ifdef CONFIG_X86_LOCAL_APIC
  40. extern unsigned int apic_verbosity;
  41. extern int local_apic_timer_c2_ok;
  42. extern int disable_apic;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * Basic functions accessing APICs.
  57. */
  58. #ifdef CONFIG_PARAVIRT
  59. #include <asm/paravirt.h>
  60. #else
  61. #define setup_boot_clock setup_boot_APIC_clock
  62. #define setup_secondary_clock setup_secondary_APIC_clock
  63. #endif
  64. extern int is_vsmp_box(void);
  65. extern void xapic_wait_icr_idle(void);
  66. extern u32 safe_xapic_wait_icr_idle(void);
  67. extern void xapic_icr_write(u32, u32);
  68. extern int setup_profiling_timer(unsigned int);
  69. static inline void native_apic_mem_write(u32 reg, u32 v)
  70. {
  71. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  72. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  73. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  74. ASM_OUTPUT2("0" (v), "m" (*addr)));
  75. }
  76. static inline u32 native_apic_mem_read(u32 reg)
  77. {
  78. return *((volatile u32 *)(APIC_BASE + reg));
  79. }
  80. extern void native_apic_wait_icr_idle(void);
  81. extern u32 native_safe_apic_wait_icr_idle(void);
  82. extern void native_apic_icr_write(u32 low, u32 id);
  83. extern u64 native_apic_icr_read(void);
  84. #ifdef CONFIG_X86_X2APIC
  85. static inline void native_apic_msr_write(u32 reg, u32 v)
  86. {
  87. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  88. reg == APIC_LVR)
  89. return;
  90. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  91. }
  92. static inline u32 native_apic_msr_read(u32 reg)
  93. {
  94. u32 low, high;
  95. if (reg == APIC_DFR)
  96. return -1;
  97. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  98. return low;
  99. }
  100. static inline void native_x2apic_wait_icr_idle(void)
  101. {
  102. /* no need to wait for icr idle in x2apic */
  103. return;
  104. }
  105. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  106. {
  107. /* no need to wait for icr idle in x2apic */
  108. return 0;
  109. }
  110. static inline void native_x2apic_icr_write(u32 low, u32 id)
  111. {
  112. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  113. }
  114. static inline u64 native_x2apic_icr_read(void)
  115. {
  116. unsigned long val;
  117. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  118. return val;
  119. }
  120. extern int x2apic;
  121. extern void check_x2apic(void);
  122. extern void enable_x2apic(void);
  123. extern void enable_IR_x2apic(void);
  124. extern void x2apic_icr_write(u32 low, u32 id);
  125. static inline int x2apic_enabled(void)
  126. {
  127. int msr, msr2;
  128. if (!cpu_has_x2apic)
  129. return 0;
  130. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  131. if (msr & X2APIC_ENABLE)
  132. return 1;
  133. return 0;
  134. }
  135. #else
  136. static inline void check_x2apic(void)
  137. {
  138. }
  139. static inline void enable_x2apic(void)
  140. {
  141. }
  142. static inline void enable_IR_x2apic(void)
  143. {
  144. }
  145. static inline int x2apic_enabled(void)
  146. {
  147. return 0;
  148. }
  149. #endif
  150. extern int get_physical_broadcast(void);
  151. #ifdef CONFIG_X86_X2APIC
  152. static inline void ack_x2APIC_irq(void)
  153. {
  154. /* Docs say use 0 for future compatibility */
  155. native_apic_msr_write(APIC_EOI, 0);
  156. }
  157. #endif
  158. extern int lapic_get_maxlvt(void);
  159. extern void clear_local_APIC(void);
  160. extern void connect_bsp_APIC(void);
  161. extern void disconnect_bsp_APIC(int virt_wire_setup);
  162. extern void disable_local_APIC(void);
  163. extern void lapic_shutdown(void);
  164. extern int verify_local_APIC(void);
  165. extern void cache_APIC_registers(void);
  166. extern void sync_Arb_IDs(void);
  167. extern void init_bsp_APIC(void);
  168. extern void setup_local_APIC(void);
  169. extern void end_local_APIC_setup(void);
  170. extern void init_apic_mappings(void);
  171. extern void setup_boot_APIC_clock(void);
  172. extern void setup_secondary_APIC_clock(void);
  173. extern int APIC_init_uniprocessor(void);
  174. extern void enable_NMI_through_LVT0(void);
  175. /*
  176. * On 32bit this is mach-xxx local
  177. */
  178. #ifdef CONFIG_X86_64
  179. extern void early_init_lapic_mapping(void);
  180. extern int apic_is_clustered_box(void);
  181. #else
  182. static inline int apic_is_clustered_box(void)
  183. {
  184. return 0;
  185. }
  186. #endif
  187. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  188. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  189. #else /* !CONFIG_X86_LOCAL_APIC */
  190. static inline void lapic_shutdown(void) { }
  191. #define local_apic_timer_c2_ok 1
  192. static inline void init_apic_mappings(void) { }
  193. static inline void disable_local_APIC(void) { }
  194. #endif /* !CONFIG_X86_LOCAL_APIC */
  195. #ifdef CONFIG_X86_64
  196. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  197. #else
  198. #endif
  199. /*
  200. * Copyright 2004 James Cleverdon, IBM.
  201. * Subject to the GNU Public License, v.2
  202. *
  203. * Generic APIC sub-arch data struct.
  204. *
  205. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  206. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  207. * James Cleverdon.
  208. */
  209. struct genapic {
  210. char *name;
  211. int (*probe)(void);
  212. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  213. int (*apic_id_registered)(void);
  214. u32 irq_delivery_mode;
  215. u32 irq_dest_mode;
  216. const struct cpumask *(*target_cpus)(void);
  217. int disable_esr;
  218. int dest_logical;
  219. unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
  220. unsigned long (*check_apicid_present)(int apicid);
  221. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  222. void (*init_apic_ldr)(void);
  223. physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
  224. void (*setup_apic_routing)(void);
  225. int (*multi_timer_check)(int apic, int irq);
  226. int (*apicid_to_node)(int logical_apicid);
  227. int (*cpu_to_logical_apicid)(int cpu);
  228. int (*cpu_present_to_apicid)(int mps_cpu);
  229. physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
  230. void (*setup_portio_remap)(void);
  231. int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
  232. void (*enable_apic_mode)(void);
  233. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  234. /*
  235. * When one of the next two hooks returns 1 the genapic
  236. * is switched to this. Essentially they are additional
  237. * probe functions:
  238. */
  239. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  240. unsigned int (*get_apic_id)(unsigned long x);
  241. unsigned long (*set_apic_id)(unsigned int id);
  242. unsigned long apic_id_mask;
  243. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  244. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  245. const struct cpumask *andmask);
  246. /* ipi */
  247. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  248. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  249. int vector);
  250. void (*send_IPI_allbutself)(int vector);
  251. void (*send_IPI_all)(int vector);
  252. void (*send_IPI_self)(int vector);
  253. /* wakeup_secondary_cpu */
  254. int (*wakeup_cpu)(int apicid, unsigned long start_eip);
  255. int trampoline_phys_low;
  256. int trampoline_phys_high;
  257. void (*wait_for_init_deassert)(atomic_t *deassert);
  258. void (*smp_callin_clear_local_apic)(void);
  259. void (*store_NMI_vector)(unsigned short *high, unsigned short *low);
  260. void (*inquire_remote_apic)(int apicid);
  261. /* apic ops */
  262. u32 (*read)(u32 reg);
  263. void (*write)(u32 reg, u32 v);
  264. u64 (*icr_read)(void);
  265. void (*icr_write)(u32 low, u32 high);
  266. void (*wait_icr_idle)(void);
  267. u32 (*safe_wait_icr_idle)(void);
  268. };
  269. extern struct genapic *apic;
  270. static inline u32 apic_read(u32 reg)
  271. {
  272. return apic->read(reg);
  273. }
  274. static inline void apic_write(u32 reg, u32 val)
  275. {
  276. apic->write(reg, val);
  277. }
  278. static inline u64 apic_icr_read(void)
  279. {
  280. return apic->icr_read();
  281. }
  282. static inline void apic_icr_write(u32 low, u32 high)
  283. {
  284. apic->icr_write(low, high);
  285. }
  286. static inline void apic_wait_icr_idle(void)
  287. {
  288. apic->wait_icr_idle();
  289. }
  290. static inline u32 safe_apic_wait_icr_idle(void)
  291. {
  292. return apic->safe_wait_icr_idle();
  293. }
  294. static inline void ack_APIC_irq(void)
  295. {
  296. /*
  297. * ack_APIC_irq() actually gets compiled as a single instruction
  298. * ... yummie.
  299. */
  300. /* Docs say use 0 for future compatibility */
  301. apic_write(APIC_EOI, 0);
  302. }
  303. static inline unsigned default_get_apic_id(unsigned long x)
  304. {
  305. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  306. if (APIC_XAPIC(ver))
  307. return (x >> 24) & 0xFF;
  308. else
  309. return (x >> 24) & 0x0F;
  310. }
  311. /*
  312. * Warm reset vector default position:
  313. */
  314. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  315. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  316. #ifdef CONFIG_X86_32
  317. extern void es7000_update_genapic_to_cluster(void);
  318. #else
  319. extern struct genapic apic_flat;
  320. extern struct genapic apic_physflat;
  321. extern struct genapic apic_x2apic_cluster;
  322. extern struct genapic apic_x2apic_phys;
  323. extern int default_acpi_madt_oem_check(char *, char *);
  324. extern void apic_send_IPI_self(int vector);
  325. extern struct genapic apic_x2apic_uv_x;
  326. DECLARE_PER_CPU(int, x2apic_extra_bits);
  327. extern int default_cpu_present_to_apicid(int mps_cpu);
  328. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  329. #endif
  330. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  331. {
  332. while (!atomic_read(deassert))
  333. cpu_relax();
  334. return;
  335. }
  336. extern void generic_bigsmp_probe(void);
  337. #ifdef CONFIG_X86_LOCAL_APIC
  338. #include <asm/smp.h>
  339. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  340. static inline const struct cpumask *default_target_cpus(void)
  341. {
  342. #ifdef CONFIG_SMP
  343. return cpu_online_mask;
  344. #else
  345. return cpumask_of(0);
  346. #endif
  347. }
  348. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  349. static inline unsigned int read_apic_id(void)
  350. {
  351. unsigned int reg;
  352. reg = apic_read(APIC_ID);
  353. return apic->get_apic_id(reg);
  354. }
  355. extern void default_setup_apic_routing(void);
  356. #ifdef CONFIG_X86_32
  357. /*
  358. * Set up the logical destination ID.
  359. *
  360. * Intel recommends to set DFR, LDR and TPR before enabling
  361. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  362. * document number 292116). So here it goes...
  363. */
  364. extern void default_init_apic_ldr(void);
  365. static inline int default_apic_id_registered(void)
  366. {
  367. return physid_isset(read_apic_id(), phys_cpu_present_map);
  368. }
  369. static inline unsigned int
  370. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  371. {
  372. return cpumask_bits(cpumask)[0];
  373. }
  374. static inline unsigned int
  375. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  376. const struct cpumask *andmask)
  377. {
  378. unsigned long mask1 = cpumask_bits(cpumask)[0];
  379. unsigned long mask2 = cpumask_bits(andmask)[0];
  380. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  381. return (unsigned int)(mask1 & mask2 & mask3);
  382. }
  383. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  384. {
  385. return cpuid_apic >> index_msb;
  386. }
  387. extern int default_apicid_to_node(int logical_apicid);
  388. #endif
  389. static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
  390. {
  391. return physid_isset(apicid, bitmap);
  392. }
  393. static inline unsigned long default_check_apicid_present(int bit)
  394. {
  395. return physid_isset(bit, phys_cpu_present_map);
  396. }
  397. static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
  398. {
  399. return phys_map;
  400. }
  401. /* Mapping from cpu number to logical apicid */
  402. static inline int default_cpu_to_logical_apicid(int cpu)
  403. {
  404. return 1 << cpu;
  405. }
  406. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  407. {
  408. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  409. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  410. else
  411. return BAD_APICID;
  412. }
  413. static inline int
  414. __default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  415. {
  416. return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
  417. }
  418. #ifdef CONFIG_X86_32
  419. static inline int default_cpu_present_to_apicid(int mps_cpu)
  420. {
  421. return __default_cpu_present_to_apicid(mps_cpu);
  422. }
  423. static inline int
  424. default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  425. {
  426. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  427. }
  428. #else
  429. extern int default_cpu_present_to_apicid(int mps_cpu);
  430. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  431. #endif
  432. static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
  433. {
  434. return physid_mask_of_physid(phys_apicid);
  435. }
  436. #endif /* CONFIG_X86_LOCAL_APIC */
  437. #ifdef CONFIG_X86_32
  438. extern u8 cpu_2_logical_apicid[NR_CPUS];
  439. #endif
  440. #endif /* _ASM_X86_APIC_H */