cpu-feature-overrides.h 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004 Cavium Networks
  7. */
  8. #ifndef __ASM_MACH_CAVIUM_OCTEON_CPU_FEATURE_OVERRIDES_H
  9. #define __ASM_MACH_CAVIUM_OCTEON_CPU_FEATURE_OVERRIDES_H
  10. #include <linux/types.h>
  11. #include <asm/mipsregs.h>
  12. /*
  13. * Cavium Octeons are MIPS64v2 processors
  14. */
  15. #define cpu_dcache_line_size() 128
  16. #define cpu_icache_line_size() 128
  17. #define cpu_has_4kex 1
  18. #define cpu_has_3k_cache 0
  19. #define cpu_has_4k_cache 0
  20. #define cpu_has_tx39_cache 0
  21. #define cpu_has_fpu 0
  22. #define cpu_has_counter 1
  23. #define cpu_has_watch 1
  24. #define cpu_has_divec 1
  25. #define cpu_has_vce 0
  26. #define cpu_has_cache_cdex_p 0
  27. #define cpu_has_cache_cdex_s 0
  28. #define cpu_has_prefetch 1
  29. #define cpu_has_llsc 1
  30. /*
  31. * We Disable LL/SC on non SMP systems as it is faster to disable
  32. * interrupts for atomic access than a LL/SC.
  33. */
  34. #ifdef CONFIG_SMP
  35. # define kernel_uses_llsc 1
  36. #else
  37. # define kernel_uses_llsc 0
  38. #endif
  39. #define cpu_has_vtag_icache 1
  40. #define cpu_has_dc_aliases 0
  41. #define cpu_has_ic_fills_f_dc 0
  42. #define cpu_has_64bits 1
  43. #define cpu_has_octeon_cache 1
  44. #define cpu_has_saa octeon_has_saa()
  45. #define cpu_has_mips32r1 0
  46. #define cpu_has_mips32r2 0
  47. #define cpu_has_mips64r1 0
  48. #define cpu_has_mips64r2 1
  49. #define cpu_has_mips_r2_exec_hazard 0
  50. #define cpu_has_dsp 0
  51. #define cpu_has_mipsmt 0
  52. #define cpu_has_vint 0
  53. #define cpu_has_veic 0
  54. #define cpu_hwrena_impl_bits 0xc0000000
  55. #define kernel_uses_smartmips_rixi (cpu_data[0].cputype != CPU_CAVIUM_OCTEON)
  56. #define ARCH_HAS_IRQ_PER_CPU 1
  57. #define ARCH_HAS_SPINLOCK_PREFETCH 1
  58. #define spin_lock_prefetch(x) prefetch(x)
  59. #define PREFETCH_STRIDE 128
  60. #ifdef __OCTEON__
  61. /*
  62. * All gcc versions that have OCTEON support define __OCTEON__ and have the
  63. * __builtin_popcount support.
  64. */
  65. #define ARCH_HAS_USABLE_BUILTIN_POPCOUNT 1
  66. #endif
  67. static inline int octeon_has_saa(void)
  68. {
  69. int id;
  70. asm volatile ("mfc0 %0, $15,0" : "=r" (id));
  71. return id >= 0x000d0300;
  72. }
  73. /*
  74. * The last 256MB are reserved for device to device mappings and the
  75. * BAR1 hole.
  76. */
  77. #define MAX_DMA32_PFN (((1ULL << 32) - (1ULL << 28)) >> PAGE_SHIFT)
  78. #endif