qlge.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667
  1. /*
  2. * QLogic QLA41xx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qlge for copyright and licensing details.
  6. */
  7. #ifndef _QLGE_H_
  8. #define _QLGE_H_
  9. #include <linux/pci.h>
  10. #include <linux/netdevice.h>
  11. /*
  12. * General definitions...
  13. */
  14. #define DRV_NAME "qlge"
  15. #define DRV_STRING "QLogic 10 Gigabit PCI-E Ethernet Driver "
  16. #define DRV_VERSION "v1.00.00-b3"
  17. #define PFX "qlge: "
  18. #define QPRINTK(qdev, nlevel, klevel, fmt, args...) \
  19. do { \
  20. if (!((qdev)->msg_enable & NETIF_MSG_##nlevel)) \
  21. ; \
  22. else \
  23. dev_printk(KERN_##klevel, &((qdev)->pdev->dev), \
  24. "%s: " fmt, __func__, ##args); \
  25. } while (0)
  26. #define QLGE_VENDOR_ID 0x1077
  27. #define QLGE_DEVICE_ID_8012 0x8012
  28. #define QLGE_DEVICE_ID_8000 0x8000
  29. #define MAX_CPUS 8
  30. #define MAX_TX_RINGS MAX_CPUS
  31. #define MAX_RX_RINGS ((MAX_CPUS * 2) + 1)
  32. #define NUM_TX_RING_ENTRIES 256
  33. #define NUM_RX_RING_ENTRIES 256
  34. #define NUM_SMALL_BUFFERS 512
  35. #define NUM_LARGE_BUFFERS 512
  36. #define SMALL_BUFFER_SIZE 256
  37. #define LARGE_BUFFER_SIZE PAGE_SIZE
  38. #define MAX_SPLIT_SIZE 1023
  39. #define QLGE_SB_PAD 32
  40. #define MAX_CQ 128
  41. #define DFLT_COALESCE_WAIT 100 /* 100 usec wait for coalescing */
  42. #define MAX_INTER_FRAME_WAIT 10 /* 10 usec max interframe-wait for coalescing */
  43. #define DFLT_INTER_FRAME_WAIT (MAX_INTER_FRAME_WAIT/2)
  44. #define UDELAY_COUNT 3
  45. #define UDELAY_DELAY 10
  46. #define TX_DESC_PER_IOCB 8
  47. /* The maximum number of frags we handle is based
  48. * on PAGE_SIZE...
  49. */
  50. #if (PAGE_SHIFT == 12) || (PAGE_SHIFT == 13) /* 4k & 8k pages */
  51. #define TX_DESC_PER_OAL ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2)
  52. #else /* all other page sizes */
  53. #define TX_DESC_PER_OAL 0
  54. #endif
  55. #define DB_PAGE_SIZE 4096
  56. /*
  57. * Processor Address Register (PROC_ADDR) bit definitions.
  58. */
  59. enum {
  60. /* Misc. stuff */
  61. MAILBOX_COUNT = 16,
  62. PROC_ADDR_RDY = (1 << 31),
  63. PROC_ADDR_R = (1 << 30),
  64. PROC_ADDR_ERR = (1 << 29),
  65. PROC_ADDR_DA = (1 << 28),
  66. PROC_ADDR_FUNC0_MBI = 0x00001180,
  67. PROC_ADDR_FUNC0_MBO = (PROC_ADDR_FUNC0_MBI + MAILBOX_COUNT),
  68. PROC_ADDR_FUNC0_CTL = 0x000011a1,
  69. PROC_ADDR_FUNC2_MBI = 0x00001280,
  70. PROC_ADDR_FUNC2_MBO = (PROC_ADDR_FUNC2_MBI + MAILBOX_COUNT),
  71. PROC_ADDR_FUNC2_CTL = 0x000012a1,
  72. PROC_ADDR_MPI_RISC = 0x00000000,
  73. PROC_ADDR_MDE = 0x00010000,
  74. PROC_ADDR_REGBLOCK = 0x00020000,
  75. PROC_ADDR_RISC_REG = 0x00030000,
  76. };
  77. /*
  78. * System Register (SYS) bit definitions.
  79. */
  80. enum {
  81. SYS_EFE = (1 << 0),
  82. SYS_FAE = (1 << 1),
  83. SYS_MDC = (1 << 2),
  84. SYS_DST = (1 << 3),
  85. SYS_DWC = (1 << 4),
  86. SYS_EVW = (1 << 5),
  87. SYS_OMP_DLY_MASK = 0x3f000000,
  88. /*
  89. * There are no values defined as of edit #15.
  90. */
  91. SYS_ODI = (1 << 14),
  92. };
  93. /*
  94. * Reset/Failover Register (RST_FO) bit definitions.
  95. */
  96. enum {
  97. RST_FO_TFO = (1 << 0),
  98. RST_FO_RR_MASK = 0x00060000,
  99. RST_FO_RR_CQ_CAM = 0x00000000,
  100. RST_FO_RR_DROP = 0x00000001,
  101. RST_FO_RR_DQ = 0x00000002,
  102. RST_FO_RR_RCV_FUNC_CQ = 0x00000003,
  103. RST_FO_FRB = (1 << 12),
  104. RST_FO_MOP = (1 << 13),
  105. RST_FO_REG = (1 << 14),
  106. RST_FO_FR = (1 << 15),
  107. };
  108. /*
  109. * Function Specific Control Register (FSC) bit definitions.
  110. */
  111. enum {
  112. FSC_DBRST_MASK = 0x00070000,
  113. FSC_DBRST_256 = 0x00000000,
  114. FSC_DBRST_512 = 0x00000001,
  115. FSC_DBRST_768 = 0x00000002,
  116. FSC_DBRST_1024 = 0x00000003,
  117. FSC_DBL_MASK = 0x00180000,
  118. FSC_DBL_DBRST = 0x00000000,
  119. FSC_DBL_MAX_PLD = 0x00000008,
  120. FSC_DBL_MAX_BRST = 0x00000010,
  121. FSC_DBL_128_BYTES = 0x00000018,
  122. FSC_EC = (1 << 5),
  123. FSC_EPC_MASK = 0x00c00000,
  124. FSC_EPC_INBOUND = (1 << 6),
  125. FSC_EPC_OUTBOUND = (1 << 7),
  126. FSC_VM_PAGESIZE_MASK = 0x07000000,
  127. FSC_VM_PAGE_2K = 0x00000100,
  128. FSC_VM_PAGE_4K = 0x00000200,
  129. FSC_VM_PAGE_8K = 0x00000300,
  130. FSC_VM_PAGE_64K = 0x00000600,
  131. FSC_SH = (1 << 11),
  132. FSC_DSB = (1 << 12),
  133. FSC_STE = (1 << 13),
  134. FSC_FE = (1 << 15),
  135. };
  136. /*
  137. * Host Command Status Register (CSR) bit definitions.
  138. */
  139. enum {
  140. CSR_ERR_STS_MASK = 0x0000003f,
  141. /*
  142. * There are no valued defined as of edit #15.
  143. */
  144. CSR_RR = (1 << 8),
  145. CSR_HRI = (1 << 9),
  146. CSR_RP = (1 << 10),
  147. CSR_CMD_PARM_SHIFT = 22,
  148. CSR_CMD_NOP = 0x00000000,
  149. CSR_CMD_SET_RST = 0x10000000,
  150. CSR_CMD_CLR_RST = 0x20000000,
  151. CSR_CMD_SET_PAUSE = 0x30000000,
  152. CSR_CMD_CLR_PAUSE = 0x40000000,
  153. CSR_CMD_SET_H2R_INT = 0x50000000,
  154. CSR_CMD_CLR_H2R_INT = 0x60000000,
  155. CSR_CMD_PAR_EN = 0x70000000,
  156. CSR_CMD_SET_BAD_PAR = 0x80000000,
  157. CSR_CMD_CLR_BAD_PAR = 0x90000000,
  158. CSR_CMD_CLR_R2PCI_INT = 0xa0000000,
  159. };
  160. /*
  161. * Configuration Register (CFG) bit definitions.
  162. */
  163. enum {
  164. CFG_LRQ = (1 << 0),
  165. CFG_DRQ = (1 << 1),
  166. CFG_LR = (1 << 2),
  167. CFG_DR = (1 << 3),
  168. CFG_LE = (1 << 5),
  169. CFG_LCQ = (1 << 6),
  170. CFG_DCQ = (1 << 7),
  171. CFG_Q_SHIFT = 8,
  172. CFG_Q_MASK = 0x7f000000,
  173. };
  174. /*
  175. * Status Register (STS) bit definitions.
  176. */
  177. enum {
  178. STS_FE = (1 << 0),
  179. STS_PI = (1 << 1),
  180. STS_PL0 = (1 << 2),
  181. STS_PL1 = (1 << 3),
  182. STS_PI0 = (1 << 4),
  183. STS_PI1 = (1 << 5),
  184. STS_FUNC_ID_MASK = 0x000000c0,
  185. STS_FUNC_ID_SHIFT = 6,
  186. STS_F0E = (1 << 8),
  187. STS_F1E = (1 << 9),
  188. STS_F2E = (1 << 10),
  189. STS_F3E = (1 << 11),
  190. STS_NFE = (1 << 12),
  191. };
  192. /*
  193. * Interrupt Enable Register (INTR_EN) bit definitions.
  194. */
  195. enum {
  196. INTR_EN_INTR_MASK = 0x007f0000,
  197. INTR_EN_TYPE_MASK = 0x03000000,
  198. INTR_EN_TYPE_ENABLE = 0x00000100,
  199. INTR_EN_TYPE_DISABLE = 0x00000200,
  200. INTR_EN_TYPE_READ = 0x00000300,
  201. INTR_EN_IHD = (1 << 13),
  202. INTR_EN_IHD_MASK = (INTR_EN_IHD << 16),
  203. INTR_EN_EI = (1 << 14),
  204. INTR_EN_EN = (1 << 15),
  205. };
  206. /*
  207. * Interrupt Mask Register (INTR_MASK) bit definitions.
  208. */
  209. enum {
  210. INTR_MASK_PI = (1 << 0),
  211. INTR_MASK_HL0 = (1 << 1),
  212. INTR_MASK_LH0 = (1 << 2),
  213. INTR_MASK_HL1 = (1 << 3),
  214. INTR_MASK_LH1 = (1 << 4),
  215. INTR_MASK_SE = (1 << 5),
  216. INTR_MASK_LSC = (1 << 6),
  217. INTR_MASK_MC = (1 << 7),
  218. INTR_MASK_LINK_IRQS = INTR_MASK_LSC | INTR_MASK_SE | INTR_MASK_MC,
  219. };
  220. /*
  221. * Register (REV_ID) bit definitions.
  222. */
  223. enum {
  224. REV_ID_MASK = 0x0000000f,
  225. REV_ID_NICROLL_SHIFT = 0,
  226. REV_ID_NICREV_SHIFT = 4,
  227. REV_ID_XGROLL_SHIFT = 8,
  228. REV_ID_XGREV_SHIFT = 12,
  229. REV_ID_CHIPREV_SHIFT = 28,
  230. };
  231. /*
  232. * Force ECC Error Register (FRC_ECC_ERR) bit definitions.
  233. */
  234. enum {
  235. FRC_ECC_ERR_VW = (1 << 12),
  236. FRC_ECC_ERR_VB = (1 << 13),
  237. FRC_ECC_ERR_NI = (1 << 14),
  238. FRC_ECC_ERR_NO = (1 << 15),
  239. FRC_ECC_PFE_SHIFT = 16,
  240. FRC_ECC_ERR_DO = (1 << 18),
  241. FRC_ECC_P14 = (1 << 19),
  242. };
  243. /*
  244. * Error Status Register (ERR_STS) bit definitions.
  245. */
  246. enum {
  247. ERR_STS_NOF = (1 << 0),
  248. ERR_STS_NIF = (1 << 1),
  249. ERR_STS_DRP = (1 << 2),
  250. ERR_STS_XGP = (1 << 3),
  251. ERR_STS_FOU = (1 << 4),
  252. ERR_STS_FOC = (1 << 5),
  253. ERR_STS_FOF = (1 << 6),
  254. ERR_STS_FIU = (1 << 7),
  255. ERR_STS_FIC = (1 << 8),
  256. ERR_STS_FIF = (1 << 9),
  257. ERR_STS_MOF = (1 << 10),
  258. ERR_STS_TA = (1 << 11),
  259. ERR_STS_MA = (1 << 12),
  260. ERR_STS_MPE = (1 << 13),
  261. ERR_STS_SCE = (1 << 14),
  262. ERR_STS_STE = (1 << 15),
  263. ERR_STS_FOW = (1 << 16),
  264. ERR_STS_UE = (1 << 17),
  265. ERR_STS_MCH = (1 << 26),
  266. ERR_STS_LOC_SHIFT = 27,
  267. };
  268. /*
  269. * RAM Debug Address Register (RAM_DBG_ADDR) bit definitions.
  270. */
  271. enum {
  272. RAM_DBG_ADDR_FW = (1 << 30),
  273. RAM_DBG_ADDR_FR = (1 << 31),
  274. };
  275. /*
  276. * Semaphore Register (SEM) bit definitions.
  277. */
  278. enum {
  279. /*
  280. * Example:
  281. * reg = SEM_XGMAC0_MASK | (SEM_SET << SEM_XGMAC0_SHIFT)
  282. */
  283. SEM_CLEAR = 0,
  284. SEM_SET = 1,
  285. SEM_FORCE = 3,
  286. SEM_XGMAC0_SHIFT = 0,
  287. SEM_XGMAC1_SHIFT = 2,
  288. SEM_ICB_SHIFT = 4,
  289. SEM_MAC_ADDR_SHIFT = 6,
  290. SEM_FLASH_SHIFT = 8,
  291. SEM_PROBE_SHIFT = 10,
  292. SEM_RT_IDX_SHIFT = 12,
  293. SEM_PROC_REG_SHIFT = 14,
  294. SEM_XGMAC0_MASK = 0x00030000,
  295. SEM_XGMAC1_MASK = 0x000c0000,
  296. SEM_ICB_MASK = 0x00300000,
  297. SEM_MAC_ADDR_MASK = 0x00c00000,
  298. SEM_FLASH_MASK = 0x03000000,
  299. SEM_PROBE_MASK = 0x0c000000,
  300. SEM_RT_IDX_MASK = 0x30000000,
  301. SEM_PROC_REG_MASK = 0xc0000000,
  302. };
  303. /*
  304. * 10G MAC Address Register (XGMAC_ADDR) bit definitions.
  305. */
  306. enum {
  307. XGMAC_ADDR_RDY = (1 << 31),
  308. XGMAC_ADDR_R = (1 << 30),
  309. XGMAC_ADDR_XME = (1 << 29),
  310. /* XGMAC control registers */
  311. PAUSE_SRC_LO = 0x00000100,
  312. PAUSE_SRC_HI = 0x00000104,
  313. GLOBAL_CFG = 0x00000108,
  314. GLOBAL_CFG_RESET = (1 << 0),
  315. GLOBAL_CFG_JUMBO = (1 << 6),
  316. GLOBAL_CFG_TX_STAT_EN = (1 << 10),
  317. GLOBAL_CFG_RX_STAT_EN = (1 << 11),
  318. TX_CFG = 0x0000010c,
  319. TX_CFG_RESET = (1 << 0),
  320. TX_CFG_EN = (1 << 1),
  321. TX_CFG_PREAM = (1 << 2),
  322. RX_CFG = 0x00000110,
  323. RX_CFG_RESET = (1 << 0),
  324. RX_CFG_EN = (1 << 1),
  325. RX_CFG_PREAM = (1 << 2),
  326. FLOW_CTL = 0x0000011c,
  327. PAUSE_OPCODE = 0x00000120,
  328. PAUSE_TIMER = 0x00000124,
  329. PAUSE_FRM_DEST_LO = 0x00000128,
  330. PAUSE_FRM_DEST_HI = 0x0000012c,
  331. MAC_TX_PARAMS = 0x00000134,
  332. MAC_TX_PARAMS_JUMBO = (1 << 31),
  333. MAC_TX_PARAMS_SIZE_SHIFT = 16,
  334. MAC_RX_PARAMS = 0x00000138,
  335. MAC_SYS_INT = 0x00000144,
  336. MAC_SYS_INT_MASK = 0x00000148,
  337. MAC_MGMT_INT = 0x0000014c,
  338. MAC_MGMT_IN_MASK = 0x00000150,
  339. EXT_ARB_MODE = 0x000001fc,
  340. /* XGMAC TX statistics registers */
  341. TX_PKTS = 0x00000200,
  342. TX_BYTES = 0x00000208,
  343. TX_MCAST_PKTS = 0x00000210,
  344. TX_BCAST_PKTS = 0x00000218,
  345. TX_UCAST_PKTS = 0x00000220,
  346. TX_CTL_PKTS = 0x00000228,
  347. TX_PAUSE_PKTS = 0x00000230,
  348. TX_64_PKT = 0x00000238,
  349. TX_65_TO_127_PKT = 0x00000240,
  350. TX_128_TO_255_PKT = 0x00000248,
  351. TX_256_511_PKT = 0x00000250,
  352. TX_512_TO_1023_PKT = 0x00000258,
  353. TX_1024_TO_1518_PKT = 0x00000260,
  354. TX_1519_TO_MAX_PKT = 0x00000268,
  355. TX_UNDERSIZE_PKT = 0x00000270,
  356. TX_OVERSIZE_PKT = 0x00000278,
  357. /* XGMAC statistics control registers */
  358. RX_HALF_FULL_DET = 0x000002a0,
  359. TX_HALF_FULL_DET = 0x000002a4,
  360. RX_OVERFLOW_DET = 0x000002a8,
  361. TX_OVERFLOW_DET = 0x000002ac,
  362. RX_HALF_FULL_MASK = 0x000002b0,
  363. TX_HALF_FULL_MASK = 0x000002b4,
  364. RX_OVERFLOW_MASK = 0x000002b8,
  365. TX_OVERFLOW_MASK = 0x000002bc,
  366. STAT_CNT_CTL = 0x000002c0,
  367. STAT_CNT_CTL_CLEAR_TX = (1 << 0),
  368. STAT_CNT_CTL_CLEAR_RX = (1 << 1),
  369. AUX_RX_HALF_FULL_DET = 0x000002d0,
  370. AUX_TX_HALF_FULL_DET = 0x000002d4,
  371. AUX_RX_OVERFLOW_DET = 0x000002d8,
  372. AUX_TX_OVERFLOW_DET = 0x000002dc,
  373. AUX_RX_HALF_FULL_MASK = 0x000002f0,
  374. AUX_TX_HALF_FULL_MASK = 0x000002f4,
  375. AUX_RX_OVERFLOW_MASK = 0x000002f8,
  376. AUX_TX_OVERFLOW_MASK = 0x000002fc,
  377. /* XGMAC RX statistics registers */
  378. RX_BYTES = 0x00000300,
  379. RX_BYTES_OK = 0x00000308,
  380. RX_PKTS = 0x00000310,
  381. RX_PKTS_OK = 0x00000318,
  382. RX_BCAST_PKTS = 0x00000320,
  383. RX_MCAST_PKTS = 0x00000328,
  384. RX_UCAST_PKTS = 0x00000330,
  385. RX_UNDERSIZE_PKTS = 0x00000338,
  386. RX_OVERSIZE_PKTS = 0x00000340,
  387. RX_JABBER_PKTS = 0x00000348,
  388. RX_UNDERSIZE_FCERR_PKTS = 0x00000350,
  389. RX_DROP_EVENTS = 0x00000358,
  390. RX_FCERR_PKTS = 0x00000360,
  391. RX_ALIGN_ERR = 0x00000368,
  392. RX_SYMBOL_ERR = 0x00000370,
  393. RX_MAC_ERR = 0x00000378,
  394. RX_CTL_PKTS = 0x00000380,
  395. RX_PAUSE_PKTS = 0x00000388,
  396. RX_64_PKTS = 0x00000390,
  397. RX_65_TO_127_PKTS = 0x00000398,
  398. RX_128_255_PKTS = 0x000003a0,
  399. RX_256_511_PKTS = 0x000003a8,
  400. RX_512_TO_1023_PKTS = 0x000003b0,
  401. RX_1024_TO_1518_PKTS = 0x000003b8,
  402. RX_1519_TO_MAX_PKTS = 0x000003c0,
  403. RX_LEN_ERR_PKTS = 0x000003c8,
  404. /* XGMAC MDIO control registers */
  405. MDIO_TX_DATA = 0x00000400,
  406. MDIO_RX_DATA = 0x00000410,
  407. MDIO_CMD = 0x00000420,
  408. MDIO_PHY_ADDR = 0x00000430,
  409. MDIO_PORT = 0x00000440,
  410. MDIO_STATUS = 0x00000450,
  411. /* XGMAC AUX statistics registers */
  412. };
  413. /*
  414. * Enhanced Transmission Schedule Registers (NIC_ETS,CNA_ETS) bit definitions.
  415. */
  416. enum {
  417. ETS_QUEUE_SHIFT = 29,
  418. ETS_REF = (1 << 26),
  419. ETS_RS = (1 << 27),
  420. ETS_P = (1 << 28),
  421. ETS_FC_COS_SHIFT = 23,
  422. };
  423. /*
  424. * Flash Address Register (FLASH_ADDR) bit definitions.
  425. */
  426. enum {
  427. FLASH_ADDR_RDY = (1 << 31),
  428. FLASH_ADDR_R = (1 << 30),
  429. FLASH_ADDR_ERR = (1 << 29),
  430. };
  431. /*
  432. * Stop CQ Processing Register (CQ_STOP) bit definitions.
  433. */
  434. enum {
  435. CQ_STOP_QUEUE_MASK = (0x007f0000),
  436. CQ_STOP_TYPE_MASK = (0x03000000),
  437. CQ_STOP_TYPE_START = 0x00000100,
  438. CQ_STOP_TYPE_STOP = 0x00000200,
  439. CQ_STOP_TYPE_READ = 0x00000300,
  440. CQ_STOP_EN = (1 << 15),
  441. };
  442. /*
  443. * MAC Protocol Address Index Register (MAC_ADDR_IDX) bit definitions.
  444. */
  445. enum {
  446. MAC_ADDR_IDX_SHIFT = 4,
  447. MAC_ADDR_TYPE_SHIFT = 16,
  448. MAC_ADDR_TYPE_MASK = 0x000f0000,
  449. MAC_ADDR_TYPE_CAM_MAC = 0x00000000,
  450. MAC_ADDR_TYPE_MULTI_MAC = 0x00010000,
  451. MAC_ADDR_TYPE_VLAN = 0x00020000,
  452. MAC_ADDR_TYPE_MULTI_FLTR = 0x00030000,
  453. MAC_ADDR_TYPE_FC_MAC = 0x00040000,
  454. MAC_ADDR_TYPE_MGMT_MAC = 0x00050000,
  455. MAC_ADDR_TYPE_MGMT_VLAN = 0x00060000,
  456. MAC_ADDR_TYPE_MGMT_V4 = 0x00070000,
  457. MAC_ADDR_TYPE_MGMT_V6 = 0x00080000,
  458. MAC_ADDR_TYPE_MGMT_TU_DP = 0x00090000,
  459. MAC_ADDR_ADR = (1 << 25),
  460. MAC_ADDR_RS = (1 << 26),
  461. MAC_ADDR_E = (1 << 27),
  462. MAC_ADDR_MR = (1 << 30),
  463. MAC_ADDR_MW = (1 << 31),
  464. MAX_MULTICAST_ENTRIES = 32,
  465. };
  466. /*
  467. * MAC Protocol Address Index Register (SPLT_HDR) bit definitions.
  468. */
  469. enum {
  470. SPLT_HDR_EP = (1 << 31),
  471. };
  472. /*
  473. * FCoE Receive Configuration Register (FC_RCV_CFG) bit definitions.
  474. */
  475. enum {
  476. FC_RCV_CFG_ECT = (1 << 15),
  477. FC_RCV_CFG_DFH = (1 << 20),
  478. FC_RCV_CFG_DVF = (1 << 21),
  479. FC_RCV_CFG_RCE = (1 << 27),
  480. FC_RCV_CFG_RFE = (1 << 28),
  481. FC_RCV_CFG_TEE = (1 << 29),
  482. FC_RCV_CFG_TCE = (1 << 30),
  483. FC_RCV_CFG_TFE = (1 << 31),
  484. };
  485. /*
  486. * NIC Receive Configuration Register (NIC_RCV_CFG) bit definitions.
  487. */
  488. enum {
  489. NIC_RCV_CFG_PPE = (1 << 0),
  490. NIC_RCV_CFG_VLAN_MASK = 0x00060000,
  491. NIC_RCV_CFG_VLAN_ALL = 0x00000000,
  492. NIC_RCV_CFG_VLAN_MATCH_ONLY = 0x00000002,
  493. NIC_RCV_CFG_VLAN_MATCH_AND_NON = 0x00000004,
  494. NIC_RCV_CFG_VLAN_NONE_AND_NON = 0x00000006,
  495. NIC_RCV_CFG_RV = (1 << 3),
  496. NIC_RCV_CFG_DFQ_MASK = (0x7f000000),
  497. NIC_RCV_CFG_DFQ_SHIFT = 8,
  498. NIC_RCV_CFG_DFQ = 0, /* HARDCODE default queue to 0. */
  499. };
  500. /*
  501. * Mgmt Receive Configuration Register (MGMT_RCV_CFG) bit definitions.
  502. */
  503. enum {
  504. MGMT_RCV_CFG_ARP = (1 << 0),
  505. MGMT_RCV_CFG_DHC = (1 << 1),
  506. MGMT_RCV_CFG_DHS = (1 << 2),
  507. MGMT_RCV_CFG_NP = (1 << 3),
  508. MGMT_RCV_CFG_I6N = (1 << 4),
  509. MGMT_RCV_CFG_I6R = (1 << 5),
  510. MGMT_RCV_CFG_DH6 = (1 << 6),
  511. MGMT_RCV_CFG_UD1 = (1 << 7),
  512. MGMT_RCV_CFG_UD0 = (1 << 8),
  513. MGMT_RCV_CFG_BCT = (1 << 9),
  514. MGMT_RCV_CFG_MCT = (1 << 10),
  515. MGMT_RCV_CFG_DM = (1 << 11),
  516. MGMT_RCV_CFG_RM = (1 << 12),
  517. MGMT_RCV_CFG_STL = (1 << 13),
  518. MGMT_RCV_CFG_VLAN_MASK = 0xc0000000,
  519. MGMT_RCV_CFG_VLAN_ALL = 0x00000000,
  520. MGMT_RCV_CFG_VLAN_MATCH_ONLY = 0x00004000,
  521. MGMT_RCV_CFG_VLAN_MATCH_AND_NON = 0x00008000,
  522. MGMT_RCV_CFG_VLAN_NONE_AND_NON = 0x0000c000,
  523. };
  524. /*
  525. * Routing Index Register (RT_IDX) bit definitions.
  526. */
  527. enum {
  528. RT_IDX_IDX_SHIFT = 8,
  529. RT_IDX_TYPE_MASK = 0x000f0000,
  530. RT_IDX_TYPE_RT = 0x00000000,
  531. RT_IDX_TYPE_RT_INV = 0x00010000,
  532. RT_IDX_TYPE_NICQ = 0x00020000,
  533. RT_IDX_TYPE_NICQ_INV = 0x00030000,
  534. RT_IDX_DST_MASK = 0x00700000,
  535. RT_IDX_DST_RSS = 0x00000000,
  536. RT_IDX_DST_CAM_Q = 0x00100000,
  537. RT_IDX_DST_COS_Q = 0x00200000,
  538. RT_IDX_DST_DFLT_Q = 0x00300000,
  539. RT_IDX_DST_DEST_Q = 0x00400000,
  540. RT_IDX_RS = (1 << 26),
  541. RT_IDX_E = (1 << 27),
  542. RT_IDX_MR = (1 << 30),
  543. RT_IDX_MW = (1 << 31),
  544. /* Nic Queue format - type 2 bits */
  545. RT_IDX_BCAST = (1 << 0),
  546. RT_IDX_MCAST = (1 << 1),
  547. RT_IDX_MCAST_MATCH = (1 << 2),
  548. RT_IDX_MCAST_REG_MATCH = (1 << 3),
  549. RT_IDX_MCAST_HASH_MATCH = (1 << 4),
  550. RT_IDX_FC_MACH = (1 << 5),
  551. RT_IDX_ETH_FCOE = (1 << 6),
  552. RT_IDX_CAM_HIT = (1 << 7),
  553. RT_IDX_CAM_BIT0 = (1 << 8),
  554. RT_IDX_CAM_BIT1 = (1 << 9),
  555. RT_IDX_VLAN_TAG = (1 << 10),
  556. RT_IDX_VLAN_MATCH = (1 << 11),
  557. RT_IDX_VLAN_FILTER = (1 << 12),
  558. RT_IDX_ETH_SKIP1 = (1 << 13),
  559. RT_IDX_ETH_SKIP2 = (1 << 14),
  560. RT_IDX_BCAST_MCAST_MATCH = (1 << 15),
  561. RT_IDX_802_3 = (1 << 16),
  562. RT_IDX_LLDP = (1 << 17),
  563. RT_IDX_UNUSED018 = (1 << 18),
  564. RT_IDX_UNUSED019 = (1 << 19),
  565. RT_IDX_UNUSED20 = (1 << 20),
  566. RT_IDX_UNUSED21 = (1 << 21),
  567. RT_IDX_ERR = (1 << 22),
  568. RT_IDX_VALID = (1 << 23),
  569. RT_IDX_TU_CSUM_ERR = (1 << 24),
  570. RT_IDX_IP_CSUM_ERR = (1 << 25),
  571. RT_IDX_MAC_ERR = (1 << 26),
  572. RT_IDX_RSS_TCP6 = (1 << 27),
  573. RT_IDX_RSS_TCP4 = (1 << 28),
  574. RT_IDX_RSS_IPV6 = (1 << 29),
  575. RT_IDX_RSS_IPV4 = (1 << 30),
  576. RT_IDX_RSS_MATCH = (1 << 31),
  577. /* Hierarchy for the NIC Queue Mask */
  578. RT_IDX_ALL_ERR_SLOT = 0,
  579. RT_IDX_MAC_ERR_SLOT = 0,
  580. RT_IDX_IP_CSUM_ERR_SLOT = 1,
  581. RT_IDX_TCP_UDP_CSUM_ERR_SLOT = 2,
  582. RT_IDX_BCAST_SLOT = 3,
  583. RT_IDX_MCAST_MATCH_SLOT = 4,
  584. RT_IDX_ALLMULTI_SLOT = 5,
  585. RT_IDX_UNUSED6_SLOT = 6,
  586. RT_IDX_UNUSED7_SLOT = 7,
  587. RT_IDX_RSS_MATCH_SLOT = 8,
  588. RT_IDX_RSS_IPV4_SLOT = 8,
  589. RT_IDX_RSS_IPV6_SLOT = 9,
  590. RT_IDX_RSS_TCP4_SLOT = 10,
  591. RT_IDX_RSS_TCP6_SLOT = 11,
  592. RT_IDX_CAM_HIT_SLOT = 12,
  593. RT_IDX_UNUSED013 = 13,
  594. RT_IDX_UNUSED014 = 14,
  595. RT_IDX_PROMISCUOUS_SLOT = 15,
  596. RT_IDX_MAX_SLOTS = 16,
  597. };
  598. /*
  599. * Control Register Set Map
  600. */
  601. enum {
  602. PROC_ADDR = 0, /* Use semaphore */
  603. PROC_DATA = 0x04, /* Use semaphore */
  604. SYS = 0x08,
  605. RST_FO = 0x0c,
  606. FSC = 0x10,
  607. CSR = 0x14,
  608. LED = 0x18,
  609. ICB_RID = 0x1c, /* Use semaphore */
  610. ICB_L = 0x20, /* Use semaphore */
  611. ICB_H = 0x24, /* Use semaphore */
  612. CFG = 0x28,
  613. BIOS_ADDR = 0x2c,
  614. STS = 0x30,
  615. INTR_EN = 0x34,
  616. INTR_MASK = 0x38,
  617. ISR1 = 0x3c,
  618. ISR2 = 0x40,
  619. ISR3 = 0x44,
  620. ISR4 = 0x48,
  621. REV_ID = 0x4c,
  622. FRC_ECC_ERR = 0x50,
  623. ERR_STS = 0x54,
  624. RAM_DBG_ADDR = 0x58,
  625. RAM_DBG_DATA = 0x5c,
  626. ECC_ERR_CNT = 0x60,
  627. SEM = 0x64,
  628. GPIO_1 = 0x68, /* Use semaphore */
  629. GPIO_2 = 0x6c, /* Use semaphore */
  630. GPIO_3 = 0x70, /* Use semaphore */
  631. RSVD2 = 0x74,
  632. XGMAC_ADDR = 0x78, /* Use semaphore */
  633. XGMAC_DATA = 0x7c, /* Use semaphore */
  634. NIC_ETS = 0x80,
  635. CNA_ETS = 0x84,
  636. FLASH_ADDR = 0x88, /* Use semaphore */
  637. FLASH_DATA = 0x8c, /* Use semaphore */
  638. CQ_STOP = 0x90,
  639. PAGE_TBL_RID = 0x94,
  640. WQ_PAGE_TBL_LO = 0x98,
  641. WQ_PAGE_TBL_HI = 0x9c,
  642. CQ_PAGE_TBL_LO = 0xa0,
  643. CQ_PAGE_TBL_HI = 0xa4,
  644. MAC_ADDR_IDX = 0xa8, /* Use semaphore */
  645. MAC_ADDR_DATA = 0xac, /* Use semaphore */
  646. COS_DFLT_CQ1 = 0xb0,
  647. COS_DFLT_CQ2 = 0xb4,
  648. ETYPE_SKIP1 = 0xb8,
  649. ETYPE_SKIP2 = 0xbc,
  650. SPLT_HDR = 0xc0,
  651. FC_PAUSE_THRES = 0xc4,
  652. NIC_PAUSE_THRES = 0xc8,
  653. FC_ETHERTYPE = 0xcc,
  654. FC_RCV_CFG = 0xd0,
  655. NIC_RCV_CFG = 0xd4,
  656. FC_COS_TAGS = 0xd8,
  657. NIC_COS_TAGS = 0xdc,
  658. MGMT_RCV_CFG = 0xe0,
  659. RT_IDX = 0xe4,
  660. RT_DATA = 0xe8,
  661. RSVD7 = 0xec,
  662. XG_SERDES_ADDR = 0xf0,
  663. XG_SERDES_DATA = 0xf4,
  664. PRB_MX_ADDR = 0xf8, /* Use semaphore */
  665. PRB_MX_DATA = 0xfc, /* Use semaphore */
  666. };
  667. /*
  668. * CAM output format.
  669. */
  670. enum {
  671. CAM_OUT_ROUTE_FC = 0,
  672. CAM_OUT_ROUTE_NIC = 1,
  673. CAM_OUT_FUNC_SHIFT = 2,
  674. CAM_OUT_RV = (1 << 4),
  675. CAM_OUT_SH = (1 << 15),
  676. CAM_OUT_CQ_ID_SHIFT = 5,
  677. };
  678. /*
  679. * Mailbox definitions
  680. */
  681. enum {
  682. /* Asynchronous Event Notifications */
  683. AEN_SYS_ERR = 0x00008002,
  684. AEN_LINK_UP = 0x00008011,
  685. AEN_LINK_DOWN = 0x00008012,
  686. AEN_IDC_CMPLT = 0x00008100,
  687. AEN_IDC_REQ = 0x00008101,
  688. AEN_IDC_EXT = 0x00008102,
  689. AEN_DCBX_CHG = 0x00008110,
  690. AEN_AEN_LOST = 0x00008120,
  691. AEN_AEN_SFP_IN = 0x00008130,
  692. AEN_AEN_SFP_OUT = 0x00008131,
  693. AEN_FW_INIT_DONE = 0x00008400,
  694. AEN_FW_INIT_FAIL = 0x00008401,
  695. /* Mailbox Command Opcodes. */
  696. MB_CMD_NOP = 0x00000000,
  697. MB_CMD_EX_FW = 0x00000002,
  698. MB_CMD_MB_TEST = 0x00000006,
  699. MB_CMD_CSUM_TEST = 0x00000007, /* Verify Checksum */
  700. MB_CMD_ABOUT_FW = 0x00000008,
  701. MB_CMD_COPY_RISC_RAM = 0x0000000a,
  702. MB_CMD_LOAD_RISC_RAM = 0x0000000b,
  703. MB_CMD_DUMP_RISC_RAM = 0x0000000c,
  704. MB_CMD_WRITE_RAM = 0x0000000d,
  705. MB_CMD_INIT_RISC_RAM = 0x0000000e,
  706. MB_CMD_READ_RAM = 0x0000000f,
  707. MB_CMD_STOP_FW = 0x00000014,
  708. MB_CMD_MAKE_SYS_ERR = 0x0000002a,
  709. MB_CMD_WRITE_SFP = 0x00000030,
  710. MB_CMD_READ_SFP = 0x00000031,
  711. MB_CMD_INIT_FW = 0x00000060,
  712. MB_CMD_GET_IFCB = 0x00000061,
  713. MB_CMD_GET_FW_STATE = 0x00000069,
  714. MB_CMD_IDC_REQ = 0x00000100, /* Inter-Driver Communication */
  715. MB_CMD_IDC_ACK = 0x00000101, /* Inter-Driver Communication */
  716. MB_CMD_SET_WOL_MODE = 0x00000110, /* Wake On Lan */
  717. MB_WOL_DISABLE = 0,
  718. MB_WOL_MAGIC_PKT = (1 << 1),
  719. MB_WOL_FLTR = (1 << 2),
  720. MB_WOL_UCAST = (1 << 3),
  721. MB_WOL_MCAST = (1 << 4),
  722. MB_WOL_BCAST = (1 << 5),
  723. MB_WOL_LINK_UP = (1 << 6),
  724. MB_WOL_LINK_DOWN = (1 << 7),
  725. MB_CMD_SET_WOL_FLTR = 0x00000111, /* Wake On Lan Filter */
  726. MB_CMD_CLEAR_WOL_FLTR = 0x00000112, /* Wake On Lan Filter */
  727. MB_CMD_SET_WOL_MAGIC = 0x00000113, /* Wake On Lan Magic Packet */
  728. MB_CMD_CLEAR_WOL_MAGIC = 0x00000114,/* Wake On Lan Magic Packet */
  729. MB_CMD_SET_WOL_IMMED = 0x00000115,
  730. MB_CMD_PORT_RESET = 0x00000120,
  731. MB_CMD_SET_PORT_CFG = 0x00000122,
  732. MB_CMD_GET_PORT_CFG = 0x00000123,
  733. MB_CMD_GET_LINK_STS = 0x00000124,
  734. /* Mailbox Command Status. */
  735. MB_CMD_STS_GOOD = 0x00004000, /* Success. */
  736. MB_CMD_STS_INTRMDT = 0x00001000, /* Intermediate Complete. */
  737. MB_CMD_STS_INVLD_CMD = 0x00004001, /* Invalid. */
  738. MB_CMD_STS_XFC_ERR = 0x00004002, /* Interface Error. */
  739. MB_CMD_STS_CSUM_ERR = 0x00004003, /* Csum Error. */
  740. MB_CMD_STS_ERR = 0x00004005, /* System Error. */
  741. MB_CMD_STS_PARAM_ERR = 0x00004006, /* Parameter Error. */
  742. };
  743. struct mbox_params {
  744. u32 mbox_in[MAILBOX_COUNT];
  745. u32 mbox_out[MAILBOX_COUNT];
  746. int in_count;
  747. int out_count;
  748. };
  749. struct flash_params_8012 {
  750. u8 dev_id_str[4];
  751. __le16 size;
  752. __le16 csum;
  753. __le16 ver;
  754. __le16 sub_dev_id;
  755. u8 mac_addr[6];
  756. __le16 res;
  757. };
  758. /* 8000 device's flash is a different structure
  759. * at a different offset in flash.
  760. */
  761. #define FUNC0_FLASH_OFFSET 0x140200
  762. #define FUNC1_FLASH_OFFSET 0x140600
  763. /* Flash related data structures. */
  764. struct flash_params_8000 {
  765. u8 dev_id_str[4]; /* "8000" */
  766. __le16 ver;
  767. __le16 size;
  768. __le16 csum;
  769. __le16 reserved0;
  770. __le16 total_size;
  771. __le16 entry_count;
  772. u8 data_type0;
  773. u8 data_size0;
  774. u8 mac_addr[6];
  775. u8 data_type1;
  776. u8 data_size1;
  777. u8 mac_addr1[6];
  778. u8 data_type2;
  779. u8 data_size2;
  780. __le16 vlan_id;
  781. u8 data_type3;
  782. u8 data_size3;
  783. __le16 last;
  784. u8 reserved1[464];
  785. __le16 subsys_ven_id;
  786. __le16 subsys_dev_id;
  787. u8 reserved2[4];
  788. };
  789. union flash_params {
  790. struct flash_params_8012 flash_params_8012;
  791. struct flash_params_8000 flash_params_8000;
  792. };
  793. /*
  794. * doorbell space for the rx ring context
  795. */
  796. struct rx_doorbell_context {
  797. u32 cnsmr_idx; /* 0x00 */
  798. u32 valid; /* 0x04 */
  799. u32 reserved[4]; /* 0x08-0x14 */
  800. u32 lbq_prod_idx; /* 0x18 */
  801. u32 sbq_prod_idx; /* 0x1c */
  802. };
  803. /*
  804. * doorbell space for the tx ring context
  805. */
  806. struct tx_doorbell_context {
  807. u32 prod_idx; /* 0x00 */
  808. u32 valid; /* 0x04 */
  809. u32 reserved[4]; /* 0x08-0x14 */
  810. u32 lbq_prod_idx; /* 0x18 */
  811. u32 sbq_prod_idx; /* 0x1c */
  812. };
  813. /* DATA STRUCTURES SHARED WITH HARDWARE. */
  814. struct tx_buf_desc {
  815. __le64 addr;
  816. __le32 len;
  817. #define TX_DESC_LEN_MASK 0x000fffff
  818. #define TX_DESC_C 0x40000000
  819. #define TX_DESC_E 0x80000000
  820. } __attribute((packed));
  821. /*
  822. * IOCB Definitions...
  823. */
  824. #define OPCODE_OB_MAC_IOCB 0x01
  825. #define OPCODE_OB_MAC_TSO_IOCB 0x02
  826. #define OPCODE_IB_MAC_IOCB 0x20
  827. #define OPCODE_IB_MPI_IOCB 0x21
  828. #define OPCODE_IB_AE_IOCB 0x3f
  829. struct ob_mac_iocb_req {
  830. u8 opcode;
  831. u8 flags1;
  832. #define OB_MAC_IOCB_REQ_OI 0x01
  833. #define OB_MAC_IOCB_REQ_I 0x02
  834. #define OB_MAC_IOCB_REQ_D 0x08
  835. #define OB_MAC_IOCB_REQ_F 0x10
  836. u8 flags2;
  837. u8 flags3;
  838. #define OB_MAC_IOCB_DFP 0x02
  839. #define OB_MAC_IOCB_V 0x04
  840. __le32 reserved1[2];
  841. __le16 frame_len;
  842. #define OB_MAC_IOCB_LEN_MASK 0x3ffff
  843. __le16 reserved2;
  844. u32 tid;
  845. u32 txq_idx;
  846. __le32 reserved3;
  847. __le16 vlan_tci;
  848. __le16 reserved4;
  849. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  850. } __attribute((packed));
  851. struct ob_mac_iocb_rsp {
  852. u8 opcode; /* */
  853. u8 flags1; /* */
  854. #define OB_MAC_IOCB_RSP_OI 0x01 /* */
  855. #define OB_MAC_IOCB_RSP_I 0x02 /* */
  856. #define OB_MAC_IOCB_RSP_E 0x08 /* */
  857. #define OB_MAC_IOCB_RSP_S 0x10 /* too Short */
  858. #define OB_MAC_IOCB_RSP_L 0x20 /* too Large */
  859. #define OB_MAC_IOCB_RSP_P 0x40 /* Padded */
  860. u8 flags2; /* */
  861. u8 flags3; /* */
  862. #define OB_MAC_IOCB_RSP_B 0x80 /* */
  863. u32 tid;
  864. u32 txq_idx;
  865. __le32 reserved[13];
  866. } __attribute((packed));
  867. struct ob_mac_tso_iocb_req {
  868. u8 opcode;
  869. u8 flags1;
  870. #define OB_MAC_TSO_IOCB_OI 0x01
  871. #define OB_MAC_TSO_IOCB_I 0x02
  872. #define OB_MAC_TSO_IOCB_D 0x08
  873. #define OB_MAC_TSO_IOCB_IP4 0x40
  874. #define OB_MAC_TSO_IOCB_IP6 0x80
  875. u8 flags2;
  876. #define OB_MAC_TSO_IOCB_LSO 0x20
  877. #define OB_MAC_TSO_IOCB_UC 0x40
  878. #define OB_MAC_TSO_IOCB_TC 0x80
  879. u8 flags3;
  880. #define OB_MAC_TSO_IOCB_IC 0x01
  881. #define OB_MAC_TSO_IOCB_DFP 0x02
  882. #define OB_MAC_TSO_IOCB_V 0x04
  883. __le32 reserved1[2];
  884. __le32 frame_len;
  885. u32 tid;
  886. u32 txq_idx;
  887. __le16 total_hdrs_len;
  888. __le16 net_trans_offset;
  889. #define OB_MAC_TRANSPORT_HDR_SHIFT 6
  890. __le16 vlan_tci;
  891. __le16 mss;
  892. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  893. } __attribute((packed));
  894. struct ob_mac_tso_iocb_rsp {
  895. u8 opcode;
  896. u8 flags1;
  897. #define OB_MAC_TSO_IOCB_RSP_OI 0x01
  898. #define OB_MAC_TSO_IOCB_RSP_I 0x02
  899. #define OB_MAC_TSO_IOCB_RSP_E 0x08
  900. #define OB_MAC_TSO_IOCB_RSP_S 0x10
  901. #define OB_MAC_TSO_IOCB_RSP_L 0x20
  902. #define OB_MAC_TSO_IOCB_RSP_P 0x40
  903. u8 flags2; /* */
  904. u8 flags3; /* */
  905. #define OB_MAC_TSO_IOCB_RSP_B 0x8000
  906. u32 tid;
  907. u32 txq_idx;
  908. __le32 reserved2[13];
  909. } __attribute((packed));
  910. struct ib_mac_iocb_rsp {
  911. u8 opcode; /* 0x20 */
  912. u8 flags1;
  913. #define IB_MAC_IOCB_RSP_OI 0x01 /* Overide intr delay */
  914. #define IB_MAC_IOCB_RSP_I 0x02 /* Disble Intr Generation */
  915. #define IB_MAC_IOCB_RSP_TE 0x04 /* Checksum error */
  916. #define IB_MAC_IOCB_RSP_NU 0x08 /* No checksum rcvd */
  917. #define IB_MAC_IOCB_RSP_IE 0x10 /* IPv4 checksum error */
  918. #define IB_MAC_IOCB_RSP_M_MASK 0x60 /* Multicast info */
  919. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* Not mcast frame */
  920. #define IB_MAC_IOCB_RSP_M_HASH 0x20 /* HASH mcast frame */
  921. #define IB_MAC_IOCB_RSP_M_REG 0x40 /* Registered mcast frame */
  922. #define IB_MAC_IOCB_RSP_M_PROM 0x60 /* Promiscuous mcast frame */
  923. #define IB_MAC_IOCB_RSP_B 0x80 /* Broadcast frame */
  924. u8 flags2;
  925. #define IB_MAC_IOCB_RSP_P 0x01 /* Promiscuous frame */
  926. #define IB_MAC_IOCB_RSP_V 0x02 /* Vlan tag present */
  927. #define IB_MAC_IOCB_RSP_ERR_MASK 0x1c /* */
  928. #define IB_MAC_IOCB_RSP_ERR_CODE_ERR 0x04
  929. #define IB_MAC_IOCB_RSP_ERR_OVERSIZE 0x08
  930. #define IB_MAC_IOCB_RSP_ERR_UNDERSIZE 0x10
  931. #define IB_MAC_IOCB_RSP_ERR_PREAMBLE 0x14
  932. #define IB_MAC_IOCB_RSP_ERR_FRAME_LEN 0x18
  933. #define IB_MAC_IOCB_RSP_ERR_CRC 0x1c
  934. #define IB_MAC_IOCB_RSP_U 0x20 /* UDP packet */
  935. #define IB_MAC_IOCB_RSP_T 0x40 /* TCP packet */
  936. #define IB_MAC_IOCB_RSP_FO 0x80 /* Failover port */
  937. u8 flags3;
  938. #define IB_MAC_IOCB_RSP_RSS_MASK 0x07 /* RSS mask */
  939. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* No RSS match */
  940. #define IB_MAC_IOCB_RSP_M_IPV4 0x04 /* IPv4 RSS match */
  941. #define IB_MAC_IOCB_RSP_M_IPV6 0x02 /* IPv6 RSS match */
  942. #define IB_MAC_IOCB_RSP_M_TCP_V4 0x05 /* TCP with IPv4 */
  943. #define IB_MAC_IOCB_RSP_M_TCP_V6 0x03 /* TCP with IPv6 */
  944. #define IB_MAC_IOCB_RSP_V4 0x08 /* IPV4 */
  945. #define IB_MAC_IOCB_RSP_V6 0x10 /* IPV6 */
  946. #define IB_MAC_IOCB_RSP_IH 0x20 /* Split after IP header */
  947. #define IB_MAC_IOCB_RSP_DS 0x40 /* data is in small buffer */
  948. #define IB_MAC_IOCB_RSP_DL 0x80 /* data is in large buffer */
  949. __le32 data_len; /* */
  950. __le64 data_addr; /* */
  951. __le32 rss; /* */
  952. __le16 vlan_id; /* 12 bits */
  953. #define IB_MAC_IOCB_RSP_C 0x1000 /* VLAN CFI bit */
  954. #define IB_MAC_IOCB_RSP_COS_SHIFT 12 /* class of service value */
  955. #define IB_MAC_IOCB_RSP_VLAN_MASK 0x0ffff
  956. __le16 reserved1;
  957. __le32 reserved2[6];
  958. u8 reserved3[3];
  959. u8 flags4;
  960. #define IB_MAC_IOCB_RSP_HV 0x20
  961. #define IB_MAC_IOCB_RSP_HS 0x40
  962. #define IB_MAC_IOCB_RSP_HL 0x80
  963. __le32 hdr_len; /* */
  964. __le64 hdr_addr; /* */
  965. } __attribute((packed));
  966. struct ib_ae_iocb_rsp {
  967. u8 opcode;
  968. u8 flags1;
  969. #define IB_AE_IOCB_RSP_OI 0x01
  970. #define IB_AE_IOCB_RSP_I 0x02
  971. u8 event;
  972. #define LINK_UP_EVENT 0x00
  973. #define LINK_DOWN_EVENT 0x01
  974. #define CAM_LOOKUP_ERR_EVENT 0x06
  975. #define SOFT_ECC_ERROR_EVENT 0x07
  976. #define MGMT_ERR_EVENT 0x08
  977. #define TEN_GIG_MAC_EVENT 0x09
  978. #define GPI0_H2L_EVENT 0x10
  979. #define GPI0_L2H_EVENT 0x20
  980. #define GPI1_H2L_EVENT 0x11
  981. #define GPI1_L2H_EVENT 0x21
  982. #define PCI_ERR_ANON_BUF_RD 0x40
  983. u8 q_id;
  984. __le32 reserved[15];
  985. } __attribute((packed));
  986. /*
  987. * These three structures are for generic
  988. * handling of ib and ob iocbs.
  989. */
  990. struct ql_net_rsp_iocb {
  991. u8 opcode;
  992. u8 flags0;
  993. __le16 length;
  994. __le32 tid;
  995. __le32 reserved[14];
  996. } __attribute((packed));
  997. struct net_req_iocb {
  998. u8 opcode;
  999. u8 flags0;
  1000. __le16 flags1;
  1001. __le32 tid;
  1002. __le32 reserved1[30];
  1003. } __attribute((packed));
  1004. /*
  1005. * tx ring initialization control block for chip.
  1006. * It is defined as:
  1007. * "Work Queue Initialization Control Block"
  1008. */
  1009. struct wqicb {
  1010. __le16 len;
  1011. #define Q_LEN_V (1 << 4)
  1012. #define Q_LEN_CPP_CONT 0x0000
  1013. #define Q_LEN_CPP_16 0x0001
  1014. #define Q_LEN_CPP_32 0x0002
  1015. #define Q_LEN_CPP_64 0x0003
  1016. #define Q_LEN_CPP_512 0x0006
  1017. __le16 flags;
  1018. #define Q_PRI_SHIFT 1
  1019. #define Q_FLAGS_LC 0x1000
  1020. #define Q_FLAGS_LB 0x2000
  1021. #define Q_FLAGS_LI 0x4000
  1022. #define Q_FLAGS_LO 0x8000
  1023. __le16 cq_id_rss;
  1024. #define Q_CQ_ID_RSS_RV 0x8000
  1025. __le16 rid;
  1026. __le64 addr;
  1027. __le64 cnsmr_idx_addr;
  1028. } __attribute((packed));
  1029. /*
  1030. * rx ring initialization control block for chip.
  1031. * It is defined as:
  1032. * "Completion Queue Initialization Control Block"
  1033. */
  1034. struct cqicb {
  1035. u8 msix_vect;
  1036. u8 reserved1;
  1037. u8 reserved2;
  1038. u8 flags;
  1039. #define FLAGS_LV 0x08
  1040. #define FLAGS_LS 0x10
  1041. #define FLAGS_LL 0x20
  1042. #define FLAGS_LI 0x40
  1043. #define FLAGS_LC 0x80
  1044. __le16 len;
  1045. #define LEN_V (1 << 4)
  1046. #define LEN_CPP_CONT 0x0000
  1047. #define LEN_CPP_32 0x0001
  1048. #define LEN_CPP_64 0x0002
  1049. #define LEN_CPP_128 0x0003
  1050. __le16 rid;
  1051. __le64 addr;
  1052. __le64 prod_idx_addr;
  1053. __le16 pkt_delay;
  1054. __le16 irq_delay;
  1055. __le64 lbq_addr;
  1056. __le16 lbq_buf_size;
  1057. __le16 lbq_len; /* entry count */
  1058. __le64 sbq_addr;
  1059. __le16 sbq_buf_size;
  1060. __le16 sbq_len; /* entry count */
  1061. } __attribute((packed));
  1062. struct ricb {
  1063. u8 base_cq;
  1064. #define RSS_L4K 0x80
  1065. u8 flags;
  1066. #define RSS_L6K 0x01
  1067. #define RSS_LI 0x02
  1068. #define RSS_LB 0x04
  1069. #define RSS_LM 0x08
  1070. #define RSS_RI4 0x10
  1071. #define RSS_RT4 0x20
  1072. #define RSS_RI6 0x40
  1073. #define RSS_RT6 0x80
  1074. __le16 mask;
  1075. __le32 hash_cq_id[256];
  1076. __le32 ipv6_hash_key[10];
  1077. __le32 ipv4_hash_key[4];
  1078. } __attribute((packed));
  1079. /* SOFTWARE/DRIVER DATA STRUCTURES. */
  1080. struct oal {
  1081. struct tx_buf_desc oal[TX_DESC_PER_OAL];
  1082. };
  1083. struct map_list {
  1084. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1085. DECLARE_PCI_UNMAP_LEN(maplen);
  1086. };
  1087. struct tx_ring_desc {
  1088. struct sk_buff *skb;
  1089. struct ob_mac_iocb_req *queue_entry;
  1090. u32 index;
  1091. struct oal oal;
  1092. struct map_list map[MAX_SKB_FRAGS + 1];
  1093. int map_cnt;
  1094. struct tx_ring_desc *next;
  1095. };
  1096. struct bq_desc {
  1097. union {
  1098. struct page *lbq_page;
  1099. struct sk_buff *skb;
  1100. } p;
  1101. __le64 *addr;
  1102. u32 index;
  1103. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1104. DECLARE_PCI_UNMAP_LEN(maplen);
  1105. };
  1106. #define QL_TXQ_IDX(qdev, skb) (smp_processor_id()%(qdev->tx_ring_count))
  1107. struct tx_ring {
  1108. /*
  1109. * queue info.
  1110. */
  1111. struct wqicb wqicb; /* structure used to inform chip of new queue */
  1112. void *wq_base; /* pci_alloc:virtual addr for tx */
  1113. dma_addr_t wq_base_dma; /* pci_alloc:dma addr for tx */
  1114. __le32 *cnsmr_idx_sh_reg; /* shadow copy of consumer idx */
  1115. dma_addr_t cnsmr_idx_sh_reg_dma; /* dma-shadow copy of consumer */
  1116. u32 wq_size; /* size in bytes of queue area */
  1117. u32 wq_len; /* number of entries in queue */
  1118. void __iomem *prod_idx_db_reg; /* doorbell area index reg at offset 0x00 */
  1119. void __iomem *valid_db_reg; /* doorbell area valid reg at offset 0x04 */
  1120. u16 prod_idx; /* current value for prod idx */
  1121. u16 cq_id; /* completion (rx) queue for tx completions */
  1122. u8 wq_id; /* queue id for this entry */
  1123. u8 reserved1[3];
  1124. struct tx_ring_desc *q; /* descriptor list for the queue */
  1125. spinlock_t lock;
  1126. atomic_t tx_count; /* counts down for every outstanding IO */
  1127. atomic_t queue_stopped; /* Turns queue off when full. */
  1128. struct delayed_work tx_work;
  1129. struct ql_adapter *qdev;
  1130. };
  1131. /*
  1132. * Type of inbound queue.
  1133. */
  1134. enum {
  1135. DEFAULT_Q = 2, /* Handles slow queue and chip/MPI events. */
  1136. TX_Q = 3, /* Handles outbound completions. */
  1137. RX_Q = 4, /* Handles inbound completions. */
  1138. };
  1139. struct rx_ring {
  1140. struct cqicb cqicb; /* The chip's completion queue init control block. */
  1141. /* Completion queue elements. */
  1142. void *cq_base;
  1143. dma_addr_t cq_base_dma;
  1144. u32 cq_size;
  1145. u32 cq_len;
  1146. u16 cq_id;
  1147. __le32 *prod_idx_sh_reg; /* Shadowed producer register. */
  1148. dma_addr_t prod_idx_sh_reg_dma;
  1149. void __iomem *cnsmr_idx_db_reg; /* PCI doorbell mem area + 0 */
  1150. u32 cnsmr_idx; /* current sw idx */
  1151. struct ql_net_rsp_iocb *curr_entry; /* next entry on queue */
  1152. void __iomem *valid_db_reg; /* PCI doorbell mem area + 0x04 */
  1153. /* Large buffer queue elements. */
  1154. u32 lbq_len; /* entry count */
  1155. u32 lbq_size; /* size in bytes of queue */
  1156. u32 lbq_buf_size;
  1157. void *lbq_base;
  1158. dma_addr_t lbq_base_dma;
  1159. void *lbq_base_indirect;
  1160. dma_addr_t lbq_base_indirect_dma;
  1161. struct bq_desc *lbq; /* array of control blocks */
  1162. void __iomem *lbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x18 */
  1163. u32 lbq_prod_idx; /* current sw prod idx */
  1164. u32 lbq_curr_idx; /* next entry we expect */
  1165. u32 lbq_clean_idx; /* beginning of new descs */
  1166. u32 lbq_free_cnt; /* free buffer desc cnt */
  1167. /* Small buffer queue elements. */
  1168. u32 sbq_len; /* entry count */
  1169. u32 sbq_size; /* size in bytes of queue */
  1170. u32 sbq_buf_size;
  1171. void *sbq_base;
  1172. dma_addr_t sbq_base_dma;
  1173. void *sbq_base_indirect;
  1174. dma_addr_t sbq_base_indirect_dma;
  1175. struct bq_desc *sbq; /* array of control blocks */
  1176. void __iomem *sbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x1c */
  1177. u32 sbq_prod_idx; /* current sw prod idx */
  1178. u32 sbq_curr_idx; /* next entry we expect */
  1179. u32 sbq_clean_idx; /* beginning of new descs */
  1180. u32 sbq_free_cnt; /* free buffer desc cnt */
  1181. /* Misc. handler elements. */
  1182. u32 type; /* Type of queue, tx, rx, or default. */
  1183. u32 irq; /* Which vector this ring is assigned. */
  1184. u32 cpu; /* Which CPU this should run on. */
  1185. char name[IFNAMSIZ + 5];
  1186. struct napi_struct napi;
  1187. struct delayed_work rx_work;
  1188. u8 reserved;
  1189. struct ql_adapter *qdev;
  1190. };
  1191. /*
  1192. * RSS Initialization Control Block
  1193. */
  1194. struct hash_id {
  1195. u8 value[4];
  1196. };
  1197. struct nic_stats {
  1198. /*
  1199. * These stats come from offset 200h to 278h
  1200. * in the XGMAC register.
  1201. */
  1202. u64 tx_pkts;
  1203. u64 tx_bytes;
  1204. u64 tx_mcast_pkts;
  1205. u64 tx_bcast_pkts;
  1206. u64 tx_ucast_pkts;
  1207. u64 tx_ctl_pkts;
  1208. u64 tx_pause_pkts;
  1209. u64 tx_64_pkt;
  1210. u64 tx_65_to_127_pkt;
  1211. u64 tx_128_to_255_pkt;
  1212. u64 tx_256_511_pkt;
  1213. u64 tx_512_to_1023_pkt;
  1214. u64 tx_1024_to_1518_pkt;
  1215. u64 tx_1519_to_max_pkt;
  1216. u64 tx_undersize_pkt;
  1217. u64 tx_oversize_pkt;
  1218. /*
  1219. * These stats come from offset 300h to 3C8h
  1220. * in the XGMAC register.
  1221. */
  1222. u64 rx_bytes;
  1223. u64 rx_bytes_ok;
  1224. u64 rx_pkts;
  1225. u64 rx_pkts_ok;
  1226. u64 rx_bcast_pkts;
  1227. u64 rx_mcast_pkts;
  1228. u64 rx_ucast_pkts;
  1229. u64 rx_undersize_pkts;
  1230. u64 rx_oversize_pkts;
  1231. u64 rx_jabber_pkts;
  1232. u64 rx_undersize_fcerr_pkts;
  1233. u64 rx_drop_events;
  1234. u64 rx_fcerr_pkts;
  1235. u64 rx_align_err;
  1236. u64 rx_symbol_err;
  1237. u64 rx_mac_err;
  1238. u64 rx_ctl_pkts;
  1239. u64 rx_pause_pkts;
  1240. u64 rx_64_pkts;
  1241. u64 rx_65_to_127_pkts;
  1242. u64 rx_128_255_pkts;
  1243. u64 rx_256_511_pkts;
  1244. u64 rx_512_to_1023_pkts;
  1245. u64 rx_1024_to_1518_pkts;
  1246. u64 rx_1519_to_max_pkts;
  1247. u64 rx_len_err_pkts;
  1248. };
  1249. /*
  1250. * intr_context structure is used during initialization
  1251. * to hook the interrupts. It is also used in a single
  1252. * irq environment as a context to the ISR.
  1253. */
  1254. struct intr_context {
  1255. struct ql_adapter *qdev;
  1256. u32 intr;
  1257. u32 hooked;
  1258. u32 intr_en_mask; /* value/mask used to enable this intr */
  1259. u32 intr_dis_mask; /* value/mask used to disable this intr */
  1260. u32 intr_read_mask; /* value/mask used to read this intr */
  1261. char name[IFNAMSIZ * 2];
  1262. atomic_t irq_cnt; /* irq_cnt is used in single vector
  1263. * environment. It's incremented for each
  1264. * irq handler that is scheduled. When each
  1265. * handler finishes it decrements irq_cnt and
  1266. * enables interrupts if it's zero. */
  1267. irq_handler_t handler;
  1268. };
  1269. /* adapter flags definitions. */
  1270. enum {
  1271. QL_ADAPTER_UP = (1 << 0), /* Adapter has been brought up. */
  1272. QL_LEGACY_ENABLED = (1 << 3),
  1273. QL_MSI_ENABLED = (1 << 3),
  1274. QL_MSIX_ENABLED = (1 << 4),
  1275. QL_DMA64 = (1 << 5),
  1276. QL_PROMISCUOUS = (1 << 6),
  1277. QL_ALLMULTI = (1 << 7),
  1278. QL_PORT_CFG = (1 << 8),
  1279. QL_CAM_RT_SET = (1 << 9),
  1280. };
  1281. /* link_status bit definitions */
  1282. enum {
  1283. STS_LOOPBACK_MASK = 0x00000700,
  1284. STS_LOOPBACK_PCS = 0x00000100,
  1285. STS_LOOPBACK_HSS = 0x00000200,
  1286. STS_LOOPBACK_EXT = 0x00000300,
  1287. STS_PAUSE_MASK = 0x000000c0,
  1288. STS_PAUSE_STD = 0x00000040,
  1289. STS_PAUSE_PRI = 0x00000080,
  1290. STS_SPEED_MASK = 0x00000038,
  1291. STS_SPEED_100Mb = 0x00000000,
  1292. STS_SPEED_1Gb = 0x00000008,
  1293. STS_SPEED_10Gb = 0x00000010,
  1294. STS_LINK_TYPE_MASK = 0x00000007,
  1295. STS_LINK_TYPE_XFI = 0x00000001,
  1296. STS_LINK_TYPE_XAUI = 0x00000002,
  1297. STS_LINK_TYPE_XFI_BP = 0x00000003,
  1298. STS_LINK_TYPE_XAUI_BP = 0x00000004,
  1299. STS_LINK_TYPE_10GBASET = 0x00000005,
  1300. };
  1301. /* link_config bit definitions */
  1302. enum {
  1303. CFG_JUMBO_FRAME_SIZE = 0x00010000,
  1304. CFG_PAUSE_MASK = 0x00000060,
  1305. CFG_PAUSE_STD = 0x00000020,
  1306. CFG_PAUSE_PRI = 0x00000040,
  1307. CFG_DCBX = 0x00000010,
  1308. CFG_LOOPBACK_MASK = 0x00000007,
  1309. CFG_LOOPBACK_PCS = 0x00000002,
  1310. CFG_LOOPBACK_HSS = 0x00000004,
  1311. CFG_LOOPBACK_EXT = 0x00000006,
  1312. CFG_DEFAULT_MAX_FRAME_SIZE = 0x00002580,
  1313. };
  1314. struct nic_operations {
  1315. int (*get_flash) (struct ql_adapter *);
  1316. int (*port_initialize) (struct ql_adapter *);
  1317. };
  1318. /*
  1319. * The main Adapter structure definition.
  1320. * This structure has all fields relevant to the hardware.
  1321. */
  1322. struct ql_adapter {
  1323. struct ricb ricb;
  1324. unsigned long flags;
  1325. u32 wol;
  1326. struct nic_stats nic_stats;
  1327. struct vlan_group *vlgrp;
  1328. /* PCI Configuration information for this device */
  1329. struct pci_dev *pdev;
  1330. struct net_device *ndev; /* Parent NET device */
  1331. /* Hardware information */
  1332. u32 chip_rev_id;
  1333. u32 func; /* PCI function for this adapter */
  1334. spinlock_t adapter_lock;
  1335. spinlock_t hw_lock;
  1336. spinlock_t stats_lock;
  1337. /* PCI Bus Relative Register Addresses */
  1338. void __iomem *reg_base;
  1339. void __iomem *doorbell_area;
  1340. u32 doorbell_area_size;
  1341. u32 msg_enable;
  1342. /* Page for Shadow Registers */
  1343. void *rx_ring_shadow_reg_area;
  1344. dma_addr_t rx_ring_shadow_reg_dma;
  1345. void *tx_ring_shadow_reg_area;
  1346. dma_addr_t tx_ring_shadow_reg_dma;
  1347. u32 mailbox_in;
  1348. u32 mailbox_out;
  1349. struct mbox_params idc_mbc;
  1350. struct mutex mpi_mutex;
  1351. int tx_ring_size;
  1352. int rx_ring_size;
  1353. u32 intr_count;
  1354. struct msix_entry *msi_x_entry;
  1355. struct intr_context intr_context[MAX_RX_RINGS];
  1356. int tx_ring_count; /* One per online CPU. */
  1357. u32 rss_ring_first_cq_id;/* index of first inbound (rss) rx_ring */
  1358. u32 rss_ring_count; /* One per online CPU. */
  1359. /*
  1360. * rx_ring_count =
  1361. * one default queue +
  1362. * (CPU count * outbound completion rx_ring) +
  1363. * (CPU count * inbound (RSS) completion rx_ring)
  1364. */
  1365. int rx_ring_count;
  1366. int ring_mem_size;
  1367. void *ring_mem;
  1368. struct rx_ring rx_ring[MAX_RX_RINGS];
  1369. struct tx_ring tx_ring[MAX_TX_RINGS];
  1370. int rx_csum;
  1371. u32 default_rx_queue;
  1372. u16 rx_coalesce_usecs; /* cqicb->int_delay */
  1373. u16 rx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1374. u16 tx_coalesce_usecs; /* cqicb->int_delay */
  1375. u16 tx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1376. u32 xg_sem_mask;
  1377. u32 port_link_up;
  1378. u32 port_init;
  1379. u32 link_status;
  1380. u32 link_config;
  1381. u32 max_frame_size;
  1382. union flash_params flash;
  1383. struct net_device_stats stats;
  1384. struct workqueue_struct *q_workqueue;
  1385. struct workqueue_struct *workqueue;
  1386. struct delayed_work asic_reset_work;
  1387. struct delayed_work mpi_reset_work;
  1388. struct delayed_work mpi_work;
  1389. struct delayed_work mpi_port_cfg_work;
  1390. struct delayed_work mpi_idc_work;
  1391. struct completion ide_completion;
  1392. struct nic_operations *nic_ops;
  1393. u16 device_id;
  1394. };
  1395. /*
  1396. * Typical Register accessor for memory mapped device.
  1397. */
  1398. static inline u32 ql_read32(const struct ql_adapter *qdev, int reg)
  1399. {
  1400. return readl(qdev->reg_base + reg);
  1401. }
  1402. /*
  1403. * Typical Register accessor for memory mapped device.
  1404. */
  1405. static inline void ql_write32(const struct ql_adapter *qdev, int reg, u32 val)
  1406. {
  1407. writel(val, qdev->reg_base + reg);
  1408. }
  1409. /*
  1410. * Doorbell Registers:
  1411. * Doorbell registers are virtual registers in the PCI memory space.
  1412. * The space is allocated by the chip during PCI initialization. The
  1413. * device driver finds the doorbell address in BAR 3 in PCI config space.
  1414. * The registers are used to control outbound and inbound queues. For
  1415. * example, the producer index for an outbound queue. Each queue uses
  1416. * 1 4k chunk of memory. The lower half of the space is for outbound
  1417. * queues. The upper half is for inbound queues.
  1418. */
  1419. static inline void ql_write_db_reg(u32 val, void __iomem *addr)
  1420. {
  1421. writel(val, addr);
  1422. mmiowb();
  1423. }
  1424. /*
  1425. * Shadow Registers:
  1426. * Outbound queues have a consumer index that is maintained by the chip.
  1427. * Inbound queues have a producer index that is maintained by the chip.
  1428. * For lower overhead, these registers are "shadowed" to host memory
  1429. * which allows the device driver to track the queue progress without
  1430. * PCI reads. When an entry is placed on an inbound queue, the chip will
  1431. * update the relevant index register and then copy the value to the
  1432. * shadow register in host memory.
  1433. */
  1434. static inline u32 ql_read_sh_reg(__le32 *addr)
  1435. {
  1436. u32 reg;
  1437. reg = le32_to_cpu(*addr);
  1438. rmb();
  1439. return reg;
  1440. }
  1441. extern char qlge_driver_name[];
  1442. extern const char qlge_driver_version[];
  1443. extern const struct ethtool_ops qlge_ethtool_ops;
  1444. extern int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask);
  1445. extern void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask);
  1446. extern int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  1447. extern int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  1448. u32 *value);
  1449. extern int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value);
  1450. extern int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  1451. u16 q_id);
  1452. void ql_queue_fw_error(struct ql_adapter *qdev);
  1453. void ql_mpi_work(struct work_struct *work);
  1454. void ql_mpi_reset_work(struct work_struct *work);
  1455. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 ebit);
  1456. void ql_queue_asic_error(struct ql_adapter *qdev);
  1457. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr);
  1458. void ql_set_ethtool_ops(struct net_device *ndev);
  1459. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data);
  1460. void ql_mpi_idc_work(struct work_struct *work);
  1461. void ql_mpi_port_cfg_work(struct work_struct *work);
  1462. int ql_mb_get_fw_state(struct ql_adapter *qdev);
  1463. int ql_cam_route_initialize(struct ql_adapter *qdev);
  1464. #if 1
  1465. #define QL_ALL_DUMP
  1466. #define QL_REG_DUMP
  1467. #define QL_DEV_DUMP
  1468. #define QL_CB_DUMP
  1469. /* #define QL_IB_DUMP */
  1470. /* #define QL_OB_DUMP */
  1471. #endif
  1472. #ifdef QL_REG_DUMP
  1473. extern void ql_dump_xgmac_control_regs(struct ql_adapter *qdev);
  1474. extern void ql_dump_routing_entries(struct ql_adapter *qdev);
  1475. extern void ql_dump_regs(struct ql_adapter *qdev);
  1476. #define QL_DUMP_REGS(qdev) ql_dump_regs(qdev)
  1477. #define QL_DUMP_ROUTE(qdev) ql_dump_routing_entries(qdev)
  1478. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev) ql_dump_xgmac_control_regs(qdev)
  1479. #else
  1480. #define QL_DUMP_REGS(qdev)
  1481. #define QL_DUMP_ROUTE(qdev)
  1482. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev)
  1483. #endif
  1484. #ifdef QL_STAT_DUMP
  1485. extern void ql_dump_stat(struct ql_adapter *qdev);
  1486. #define QL_DUMP_STAT(qdev) ql_dump_stat(qdev)
  1487. #else
  1488. #define QL_DUMP_STAT(qdev)
  1489. #endif
  1490. #ifdef QL_DEV_DUMP
  1491. extern void ql_dump_qdev(struct ql_adapter *qdev);
  1492. #define QL_DUMP_QDEV(qdev) ql_dump_qdev(qdev)
  1493. #else
  1494. #define QL_DUMP_QDEV(qdev)
  1495. #endif
  1496. #ifdef QL_CB_DUMP
  1497. extern void ql_dump_wqicb(struct wqicb *wqicb);
  1498. extern void ql_dump_tx_ring(struct tx_ring *tx_ring);
  1499. extern void ql_dump_ricb(struct ricb *ricb);
  1500. extern void ql_dump_cqicb(struct cqicb *cqicb);
  1501. extern void ql_dump_rx_ring(struct rx_ring *rx_ring);
  1502. extern void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id);
  1503. #define QL_DUMP_RICB(ricb) ql_dump_ricb(ricb)
  1504. #define QL_DUMP_WQICB(wqicb) ql_dump_wqicb(wqicb)
  1505. #define QL_DUMP_TX_RING(tx_ring) ql_dump_tx_ring(tx_ring)
  1506. #define QL_DUMP_CQICB(cqicb) ql_dump_cqicb(cqicb)
  1507. #define QL_DUMP_RX_RING(rx_ring) ql_dump_rx_ring(rx_ring)
  1508. #define QL_DUMP_HW_CB(qdev, size, bit, q_id) \
  1509. ql_dump_hw_cb(qdev, size, bit, q_id)
  1510. #else
  1511. #define QL_DUMP_RICB(ricb)
  1512. #define QL_DUMP_WQICB(wqicb)
  1513. #define QL_DUMP_TX_RING(tx_ring)
  1514. #define QL_DUMP_CQICB(cqicb)
  1515. #define QL_DUMP_RX_RING(rx_ring)
  1516. #define QL_DUMP_HW_CB(qdev, size, bit, q_id)
  1517. #endif
  1518. #ifdef QL_OB_DUMP
  1519. extern void ql_dump_tx_desc(struct tx_buf_desc *tbd);
  1520. extern void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb);
  1521. extern void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp);
  1522. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb) ql_dump_ob_mac_iocb(ob_mac_iocb)
  1523. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp) ql_dump_ob_mac_rsp(ob_mac_rsp)
  1524. #else
  1525. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb)
  1526. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp)
  1527. #endif
  1528. #ifdef QL_IB_DUMP
  1529. extern void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp);
  1530. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp) ql_dump_ib_mac_rsp(ib_mac_rsp)
  1531. #else
  1532. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp)
  1533. #endif
  1534. #ifdef QL_ALL_DUMP
  1535. extern void ql_dump_all(struct ql_adapter *qdev);
  1536. #define QL_DUMP_ALL(qdev) ql_dump_all(qdev)
  1537. #else
  1538. #define QL_DUMP_ALL(qdev)
  1539. #endif
  1540. #endif /* _QLGE_H_ */