r600.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define RLC_UCODE_SIZE 768
  41. #define R700_PFP_UCODE_SIZE 848
  42. #define R700_PM4_UCODE_SIZE 1360
  43. #define R700_RLC_UCODE_SIZE 1024
  44. /* Firmware Names */
  45. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  46. MODULE_FIRMWARE("radeon/R600_me.bin");
  47. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV610_me.bin");
  49. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV630_me.bin");
  51. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV620_me.bin");
  53. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV635_me.bin");
  55. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV670_me.bin");
  57. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RS780_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV770_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV730_me.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  66. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  67. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /* r600,rv610,rv630,rv620,rv635,rv670 */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /* hpd for digital panel detect/disconnect */
  73. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  74. {
  75. bool connected = false;
  76. if (ASIC_IS_DCE3(rdev)) {
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  80. connected = true;
  81. break;
  82. case RADEON_HPD_2:
  83. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  84. connected = true;
  85. break;
  86. case RADEON_HPD_3:
  87. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  88. connected = true;
  89. break;
  90. case RADEON_HPD_4:
  91. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  92. connected = true;
  93. break;
  94. /* DCE 3.2 */
  95. case RADEON_HPD_5:
  96. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_6:
  100. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. default:
  104. break;
  105. }
  106. } else {
  107. switch (hpd) {
  108. case RADEON_HPD_1:
  109. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  110. connected = true;
  111. break;
  112. case RADEON_HPD_2:
  113. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_3:
  117. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  118. connected = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. return connected;
  125. }
  126. void r600_hpd_set_polarity(struct radeon_device *rdev,
  127. enum radeon_hpd_id hpd)
  128. {
  129. u32 tmp;
  130. bool connected = r600_hpd_sense(rdev, hpd);
  131. if (ASIC_IS_DCE3(rdev)) {
  132. switch (hpd) {
  133. case RADEON_HPD_1:
  134. tmp = RREG32(DC_HPD1_INT_CONTROL);
  135. if (connected)
  136. tmp &= ~DC_HPDx_INT_POLARITY;
  137. else
  138. tmp |= DC_HPDx_INT_POLARITY;
  139. WREG32(DC_HPD1_INT_CONTROL, tmp);
  140. break;
  141. case RADEON_HPD_2:
  142. tmp = RREG32(DC_HPD2_INT_CONTROL);
  143. if (connected)
  144. tmp &= ~DC_HPDx_INT_POLARITY;
  145. else
  146. tmp |= DC_HPDx_INT_POLARITY;
  147. WREG32(DC_HPD2_INT_CONTROL, tmp);
  148. break;
  149. case RADEON_HPD_3:
  150. tmp = RREG32(DC_HPD3_INT_CONTROL);
  151. if (connected)
  152. tmp &= ~DC_HPDx_INT_POLARITY;
  153. else
  154. tmp |= DC_HPDx_INT_POLARITY;
  155. WREG32(DC_HPD3_INT_CONTROL, tmp);
  156. break;
  157. case RADEON_HPD_4:
  158. tmp = RREG32(DC_HPD4_INT_CONTROL);
  159. if (connected)
  160. tmp &= ~DC_HPDx_INT_POLARITY;
  161. else
  162. tmp |= DC_HPDx_INT_POLARITY;
  163. WREG32(DC_HPD4_INT_CONTROL, tmp);
  164. break;
  165. case RADEON_HPD_5:
  166. tmp = RREG32(DC_HPD5_INT_CONTROL);
  167. if (connected)
  168. tmp &= ~DC_HPDx_INT_POLARITY;
  169. else
  170. tmp |= DC_HPDx_INT_POLARITY;
  171. WREG32(DC_HPD5_INT_CONTROL, tmp);
  172. break;
  173. /* DCE 3.2 */
  174. case RADEON_HPD_6:
  175. tmp = RREG32(DC_HPD6_INT_CONTROL);
  176. if (connected)
  177. tmp &= ~DC_HPDx_INT_POLARITY;
  178. else
  179. tmp |= DC_HPDx_INT_POLARITY;
  180. WREG32(DC_HPD6_INT_CONTROL, tmp);
  181. break;
  182. default:
  183. break;
  184. }
  185. } else {
  186. switch (hpd) {
  187. case RADEON_HPD_1:
  188. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  189. if (connected)
  190. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  191. else
  192. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  193. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  194. break;
  195. case RADEON_HPD_2:
  196. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  197. if (connected)
  198. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  199. else
  200. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  201. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  202. break;
  203. case RADEON_HPD_3:
  204. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  205. if (connected)
  206. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  207. else
  208. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. }
  216. void r600_hpd_init(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. if (ASIC_IS_DCE3(rdev)) {
  221. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  222. if (ASIC_IS_DCE32(rdev))
  223. tmp |= DC_HPDx_EN;
  224. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  226. switch (radeon_connector->hpd.hpd) {
  227. case RADEON_HPD_1:
  228. WREG32(DC_HPD1_CONTROL, tmp);
  229. rdev->irq.hpd[0] = true;
  230. break;
  231. case RADEON_HPD_2:
  232. WREG32(DC_HPD2_CONTROL, tmp);
  233. rdev->irq.hpd[1] = true;
  234. break;
  235. case RADEON_HPD_3:
  236. WREG32(DC_HPD3_CONTROL, tmp);
  237. rdev->irq.hpd[2] = true;
  238. break;
  239. case RADEON_HPD_4:
  240. WREG32(DC_HPD4_CONTROL, tmp);
  241. rdev->irq.hpd[3] = true;
  242. break;
  243. /* DCE 3.2 */
  244. case RADEON_HPD_5:
  245. WREG32(DC_HPD5_CONTROL, tmp);
  246. rdev->irq.hpd[4] = true;
  247. break;
  248. case RADEON_HPD_6:
  249. WREG32(DC_HPD6_CONTROL, tmp);
  250. rdev->irq.hpd[5] = true;
  251. break;
  252. default:
  253. break;
  254. }
  255. }
  256. } else {
  257. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  258. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  259. switch (radeon_connector->hpd.hpd) {
  260. case RADEON_HPD_1:
  261. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  262. rdev->irq.hpd[0] = true;
  263. break;
  264. case RADEON_HPD_2:
  265. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  266. rdev->irq.hpd[1] = true;
  267. break;
  268. case RADEON_HPD_3:
  269. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  270. rdev->irq.hpd[2] = true;
  271. break;
  272. default:
  273. break;
  274. }
  275. }
  276. }
  277. if (rdev->irq.installed)
  278. r600_irq_set(rdev);
  279. }
  280. void r600_hpd_fini(struct radeon_device *rdev)
  281. {
  282. struct drm_device *dev = rdev->ddev;
  283. struct drm_connector *connector;
  284. if (ASIC_IS_DCE3(rdev)) {
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. /* DCE 3.2 */
  305. case RADEON_HPD_5:
  306. WREG32(DC_HPD5_CONTROL, 0);
  307. rdev->irq.hpd[4] = false;
  308. break;
  309. case RADEON_HPD_6:
  310. WREG32(DC_HPD6_CONTROL, 0);
  311. rdev->irq.hpd[5] = false;
  312. break;
  313. default:
  314. break;
  315. }
  316. }
  317. } else {
  318. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  319. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  320. switch (radeon_connector->hpd.hpd) {
  321. case RADEON_HPD_1:
  322. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  323. rdev->irq.hpd[0] = false;
  324. break;
  325. case RADEON_HPD_2:
  326. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  327. rdev->irq.hpd[1] = false;
  328. break;
  329. case RADEON_HPD_3:
  330. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  331. rdev->irq.hpd[2] = false;
  332. break;
  333. default:
  334. break;
  335. }
  336. }
  337. }
  338. }
  339. /*
  340. * R600 PCIE GART
  341. */
  342. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  343. {
  344. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  345. u64 pte;
  346. if (i < 0 || i > rdev->gart.num_gpu_pages)
  347. return -EINVAL;
  348. pte = 0;
  349. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  350. return 0;
  351. }
  352. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  353. {
  354. unsigned i;
  355. u32 tmp;
  356. /* flush hdp cache so updates hit vram */
  357. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  358. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  359. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  360. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  361. for (i = 0; i < rdev->usec_timeout; i++) {
  362. /* read MC_STATUS */
  363. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  364. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  365. if (tmp == 2) {
  366. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  367. return;
  368. }
  369. if (tmp) {
  370. return;
  371. }
  372. udelay(1);
  373. }
  374. }
  375. int r600_pcie_gart_init(struct radeon_device *rdev)
  376. {
  377. int r;
  378. if (rdev->gart.table.vram.robj) {
  379. WARN(1, "R600 PCIE GART already initialized.\n");
  380. return 0;
  381. }
  382. /* Initialize common gart structure */
  383. r = radeon_gart_init(rdev);
  384. if (r)
  385. return r;
  386. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  387. return radeon_gart_table_vram_alloc(rdev);
  388. }
  389. int r600_pcie_gart_enable(struct radeon_device *rdev)
  390. {
  391. u32 tmp;
  392. int r, i;
  393. if (rdev->gart.table.vram.robj == NULL) {
  394. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  395. return -EINVAL;
  396. }
  397. r = radeon_gart_table_vram_pin(rdev);
  398. if (r)
  399. return r;
  400. radeon_gart_restore(rdev);
  401. /* Setup L2 cache */
  402. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  403. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  404. EFFECTIVE_L2_QUEUE_SIZE(7));
  405. WREG32(VM_L2_CNTL2, 0);
  406. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  407. /* Setup TLB control */
  408. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  409. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  410. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  411. ENABLE_WAIT_L2_QUERY;
  412. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  415. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  416. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  417. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  418. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  419. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  422. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  423. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  424. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  425. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  426. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  427. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  428. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  429. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  430. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  431. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  432. (u32)(rdev->dummy_page.addr >> 12));
  433. for (i = 1; i < 7; i++)
  434. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  435. r600_pcie_gart_tlb_flush(rdev);
  436. rdev->gart.ready = true;
  437. return 0;
  438. }
  439. void r600_pcie_gart_disable(struct radeon_device *rdev)
  440. {
  441. u32 tmp;
  442. int i, r;
  443. /* Disable all tables */
  444. for (i = 0; i < 7; i++)
  445. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  446. /* Disable L2 cache */
  447. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  448. EFFECTIVE_L2_QUEUE_SIZE(7));
  449. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  450. /* Setup L1 TLB control */
  451. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  452. ENABLE_WAIT_L2_QUERY;
  453. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  459. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  460. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  464. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  465. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  466. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  467. if (rdev->gart.table.vram.robj) {
  468. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  469. if (likely(r == 0)) {
  470. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  471. radeon_bo_unpin(rdev->gart.table.vram.robj);
  472. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  473. }
  474. }
  475. }
  476. void r600_pcie_gart_fini(struct radeon_device *rdev)
  477. {
  478. r600_pcie_gart_disable(rdev);
  479. radeon_gart_table_vram_free(rdev);
  480. radeon_gart_fini(rdev);
  481. }
  482. void r600_agp_enable(struct radeon_device *rdev)
  483. {
  484. u32 tmp;
  485. int i;
  486. /* Setup L2 cache */
  487. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  488. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  489. EFFECTIVE_L2_QUEUE_SIZE(7));
  490. WREG32(VM_L2_CNTL2, 0);
  491. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  492. /* Setup TLB control */
  493. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  494. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  495. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  496. ENABLE_WAIT_L2_QUERY;
  497. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  500. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  501. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  502. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  503. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  504. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  507. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  508. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  509. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  510. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  511. for (i = 0; i < 7; i++)
  512. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  513. }
  514. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  515. {
  516. unsigned i;
  517. u32 tmp;
  518. for (i = 0; i < rdev->usec_timeout; i++) {
  519. /* read MC_STATUS */
  520. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  521. if (!tmp)
  522. return 0;
  523. udelay(1);
  524. }
  525. return -1;
  526. }
  527. static void r600_mc_program(struct radeon_device *rdev)
  528. {
  529. struct rv515_mc_save save;
  530. u32 tmp;
  531. int i, j;
  532. /* Initialize HDP */
  533. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  534. WREG32((0x2c14 + j), 0x00000000);
  535. WREG32((0x2c18 + j), 0x00000000);
  536. WREG32((0x2c1c + j), 0x00000000);
  537. WREG32((0x2c20 + j), 0x00000000);
  538. WREG32((0x2c24 + j), 0x00000000);
  539. }
  540. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  541. rv515_mc_stop(rdev, &save);
  542. if (r600_mc_wait_for_idle(rdev)) {
  543. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  544. }
  545. /* Lockout access through VGA aperture (doesn't exist before R600) */
  546. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  547. /* Update configuration */
  548. if (rdev->flags & RADEON_IS_AGP) {
  549. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  550. /* VRAM before AGP */
  551. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  552. rdev->mc.vram_start >> 12);
  553. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  554. rdev->mc.gtt_end >> 12);
  555. } else {
  556. /* VRAM after AGP */
  557. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  558. rdev->mc.gtt_start >> 12);
  559. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  560. rdev->mc.vram_end >> 12);
  561. }
  562. } else {
  563. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  564. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  565. }
  566. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  567. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  568. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  569. WREG32(MC_VM_FB_LOCATION, tmp);
  570. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  571. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  572. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  573. if (rdev->flags & RADEON_IS_AGP) {
  574. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  575. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  576. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  577. } else {
  578. WREG32(MC_VM_AGP_BASE, 0);
  579. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  580. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  581. }
  582. if (r600_mc_wait_for_idle(rdev)) {
  583. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  584. }
  585. rv515_mc_resume(rdev, &save);
  586. /* we need to own VRAM, so turn off the VGA renderer here
  587. * to stop it overwriting our objects */
  588. rv515_vga_render_disable(rdev);
  589. }
  590. int r600_mc_init(struct radeon_device *rdev)
  591. {
  592. fixed20_12 a;
  593. u32 tmp;
  594. int chansize, numchan;
  595. /* Get VRAM informations */
  596. rdev->mc.vram_is_ddr = true;
  597. tmp = RREG32(RAMCFG);
  598. if (tmp & CHANSIZE_OVERRIDE) {
  599. chansize = 16;
  600. } else if (tmp & CHANSIZE_MASK) {
  601. chansize = 64;
  602. } else {
  603. chansize = 32;
  604. }
  605. tmp = RREG32(CHMAP);
  606. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  607. case 0:
  608. default:
  609. numchan = 1;
  610. break;
  611. case 1:
  612. numchan = 2;
  613. break;
  614. case 2:
  615. numchan = 4;
  616. break;
  617. case 3:
  618. numchan = 8;
  619. break;
  620. }
  621. rdev->mc.vram_width = numchan * chansize;
  622. /* Could aper size report 0 ? */
  623. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  624. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  625. /* Setup GPU memory space */
  626. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  627. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  628. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  629. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  630. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  631. rdev->mc.real_vram_size = rdev->mc.aper_size;
  632. if (rdev->flags & RADEON_IS_AGP) {
  633. /* gtt_size is setup by radeon_agp_init */
  634. rdev->mc.gtt_location = rdev->mc.agp_base;
  635. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  636. /* Try to put vram before or after AGP because we
  637. * we want SYSTEM_APERTURE to cover both VRAM and
  638. * AGP so that GPU can catch out of VRAM/AGP access
  639. */
  640. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  641. /* Enought place before */
  642. rdev->mc.vram_location = rdev->mc.gtt_location -
  643. rdev->mc.mc_vram_size;
  644. } else if (tmp > rdev->mc.mc_vram_size) {
  645. /* Enought place after */
  646. rdev->mc.vram_location = rdev->mc.gtt_location +
  647. rdev->mc.gtt_size;
  648. } else {
  649. /* Try to setup VRAM then AGP might not
  650. * not work on some card
  651. */
  652. rdev->mc.vram_location = 0x00000000UL;
  653. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  654. }
  655. } else {
  656. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  657. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  658. 0xFFFF) << 24;
  659. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  660. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  661. /* Enough place after vram */
  662. rdev->mc.gtt_location = tmp;
  663. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  664. /* Enough place before vram */
  665. rdev->mc.gtt_location = 0;
  666. } else {
  667. /* Not enough place after or before shrink
  668. * gart size
  669. */
  670. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  671. rdev->mc.gtt_location = 0;
  672. rdev->mc.gtt_size = rdev->mc.vram_location;
  673. } else {
  674. rdev->mc.gtt_location = tmp;
  675. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  676. }
  677. }
  678. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  679. }
  680. rdev->mc.vram_start = rdev->mc.vram_location;
  681. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  682. rdev->mc.gtt_start = rdev->mc.gtt_location;
  683. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  684. /* FIXME: we should enforce default clock in case GPU is not in
  685. * default setup
  686. */
  687. a.full = rfixed_const(100);
  688. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  689. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  690. if (rdev->flags & RADEON_IS_IGP)
  691. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  692. return 0;
  693. }
  694. /* We doesn't check that the GPU really needs a reset we simply do the
  695. * reset, it's up to the caller to determine if the GPU needs one. We
  696. * might add an helper function to check that.
  697. */
  698. int r600_gpu_soft_reset(struct radeon_device *rdev)
  699. {
  700. struct rv515_mc_save save;
  701. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  702. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  703. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  704. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  705. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  706. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  707. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  708. S_008010_GUI_ACTIVE(1);
  709. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  710. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  711. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  712. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  713. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  714. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  715. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  716. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  717. u32 srbm_reset = 0;
  718. u32 tmp;
  719. dev_info(rdev->dev, "GPU softreset \n");
  720. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  721. RREG32(R_008010_GRBM_STATUS));
  722. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  723. RREG32(R_008014_GRBM_STATUS2));
  724. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  725. RREG32(R_000E50_SRBM_STATUS));
  726. rv515_mc_stop(rdev, &save);
  727. if (r600_mc_wait_for_idle(rdev)) {
  728. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  729. }
  730. /* Disable CP parsing/prefetching */
  731. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  732. /* Check if any of the rendering block is busy and reset it */
  733. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  734. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  735. tmp = S_008020_SOFT_RESET_CR(1) |
  736. S_008020_SOFT_RESET_DB(1) |
  737. S_008020_SOFT_RESET_CB(1) |
  738. S_008020_SOFT_RESET_PA(1) |
  739. S_008020_SOFT_RESET_SC(1) |
  740. S_008020_SOFT_RESET_SMX(1) |
  741. S_008020_SOFT_RESET_SPI(1) |
  742. S_008020_SOFT_RESET_SX(1) |
  743. S_008020_SOFT_RESET_SH(1) |
  744. S_008020_SOFT_RESET_TC(1) |
  745. S_008020_SOFT_RESET_TA(1) |
  746. S_008020_SOFT_RESET_VC(1) |
  747. S_008020_SOFT_RESET_VGT(1);
  748. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  749. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  750. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  751. udelay(50);
  752. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  753. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  754. }
  755. /* Reset CP (we always reset CP) */
  756. tmp = S_008020_SOFT_RESET_CP(1);
  757. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  758. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  759. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  760. udelay(50);
  761. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  762. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  763. /* Reset others GPU block if necessary */
  764. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  765. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  766. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  767. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  768. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  769. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  770. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  771. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  772. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  773. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  774. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  775. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  776. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  777. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  778. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  779. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  780. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  781. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  782. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  783. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  784. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  785. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  786. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  787. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  788. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  789. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  790. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  791. udelay(50);
  792. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  793. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  794. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  795. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  796. udelay(50);
  797. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  798. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  799. /* Wait a little for things to settle down */
  800. udelay(50);
  801. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  802. RREG32(R_008010_GRBM_STATUS));
  803. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  804. RREG32(R_008014_GRBM_STATUS2));
  805. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  806. RREG32(R_000E50_SRBM_STATUS));
  807. /* After reset we need to reinit the asic as GPU often endup in an
  808. * incoherent state.
  809. */
  810. atom_asic_init(rdev->mode_info.atom_context);
  811. rv515_mc_resume(rdev, &save);
  812. return 0;
  813. }
  814. int r600_gpu_reset(struct radeon_device *rdev)
  815. {
  816. return r600_gpu_soft_reset(rdev);
  817. }
  818. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  819. u32 num_backends,
  820. u32 backend_disable_mask)
  821. {
  822. u32 backend_map = 0;
  823. u32 enabled_backends_mask;
  824. u32 enabled_backends_count;
  825. u32 cur_pipe;
  826. u32 swizzle_pipe[R6XX_MAX_PIPES];
  827. u32 cur_backend;
  828. u32 i;
  829. if (num_tile_pipes > R6XX_MAX_PIPES)
  830. num_tile_pipes = R6XX_MAX_PIPES;
  831. if (num_tile_pipes < 1)
  832. num_tile_pipes = 1;
  833. if (num_backends > R6XX_MAX_BACKENDS)
  834. num_backends = R6XX_MAX_BACKENDS;
  835. if (num_backends < 1)
  836. num_backends = 1;
  837. enabled_backends_mask = 0;
  838. enabled_backends_count = 0;
  839. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  840. if (((backend_disable_mask >> i) & 1) == 0) {
  841. enabled_backends_mask |= (1 << i);
  842. ++enabled_backends_count;
  843. }
  844. if (enabled_backends_count == num_backends)
  845. break;
  846. }
  847. if (enabled_backends_count == 0) {
  848. enabled_backends_mask = 1;
  849. enabled_backends_count = 1;
  850. }
  851. if (enabled_backends_count != num_backends)
  852. num_backends = enabled_backends_count;
  853. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  854. switch (num_tile_pipes) {
  855. case 1:
  856. swizzle_pipe[0] = 0;
  857. break;
  858. case 2:
  859. swizzle_pipe[0] = 0;
  860. swizzle_pipe[1] = 1;
  861. break;
  862. case 3:
  863. swizzle_pipe[0] = 0;
  864. swizzle_pipe[1] = 1;
  865. swizzle_pipe[2] = 2;
  866. break;
  867. case 4:
  868. swizzle_pipe[0] = 0;
  869. swizzle_pipe[1] = 1;
  870. swizzle_pipe[2] = 2;
  871. swizzle_pipe[3] = 3;
  872. break;
  873. case 5:
  874. swizzle_pipe[0] = 0;
  875. swizzle_pipe[1] = 1;
  876. swizzle_pipe[2] = 2;
  877. swizzle_pipe[3] = 3;
  878. swizzle_pipe[4] = 4;
  879. break;
  880. case 6:
  881. swizzle_pipe[0] = 0;
  882. swizzle_pipe[1] = 2;
  883. swizzle_pipe[2] = 4;
  884. swizzle_pipe[3] = 5;
  885. swizzle_pipe[4] = 1;
  886. swizzle_pipe[5] = 3;
  887. break;
  888. case 7:
  889. swizzle_pipe[0] = 0;
  890. swizzle_pipe[1] = 2;
  891. swizzle_pipe[2] = 4;
  892. swizzle_pipe[3] = 6;
  893. swizzle_pipe[4] = 1;
  894. swizzle_pipe[5] = 3;
  895. swizzle_pipe[6] = 5;
  896. break;
  897. case 8:
  898. swizzle_pipe[0] = 0;
  899. swizzle_pipe[1] = 2;
  900. swizzle_pipe[2] = 4;
  901. swizzle_pipe[3] = 6;
  902. swizzle_pipe[4] = 1;
  903. swizzle_pipe[5] = 3;
  904. swizzle_pipe[6] = 5;
  905. swizzle_pipe[7] = 7;
  906. break;
  907. }
  908. cur_backend = 0;
  909. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  910. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  911. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  912. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  913. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  914. }
  915. return backend_map;
  916. }
  917. int r600_count_pipe_bits(uint32_t val)
  918. {
  919. int i, ret = 0;
  920. for (i = 0; i < 32; i++) {
  921. ret += val & 1;
  922. val >>= 1;
  923. }
  924. return ret;
  925. }
  926. void r600_gpu_init(struct radeon_device *rdev)
  927. {
  928. u32 tiling_config;
  929. u32 ramcfg;
  930. u32 tmp;
  931. int i, j;
  932. u32 sq_config;
  933. u32 sq_gpr_resource_mgmt_1 = 0;
  934. u32 sq_gpr_resource_mgmt_2 = 0;
  935. u32 sq_thread_resource_mgmt = 0;
  936. u32 sq_stack_resource_mgmt_1 = 0;
  937. u32 sq_stack_resource_mgmt_2 = 0;
  938. /* FIXME: implement */
  939. switch (rdev->family) {
  940. case CHIP_R600:
  941. rdev->config.r600.max_pipes = 4;
  942. rdev->config.r600.max_tile_pipes = 8;
  943. rdev->config.r600.max_simds = 4;
  944. rdev->config.r600.max_backends = 4;
  945. rdev->config.r600.max_gprs = 256;
  946. rdev->config.r600.max_threads = 192;
  947. rdev->config.r600.max_stack_entries = 256;
  948. rdev->config.r600.max_hw_contexts = 8;
  949. rdev->config.r600.max_gs_threads = 16;
  950. rdev->config.r600.sx_max_export_size = 128;
  951. rdev->config.r600.sx_max_export_pos_size = 16;
  952. rdev->config.r600.sx_max_export_smx_size = 128;
  953. rdev->config.r600.sq_num_cf_insts = 2;
  954. break;
  955. case CHIP_RV630:
  956. case CHIP_RV635:
  957. rdev->config.r600.max_pipes = 2;
  958. rdev->config.r600.max_tile_pipes = 2;
  959. rdev->config.r600.max_simds = 3;
  960. rdev->config.r600.max_backends = 1;
  961. rdev->config.r600.max_gprs = 128;
  962. rdev->config.r600.max_threads = 192;
  963. rdev->config.r600.max_stack_entries = 128;
  964. rdev->config.r600.max_hw_contexts = 8;
  965. rdev->config.r600.max_gs_threads = 4;
  966. rdev->config.r600.sx_max_export_size = 128;
  967. rdev->config.r600.sx_max_export_pos_size = 16;
  968. rdev->config.r600.sx_max_export_smx_size = 128;
  969. rdev->config.r600.sq_num_cf_insts = 2;
  970. break;
  971. case CHIP_RV610:
  972. case CHIP_RV620:
  973. case CHIP_RS780:
  974. case CHIP_RS880:
  975. rdev->config.r600.max_pipes = 1;
  976. rdev->config.r600.max_tile_pipes = 1;
  977. rdev->config.r600.max_simds = 2;
  978. rdev->config.r600.max_backends = 1;
  979. rdev->config.r600.max_gprs = 128;
  980. rdev->config.r600.max_threads = 192;
  981. rdev->config.r600.max_stack_entries = 128;
  982. rdev->config.r600.max_hw_contexts = 4;
  983. rdev->config.r600.max_gs_threads = 4;
  984. rdev->config.r600.sx_max_export_size = 128;
  985. rdev->config.r600.sx_max_export_pos_size = 16;
  986. rdev->config.r600.sx_max_export_smx_size = 128;
  987. rdev->config.r600.sq_num_cf_insts = 1;
  988. break;
  989. case CHIP_RV670:
  990. rdev->config.r600.max_pipes = 4;
  991. rdev->config.r600.max_tile_pipes = 4;
  992. rdev->config.r600.max_simds = 4;
  993. rdev->config.r600.max_backends = 4;
  994. rdev->config.r600.max_gprs = 192;
  995. rdev->config.r600.max_threads = 192;
  996. rdev->config.r600.max_stack_entries = 256;
  997. rdev->config.r600.max_hw_contexts = 8;
  998. rdev->config.r600.max_gs_threads = 16;
  999. rdev->config.r600.sx_max_export_size = 128;
  1000. rdev->config.r600.sx_max_export_pos_size = 16;
  1001. rdev->config.r600.sx_max_export_smx_size = 128;
  1002. rdev->config.r600.sq_num_cf_insts = 2;
  1003. break;
  1004. default:
  1005. break;
  1006. }
  1007. /* Initialize HDP */
  1008. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1009. WREG32((0x2c14 + j), 0x00000000);
  1010. WREG32((0x2c18 + j), 0x00000000);
  1011. WREG32((0x2c1c + j), 0x00000000);
  1012. WREG32((0x2c20 + j), 0x00000000);
  1013. WREG32((0x2c24 + j), 0x00000000);
  1014. }
  1015. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1016. /* Setup tiling */
  1017. tiling_config = 0;
  1018. ramcfg = RREG32(RAMCFG);
  1019. switch (rdev->config.r600.max_tile_pipes) {
  1020. case 1:
  1021. tiling_config |= PIPE_TILING(0);
  1022. rdev->config.r600.tiling_npipes = 1;
  1023. break;
  1024. case 2:
  1025. tiling_config |= PIPE_TILING(1);
  1026. rdev->config.r600.tiling_npipes = 2;
  1027. break;
  1028. case 4:
  1029. tiling_config |= PIPE_TILING(2);
  1030. rdev->config.r600.tiling_npipes = 4;
  1031. break;
  1032. case 8:
  1033. tiling_config |= PIPE_TILING(3);
  1034. rdev->config.r600.tiling_npipes = 8;
  1035. break;
  1036. default:
  1037. break;
  1038. }
  1039. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1040. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1041. tiling_config |= GROUP_SIZE(0);
  1042. rdev->config.r600.tiling_group_size = 256;
  1043. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1044. if (tmp > 3) {
  1045. tiling_config |= ROW_TILING(3);
  1046. tiling_config |= SAMPLE_SPLIT(3);
  1047. } else {
  1048. tiling_config |= ROW_TILING(tmp);
  1049. tiling_config |= SAMPLE_SPLIT(tmp);
  1050. }
  1051. tiling_config |= BANK_SWAPS(1);
  1052. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1053. rdev->config.r600.max_backends,
  1054. (0xff << rdev->config.r600.max_backends) & 0xff);
  1055. tiling_config |= BACKEND_MAP(tmp);
  1056. WREG32(GB_TILING_CONFIG, tiling_config);
  1057. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1058. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1059. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1060. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  1061. /* Setup pipes */
  1062. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1063. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1064. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  1065. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  1066. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  1067. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1068. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1069. /* Setup some CP states */
  1070. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1071. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1072. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1073. SYNC_WALKER | SYNC_ALIGNER));
  1074. /* Setup various GPU states */
  1075. if (rdev->family == CHIP_RV670)
  1076. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1077. tmp = RREG32(SX_DEBUG_1);
  1078. tmp |= SMX_EVENT_RELEASE;
  1079. if ((rdev->family > CHIP_R600))
  1080. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1081. WREG32(SX_DEBUG_1, tmp);
  1082. if (((rdev->family) == CHIP_R600) ||
  1083. ((rdev->family) == CHIP_RV630) ||
  1084. ((rdev->family) == CHIP_RV610) ||
  1085. ((rdev->family) == CHIP_RV620) ||
  1086. ((rdev->family) == CHIP_RS780) ||
  1087. ((rdev->family) == CHIP_RS880)) {
  1088. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1089. } else {
  1090. WREG32(DB_DEBUG, 0);
  1091. }
  1092. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1093. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1094. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1095. WREG32(VGT_NUM_INSTANCES, 0);
  1096. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1097. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1098. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1099. if (((rdev->family) == CHIP_RV610) ||
  1100. ((rdev->family) == CHIP_RV620) ||
  1101. ((rdev->family) == CHIP_RS780) ||
  1102. ((rdev->family) == CHIP_RS880)) {
  1103. tmp = (CACHE_FIFO_SIZE(0xa) |
  1104. FETCH_FIFO_HIWATER(0xa) |
  1105. DONE_FIFO_HIWATER(0xe0) |
  1106. ALU_UPDATE_FIFO_HIWATER(0x8));
  1107. } else if (((rdev->family) == CHIP_R600) ||
  1108. ((rdev->family) == CHIP_RV630)) {
  1109. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1110. tmp |= DONE_FIFO_HIWATER(0x4);
  1111. }
  1112. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1113. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1114. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1115. */
  1116. sq_config = RREG32(SQ_CONFIG);
  1117. sq_config &= ~(PS_PRIO(3) |
  1118. VS_PRIO(3) |
  1119. GS_PRIO(3) |
  1120. ES_PRIO(3));
  1121. sq_config |= (DX9_CONSTS |
  1122. VC_ENABLE |
  1123. PS_PRIO(0) |
  1124. VS_PRIO(1) |
  1125. GS_PRIO(2) |
  1126. ES_PRIO(3));
  1127. if ((rdev->family) == CHIP_R600) {
  1128. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1129. NUM_VS_GPRS(124) |
  1130. NUM_CLAUSE_TEMP_GPRS(4));
  1131. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1132. NUM_ES_GPRS(0));
  1133. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1134. NUM_VS_THREADS(48) |
  1135. NUM_GS_THREADS(4) |
  1136. NUM_ES_THREADS(4));
  1137. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1138. NUM_VS_STACK_ENTRIES(128));
  1139. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1140. NUM_ES_STACK_ENTRIES(0));
  1141. } else if (((rdev->family) == CHIP_RV610) ||
  1142. ((rdev->family) == CHIP_RV620) ||
  1143. ((rdev->family) == CHIP_RS780) ||
  1144. ((rdev->family) == CHIP_RS880)) {
  1145. /* no vertex cache */
  1146. sq_config &= ~VC_ENABLE;
  1147. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1148. NUM_VS_GPRS(44) |
  1149. NUM_CLAUSE_TEMP_GPRS(2));
  1150. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1151. NUM_ES_GPRS(17));
  1152. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1153. NUM_VS_THREADS(78) |
  1154. NUM_GS_THREADS(4) |
  1155. NUM_ES_THREADS(31));
  1156. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1157. NUM_VS_STACK_ENTRIES(40));
  1158. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1159. NUM_ES_STACK_ENTRIES(16));
  1160. } else if (((rdev->family) == CHIP_RV630) ||
  1161. ((rdev->family) == CHIP_RV635)) {
  1162. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1163. NUM_VS_GPRS(44) |
  1164. NUM_CLAUSE_TEMP_GPRS(2));
  1165. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1166. NUM_ES_GPRS(18));
  1167. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1168. NUM_VS_THREADS(78) |
  1169. NUM_GS_THREADS(4) |
  1170. NUM_ES_THREADS(31));
  1171. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1172. NUM_VS_STACK_ENTRIES(40));
  1173. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1174. NUM_ES_STACK_ENTRIES(16));
  1175. } else if ((rdev->family) == CHIP_RV670) {
  1176. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1177. NUM_VS_GPRS(44) |
  1178. NUM_CLAUSE_TEMP_GPRS(2));
  1179. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1180. NUM_ES_GPRS(17));
  1181. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1182. NUM_VS_THREADS(78) |
  1183. NUM_GS_THREADS(4) |
  1184. NUM_ES_THREADS(31));
  1185. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1186. NUM_VS_STACK_ENTRIES(64));
  1187. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1188. NUM_ES_STACK_ENTRIES(64));
  1189. }
  1190. WREG32(SQ_CONFIG, sq_config);
  1191. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1192. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1193. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1194. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1195. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1196. if (((rdev->family) == CHIP_RV610) ||
  1197. ((rdev->family) == CHIP_RV620) ||
  1198. ((rdev->family) == CHIP_RS780) ||
  1199. ((rdev->family) == CHIP_RS880)) {
  1200. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1201. } else {
  1202. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1203. }
  1204. /* More default values. 2D/3D driver should adjust as needed */
  1205. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1206. S1_X(0x4) | S1_Y(0xc)));
  1207. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1208. S1_X(0x2) | S1_Y(0x2) |
  1209. S2_X(0xa) | S2_Y(0x6) |
  1210. S3_X(0x6) | S3_Y(0xa)));
  1211. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1212. S1_X(0x4) | S1_Y(0xc) |
  1213. S2_X(0x1) | S2_Y(0x6) |
  1214. S3_X(0xa) | S3_Y(0xe)));
  1215. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1216. S5_X(0x0) | S5_Y(0x0) |
  1217. S6_X(0xb) | S6_Y(0x4) |
  1218. S7_X(0x7) | S7_Y(0x8)));
  1219. WREG32(VGT_STRMOUT_EN, 0);
  1220. tmp = rdev->config.r600.max_pipes * 16;
  1221. switch (rdev->family) {
  1222. case CHIP_RV610:
  1223. case CHIP_RV620:
  1224. case CHIP_RS780:
  1225. case CHIP_RS880:
  1226. tmp += 32;
  1227. break;
  1228. case CHIP_RV670:
  1229. tmp += 128;
  1230. break;
  1231. default:
  1232. break;
  1233. }
  1234. if (tmp > 256) {
  1235. tmp = 256;
  1236. }
  1237. WREG32(VGT_ES_PER_GS, 128);
  1238. WREG32(VGT_GS_PER_ES, tmp);
  1239. WREG32(VGT_GS_PER_VS, 2);
  1240. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1241. /* more default values. 2D/3D driver should adjust as needed */
  1242. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1243. WREG32(VGT_STRMOUT_EN, 0);
  1244. WREG32(SX_MISC, 0);
  1245. WREG32(PA_SC_MODE_CNTL, 0);
  1246. WREG32(PA_SC_AA_CONFIG, 0);
  1247. WREG32(PA_SC_LINE_STIPPLE, 0);
  1248. WREG32(SPI_INPUT_Z, 0);
  1249. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1250. WREG32(CB_COLOR7_FRAG, 0);
  1251. /* Clear render buffer base addresses */
  1252. WREG32(CB_COLOR0_BASE, 0);
  1253. WREG32(CB_COLOR1_BASE, 0);
  1254. WREG32(CB_COLOR2_BASE, 0);
  1255. WREG32(CB_COLOR3_BASE, 0);
  1256. WREG32(CB_COLOR4_BASE, 0);
  1257. WREG32(CB_COLOR5_BASE, 0);
  1258. WREG32(CB_COLOR6_BASE, 0);
  1259. WREG32(CB_COLOR7_BASE, 0);
  1260. WREG32(CB_COLOR7_FRAG, 0);
  1261. switch (rdev->family) {
  1262. case CHIP_RV610:
  1263. case CHIP_RV620:
  1264. case CHIP_RS780:
  1265. case CHIP_RS880:
  1266. tmp = TC_L2_SIZE(8);
  1267. break;
  1268. case CHIP_RV630:
  1269. case CHIP_RV635:
  1270. tmp = TC_L2_SIZE(4);
  1271. break;
  1272. case CHIP_R600:
  1273. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1274. break;
  1275. default:
  1276. tmp = TC_L2_SIZE(0);
  1277. break;
  1278. }
  1279. WREG32(TC_CNTL, tmp);
  1280. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1281. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1282. tmp = RREG32(ARB_POP);
  1283. tmp |= ENABLE_TC128;
  1284. WREG32(ARB_POP, tmp);
  1285. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1286. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1287. NUM_CLIP_SEQ(3)));
  1288. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1289. }
  1290. /*
  1291. * Indirect registers accessor
  1292. */
  1293. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1294. {
  1295. u32 r;
  1296. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1297. (void)RREG32(PCIE_PORT_INDEX);
  1298. r = RREG32(PCIE_PORT_DATA);
  1299. return r;
  1300. }
  1301. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1302. {
  1303. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1304. (void)RREG32(PCIE_PORT_INDEX);
  1305. WREG32(PCIE_PORT_DATA, (v));
  1306. (void)RREG32(PCIE_PORT_DATA);
  1307. }
  1308. /*
  1309. * CP & Ring
  1310. */
  1311. void r600_cp_stop(struct radeon_device *rdev)
  1312. {
  1313. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1314. }
  1315. int r600_init_microcode(struct radeon_device *rdev)
  1316. {
  1317. struct platform_device *pdev;
  1318. const char *chip_name;
  1319. const char *rlc_chip_name;
  1320. size_t pfp_req_size, me_req_size, rlc_req_size;
  1321. char fw_name[30];
  1322. int err;
  1323. DRM_DEBUG("\n");
  1324. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1325. err = IS_ERR(pdev);
  1326. if (err) {
  1327. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1328. return -EINVAL;
  1329. }
  1330. switch (rdev->family) {
  1331. case CHIP_R600:
  1332. chip_name = "R600";
  1333. rlc_chip_name = "R600";
  1334. break;
  1335. case CHIP_RV610:
  1336. chip_name = "RV610";
  1337. rlc_chip_name = "R600";
  1338. break;
  1339. case CHIP_RV630:
  1340. chip_name = "RV630";
  1341. rlc_chip_name = "R600";
  1342. break;
  1343. case CHIP_RV620:
  1344. chip_name = "RV620";
  1345. rlc_chip_name = "R600";
  1346. break;
  1347. case CHIP_RV635:
  1348. chip_name = "RV635";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV670:
  1352. chip_name = "RV670";
  1353. rlc_chip_name = "R600";
  1354. break;
  1355. case CHIP_RS780:
  1356. case CHIP_RS880:
  1357. chip_name = "RS780";
  1358. rlc_chip_name = "R600";
  1359. break;
  1360. case CHIP_RV770:
  1361. chip_name = "RV770";
  1362. rlc_chip_name = "R700";
  1363. break;
  1364. case CHIP_RV730:
  1365. case CHIP_RV740:
  1366. chip_name = "RV730";
  1367. rlc_chip_name = "R700";
  1368. break;
  1369. case CHIP_RV710:
  1370. chip_name = "RV710";
  1371. rlc_chip_name = "R700";
  1372. break;
  1373. default: BUG();
  1374. }
  1375. if (rdev->family >= CHIP_RV770) {
  1376. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1377. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1378. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1379. } else {
  1380. pfp_req_size = PFP_UCODE_SIZE * 4;
  1381. me_req_size = PM4_UCODE_SIZE * 12;
  1382. rlc_req_size = RLC_UCODE_SIZE * 4;
  1383. }
  1384. DRM_INFO("Loading %s Microcode\n", chip_name);
  1385. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1386. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1387. if (err)
  1388. goto out;
  1389. if (rdev->pfp_fw->size != pfp_req_size) {
  1390. printk(KERN_ERR
  1391. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1392. rdev->pfp_fw->size, fw_name);
  1393. err = -EINVAL;
  1394. goto out;
  1395. }
  1396. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1397. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1398. if (err)
  1399. goto out;
  1400. if (rdev->me_fw->size != me_req_size) {
  1401. printk(KERN_ERR
  1402. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1403. rdev->me_fw->size, fw_name);
  1404. err = -EINVAL;
  1405. }
  1406. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1407. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1408. if (err)
  1409. goto out;
  1410. if (rdev->rlc_fw->size != rlc_req_size) {
  1411. printk(KERN_ERR
  1412. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1413. rdev->rlc_fw->size, fw_name);
  1414. err = -EINVAL;
  1415. }
  1416. out:
  1417. platform_device_unregister(pdev);
  1418. if (err) {
  1419. if (err != -EINVAL)
  1420. printk(KERN_ERR
  1421. "r600_cp: Failed to load firmware \"%s\"\n",
  1422. fw_name);
  1423. release_firmware(rdev->pfp_fw);
  1424. rdev->pfp_fw = NULL;
  1425. release_firmware(rdev->me_fw);
  1426. rdev->me_fw = NULL;
  1427. release_firmware(rdev->rlc_fw);
  1428. rdev->rlc_fw = NULL;
  1429. }
  1430. return err;
  1431. }
  1432. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1433. {
  1434. const __be32 *fw_data;
  1435. int i;
  1436. if (!rdev->me_fw || !rdev->pfp_fw)
  1437. return -EINVAL;
  1438. r600_cp_stop(rdev);
  1439. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1440. /* Reset cp */
  1441. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1442. RREG32(GRBM_SOFT_RESET);
  1443. mdelay(15);
  1444. WREG32(GRBM_SOFT_RESET, 0);
  1445. WREG32(CP_ME_RAM_WADDR, 0);
  1446. fw_data = (const __be32 *)rdev->me_fw->data;
  1447. WREG32(CP_ME_RAM_WADDR, 0);
  1448. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1449. WREG32(CP_ME_RAM_DATA,
  1450. be32_to_cpup(fw_data++));
  1451. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1452. WREG32(CP_PFP_UCODE_ADDR, 0);
  1453. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1454. WREG32(CP_PFP_UCODE_DATA,
  1455. be32_to_cpup(fw_data++));
  1456. WREG32(CP_PFP_UCODE_ADDR, 0);
  1457. WREG32(CP_ME_RAM_WADDR, 0);
  1458. WREG32(CP_ME_RAM_RADDR, 0);
  1459. return 0;
  1460. }
  1461. int r600_cp_start(struct radeon_device *rdev)
  1462. {
  1463. int r;
  1464. uint32_t cp_me;
  1465. r = radeon_ring_lock(rdev, 7);
  1466. if (r) {
  1467. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1468. return r;
  1469. }
  1470. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1471. radeon_ring_write(rdev, 0x1);
  1472. if (rdev->family < CHIP_RV770) {
  1473. radeon_ring_write(rdev, 0x3);
  1474. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1475. } else {
  1476. radeon_ring_write(rdev, 0x0);
  1477. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1478. }
  1479. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1480. radeon_ring_write(rdev, 0);
  1481. radeon_ring_write(rdev, 0);
  1482. radeon_ring_unlock_commit(rdev);
  1483. cp_me = 0xff;
  1484. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1485. return 0;
  1486. }
  1487. int r600_cp_resume(struct radeon_device *rdev)
  1488. {
  1489. u32 tmp;
  1490. u32 rb_bufsz;
  1491. int r;
  1492. /* Reset cp */
  1493. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1494. RREG32(GRBM_SOFT_RESET);
  1495. mdelay(15);
  1496. WREG32(GRBM_SOFT_RESET, 0);
  1497. /* Set ring buffer size */
  1498. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1499. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1500. #ifdef __BIG_ENDIAN
  1501. tmp |= BUF_SWAP_32BIT;
  1502. #endif
  1503. WREG32(CP_RB_CNTL, tmp);
  1504. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1505. /* Set the write pointer delay */
  1506. WREG32(CP_RB_WPTR_DELAY, 0);
  1507. /* Initialize the ring buffer's read and write pointers */
  1508. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1509. WREG32(CP_RB_RPTR_WR, 0);
  1510. WREG32(CP_RB_WPTR, 0);
  1511. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1512. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1513. mdelay(1);
  1514. WREG32(CP_RB_CNTL, tmp);
  1515. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1516. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1517. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1518. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1519. r600_cp_start(rdev);
  1520. rdev->cp.ready = true;
  1521. r = radeon_ring_test(rdev);
  1522. if (r) {
  1523. rdev->cp.ready = false;
  1524. return r;
  1525. }
  1526. return 0;
  1527. }
  1528. void r600_cp_commit(struct radeon_device *rdev)
  1529. {
  1530. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1531. (void)RREG32(CP_RB_WPTR);
  1532. }
  1533. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1534. {
  1535. u32 rb_bufsz;
  1536. /* Align ring size */
  1537. rb_bufsz = drm_order(ring_size / 8);
  1538. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1539. rdev->cp.ring_size = ring_size;
  1540. rdev->cp.align_mask = 16 - 1;
  1541. }
  1542. void r600_cp_fini(struct radeon_device *rdev)
  1543. {
  1544. r600_cp_stop(rdev);
  1545. radeon_ring_fini(rdev);
  1546. }
  1547. /*
  1548. * GPU scratch registers helpers function.
  1549. */
  1550. void r600_scratch_init(struct radeon_device *rdev)
  1551. {
  1552. int i;
  1553. rdev->scratch.num_reg = 7;
  1554. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1555. rdev->scratch.free[i] = true;
  1556. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1557. }
  1558. }
  1559. int r600_ring_test(struct radeon_device *rdev)
  1560. {
  1561. uint32_t scratch;
  1562. uint32_t tmp = 0;
  1563. unsigned i;
  1564. int r;
  1565. r = radeon_scratch_get(rdev, &scratch);
  1566. if (r) {
  1567. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1568. return r;
  1569. }
  1570. WREG32(scratch, 0xCAFEDEAD);
  1571. r = radeon_ring_lock(rdev, 3);
  1572. if (r) {
  1573. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1574. radeon_scratch_free(rdev, scratch);
  1575. return r;
  1576. }
  1577. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1578. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1579. radeon_ring_write(rdev, 0xDEADBEEF);
  1580. radeon_ring_unlock_commit(rdev);
  1581. for (i = 0; i < rdev->usec_timeout; i++) {
  1582. tmp = RREG32(scratch);
  1583. if (tmp == 0xDEADBEEF)
  1584. break;
  1585. DRM_UDELAY(1);
  1586. }
  1587. if (i < rdev->usec_timeout) {
  1588. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1589. } else {
  1590. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1591. scratch, tmp);
  1592. r = -EINVAL;
  1593. }
  1594. radeon_scratch_free(rdev, scratch);
  1595. return r;
  1596. }
  1597. void r600_wb_disable(struct radeon_device *rdev)
  1598. {
  1599. int r;
  1600. WREG32(SCRATCH_UMSK, 0);
  1601. if (rdev->wb.wb_obj) {
  1602. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1603. if (unlikely(r != 0))
  1604. return;
  1605. radeon_bo_kunmap(rdev->wb.wb_obj);
  1606. radeon_bo_unpin(rdev->wb.wb_obj);
  1607. radeon_bo_unreserve(rdev->wb.wb_obj);
  1608. }
  1609. }
  1610. void r600_wb_fini(struct radeon_device *rdev)
  1611. {
  1612. r600_wb_disable(rdev);
  1613. if (rdev->wb.wb_obj) {
  1614. radeon_bo_unref(&rdev->wb.wb_obj);
  1615. rdev->wb.wb = NULL;
  1616. rdev->wb.wb_obj = NULL;
  1617. }
  1618. }
  1619. int r600_wb_enable(struct radeon_device *rdev)
  1620. {
  1621. int r;
  1622. if (rdev->wb.wb_obj == NULL) {
  1623. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1624. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1625. if (r) {
  1626. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1627. return r;
  1628. }
  1629. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1630. if (unlikely(r != 0)) {
  1631. r600_wb_fini(rdev);
  1632. return r;
  1633. }
  1634. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1635. &rdev->wb.gpu_addr);
  1636. if (r) {
  1637. radeon_bo_unreserve(rdev->wb.wb_obj);
  1638. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1639. r600_wb_fini(rdev);
  1640. return r;
  1641. }
  1642. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1643. radeon_bo_unreserve(rdev->wb.wb_obj);
  1644. if (r) {
  1645. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1646. r600_wb_fini(rdev);
  1647. return r;
  1648. }
  1649. }
  1650. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1651. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1652. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1653. WREG32(SCRATCH_UMSK, 0xff);
  1654. return 0;
  1655. }
  1656. void r600_fence_ring_emit(struct radeon_device *rdev,
  1657. struct radeon_fence *fence)
  1658. {
  1659. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1660. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1661. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1662. /* wait for 3D idle clean */
  1663. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1664. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1665. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1666. /* Emit fence sequence & fire IRQ */
  1667. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1668. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1669. radeon_ring_write(rdev, fence->seq);
  1670. radeon_ring_write(rdev, PACKET0(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1671. radeon_ring_write(rdev, 1);
  1672. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1673. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1674. radeon_ring_write(rdev, RB_INT_STAT);
  1675. }
  1676. int r600_copy_blit(struct radeon_device *rdev,
  1677. uint64_t src_offset, uint64_t dst_offset,
  1678. unsigned num_pages, struct radeon_fence *fence)
  1679. {
  1680. int r;
  1681. mutex_lock(&rdev->r600_blit.mutex);
  1682. rdev->r600_blit.vb_ib = NULL;
  1683. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1684. if (r) {
  1685. if (rdev->r600_blit.vb_ib)
  1686. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1687. mutex_unlock(&rdev->r600_blit.mutex);
  1688. return r;
  1689. }
  1690. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1691. r600_blit_done_copy(rdev, fence);
  1692. mutex_unlock(&rdev->r600_blit.mutex);
  1693. return 0;
  1694. }
  1695. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1696. uint32_t tiling_flags, uint32_t pitch,
  1697. uint32_t offset, uint32_t obj_size)
  1698. {
  1699. /* FIXME: implement */
  1700. return 0;
  1701. }
  1702. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1703. {
  1704. /* FIXME: implement */
  1705. }
  1706. bool r600_card_posted(struct radeon_device *rdev)
  1707. {
  1708. uint32_t reg;
  1709. /* first check CRTCs */
  1710. reg = RREG32(D1CRTC_CONTROL) |
  1711. RREG32(D2CRTC_CONTROL);
  1712. if (reg & CRTC_EN)
  1713. return true;
  1714. /* then check MEM_SIZE, in case the crtcs are off */
  1715. if (RREG32(CONFIG_MEMSIZE))
  1716. return true;
  1717. return false;
  1718. }
  1719. int r600_startup(struct radeon_device *rdev)
  1720. {
  1721. int r;
  1722. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1723. r = r600_init_microcode(rdev);
  1724. if (r) {
  1725. DRM_ERROR("Failed to load firmware!\n");
  1726. return r;
  1727. }
  1728. }
  1729. r600_mc_program(rdev);
  1730. if (rdev->flags & RADEON_IS_AGP) {
  1731. r600_agp_enable(rdev);
  1732. } else {
  1733. r = r600_pcie_gart_enable(rdev);
  1734. if (r)
  1735. return r;
  1736. }
  1737. r600_gpu_init(rdev);
  1738. r = r600_blit_init(rdev);
  1739. if (r) {
  1740. r600_blit_fini(rdev);
  1741. rdev->asic->copy = NULL;
  1742. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1743. }
  1744. /* pin copy shader into vram */
  1745. if (rdev->r600_blit.shader_obj) {
  1746. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1747. if (unlikely(r != 0))
  1748. return r;
  1749. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1750. &rdev->r600_blit.shader_gpu_addr);
  1751. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1752. if (r) {
  1753. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1754. return r;
  1755. }
  1756. }
  1757. /* Enable IRQ */
  1758. r = r600_irq_init(rdev);
  1759. if (r) {
  1760. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1761. radeon_irq_kms_fini(rdev);
  1762. return r;
  1763. }
  1764. r600_irq_set(rdev);
  1765. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1766. if (r)
  1767. return r;
  1768. r = r600_cp_load_microcode(rdev);
  1769. if (r)
  1770. return r;
  1771. r = r600_cp_resume(rdev);
  1772. if (r)
  1773. return r;
  1774. /* write back buffer are not vital so don't worry about failure */
  1775. r600_wb_enable(rdev);
  1776. return 0;
  1777. }
  1778. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1779. {
  1780. uint32_t temp;
  1781. temp = RREG32(CONFIG_CNTL);
  1782. if (state == false) {
  1783. temp &= ~(1<<0);
  1784. temp |= (1<<1);
  1785. } else {
  1786. temp &= ~(1<<1);
  1787. }
  1788. WREG32(CONFIG_CNTL, temp);
  1789. }
  1790. int r600_resume(struct radeon_device *rdev)
  1791. {
  1792. int r;
  1793. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1794. * posting will perform necessary task to bring back GPU into good
  1795. * shape.
  1796. */
  1797. /* post card */
  1798. atom_asic_init(rdev->mode_info.atom_context);
  1799. /* Initialize clocks */
  1800. r = radeon_clocks_init(rdev);
  1801. if (r) {
  1802. return r;
  1803. }
  1804. r = r600_startup(rdev);
  1805. if (r) {
  1806. DRM_ERROR("r600 startup failed on resume\n");
  1807. return r;
  1808. }
  1809. r = r600_ib_test(rdev);
  1810. if (r) {
  1811. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1812. return r;
  1813. }
  1814. return r;
  1815. }
  1816. int r600_suspend(struct radeon_device *rdev)
  1817. {
  1818. int r;
  1819. /* FIXME: we should wait for ring to be empty */
  1820. r600_cp_stop(rdev);
  1821. rdev->cp.ready = false;
  1822. r600_irq_suspend(rdev);
  1823. r600_wb_disable(rdev);
  1824. r600_pcie_gart_disable(rdev);
  1825. /* unpin shaders bo */
  1826. if (rdev->r600_blit.shader_obj) {
  1827. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1828. if (!r) {
  1829. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1830. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1831. }
  1832. }
  1833. return 0;
  1834. }
  1835. /* Plan is to move initialization in that function and use
  1836. * helper function so that radeon_device_init pretty much
  1837. * do nothing more than calling asic specific function. This
  1838. * should also allow to remove a bunch of callback function
  1839. * like vram_info.
  1840. */
  1841. int r600_init(struct radeon_device *rdev)
  1842. {
  1843. int r;
  1844. r = radeon_dummy_page_init(rdev);
  1845. if (r)
  1846. return r;
  1847. if (r600_debugfs_mc_info_init(rdev)) {
  1848. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1849. }
  1850. /* This don't do much */
  1851. r = radeon_gem_init(rdev);
  1852. if (r)
  1853. return r;
  1854. /* Read BIOS */
  1855. if (!radeon_get_bios(rdev)) {
  1856. if (ASIC_IS_AVIVO(rdev))
  1857. return -EINVAL;
  1858. }
  1859. /* Must be an ATOMBIOS */
  1860. if (!rdev->is_atom_bios) {
  1861. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1862. return -EINVAL;
  1863. }
  1864. r = radeon_atombios_init(rdev);
  1865. if (r)
  1866. return r;
  1867. /* Post card if necessary */
  1868. if (!r600_card_posted(rdev)) {
  1869. if (!rdev->bios) {
  1870. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1871. return -EINVAL;
  1872. }
  1873. DRM_INFO("GPU not posted. posting now...\n");
  1874. atom_asic_init(rdev->mode_info.atom_context);
  1875. }
  1876. /* Initialize scratch registers */
  1877. r600_scratch_init(rdev);
  1878. /* Initialize surface registers */
  1879. radeon_surface_init(rdev);
  1880. /* Initialize clocks */
  1881. radeon_get_clock_info(rdev->ddev);
  1882. r = radeon_clocks_init(rdev);
  1883. if (r)
  1884. return r;
  1885. /* Initialize power management */
  1886. radeon_pm_init(rdev);
  1887. /* Fence driver */
  1888. r = radeon_fence_driver_init(rdev);
  1889. if (r)
  1890. return r;
  1891. if (rdev->flags & RADEON_IS_AGP) {
  1892. r = radeon_agp_init(rdev);
  1893. if (r)
  1894. radeon_agp_disable(rdev);
  1895. }
  1896. r = r600_mc_init(rdev);
  1897. if (r)
  1898. return r;
  1899. /* Memory manager */
  1900. r = radeon_bo_init(rdev);
  1901. if (r)
  1902. return r;
  1903. r = radeon_irq_kms_init(rdev);
  1904. if (r)
  1905. return r;
  1906. rdev->cp.ring_obj = NULL;
  1907. r600_ring_init(rdev, 1024 * 1024);
  1908. rdev->ih.ring_obj = NULL;
  1909. r600_ih_ring_init(rdev, 64 * 1024);
  1910. r = r600_pcie_gart_init(rdev);
  1911. if (r)
  1912. return r;
  1913. rdev->accel_working = true;
  1914. r = r600_startup(rdev);
  1915. if (r) {
  1916. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1917. r600_cp_fini(rdev);
  1918. r600_wb_fini(rdev);
  1919. r600_irq_fini(rdev);
  1920. radeon_irq_kms_fini(rdev);
  1921. r600_pcie_gart_fini(rdev);
  1922. rdev->accel_working = false;
  1923. }
  1924. if (rdev->accel_working) {
  1925. r = radeon_ib_pool_init(rdev);
  1926. if (r) {
  1927. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1928. rdev->accel_working = false;
  1929. } else {
  1930. r = r600_ib_test(rdev);
  1931. if (r) {
  1932. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1933. rdev->accel_working = false;
  1934. }
  1935. }
  1936. }
  1937. r = r600_audio_init(rdev);
  1938. if (r)
  1939. return r; /* TODO error handling */
  1940. return 0;
  1941. }
  1942. void r600_fini(struct radeon_device *rdev)
  1943. {
  1944. r600_audio_fini(rdev);
  1945. r600_blit_fini(rdev);
  1946. r600_cp_fini(rdev);
  1947. r600_wb_fini(rdev);
  1948. r600_irq_fini(rdev);
  1949. radeon_irq_kms_fini(rdev);
  1950. r600_pcie_gart_fini(rdev);
  1951. radeon_agp_fini(rdev);
  1952. radeon_gem_fini(rdev);
  1953. radeon_fence_driver_fini(rdev);
  1954. radeon_clocks_fini(rdev);
  1955. radeon_bo_fini(rdev);
  1956. radeon_atombios_fini(rdev);
  1957. kfree(rdev->bios);
  1958. rdev->bios = NULL;
  1959. radeon_dummy_page_fini(rdev);
  1960. }
  1961. /*
  1962. * CS stuff
  1963. */
  1964. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1965. {
  1966. /* FIXME: implement */
  1967. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1968. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1969. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1970. radeon_ring_write(rdev, ib->length_dw);
  1971. }
  1972. int r600_ib_test(struct radeon_device *rdev)
  1973. {
  1974. struct radeon_ib *ib;
  1975. uint32_t scratch;
  1976. uint32_t tmp = 0;
  1977. unsigned i;
  1978. int r;
  1979. r = radeon_scratch_get(rdev, &scratch);
  1980. if (r) {
  1981. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1982. return r;
  1983. }
  1984. WREG32(scratch, 0xCAFEDEAD);
  1985. r = radeon_ib_get(rdev, &ib);
  1986. if (r) {
  1987. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1988. return r;
  1989. }
  1990. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1991. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1992. ib->ptr[2] = 0xDEADBEEF;
  1993. ib->ptr[3] = PACKET2(0);
  1994. ib->ptr[4] = PACKET2(0);
  1995. ib->ptr[5] = PACKET2(0);
  1996. ib->ptr[6] = PACKET2(0);
  1997. ib->ptr[7] = PACKET2(0);
  1998. ib->ptr[8] = PACKET2(0);
  1999. ib->ptr[9] = PACKET2(0);
  2000. ib->ptr[10] = PACKET2(0);
  2001. ib->ptr[11] = PACKET2(0);
  2002. ib->ptr[12] = PACKET2(0);
  2003. ib->ptr[13] = PACKET2(0);
  2004. ib->ptr[14] = PACKET2(0);
  2005. ib->ptr[15] = PACKET2(0);
  2006. ib->length_dw = 16;
  2007. r = radeon_ib_schedule(rdev, ib);
  2008. if (r) {
  2009. radeon_scratch_free(rdev, scratch);
  2010. radeon_ib_free(rdev, &ib);
  2011. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2012. return r;
  2013. }
  2014. r = radeon_fence_wait(ib->fence, false);
  2015. if (r) {
  2016. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2017. return r;
  2018. }
  2019. for (i = 0; i < rdev->usec_timeout; i++) {
  2020. tmp = RREG32(scratch);
  2021. if (tmp == 0xDEADBEEF)
  2022. break;
  2023. DRM_UDELAY(1);
  2024. }
  2025. if (i < rdev->usec_timeout) {
  2026. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2027. } else {
  2028. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2029. scratch, tmp);
  2030. r = -EINVAL;
  2031. }
  2032. radeon_scratch_free(rdev, scratch);
  2033. radeon_ib_free(rdev, &ib);
  2034. return r;
  2035. }
  2036. /*
  2037. * Interrupts
  2038. *
  2039. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2040. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2041. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2042. * and host consumes. As the host irq handler processes interrupts, it
  2043. * increments the rptr. When the rptr catches up with the wptr, all the
  2044. * current interrupts have been processed.
  2045. */
  2046. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2047. {
  2048. u32 rb_bufsz;
  2049. /* Align ring size */
  2050. rb_bufsz = drm_order(ring_size / 4);
  2051. ring_size = (1 << rb_bufsz) * 4;
  2052. rdev->ih.ring_size = ring_size;
  2053. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2054. rdev->ih.rptr = 0;
  2055. }
  2056. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2057. {
  2058. int r;
  2059. /* Allocate ring buffer */
  2060. if (rdev->ih.ring_obj == NULL) {
  2061. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2062. true,
  2063. RADEON_GEM_DOMAIN_GTT,
  2064. &rdev->ih.ring_obj);
  2065. if (r) {
  2066. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2067. return r;
  2068. }
  2069. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2070. if (unlikely(r != 0))
  2071. return r;
  2072. r = radeon_bo_pin(rdev->ih.ring_obj,
  2073. RADEON_GEM_DOMAIN_GTT,
  2074. &rdev->ih.gpu_addr);
  2075. if (r) {
  2076. radeon_bo_unreserve(rdev->ih.ring_obj);
  2077. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2078. return r;
  2079. }
  2080. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2081. (void **)&rdev->ih.ring);
  2082. radeon_bo_unreserve(rdev->ih.ring_obj);
  2083. if (r) {
  2084. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2085. return r;
  2086. }
  2087. }
  2088. return 0;
  2089. }
  2090. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2091. {
  2092. int r;
  2093. if (rdev->ih.ring_obj) {
  2094. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2095. if (likely(r == 0)) {
  2096. radeon_bo_kunmap(rdev->ih.ring_obj);
  2097. radeon_bo_unpin(rdev->ih.ring_obj);
  2098. radeon_bo_unreserve(rdev->ih.ring_obj);
  2099. }
  2100. radeon_bo_unref(&rdev->ih.ring_obj);
  2101. rdev->ih.ring = NULL;
  2102. rdev->ih.ring_obj = NULL;
  2103. }
  2104. }
  2105. static void r600_rlc_stop(struct radeon_device *rdev)
  2106. {
  2107. if (rdev->family >= CHIP_RV770) {
  2108. /* r7xx asics need to soft reset RLC before halting */
  2109. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2110. RREG32(SRBM_SOFT_RESET);
  2111. udelay(15000);
  2112. WREG32(SRBM_SOFT_RESET, 0);
  2113. RREG32(SRBM_SOFT_RESET);
  2114. }
  2115. WREG32(RLC_CNTL, 0);
  2116. }
  2117. static void r600_rlc_start(struct radeon_device *rdev)
  2118. {
  2119. WREG32(RLC_CNTL, RLC_ENABLE);
  2120. }
  2121. static int r600_rlc_init(struct radeon_device *rdev)
  2122. {
  2123. u32 i;
  2124. const __be32 *fw_data;
  2125. if (!rdev->rlc_fw)
  2126. return -EINVAL;
  2127. r600_rlc_stop(rdev);
  2128. WREG32(RLC_HB_BASE, 0);
  2129. WREG32(RLC_HB_CNTL, 0);
  2130. WREG32(RLC_HB_RPTR, 0);
  2131. WREG32(RLC_HB_WPTR, 0);
  2132. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2133. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2134. WREG32(RLC_MC_CNTL, 0);
  2135. WREG32(RLC_UCODE_CNTL, 0);
  2136. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2137. if (rdev->family >= CHIP_RV770) {
  2138. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2139. WREG32(RLC_UCODE_ADDR, i);
  2140. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2141. }
  2142. } else {
  2143. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2144. WREG32(RLC_UCODE_ADDR, i);
  2145. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2146. }
  2147. }
  2148. WREG32(RLC_UCODE_ADDR, 0);
  2149. r600_rlc_start(rdev);
  2150. return 0;
  2151. }
  2152. static void r600_enable_interrupts(struct radeon_device *rdev)
  2153. {
  2154. u32 ih_cntl = RREG32(IH_CNTL);
  2155. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2156. ih_cntl |= ENABLE_INTR;
  2157. ih_rb_cntl |= IH_RB_ENABLE;
  2158. WREG32(IH_CNTL, ih_cntl);
  2159. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2160. rdev->ih.enabled = true;
  2161. }
  2162. static void r600_disable_interrupts(struct radeon_device *rdev)
  2163. {
  2164. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2165. u32 ih_cntl = RREG32(IH_CNTL);
  2166. ih_rb_cntl &= ~IH_RB_ENABLE;
  2167. ih_cntl &= ~ENABLE_INTR;
  2168. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2169. WREG32(IH_CNTL, ih_cntl);
  2170. /* set rptr, wptr to 0 */
  2171. WREG32(IH_RB_RPTR, 0);
  2172. WREG32(IH_RB_WPTR, 0);
  2173. rdev->ih.enabled = false;
  2174. rdev->ih.wptr = 0;
  2175. rdev->ih.rptr = 0;
  2176. }
  2177. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2178. {
  2179. u32 tmp;
  2180. WREG32(CP_INT_CNTL, 0);
  2181. WREG32(GRBM_INT_CNTL, 0);
  2182. WREG32(DxMODE_INT_MASK, 0);
  2183. if (ASIC_IS_DCE3(rdev)) {
  2184. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2185. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2186. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2187. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2188. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2189. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2190. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2191. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2192. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2193. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2194. if (ASIC_IS_DCE32(rdev)) {
  2195. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2196. WREG32(DC_HPD5_INT_CONTROL, 0);
  2197. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2198. WREG32(DC_HPD6_INT_CONTROL, 0);
  2199. }
  2200. } else {
  2201. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2202. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2203. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2204. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2205. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2206. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2207. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2208. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2209. }
  2210. }
  2211. int r600_irq_init(struct radeon_device *rdev)
  2212. {
  2213. int ret = 0;
  2214. int rb_bufsz;
  2215. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2216. /* allocate ring */
  2217. ret = r600_ih_ring_alloc(rdev);
  2218. if (ret)
  2219. return ret;
  2220. /* disable irqs */
  2221. r600_disable_interrupts(rdev);
  2222. /* init rlc */
  2223. ret = r600_rlc_init(rdev);
  2224. if (ret) {
  2225. r600_ih_ring_fini(rdev);
  2226. return ret;
  2227. }
  2228. /* setup interrupt control */
  2229. /* set dummy read address to ring address */
  2230. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2231. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2232. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2233. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2234. */
  2235. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2236. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2237. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2238. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2239. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2240. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2241. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2242. IH_WPTR_OVERFLOW_CLEAR |
  2243. (rb_bufsz << 1));
  2244. /* WPTR writeback, not yet */
  2245. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2246. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2247. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2248. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2249. /* set rptr, wptr to 0 */
  2250. WREG32(IH_RB_RPTR, 0);
  2251. WREG32(IH_RB_WPTR, 0);
  2252. /* Default settings for IH_CNTL (disabled at first) */
  2253. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2254. /* RPTR_REARM only works if msi's are enabled */
  2255. if (rdev->msi_enabled)
  2256. ih_cntl |= RPTR_REARM;
  2257. #ifdef __BIG_ENDIAN
  2258. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2259. #endif
  2260. WREG32(IH_CNTL, ih_cntl);
  2261. /* force the active interrupt state to all disabled */
  2262. r600_disable_interrupt_state(rdev);
  2263. /* enable irqs */
  2264. r600_enable_interrupts(rdev);
  2265. return ret;
  2266. }
  2267. void r600_irq_suspend(struct radeon_device *rdev)
  2268. {
  2269. r600_disable_interrupts(rdev);
  2270. r600_rlc_stop(rdev);
  2271. }
  2272. void r600_irq_fini(struct radeon_device *rdev)
  2273. {
  2274. r600_irq_suspend(rdev);
  2275. r600_ih_ring_fini(rdev);
  2276. }
  2277. int r600_irq_set(struct radeon_device *rdev)
  2278. {
  2279. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2280. u32 mode_int = 0;
  2281. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2282. if (!rdev->irq.installed) {
  2283. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2284. return -EINVAL;
  2285. }
  2286. /* don't enable anything if the ih is disabled */
  2287. if (!rdev->ih.enabled) {
  2288. r600_disable_interrupts(rdev);
  2289. /* force the active interrupt state to all disabled */
  2290. r600_disable_interrupt_state(rdev);
  2291. return 0;
  2292. }
  2293. if (ASIC_IS_DCE3(rdev)) {
  2294. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2295. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2296. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2297. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2298. if (ASIC_IS_DCE32(rdev)) {
  2299. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2300. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2301. }
  2302. } else {
  2303. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2304. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2305. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2306. }
  2307. if (rdev->irq.sw_int) {
  2308. DRM_DEBUG("r600_irq_set: sw int\n");
  2309. cp_int_cntl |= RB_INT_ENABLE;
  2310. }
  2311. if (rdev->irq.crtc_vblank_int[0]) {
  2312. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2313. mode_int |= D1MODE_VBLANK_INT_MASK;
  2314. }
  2315. if (rdev->irq.crtc_vblank_int[1]) {
  2316. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2317. mode_int |= D2MODE_VBLANK_INT_MASK;
  2318. }
  2319. if (rdev->irq.hpd[0]) {
  2320. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2321. hpd1 |= DC_HPDx_INT_EN;
  2322. }
  2323. if (rdev->irq.hpd[1]) {
  2324. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2325. hpd2 |= DC_HPDx_INT_EN;
  2326. }
  2327. if (rdev->irq.hpd[2]) {
  2328. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2329. hpd3 |= DC_HPDx_INT_EN;
  2330. }
  2331. if (rdev->irq.hpd[3]) {
  2332. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2333. hpd4 |= DC_HPDx_INT_EN;
  2334. }
  2335. if (rdev->irq.hpd[4]) {
  2336. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2337. hpd5 |= DC_HPDx_INT_EN;
  2338. }
  2339. if (rdev->irq.hpd[5]) {
  2340. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2341. hpd6 |= DC_HPDx_INT_EN;
  2342. }
  2343. WREG32(CP_INT_CNTL, cp_int_cntl);
  2344. WREG32(DxMODE_INT_MASK, mode_int);
  2345. if (ASIC_IS_DCE3(rdev)) {
  2346. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2347. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2348. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2349. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2350. if (ASIC_IS_DCE32(rdev)) {
  2351. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2352. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2353. }
  2354. } else {
  2355. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2356. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2357. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2358. }
  2359. return 0;
  2360. }
  2361. static inline void r600_irq_ack(struct radeon_device *rdev,
  2362. u32 *disp_int,
  2363. u32 *disp_int_cont,
  2364. u32 *disp_int_cont2)
  2365. {
  2366. u32 tmp;
  2367. if (ASIC_IS_DCE3(rdev)) {
  2368. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2369. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2370. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2371. } else {
  2372. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2373. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2374. *disp_int_cont2 = 0;
  2375. }
  2376. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2377. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2378. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2379. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2380. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2381. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2382. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2383. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2384. if (*disp_int & DC_HPD1_INTERRUPT) {
  2385. if (ASIC_IS_DCE3(rdev)) {
  2386. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2387. tmp |= DC_HPDx_INT_ACK;
  2388. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2389. } else {
  2390. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2391. tmp |= DC_HPDx_INT_ACK;
  2392. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2393. }
  2394. }
  2395. if (*disp_int & DC_HPD2_INTERRUPT) {
  2396. if (ASIC_IS_DCE3(rdev)) {
  2397. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2398. tmp |= DC_HPDx_INT_ACK;
  2399. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2400. } else {
  2401. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2402. tmp |= DC_HPDx_INT_ACK;
  2403. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2404. }
  2405. }
  2406. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2407. if (ASIC_IS_DCE3(rdev)) {
  2408. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2409. tmp |= DC_HPDx_INT_ACK;
  2410. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2411. } else {
  2412. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2413. tmp |= DC_HPDx_INT_ACK;
  2414. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2415. }
  2416. }
  2417. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2418. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2419. tmp |= DC_HPDx_INT_ACK;
  2420. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2421. }
  2422. if (ASIC_IS_DCE32(rdev)) {
  2423. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2424. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2425. tmp |= DC_HPDx_INT_ACK;
  2426. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2427. }
  2428. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2429. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2430. tmp |= DC_HPDx_INT_ACK;
  2431. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2432. }
  2433. }
  2434. }
  2435. void r600_irq_disable(struct radeon_device *rdev)
  2436. {
  2437. u32 disp_int, disp_int_cont, disp_int_cont2;
  2438. r600_disable_interrupts(rdev);
  2439. /* Wait and acknowledge irq */
  2440. mdelay(1);
  2441. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2442. r600_disable_interrupt_state(rdev);
  2443. }
  2444. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2445. {
  2446. u32 wptr, tmp;
  2447. /* XXX use writeback */
  2448. wptr = RREG32(IH_RB_WPTR);
  2449. if (wptr & RB_OVERFLOW) {
  2450. /* When a ring buffer overflow happen start parsing interrupt
  2451. * from the last not overwritten vector (wptr + 16). Hopefully
  2452. * this should allow us to catchup.
  2453. */
  2454. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2455. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2456. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2457. tmp = RREG32(IH_RB_CNTL);
  2458. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2459. WREG32(IH_RB_CNTL, tmp);
  2460. }
  2461. return (wptr & rdev->ih.ptr_mask);
  2462. }
  2463. /* r600 IV Ring
  2464. * Each IV ring entry is 128 bits:
  2465. * [7:0] - interrupt source id
  2466. * [31:8] - reserved
  2467. * [59:32] - interrupt source data
  2468. * [127:60] - reserved
  2469. *
  2470. * The basic interrupt vector entries
  2471. * are decoded as follows:
  2472. * src_id src_data description
  2473. * 1 0 D1 Vblank
  2474. * 1 1 D1 Vline
  2475. * 5 0 D2 Vblank
  2476. * 5 1 D2 Vline
  2477. * 19 0 FP Hot plug detection A
  2478. * 19 1 FP Hot plug detection B
  2479. * 19 2 DAC A auto-detection
  2480. * 19 3 DAC B auto-detection
  2481. * 176 - CP_INT RB
  2482. * 177 - CP_INT IB1
  2483. * 178 - CP_INT IB2
  2484. * 181 - EOP Interrupt
  2485. * 233 - GUI Idle
  2486. *
  2487. * Note, these are based on r600 and may need to be
  2488. * adjusted or added to on newer asics
  2489. */
  2490. int r600_irq_process(struct radeon_device *rdev)
  2491. {
  2492. u32 wptr = r600_get_ih_wptr(rdev);
  2493. u32 rptr = rdev->ih.rptr;
  2494. u32 src_id, src_data;
  2495. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2496. unsigned long flags;
  2497. bool queue_hotplug = false;
  2498. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2499. if (!rdev->ih.enabled)
  2500. return IRQ_NONE;
  2501. spin_lock_irqsave(&rdev->ih.lock, flags);
  2502. if (rptr == wptr) {
  2503. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2504. return IRQ_NONE;
  2505. }
  2506. if (rdev->shutdown) {
  2507. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2508. return IRQ_NONE;
  2509. }
  2510. restart_ih:
  2511. /* display interrupts */
  2512. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2513. rdev->ih.wptr = wptr;
  2514. while (rptr != wptr) {
  2515. /* wptr/rptr are in bytes! */
  2516. ring_index = rptr / 4;
  2517. src_id = rdev->ih.ring[ring_index] & 0xff;
  2518. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2519. switch (src_id) {
  2520. case 1: /* D1 vblank/vline */
  2521. switch (src_data) {
  2522. case 0: /* D1 vblank */
  2523. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2524. drm_handle_vblank(rdev->ddev, 0);
  2525. wake_up(&rdev->irq.vblank_queue);
  2526. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2527. DRM_DEBUG("IH: D1 vblank\n");
  2528. }
  2529. break;
  2530. case 1: /* D1 vline */
  2531. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2532. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2533. DRM_DEBUG("IH: D1 vline\n");
  2534. }
  2535. break;
  2536. default:
  2537. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2538. break;
  2539. }
  2540. break;
  2541. case 5: /* D2 vblank/vline */
  2542. switch (src_data) {
  2543. case 0: /* D2 vblank */
  2544. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2545. drm_handle_vblank(rdev->ddev, 1);
  2546. wake_up(&rdev->irq.vblank_queue);
  2547. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2548. DRM_DEBUG("IH: D2 vblank\n");
  2549. }
  2550. break;
  2551. case 1: /* D1 vline */
  2552. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2553. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2554. DRM_DEBUG("IH: D2 vline\n");
  2555. }
  2556. break;
  2557. default:
  2558. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2559. break;
  2560. }
  2561. break;
  2562. case 19: /* HPD/DAC hotplug */
  2563. switch (src_data) {
  2564. case 0:
  2565. if (disp_int & DC_HPD1_INTERRUPT) {
  2566. disp_int &= ~DC_HPD1_INTERRUPT;
  2567. queue_hotplug = true;
  2568. DRM_DEBUG("IH: HPD1\n");
  2569. }
  2570. break;
  2571. case 1:
  2572. if (disp_int & DC_HPD2_INTERRUPT) {
  2573. disp_int &= ~DC_HPD2_INTERRUPT;
  2574. queue_hotplug = true;
  2575. DRM_DEBUG("IH: HPD2\n");
  2576. }
  2577. break;
  2578. case 4:
  2579. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2580. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2581. queue_hotplug = true;
  2582. DRM_DEBUG("IH: HPD3\n");
  2583. }
  2584. break;
  2585. case 5:
  2586. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2587. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2588. queue_hotplug = true;
  2589. DRM_DEBUG("IH: HPD4\n");
  2590. }
  2591. break;
  2592. case 10:
  2593. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2594. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2595. queue_hotplug = true;
  2596. DRM_DEBUG("IH: HPD5\n");
  2597. }
  2598. break;
  2599. case 12:
  2600. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2601. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2602. queue_hotplug = true;
  2603. DRM_DEBUG("IH: HPD6\n");
  2604. }
  2605. break;
  2606. default:
  2607. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2608. break;
  2609. }
  2610. break;
  2611. case 176: /* CP_INT in ring buffer */
  2612. case 177: /* CP_INT in IB1 */
  2613. case 178: /* CP_INT in IB2 */
  2614. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2615. radeon_fence_process(rdev);
  2616. break;
  2617. case 181: /* CP EOP event */
  2618. DRM_DEBUG("IH: CP EOP\n");
  2619. break;
  2620. default:
  2621. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2622. break;
  2623. }
  2624. /* wptr/rptr are in bytes! */
  2625. rptr += 16;
  2626. rptr &= rdev->ih.ptr_mask;
  2627. }
  2628. /* make sure wptr hasn't changed while processing */
  2629. wptr = r600_get_ih_wptr(rdev);
  2630. if (wptr != rdev->ih.wptr)
  2631. goto restart_ih;
  2632. if (queue_hotplug)
  2633. queue_work(rdev->wq, &rdev->hotplug_work);
  2634. rdev->ih.rptr = rptr;
  2635. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2636. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2637. return IRQ_HANDLED;
  2638. }
  2639. /*
  2640. * Debugfs info
  2641. */
  2642. #if defined(CONFIG_DEBUG_FS)
  2643. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2644. {
  2645. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2646. struct drm_device *dev = node->minor->dev;
  2647. struct radeon_device *rdev = dev->dev_private;
  2648. unsigned count, i, j;
  2649. radeon_ring_free_size(rdev);
  2650. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2651. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2652. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2653. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2654. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2655. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2656. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2657. seq_printf(m, "%u dwords in ring\n", count);
  2658. i = rdev->cp.rptr;
  2659. for (j = 0; j <= count; j++) {
  2660. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2661. i = (i + 1) & rdev->cp.ptr_mask;
  2662. }
  2663. return 0;
  2664. }
  2665. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2666. {
  2667. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2668. struct drm_device *dev = node->minor->dev;
  2669. struct radeon_device *rdev = dev->dev_private;
  2670. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2671. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2672. return 0;
  2673. }
  2674. static struct drm_info_list r600_mc_info_list[] = {
  2675. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2676. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2677. };
  2678. #endif
  2679. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2680. {
  2681. #if defined(CONFIG_DEBUG_FS)
  2682. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2683. #else
  2684. return 0;
  2685. #endif
  2686. }
  2687. /**
  2688. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2689. * rdev: radeon device structure
  2690. * bo: buffer object struct which userspace is waiting for idle
  2691. *
  2692. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2693. * through ring buffer, this leads to corruption in rendering, see
  2694. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2695. * directly perform HDP flush by writing register through MMIO.
  2696. */
  2697. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2698. {
  2699. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2700. }