i915_suspend.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/i915_drm.h>
  28. #include "intel_drv.h"
  29. #include "i915_reg.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. u32 dpll_reg;
  34. /* On IVB, 3rd pipe shares PLL with another one */
  35. if (pipe > 1)
  36. return false;
  37. if (HAS_PCH_SPLIT(dev))
  38. dpll_reg = _PCH_DPLL(pipe);
  39. else
  40. dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
  41. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  42. }
  43. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  47. u32 *array;
  48. int i;
  49. if (!i915_pipe_enabled(dev, pipe))
  50. return;
  51. if (HAS_PCH_SPLIT(dev))
  52. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  53. if (pipe == PIPE_A)
  54. array = dev_priv->regfile.save_palette_a;
  55. else
  56. array = dev_priv->regfile.save_palette_b;
  57. for (i = 0; i < 256; i++)
  58. array[i] = I915_READ(reg + (i << 2));
  59. }
  60. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  61. {
  62. struct drm_i915_private *dev_priv = dev->dev_private;
  63. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  64. u32 *array;
  65. int i;
  66. if (!i915_pipe_enabled(dev, pipe))
  67. return;
  68. if (HAS_PCH_SPLIT(dev))
  69. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  70. if (pipe == PIPE_A)
  71. array = dev_priv->regfile.save_palette_a;
  72. else
  73. array = dev_priv->regfile.save_palette_b;
  74. for (i = 0; i < 256; i++)
  75. I915_WRITE(reg + (i << 2), array[i]);
  76. }
  77. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  78. {
  79. struct drm_i915_private *dev_priv = dev->dev_private;
  80. I915_WRITE8(index_port, reg);
  81. return I915_READ8(data_port);
  82. }
  83. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  84. {
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. I915_READ8(st01);
  87. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  88. return I915_READ8(VGA_AR_DATA_READ);
  89. }
  90. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  91. {
  92. struct drm_i915_private *dev_priv = dev->dev_private;
  93. I915_READ8(st01);
  94. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  95. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  96. }
  97. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  98. {
  99. struct drm_i915_private *dev_priv = dev->dev_private;
  100. I915_WRITE8(index_port, reg);
  101. I915_WRITE8(data_port, val);
  102. }
  103. static void i915_save_vga(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. int i;
  107. u16 cr_index, cr_data, st01;
  108. /* VGA color palette registers */
  109. dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
  110. /* MSR bits */
  111. dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
  112. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  113. cr_index = VGA_CR_INDEX_CGA;
  114. cr_data = VGA_CR_DATA_CGA;
  115. st01 = VGA_ST01_CGA;
  116. } else {
  117. cr_index = VGA_CR_INDEX_MDA;
  118. cr_data = VGA_CR_DATA_MDA;
  119. st01 = VGA_ST01_MDA;
  120. }
  121. /* CRT controller regs */
  122. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  123. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  124. (~0x80));
  125. for (i = 0; i <= 0x24; i++)
  126. dev_priv->regfile.saveCR[i] =
  127. i915_read_indexed(dev, cr_index, cr_data, i);
  128. /* Make sure we don't turn off CR group 0 writes */
  129. dev_priv->regfile.saveCR[0x11] &= ~0x80;
  130. /* Attribute controller registers */
  131. I915_READ8(st01);
  132. dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  133. for (i = 0; i <= 0x14; i++)
  134. dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
  135. I915_READ8(st01);
  136. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
  137. I915_READ8(st01);
  138. /* Graphics controller registers */
  139. for (i = 0; i < 9; i++)
  140. dev_priv->regfile.saveGR[i] =
  141. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  142. dev_priv->regfile.saveGR[0x10] =
  143. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  144. dev_priv->regfile.saveGR[0x11] =
  145. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  146. dev_priv->regfile.saveGR[0x18] =
  147. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  148. /* Sequencer registers */
  149. for (i = 0; i < 8; i++)
  150. dev_priv->regfile.saveSR[i] =
  151. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  152. }
  153. static void i915_restore_vga(struct drm_device *dev)
  154. {
  155. struct drm_i915_private *dev_priv = dev->dev_private;
  156. int i;
  157. u16 cr_index, cr_data, st01;
  158. /* MSR bits */
  159. I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
  160. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  161. cr_index = VGA_CR_INDEX_CGA;
  162. cr_data = VGA_CR_DATA_CGA;
  163. st01 = VGA_ST01_CGA;
  164. } else {
  165. cr_index = VGA_CR_INDEX_MDA;
  166. cr_data = VGA_CR_DATA_MDA;
  167. st01 = VGA_ST01_MDA;
  168. }
  169. /* Sequencer registers, don't write SR07 */
  170. for (i = 0; i < 7; i++)
  171. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  172. dev_priv->regfile.saveSR[i]);
  173. /* CRT controller regs */
  174. /* Enable CR group 0 writes */
  175. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
  176. for (i = 0; i <= 0x24; i++)
  177. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
  178. /* Graphics controller regs */
  179. for (i = 0; i < 9; i++)
  180. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  181. dev_priv->regfile.saveGR[i]);
  182. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  183. dev_priv->regfile.saveGR[0x10]);
  184. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  185. dev_priv->regfile.saveGR[0x11]);
  186. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  187. dev_priv->regfile.saveGR[0x18]);
  188. /* Attribute controller registers */
  189. I915_READ8(st01); /* switch back to index mode */
  190. for (i = 0; i <= 0x14; i++)
  191. i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
  192. I915_READ8(st01); /* switch back to index mode */
  193. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
  194. I915_READ8(st01);
  195. /* VGA color palette registers */
  196. I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
  197. }
  198. static void i915_save_modeset_reg(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. int i;
  202. /* Cursor state */
  203. dev_priv->regfile.saveCURACNTR = I915_READ(_CURACNTR);
  204. dev_priv->regfile.saveCURAPOS = I915_READ(_CURAPOS);
  205. dev_priv->regfile.saveCURABASE = I915_READ(_CURABASE);
  206. dev_priv->regfile.saveCURBCNTR = I915_READ(_CURBCNTR);
  207. dev_priv->regfile.saveCURBPOS = I915_READ(_CURBPOS);
  208. dev_priv->regfile.saveCURBBASE = I915_READ(_CURBBASE);
  209. if (IS_GEN2(dev))
  210. dev_priv->regfile.saveCURSIZE = I915_READ(CURSIZE);
  211. if (HAS_PCH_SPLIT(dev)) {
  212. dev_priv->regfile.savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  213. dev_priv->regfile.saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  214. }
  215. /* Pipe & plane A info */
  216. dev_priv->regfile.savePIPEACONF = I915_READ(_PIPEACONF);
  217. dev_priv->regfile.savePIPEASRC = I915_READ(_PIPEASRC);
  218. if (HAS_PCH_SPLIT(dev)) {
  219. dev_priv->regfile.saveFPA0 = I915_READ(_PCH_FPA0);
  220. dev_priv->regfile.saveFPA1 = I915_READ(_PCH_FPA1);
  221. dev_priv->regfile.saveDPLL_A = I915_READ(_PCH_DPLL_A);
  222. } else {
  223. dev_priv->regfile.saveFPA0 = I915_READ(_FPA0);
  224. dev_priv->regfile.saveFPA1 = I915_READ(_FPA1);
  225. dev_priv->regfile.saveDPLL_A = I915_READ(_DPLL_A);
  226. }
  227. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  228. dev_priv->regfile.saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
  229. dev_priv->regfile.saveHTOTAL_A = I915_READ(_HTOTAL_A);
  230. dev_priv->regfile.saveHBLANK_A = I915_READ(_HBLANK_A);
  231. dev_priv->regfile.saveHSYNC_A = I915_READ(_HSYNC_A);
  232. dev_priv->regfile.saveVTOTAL_A = I915_READ(_VTOTAL_A);
  233. dev_priv->regfile.saveVBLANK_A = I915_READ(_VBLANK_A);
  234. dev_priv->regfile.saveVSYNC_A = I915_READ(_VSYNC_A);
  235. if (!HAS_PCH_SPLIT(dev))
  236. dev_priv->regfile.saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
  237. if (HAS_PCH_SPLIT(dev)) {
  238. dev_priv->regfile.savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
  239. dev_priv->regfile.savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
  240. dev_priv->regfile.savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
  241. dev_priv->regfile.savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
  242. dev_priv->regfile.saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
  243. dev_priv->regfile.saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
  244. dev_priv->regfile.savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
  245. dev_priv->regfile.savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
  246. dev_priv->regfile.savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
  247. dev_priv->regfile.saveTRANSACONF = I915_READ(_TRANSACONF);
  248. dev_priv->regfile.saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
  249. dev_priv->regfile.saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
  250. dev_priv->regfile.saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
  251. dev_priv->regfile.saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
  252. dev_priv->regfile.saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
  253. dev_priv->regfile.saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
  254. }
  255. dev_priv->regfile.saveDSPACNTR = I915_READ(_DSPACNTR);
  256. dev_priv->regfile.saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
  257. dev_priv->regfile.saveDSPASIZE = I915_READ(_DSPASIZE);
  258. dev_priv->regfile.saveDSPAPOS = I915_READ(_DSPAPOS);
  259. dev_priv->regfile.saveDSPAADDR = I915_READ(_DSPAADDR);
  260. if (INTEL_INFO(dev)->gen >= 4) {
  261. dev_priv->regfile.saveDSPASURF = I915_READ(_DSPASURF);
  262. dev_priv->regfile.saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
  263. }
  264. i915_save_palette(dev, PIPE_A);
  265. dev_priv->regfile.savePIPEASTAT = I915_READ(_PIPEASTAT);
  266. /* Pipe & plane B info */
  267. dev_priv->regfile.savePIPEBCONF = I915_READ(_PIPEBCONF);
  268. dev_priv->regfile.savePIPEBSRC = I915_READ(_PIPEBSRC);
  269. if (HAS_PCH_SPLIT(dev)) {
  270. dev_priv->regfile.saveFPB0 = I915_READ(_PCH_FPB0);
  271. dev_priv->regfile.saveFPB1 = I915_READ(_PCH_FPB1);
  272. dev_priv->regfile.saveDPLL_B = I915_READ(_PCH_DPLL_B);
  273. } else {
  274. dev_priv->regfile.saveFPB0 = I915_READ(_FPB0);
  275. dev_priv->regfile.saveFPB1 = I915_READ(_FPB1);
  276. dev_priv->regfile.saveDPLL_B = I915_READ(_DPLL_B);
  277. }
  278. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  279. dev_priv->regfile.saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
  280. dev_priv->regfile.saveHTOTAL_B = I915_READ(_HTOTAL_B);
  281. dev_priv->regfile.saveHBLANK_B = I915_READ(_HBLANK_B);
  282. dev_priv->regfile.saveHSYNC_B = I915_READ(_HSYNC_B);
  283. dev_priv->regfile.saveVTOTAL_B = I915_READ(_VTOTAL_B);
  284. dev_priv->regfile.saveVBLANK_B = I915_READ(_VBLANK_B);
  285. dev_priv->regfile.saveVSYNC_B = I915_READ(_VSYNC_B);
  286. if (!HAS_PCH_SPLIT(dev))
  287. dev_priv->regfile.saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
  288. if (HAS_PCH_SPLIT(dev)) {
  289. dev_priv->regfile.savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
  290. dev_priv->regfile.savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
  291. dev_priv->regfile.savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
  292. dev_priv->regfile.savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
  293. dev_priv->regfile.saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
  294. dev_priv->regfile.saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
  295. dev_priv->regfile.savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
  296. dev_priv->regfile.savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
  297. dev_priv->regfile.savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
  298. dev_priv->regfile.saveTRANSBCONF = I915_READ(_TRANSBCONF);
  299. dev_priv->regfile.saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
  300. dev_priv->regfile.saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
  301. dev_priv->regfile.saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
  302. dev_priv->regfile.saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
  303. dev_priv->regfile.saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
  304. dev_priv->regfile.saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
  305. }
  306. dev_priv->regfile.saveDSPBCNTR = I915_READ(_DSPBCNTR);
  307. dev_priv->regfile.saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
  308. dev_priv->regfile.saveDSPBSIZE = I915_READ(_DSPBSIZE);
  309. dev_priv->regfile.saveDSPBPOS = I915_READ(_DSPBPOS);
  310. dev_priv->regfile.saveDSPBADDR = I915_READ(_DSPBADDR);
  311. if (INTEL_INFO(dev)->gen >= 4) {
  312. dev_priv->regfile.saveDSPBSURF = I915_READ(_DSPBSURF);
  313. dev_priv->regfile.saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
  314. }
  315. i915_save_palette(dev, PIPE_B);
  316. dev_priv->regfile.savePIPEBSTAT = I915_READ(_PIPEBSTAT);
  317. /* Fences */
  318. switch (INTEL_INFO(dev)->gen) {
  319. case 7:
  320. case 6:
  321. for (i = 0; i < 16; i++)
  322. dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  323. break;
  324. case 5:
  325. case 4:
  326. for (i = 0; i < 16; i++)
  327. dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  328. break;
  329. case 3:
  330. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  331. for (i = 0; i < 8; i++)
  332. dev_priv->regfile.saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  333. case 2:
  334. for (i = 0; i < 8; i++)
  335. dev_priv->regfile.saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  336. break;
  337. }
  338. /* CRT state */
  339. if (HAS_PCH_SPLIT(dev))
  340. dev_priv->regfile.saveADPA = I915_READ(PCH_ADPA);
  341. else
  342. dev_priv->regfile.saveADPA = I915_READ(ADPA);
  343. return;
  344. }
  345. static void i915_restore_modeset_reg(struct drm_device *dev)
  346. {
  347. struct drm_i915_private *dev_priv = dev->dev_private;
  348. int dpll_a_reg, fpa0_reg, fpa1_reg;
  349. int dpll_b_reg, fpb0_reg, fpb1_reg;
  350. int i;
  351. /* Display port ratios (must be done before clock is set) */
  352. if (SUPPORTS_INTEGRATED_DP(dev)) {
  353. I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->regfile.savePIPEA_GMCH_DATA_M);
  354. I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->regfile.savePIPEB_GMCH_DATA_M);
  355. I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->regfile.savePIPEA_GMCH_DATA_N);
  356. I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->regfile.savePIPEB_GMCH_DATA_N);
  357. I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->regfile.savePIPEA_DP_LINK_M);
  358. I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->regfile.savePIPEB_DP_LINK_M);
  359. I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->regfile.savePIPEA_DP_LINK_N);
  360. I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->regfile.savePIPEB_DP_LINK_N);
  361. }
  362. /* Fences */
  363. switch (INTEL_INFO(dev)->gen) {
  364. case 7:
  365. case 6:
  366. for (i = 0; i < 16; i++)
  367. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
  368. break;
  369. case 5:
  370. case 4:
  371. for (i = 0; i < 16; i++)
  372. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
  373. break;
  374. case 3:
  375. case 2:
  376. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  377. for (i = 0; i < 8; i++)
  378. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->regfile.saveFENCE[i+8]);
  379. for (i = 0; i < 8; i++)
  380. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->regfile.saveFENCE[i]);
  381. break;
  382. }
  383. if (HAS_PCH_SPLIT(dev)) {
  384. dpll_a_reg = _PCH_DPLL_A;
  385. dpll_b_reg = _PCH_DPLL_B;
  386. fpa0_reg = _PCH_FPA0;
  387. fpb0_reg = _PCH_FPB0;
  388. fpa1_reg = _PCH_FPA1;
  389. fpb1_reg = _PCH_FPB1;
  390. } else {
  391. dpll_a_reg = _DPLL_A;
  392. dpll_b_reg = _DPLL_B;
  393. fpa0_reg = _FPA0;
  394. fpb0_reg = _FPB0;
  395. fpa1_reg = _FPA1;
  396. fpb1_reg = _FPB1;
  397. }
  398. if (HAS_PCH_SPLIT(dev)) {
  399. I915_WRITE(PCH_DREF_CONTROL, dev_priv->regfile.savePCH_DREF_CONTROL);
  400. I915_WRITE(DISP_ARB_CTL, dev_priv->regfile.saveDISP_ARB_CTL);
  401. }
  402. /* Pipe & plane A info */
  403. /* Prime the clock */
  404. if (dev_priv->regfile.saveDPLL_A & DPLL_VCO_ENABLE) {
  405. I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A &
  406. ~DPLL_VCO_ENABLE);
  407. POSTING_READ(dpll_a_reg);
  408. udelay(150);
  409. }
  410. I915_WRITE(fpa0_reg, dev_priv->regfile.saveFPA0);
  411. I915_WRITE(fpa1_reg, dev_priv->regfile.saveFPA1);
  412. /* Actually enable it */
  413. I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A);
  414. POSTING_READ(dpll_a_reg);
  415. udelay(150);
  416. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  417. I915_WRITE(_DPLL_A_MD, dev_priv->regfile.saveDPLL_A_MD);
  418. POSTING_READ(_DPLL_A_MD);
  419. }
  420. udelay(150);
  421. /* Restore mode */
  422. I915_WRITE(_HTOTAL_A, dev_priv->regfile.saveHTOTAL_A);
  423. I915_WRITE(_HBLANK_A, dev_priv->regfile.saveHBLANK_A);
  424. I915_WRITE(_HSYNC_A, dev_priv->regfile.saveHSYNC_A);
  425. I915_WRITE(_VTOTAL_A, dev_priv->regfile.saveVTOTAL_A);
  426. I915_WRITE(_VBLANK_A, dev_priv->regfile.saveVBLANK_A);
  427. I915_WRITE(_VSYNC_A, dev_priv->regfile.saveVSYNC_A);
  428. if (!HAS_PCH_SPLIT(dev))
  429. I915_WRITE(_BCLRPAT_A, dev_priv->regfile.saveBCLRPAT_A);
  430. if (HAS_PCH_SPLIT(dev)) {
  431. I915_WRITE(_PIPEA_DATA_M1, dev_priv->regfile.savePIPEA_DATA_M1);
  432. I915_WRITE(_PIPEA_DATA_N1, dev_priv->regfile.savePIPEA_DATA_N1);
  433. I915_WRITE(_PIPEA_LINK_M1, dev_priv->regfile.savePIPEA_LINK_M1);
  434. I915_WRITE(_PIPEA_LINK_N1, dev_priv->regfile.savePIPEA_LINK_N1);
  435. I915_WRITE(_FDI_RXA_CTL, dev_priv->regfile.saveFDI_RXA_CTL);
  436. I915_WRITE(_FDI_TXA_CTL, dev_priv->regfile.saveFDI_TXA_CTL);
  437. I915_WRITE(_PFA_CTL_1, dev_priv->regfile.savePFA_CTL_1);
  438. I915_WRITE(_PFA_WIN_SZ, dev_priv->regfile.savePFA_WIN_SZ);
  439. I915_WRITE(_PFA_WIN_POS, dev_priv->regfile.savePFA_WIN_POS);
  440. I915_WRITE(_TRANSACONF, dev_priv->regfile.saveTRANSACONF);
  441. I915_WRITE(_TRANS_HTOTAL_A, dev_priv->regfile.saveTRANS_HTOTAL_A);
  442. I915_WRITE(_TRANS_HBLANK_A, dev_priv->regfile.saveTRANS_HBLANK_A);
  443. I915_WRITE(_TRANS_HSYNC_A, dev_priv->regfile.saveTRANS_HSYNC_A);
  444. I915_WRITE(_TRANS_VTOTAL_A, dev_priv->regfile.saveTRANS_VTOTAL_A);
  445. I915_WRITE(_TRANS_VBLANK_A, dev_priv->regfile.saveTRANS_VBLANK_A);
  446. I915_WRITE(_TRANS_VSYNC_A, dev_priv->regfile.saveTRANS_VSYNC_A);
  447. }
  448. /* Restore plane info */
  449. I915_WRITE(_DSPASIZE, dev_priv->regfile.saveDSPASIZE);
  450. I915_WRITE(_DSPAPOS, dev_priv->regfile.saveDSPAPOS);
  451. I915_WRITE(_PIPEASRC, dev_priv->regfile.savePIPEASRC);
  452. I915_WRITE(_DSPAADDR, dev_priv->regfile.saveDSPAADDR);
  453. I915_WRITE(_DSPASTRIDE, dev_priv->regfile.saveDSPASTRIDE);
  454. if (INTEL_INFO(dev)->gen >= 4) {
  455. I915_WRITE(_DSPASURF, dev_priv->regfile.saveDSPASURF);
  456. I915_WRITE(_DSPATILEOFF, dev_priv->regfile.saveDSPATILEOFF);
  457. }
  458. I915_WRITE(_PIPEACONF, dev_priv->regfile.savePIPEACONF);
  459. i915_restore_palette(dev, PIPE_A);
  460. /* Enable the plane */
  461. I915_WRITE(_DSPACNTR, dev_priv->regfile.saveDSPACNTR);
  462. I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
  463. /* Pipe & plane B info */
  464. if (dev_priv->regfile.saveDPLL_B & DPLL_VCO_ENABLE) {
  465. I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B &
  466. ~DPLL_VCO_ENABLE);
  467. POSTING_READ(dpll_b_reg);
  468. udelay(150);
  469. }
  470. I915_WRITE(fpb0_reg, dev_priv->regfile.saveFPB0);
  471. I915_WRITE(fpb1_reg, dev_priv->regfile.saveFPB1);
  472. /* Actually enable it */
  473. I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B);
  474. POSTING_READ(dpll_b_reg);
  475. udelay(150);
  476. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  477. I915_WRITE(_DPLL_B_MD, dev_priv->regfile.saveDPLL_B_MD);
  478. POSTING_READ(_DPLL_B_MD);
  479. }
  480. udelay(150);
  481. /* Restore mode */
  482. I915_WRITE(_HTOTAL_B, dev_priv->regfile.saveHTOTAL_B);
  483. I915_WRITE(_HBLANK_B, dev_priv->regfile.saveHBLANK_B);
  484. I915_WRITE(_HSYNC_B, dev_priv->regfile.saveHSYNC_B);
  485. I915_WRITE(_VTOTAL_B, dev_priv->regfile.saveVTOTAL_B);
  486. I915_WRITE(_VBLANK_B, dev_priv->regfile.saveVBLANK_B);
  487. I915_WRITE(_VSYNC_B, dev_priv->regfile.saveVSYNC_B);
  488. if (!HAS_PCH_SPLIT(dev))
  489. I915_WRITE(_BCLRPAT_B, dev_priv->regfile.saveBCLRPAT_B);
  490. if (HAS_PCH_SPLIT(dev)) {
  491. I915_WRITE(_PIPEB_DATA_M1, dev_priv->regfile.savePIPEB_DATA_M1);
  492. I915_WRITE(_PIPEB_DATA_N1, dev_priv->regfile.savePIPEB_DATA_N1);
  493. I915_WRITE(_PIPEB_LINK_M1, dev_priv->regfile.savePIPEB_LINK_M1);
  494. I915_WRITE(_PIPEB_LINK_N1, dev_priv->regfile.savePIPEB_LINK_N1);
  495. I915_WRITE(_FDI_RXB_CTL, dev_priv->regfile.saveFDI_RXB_CTL);
  496. I915_WRITE(_FDI_TXB_CTL, dev_priv->regfile.saveFDI_TXB_CTL);
  497. I915_WRITE(_PFB_CTL_1, dev_priv->regfile.savePFB_CTL_1);
  498. I915_WRITE(_PFB_WIN_SZ, dev_priv->regfile.savePFB_WIN_SZ);
  499. I915_WRITE(_PFB_WIN_POS, dev_priv->regfile.savePFB_WIN_POS);
  500. I915_WRITE(_TRANSBCONF, dev_priv->regfile.saveTRANSBCONF);
  501. I915_WRITE(_TRANS_HTOTAL_B, dev_priv->regfile.saveTRANS_HTOTAL_B);
  502. I915_WRITE(_TRANS_HBLANK_B, dev_priv->regfile.saveTRANS_HBLANK_B);
  503. I915_WRITE(_TRANS_HSYNC_B, dev_priv->regfile.saveTRANS_HSYNC_B);
  504. I915_WRITE(_TRANS_VTOTAL_B, dev_priv->regfile.saveTRANS_VTOTAL_B);
  505. I915_WRITE(_TRANS_VBLANK_B, dev_priv->regfile.saveTRANS_VBLANK_B);
  506. I915_WRITE(_TRANS_VSYNC_B, dev_priv->regfile.saveTRANS_VSYNC_B);
  507. }
  508. /* Restore plane info */
  509. I915_WRITE(_DSPBSIZE, dev_priv->regfile.saveDSPBSIZE);
  510. I915_WRITE(_DSPBPOS, dev_priv->regfile.saveDSPBPOS);
  511. I915_WRITE(_PIPEBSRC, dev_priv->regfile.savePIPEBSRC);
  512. I915_WRITE(_DSPBADDR, dev_priv->regfile.saveDSPBADDR);
  513. I915_WRITE(_DSPBSTRIDE, dev_priv->regfile.saveDSPBSTRIDE);
  514. if (INTEL_INFO(dev)->gen >= 4) {
  515. I915_WRITE(_DSPBSURF, dev_priv->regfile.saveDSPBSURF);
  516. I915_WRITE(_DSPBTILEOFF, dev_priv->regfile.saveDSPBTILEOFF);
  517. }
  518. I915_WRITE(_PIPEBCONF, dev_priv->regfile.savePIPEBCONF);
  519. i915_restore_palette(dev, PIPE_B);
  520. /* Enable the plane */
  521. I915_WRITE(_DSPBCNTR, dev_priv->regfile.saveDSPBCNTR);
  522. I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
  523. /* Cursor state */
  524. I915_WRITE(_CURAPOS, dev_priv->regfile.saveCURAPOS);
  525. I915_WRITE(_CURACNTR, dev_priv->regfile.saveCURACNTR);
  526. I915_WRITE(_CURABASE, dev_priv->regfile.saveCURABASE);
  527. I915_WRITE(_CURBPOS, dev_priv->regfile.saveCURBPOS);
  528. I915_WRITE(_CURBCNTR, dev_priv->regfile.saveCURBCNTR);
  529. I915_WRITE(_CURBBASE, dev_priv->regfile.saveCURBBASE);
  530. if (IS_GEN2(dev))
  531. I915_WRITE(CURSIZE, dev_priv->regfile.saveCURSIZE);
  532. /* CRT state */
  533. if (HAS_PCH_SPLIT(dev))
  534. I915_WRITE(PCH_ADPA, dev_priv->regfile.saveADPA);
  535. else
  536. I915_WRITE(ADPA, dev_priv->regfile.saveADPA);
  537. return;
  538. }
  539. static void i915_save_display(struct drm_device *dev)
  540. {
  541. struct drm_i915_private *dev_priv = dev->dev_private;
  542. /* Display arbitration control */
  543. if (INTEL_INFO(dev)->gen <= 4)
  544. dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
  545. /* This is only meaningful in non-KMS mode */
  546. /* Don't regfile.save them in KMS mode */
  547. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  548. i915_save_modeset_reg(dev);
  549. /* LVDS state */
  550. if (HAS_PCH_SPLIT(dev)) {
  551. dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  552. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  553. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  554. dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  555. dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  556. dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
  557. } else {
  558. dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
  559. dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  560. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  561. dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  562. if (INTEL_INFO(dev)->gen >= 4)
  563. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  564. if (IS_MOBILE(dev) && !IS_I830(dev))
  565. dev_priv->regfile.saveLVDS = I915_READ(LVDS);
  566. }
  567. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  568. dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  569. if (HAS_PCH_SPLIT(dev)) {
  570. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  571. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  572. dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  573. } else {
  574. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  575. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  576. dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
  577. }
  578. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  579. /* Display Port state */
  580. if (SUPPORTS_INTEGRATED_DP(dev)) {
  581. dev_priv->regfile.saveDP_B = I915_READ(DP_B);
  582. dev_priv->regfile.saveDP_C = I915_READ(DP_C);
  583. dev_priv->regfile.saveDP_D = I915_READ(DP_D);
  584. dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  585. dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  586. dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  587. dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  588. dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  589. dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  590. dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  591. dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  592. }
  593. /* FIXME: regfile.save TV & SDVO state */
  594. }
  595. /* Only regfile.save FBC state on the platform that supports FBC */
  596. if (I915_HAS_FBC(dev)) {
  597. if (HAS_PCH_SPLIT(dev)) {
  598. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  599. } else if (IS_GM45(dev)) {
  600. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  601. } else {
  602. dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  603. dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  604. dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  605. dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  606. }
  607. }
  608. /* VGA state */
  609. dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
  610. dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
  611. dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
  612. if (HAS_PCH_SPLIT(dev))
  613. dev_priv->regfile.saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  614. else
  615. dev_priv->regfile.saveVGACNTRL = I915_READ(VGACNTRL);
  616. i915_save_vga(dev);
  617. }
  618. static void i915_restore_display(struct drm_device *dev)
  619. {
  620. struct drm_i915_private *dev_priv = dev->dev_private;
  621. /* Display arbitration */
  622. if (INTEL_INFO(dev)->gen <= 4)
  623. I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
  624. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  625. i915_restore_modeset_reg(dev);
  626. /* LVDS state */
  627. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  628. I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  629. if (HAS_PCH_SPLIT(dev)) {
  630. I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
  631. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  632. I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
  633. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  634. I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
  635. if (HAS_PCH_SPLIT(dev)) {
  636. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
  637. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  638. /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
  639. * otherwise we get blank eDP screen after S3 on some machines
  640. */
  641. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
  642. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
  643. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  644. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  645. I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  646. I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  647. I915_WRITE(RSTDBYCTL,
  648. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
  649. } else {
  650. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
  651. I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
  652. I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
  653. I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  654. I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  655. I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  656. I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  657. }
  658. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  659. /* Display Port state */
  660. if (SUPPORTS_INTEGRATED_DP(dev)) {
  661. I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
  662. I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
  663. I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
  664. }
  665. /* FIXME: restore TV & SDVO state */
  666. }
  667. /* only restore FBC info on the platform that supports FBC*/
  668. intel_disable_fbc(dev);
  669. if (I915_HAS_FBC(dev)) {
  670. if (HAS_PCH_SPLIT(dev)) {
  671. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  672. } else if (IS_GM45(dev)) {
  673. I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  674. } else {
  675. I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
  676. I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
  677. I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
  678. I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
  679. }
  680. }
  681. /* VGA state */
  682. if (HAS_PCH_SPLIT(dev))
  683. I915_WRITE(CPU_VGACNTRL, dev_priv->regfile.saveVGACNTRL);
  684. else
  685. I915_WRITE(VGACNTRL, dev_priv->regfile.saveVGACNTRL);
  686. I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
  687. I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
  688. I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
  689. POSTING_READ(VGA_PD);
  690. udelay(150);
  691. i915_restore_vga(dev);
  692. }
  693. int i915_save_state(struct drm_device *dev)
  694. {
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. int i;
  697. pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
  698. mutex_lock(&dev->struct_mutex);
  699. i915_save_display(dev);
  700. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  701. /* Interrupt state */
  702. if (HAS_PCH_SPLIT(dev)) {
  703. dev_priv->regfile.saveDEIER = I915_READ(DEIER);
  704. dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
  705. dev_priv->regfile.saveGTIER = I915_READ(GTIER);
  706. dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
  707. dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  708. dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  709. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
  710. I915_READ(RSTDBYCTL);
  711. dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
  712. } else {
  713. dev_priv->regfile.saveIER = I915_READ(IER);
  714. dev_priv->regfile.saveIMR = I915_READ(IMR);
  715. }
  716. }
  717. intel_disable_gt_powersave(dev);
  718. /* Cache mode state */
  719. dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  720. /* Memory Arbitration state */
  721. dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  722. /* Scratch space */
  723. for (i = 0; i < 16; i++) {
  724. dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  725. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  726. }
  727. for (i = 0; i < 3; i++)
  728. dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  729. mutex_unlock(&dev->struct_mutex);
  730. return 0;
  731. }
  732. int i915_restore_state(struct drm_device *dev)
  733. {
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. int i;
  736. pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
  737. mutex_lock(&dev->struct_mutex);
  738. i915_restore_display(dev);
  739. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  740. /* Interrupt state */
  741. if (HAS_PCH_SPLIT(dev)) {
  742. I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
  743. I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
  744. I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
  745. I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
  746. I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
  747. I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
  748. I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
  749. } else {
  750. I915_WRITE(IER, dev_priv->regfile.saveIER);
  751. I915_WRITE(IMR, dev_priv->regfile.saveIMR);
  752. }
  753. }
  754. /* Cache mode state */
  755. I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
  756. /* Memory arbitration state */
  757. I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
  758. for (i = 0; i < 16; i++) {
  759. I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
  760. I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
  761. }
  762. for (i = 0; i < 3; i++)
  763. I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
  764. mutex_unlock(&dev->struct_mutex);
  765. intel_i2c_reset(dev);
  766. return 0;
  767. }