emulate.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstMask (7<<1)
  51. /* Source operand type. */
  52. #define SrcNone (0<<4) /* No source operand. */
  53. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  54. #define SrcReg (1<<4) /* Register operand. */
  55. #define SrcMem (2<<4) /* Memory operand. */
  56. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  57. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  58. #define SrcImm (5<<4) /* Immediate operand. */
  59. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  60. #define SrcOne (7<<4) /* Implied '1' */
  61. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  62. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  75. /* Misc flags */
  76. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  77. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  78. #define No64 (1<<28)
  79. /* Source 2 operand type */
  80. #define Src2None (0<<29)
  81. #define Src2CL (1<<29)
  82. #define Src2ImmByte (2<<29)
  83. #define Src2One (3<<29)
  84. #define Src2Imm16 (4<<29)
  85. #define Src2Mem16 (5<<29) /* Used for Ep encoding. First argument has to be
  86. in memory and second argument is located
  87. immediately after the first one in memory. */
  88. #define Src2Mask (7<<29)
  89. enum {
  90. Group1_80, Group1_81, Group1_82, Group1_83,
  91. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  92. Group8, Group9,
  93. };
  94. static u32 opcode_table[256] = {
  95. /* 0x00 - 0x07 */
  96. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  97. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  98. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  99. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  100. /* 0x08 - 0x0F */
  101. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  102. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  103. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  104. ImplicitOps | Stack | No64, 0,
  105. /* 0x10 - 0x17 */
  106. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  109. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  110. /* 0x18 - 0x1F */
  111. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  112. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  113. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  114. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  115. /* 0x20 - 0x27 */
  116. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  117. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  118. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  119. /* 0x28 - 0x2F */
  120. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  121. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  122. 0, 0, 0, 0,
  123. /* 0x30 - 0x37 */
  124. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  125. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  126. 0, 0, 0, 0,
  127. /* 0x38 - 0x3F */
  128. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  129. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  130. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  131. 0, 0,
  132. /* 0x40 - 0x47 */
  133. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  134. /* 0x48 - 0x4F */
  135. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  136. /* 0x50 - 0x57 */
  137. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  138. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  139. /* 0x58 - 0x5F */
  140. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  141. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  142. /* 0x60 - 0x67 */
  143. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  144. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  145. 0, 0, 0, 0,
  146. /* 0x68 - 0x6F */
  147. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  148. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  149. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  150. /* 0x70 - 0x77 */
  151. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  152. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  153. /* 0x78 - 0x7F */
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  156. /* 0x80 - 0x87 */
  157. Group | Group1_80, Group | Group1_81,
  158. Group | Group1_82, Group | Group1_83,
  159. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  160. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  161. /* 0x88 - 0x8F */
  162. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  163. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  164. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  165. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  166. /* 0x90 - 0x97 */
  167. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  168. /* 0x98 - 0x9F */
  169. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  170. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  171. /* 0xA0 - 0xA7 */
  172. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  173. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  174. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  175. ByteOp | ImplicitOps | String, ImplicitOps | String,
  176. /* 0xA8 - 0xAF */
  177. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  178. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  179. ByteOp | ImplicitOps | String, ImplicitOps | String,
  180. /* 0xB0 - 0xB7 */
  181. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  182. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. /* 0xB8 - 0xBF */
  186. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  187. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. /* 0xC0 - 0xC7 */
  191. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  192. 0, ImplicitOps | Stack, 0, 0,
  193. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  194. /* 0xC8 - 0xCF */
  195. 0, 0, 0, ImplicitOps | Stack,
  196. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  197. /* 0xD0 - 0xD7 */
  198. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  199. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  200. 0, 0, 0, 0,
  201. /* 0xD8 - 0xDF */
  202. 0, 0, 0, 0, 0, 0, 0, 0,
  203. /* 0xE0 - 0xE7 */
  204. 0, 0, 0, 0,
  205. ByteOp | SrcImmUByte, SrcImmUByte,
  206. ByteOp | SrcImmUByte, SrcImmUByte,
  207. /* 0xE8 - 0xEF */
  208. SrcImm | Stack, SrcImm | ImplicitOps,
  209. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  210. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  211. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  212. /* 0xF0 - 0xF7 */
  213. 0, 0, 0, 0,
  214. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  215. /* 0xF8 - 0xFF */
  216. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  217. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  218. };
  219. static u32 twobyte_table[256] = {
  220. /* 0x00 - 0x0F */
  221. 0, Group | GroupDual | Group7, 0, 0,
  222. 0, ImplicitOps, ImplicitOps | Priv, 0,
  223. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  224. 0, ImplicitOps | ModRM, 0, 0,
  225. /* 0x10 - 0x1F */
  226. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  227. /* 0x20 - 0x2F */
  228. ModRM | ImplicitOps | Priv, ModRM | Priv,
  229. ModRM | ImplicitOps | Priv, ModRM | Priv,
  230. 0, 0, 0, 0,
  231. 0, 0, 0, 0, 0, 0, 0, 0,
  232. /* 0x30 - 0x3F */
  233. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  234. ImplicitOps, ImplicitOps | Priv, 0, 0,
  235. 0, 0, 0, 0, 0, 0, 0, 0,
  236. /* 0x40 - 0x47 */
  237. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. /* 0x48 - 0x4F */
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. /* 0x50 - 0x5F */
  247. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  248. /* 0x60 - 0x6F */
  249. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  250. /* 0x70 - 0x7F */
  251. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  252. /* 0x80 - 0x8F */
  253. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  254. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  255. /* 0x90 - 0x9F */
  256. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  257. /* 0xA0 - 0xA7 */
  258. ImplicitOps | Stack, ImplicitOps | Stack,
  259. 0, DstMem | SrcReg | ModRM | BitOp,
  260. DstMem | SrcReg | Src2ImmByte | ModRM,
  261. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  262. /* 0xA8 - 0xAF */
  263. ImplicitOps | Stack, ImplicitOps | Stack,
  264. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  265. DstMem | SrcReg | Src2ImmByte | ModRM,
  266. DstMem | SrcReg | Src2CL | ModRM,
  267. ModRM, 0,
  268. /* 0xB0 - 0xB7 */
  269. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  270. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  271. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  272. DstReg | SrcMem16 | ModRM | Mov,
  273. /* 0xB8 - 0xBF */
  274. 0, 0,
  275. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  276. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  277. DstReg | SrcMem16 | ModRM | Mov,
  278. /* 0xC0 - 0xCF */
  279. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  280. 0, 0, 0, Group | GroupDual | Group9,
  281. 0, 0, 0, 0, 0, 0, 0, 0,
  282. /* 0xD0 - 0xDF */
  283. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  284. /* 0xE0 - 0xEF */
  285. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  286. /* 0xF0 - 0xFF */
  287. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  288. };
  289. static u32 group_table[] = {
  290. [Group1_80*8] =
  291. ByteOp | DstMem | SrcImm | ModRM | Lock,
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM,
  299. [Group1_81*8] =
  300. DstMem | SrcImm | ModRM | Lock,
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM,
  308. [Group1_82*8] =
  309. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64,
  317. [Group1_83*8] =
  318. DstMem | SrcImmByte | ModRM | Lock,
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM,
  326. [Group1A*8] =
  327. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  328. [Group3_Byte*8] =
  329. ByteOp | SrcImm | DstMem | ModRM, 0,
  330. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  331. 0, 0, 0, 0,
  332. [Group3*8] =
  333. DstMem | SrcImm | ModRM, 0,
  334. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  335. 0, 0, 0, 0,
  336. [Group4*8] =
  337. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  338. 0, 0, 0, 0, 0, 0,
  339. [Group5*8] =
  340. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  341. SrcMem | ModRM | Stack, 0,
  342. SrcMem | ModRM | Stack, SrcMem | ModRM | Src2Mem16 | ImplicitOps,
  343. SrcMem | ModRM | Stack, 0,
  344. [Group7*8] =
  345. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  346. SrcNone | ModRM | DstMem | Mov, 0,
  347. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  348. [Group8*8] =
  349. 0, 0, 0, 0,
  350. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  351. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  352. [Group9*8] =
  353. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  354. };
  355. static u32 group2_table[] = {
  356. [Group7*8] =
  357. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  358. SrcNone | ModRM | DstMem | Mov, 0,
  359. SrcMem16 | ModRM | Mov | Priv, 0,
  360. [Group9*8] =
  361. 0, 0, 0, 0, 0, 0, 0, 0,
  362. };
  363. /* EFLAGS bit definitions. */
  364. #define EFLG_ID (1<<21)
  365. #define EFLG_VIP (1<<20)
  366. #define EFLG_VIF (1<<19)
  367. #define EFLG_AC (1<<18)
  368. #define EFLG_VM (1<<17)
  369. #define EFLG_RF (1<<16)
  370. #define EFLG_IOPL (3<<12)
  371. #define EFLG_NT (1<<14)
  372. #define EFLG_OF (1<<11)
  373. #define EFLG_DF (1<<10)
  374. #define EFLG_IF (1<<9)
  375. #define EFLG_TF (1<<8)
  376. #define EFLG_SF (1<<7)
  377. #define EFLG_ZF (1<<6)
  378. #define EFLG_AF (1<<4)
  379. #define EFLG_PF (1<<2)
  380. #define EFLG_CF (1<<0)
  381. /*
  382. * Instruction emulation:
  383. * Most instructions are emulated directly via a fragment of inline assembly
  384. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  385. * any modified flags.
  386. */
  387. #if defined(CONFIG_X86_64)
  388. #define _LO32 "k" /* force 32-bit operand */
  389. #define _STK "%%rsp" /* stack pointer */
  390. #elif defined(__i386__)
  391. #define _LO32 "" /* force 32-bit operand */
  392. #define _STK "%%esp" /* stack pointer */
  393. #endif
  394. /*
  395. * These EFLAGS bits are restored from saved value during emulation, and
  396. * any changes are written back to the saved value after emulation.
  397. */
  398. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  399. /* Before executing instruction: restore necessary bits in EFLAGS. */
  400. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  401. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  402. "movl %"_sav",%"_LO32 _tmp"; " \
  403. "push %"_tmp"; " \
  404. "push %"_tmp"; " \
  405. "movl %"_msk",%"_LO32 _tmp"; " \
  406. "andl %"_LO32 _tmp",("_STK"); " \
  407. "pushf; " \
  408. "notl %"_LO32 _tmp"; " \
  409. "andl %"_LO32 _tmp",("_STK"); " \
  410. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  411. "pop %"_tmp"; " \
  412. "orl %"_LO32 _tmp",("_STK"); " \
  413. "popf; " \
  414. "pop %"_sav"; "
  415. /* After executing instruction: write-back necessary bits in EFLAGS. */
  416. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  417. /* _sav |= EFLAGS & _msk; */ \
  418. "pushf; " \
  419. "pop %"_tmp"; " \
  420. "andl %"_msk",%"_LO32 _tmp"; " \
  421. "orl %"_LO32 _tmp",%"_sav"; "
  422. #ifdef CONFIG_X86_64
  423. #define ON64(x) x
  424. #else
  425. #define ON64(x)
  426. #endif
  427. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  428. do { \
  429. __asm__ __volatile__ ( \
  430. _PRE_EFLAGS("0", "4", "2") \
  431. _op _suffix " %"_x"3,%1; " \
  432. _POST_EFLAGS("0", "4", "2") \
  433. : "=m" (_eflags), "=m" ((_dst).val), \
  434. "=&r" (_tmp) \
  435. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  436. } while (0)
  437. /* Raw emulation: instruction has two explicit operands. */
  438. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  439. do { \
  440. unsigned long _tmp; \
  441. \
  442. switch ((_dst).bytes) { \
  443. case 2: \
  444. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  445. break; \
  446. case 4: \
  447. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  448. break; \
  449. case 8: \
  450. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  451. break; \
  452. } \
  453. } while (0)
  454. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  455. do { \
  456. unsigned long _tmp; \
  457. switch ((_dst).bytes) { \
  458. case 1: \
  459. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  460. break; \
  461. default: \
  462. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  463. _wx, _wy, _lx, _ly, _qx, _qy); \
  464. break; \
  465. } \
  466. } while (0)
  467. /* Source operand is byte-sized and may be restricted to just %cl. */
  468. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  469. __emulate_2op(_op, _src, _dst, _eflags, \
  470. "b", "c", "b", "c", "b", "c", "b", "c")
  471. /* Source operand is byte, word, long or quad sized. */
  472. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  473. __emulate_2op(_op, _src, _dst, _eflags, \
  474. "b", "q", "w", "r", _LO32, "r", "", "r")
  475. /* Source operand is word, long or quad sized. */
  476. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  477. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  478. "w", "r", _LO32, "r", "", "r")
  479. /* Instruction has three operands and one operand is stored in ECX register */
  480. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  481. do { \
  482. unsigned long _tmp; \
  483. _type _clv = (_cl).val; \
  484. _type _srcv = (_src).val; \
  485. _type _dstv = (_dst).val; \
  486. \
  487. __asm__ __volatile__ ( \
  488. _PRE_EFLAGS("0", "5", "2") \
  489. _op _suffix " %4,%1 \n" \
  490. _POST_EFLAGS("0", "5", "2") \
  491. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  492. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  493. ); \
  494. \
  495. (_cl).val = (unsigned long) _clv; \
  496. (_src).val = (unsigned long) _srcv; \
  497. (_dst).val = (unsigned long) _dstv; \
  498. } while (0)
  499. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  500. do { \
  501. switch ((_dst).bytes) { \
  502. case 2: \
  503. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  504. "w", unsigned short); \
  505. break; \
  506. case 4: \
  507. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  508. "l", unsigned int); \
  509. break; \
  510. case 8: \
  511. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  512. "q", unsigned long)); \
  513. break; \
  514. } \
  515. } while (0)
  516. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  517. do { \
  518. unsigned long _tmp; \
  519. \
  520. __asm__ __volatile__ ( \
  521. _PRE_EFLAGS("0", "3", "2") \
  522. _op _suffix " %1; " \
  523. _POST_EFLAGS("0", "3", "2") \
  524. : "=m" (_eflags), "+m" ((_dst).val), \
  525. "=&r" (_tmp) \
  526. : "i" (EFLAGS_MASK)); \
  527. } while (0)
  528. /* Instruction has only one explicit operand (no source operand). */
  529. #define emulate_1op(_op, _dst, _eflags) \
  530. do { \
  531. switch ((_dst).bytes) { \
  532. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  533. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  534. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  535. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  536. } \
  537. } while (0)
  538. /* Fetch next part of the instruction being emulated. */
  539. #define insn_fetch(_type, _size, _eip) \
  540. ({ unsigned long _x; \
  541. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  542. if (rc != X86EMUL_CONTINUE) \
  543. goto done; \
  544. (_eip) += (_size); \
  545. (_type)_x; \
  546. })
  547. static inline unsigned long ad_mask(struct decode_cache *c)
  548. {
  549. return (1UL << (c->ad_bytes << 3)) - 1;
  550. }
  551. /* Access/update address held in a register, based on addressing mode. */
  552. static inline unsigned long
  553. address_mask(struct decode_cache *c, unsigned long reg)
  554. {
  555. if (c->ad_bytes == sizeof(unsigned long))
  556. return reg;
  557. else
  558. return reg & ad_mask(c);
  559. }
  560. static inline unsigned long
  561. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  562. {
  563. return base + address_mask(c, reg);
  564. }
  565. static inline void
  566. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  567. {
  568. if (c->ad_bytes == sizeof(unsigned long))
  569. *reg += inc;
  570. else
  571. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  572. }
  573. static inline void jmp_rel(struct decode_cache *c, int rel)
  574. {
  575. register_address_increment(c, &c->eip, rel);
  576. }
  577. static void set_seg_override(struct decode_cache *c, int seg)
  578. {
  579. c->has_seg_override = true;
  580. c->seg_override = seg;
  581. }
  582. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  583. {
  584. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  585. return 0;
  586. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  587. }
  588. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  589. struct decode_cache *c)
  590. {
  591. if (!c->has_seg_override)
  592. return 0;
  593. return seg_base(ctxt, c->seg_override);
  594. }
  595. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  596. {
  597. return seg_base(ctxt, VCPU_SREG_ES);
  598. }
  599. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  600. {
  601. return seg_base(ctxt, VCPU_SREG_SS);
  602. }
  603. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  604. struct x86_emulate_ops *ops,
  605. unsigned long linear, u8 *dest)
  606. {
  607. struct fetch_cache *fc = &ctxt->decode.fetch;
  608. int rc;
  609. int size;
  610. if (linear < fc->start || linear >= fc->end) {
  611. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  612. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  613. if (rc != X86EMUL_CONTINUE)
  614. return rc;
  615. fc->start = linear;
  616. fc->end = linear + size;
  617. }
  618. *dest = fc->data[linear - fc->start];
  619. return X86EMUL_CONTINUE;
  620. }
  621. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  622. struct x86_emulate_ops *ops,
  623. unsigned long eip, void *dest, unsigned size)
  624. {
  625. int rc;
  626. /* x86 instructions are limited to 15 bytes. */
  627. if (eip + size - ctxt->eip > 15)
  628. return X86EMUL_UNHANDLEABLE;
  629. eip += ctxt->cs_base;
  630. while (size--) {
  631. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  632. if (rc != X86EMUL_CONTINUE)
  633. return rc;
  634. }
  635. return X86EMUL_CONTINUE;
  636. }
  637. /*
  638. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  639. * pointer into the block that addresses the relevant register.
  640. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  641. */
  642. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  643. int highbyte_regs)
  644. {
  645. void *p;
  646. p = &regs[modrm_reg];
  647. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  648. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  649. return p;
  650. }
  651. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  652. struct x86_emulate_ops *ops,
  653. void *ptr,
  654. u16 *size, unsigned long *address, int op_bytes)
  655. {
  656. int rc;
  657. if (op_bytes == 2)
  658. op_bytes = 3;
  659. *address = 0;
  660. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  661. ctxt->vcpu, NULL);
  662. if (rc != X86EMUL_CONTINUE)
  663. return rc;
  664. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  665. ctxt->vcpu, NULL);
  666. return rc;
  667. }
  668. static int test_cc(unsigned int condition, unsigned int flags)
  669. {
  670. int rc = 0;
  671. switch ((condition & 15) >> 1) {
  672. case 0: /* o */
  673. rc |= (flags & EFLG_OF);
  674. break;
  675. case 1: /* b/c/nae */
  676. rc |= (flags & EFLG_CF);
  677. break;
  678. case 2: /* z/e */
  679. rc |= (flags & EFLG_ZF);
  680. break;
  681. case 3: /* be/na */
  682. rc |= (flags & (EFLG_CF|EFLG_ZF));
  683. break;
  684. case 4: /* s */
  685. rc |= (flags & EFLG_SF);
  686. break;
  687. case 5: /* p/pe */
  688. rc |= (flags & EFLG_PF);
  689. break;
  690. case 7: /* le/ng */
  691. rc |= (flags & EFLG_ZF);
  692. /* fall through */
  693. case 6: /* l/nge */
  694. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  695. break;
  696. }
  697. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  698. return (!!rc ^ (condition & 1));
  699. }
  700. static void decode_register_operand(struct operand *op,
  701. struct decode_cache *c,
  702. int inhibit_bytereg)
  703. {
  704. unsigned reg = c->modrm_reg;
  705. int highbyte_regs = c->rex_prefix == 0;
  706. if (!(c->d & ModRM))
  707. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  708. op->type = OP_REG;
  709. if ((c->d & ByteOp) && !inhibit_bytereg) {
  710. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  711. op->val = *(u8 *)op->ptr;
  712. op->bytes = 1;
  713. } else {
  714. op->ptr = decode_register(reg, c->regs, 0);
  715. op->bytes = c->op_bytes;
  716. switch (op->bytes) {
  717. case 2:
  718. op->val = *(u16 *)op->ptr;
  719. break;
  720. case 4:
  721. op->val = *(u32 *)op->ptr;
  722. break;
  723. case 8:
  724. op->val = *(u64 *) op->ptr;
  725. break;
  726. }
  727. }
  728. op->orig_val = op->val;
  729. }
  730. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  731. struct x86_emulate_ops *ops)
  732. {
  733. struct decode_cache *c = &ctxt->decode;
  734. u8 sib;
  735. int index_reg = 0, base_reg = 0, scale;
  736. int rc = X86EMUL_CONTINUE;
  737. if (c->rex_prefix) {
  738. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  739. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  740. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  741. }
  742. c->modrm = insn_fetch(u8, 1, c->eip);
  743. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  744. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  745. c->modrm_rm |= (c->modrm & 0x07);
  746. c->modrm_ea = 0;
  747. c->use_modrm_ea = 1;
  748. if (c->modrm_mod == 3) {
  749. c->modrm_ptr = decode_register(c->modrm_rm,
  750. c->regs, c->d & ByteOp);
  751. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  752. return rc;
  753. }
  754. if (c->ad_bytes == 2) {
  755. unsigned bx = c->regs[VCPU_REGS_RBX];
  756. unsigned bp = c->regs[VCPU_REGS_RBP];
  757. unsigned si = c->regs[VCPU_REGS_RSI];
  758. unsigned di = c->regs[VCPU_REGS_RDI];
  759. /* 16-bit ModR/M decode. */
  760. switch (c->modrm_mod) {
  761. case 0:
  762. if (c->modrm_rm == 6)
  763. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  764. break;
  765. case 1:
  766. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  767. break;
  768. case 2:
  769. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  770. break;
  771. }
  772. switch (c->modrm_rm) {
  773. case 0:
  774. c->modrm_ea += bx + si;
  775. break;
  776. case 1:
  777. c->modrm_ea += bx + di;
  778. break;
  779. case 2:
  780. c->modrm_ea += bp + si;
  781. break;
  782. case 3:
  783. c->modrm_ea += bp + di;
  784. break;
  785. case 4:
  786. c->modrm_ea += si;
  787. break;
  788. case 5:
  789. c->modrm_ea += di;
  790. break;
  791. case 6:
  792. if (c->modrm_mod != 0)
  793. c->modrm_ea += bp;
  794. break;
  795. case 7:
  796. c->modrm_ea += bx;
  797. break;
  798. }
  799. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  800. (c->modrm_rm == 6 && c->modrm_mod != 0))
  801. if (!c->has_seg_override)
  802. set_seg_override(c, VCPU_SREG_SS);
  803. c->modrm_ea = (u16)c->modrm_ea;
  804. } else {
  805. /* 32/64-bit ModR/M decode. */
  806. if ((c->modrm_rm & 7) == 4) {
  807. sib = insn_fetch(u8, 1, c->eip);
  808. index_reg |= (sib >> 3) & 7;
  809. base_reg |= sib & 7;
  810. scale = sib >> 6;
  811. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  812. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  813. else
  814. c->modrm_ea += c->regs[base_reg];
  815. if (index_reg != 4)
  816. c->modrm_ea += c->regs[index_reg] << scale;
  817. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  818. if (ctxt->mode == X86EMUL_MODE_PROT64)
  819. c->rip_relative = 1;
  820. } else
  821. c->modrm_ea += c->regs[c->modrm_rm];
  822. switch (c->modrm_mod) {
  823. case 0:
  824. if (c->modrm_rm == 5)
  825. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  826. break;
  827. case 1:
  828. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  829. break;
  830. case 2:
  831. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  832. break;
  833. }
  834. }
  835. done:
  836. return rc;
  837. }
  838. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  839. struct x86_emulate_ops *ops)
  840. {
  841. struct decode_cache *c = &ctxt->decode;
  842. int rc = X86EMUL_CONTINUE;
  843. switch (c->ad_bytes) {
  844. case 2:
  845. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  846. break;
  847. case 4:
  848. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  849. break;
  850. case 8:
  851. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  852. break;
  853. }
  854. done:
  855. return rc;
  856. }
  857. int
  858. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  859. {
  860. struct decode_cache *c = &ctxt->decode;
  861. int rc = X86EMUL_CONTINUE;
  862. int mode = ctxt->mode;
  863. int def_op_bytes, def_ad_bytes, group;
  864. /* Shadow copy of register state. Committed on successful emulation. */
  865. memset(c, 0, sizeof(struct decode_cache));
  866. c->eip = ctxt->eip;
  867. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  868. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  869. switch (mode) {
  870. case X86EMUL_MODE_REAL:
  871. case X86EMUL_MODE_VM86:
  872. case X86EMUL_MODE_PROT16:
  873. def_op_bytes = def_ad_bytes = 2;
  874. break;
  875. case X86EMUL_MODE_PROT32:
  876. def_op_bytes = def_ad_bytes = 4;
  877. break;
  878. #ifdef CONFIG_X86_64
  879. case X86EMUL_MODE_PROT64:
  880. def_op_bytes = 4;
  881. def_ad_bytes = 8;
  882. break;
  883. #endif
  884. default:
  885. return -1;
  886. }
  887. c->op_bytes = def_op_bytes;
  888. c->ad_bytes = def_ad_bytes;
  889. /* Legacy prefixes. */
  890. for (;;) {
  891. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  892. case 0x66: /* operand-size override */
  893. /* switch between 2/4 bytes */
  894. c->op_bytes = def_op_bytes ^ 6;
  895. break;
  896. case 0x67: /* address-size override */
  897. if (mode == X86EMUL_MODE_PROT64)
  898. /* switch between 4/8 bytes */
  899. c->ad_bytes = def_ad_bytes ^ 12;
  900. else
  901. /* switch between 2/4 bytes */
  902. c->ad_bytes = def_ad_bytes ^ 6;
  903. break;
  904. case 0x26: /* ES override */
  905. case 0x2e: /* CS override */
  906. case 0x36: /* SS override */
  907. case 0x3e: /* DS override */
  908. set_seg_override(c, (c->b >> 3) & 3);
  909. break;
  910. case 0x64: /* FS override */
  911. case 0x65: /* GS override */
  912. set_seg_override(c, c->b & 7);
  913. break;
  914. case 0x40 ... 0x4f: /* REX */
  915. if (mode != X86EMUL_MODE_PROT64)
  916. goto done_prefixes;
  917. c->rex_prefix = c->b;
  918. continue;
  919. case 0xf0: /* LOCK */
  920. c->lock_prefix = 1;
  921. break;
  922. case 0xf2: /* REPNE/REPNZ */
  923. c->rep_prefix = REPNE_PREFIX;
  924. break;
  925. case 0xf3: /* REP/REPE/REPZ */
  926. c->rep_prefix = REPE_PREFIX;
  927. break;
  928. default:
  929. goto done_prefixes;
  930. }
  931. /* Any legacy prefix after a REX prefix nullifies its effect. */
  932. c->rex_prefix = 0;
  933. }
  934. done_prefixes:
  935. /* REX prefix. */
  936. if (c->rex_prefix)
  937. if (c->rex_prefix & 8)
  938. c->op_bytes = 8; /* REX.W */
  939. /* Opcode byte(s). */
  940. c->d = opcode_table[c->b];
  941. if (c->d == 0) {
  942. /* Two-byte opcode? */
  943. if (c->b == 0x0f) {
  944. c->twobyte = 1;
  945. c->b = insn_fetch(u8, 1, c->eip);
  946. c->d = twobyte_table[c->b];
  947. }
  948. }
  949. if (c->d & Group) {
  950. group = c->d & GroupMask;
  951. c->modrm = insn_fetch(u8, 1, c->eip);
  952. --c->eip;
  953. group = (group << 3) + ((c->modrm >> 3) & 7);
  954. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  955. c->d = group2_table[group];
  956. else
  957. c->d = group_table[group];
  958. }
  959. /* Unrecognised? */
  960. if (c->d == 0) {
  961. DPRINTF("Cannot emulate %02x\n", c->b);
  962. return -1;
  963. }
  964. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  965. c->op_bytes = 8;
  966. /* ModRM and SIB bytes. */
  967. if (c->d & ModRM)
  968. rc = decode_modrm(ctxt, ops);
  969. else if (c->d & MemAbs)
  970. rc = decode_abs(ctxt, ops);
  971. if (rc != X86EMUL_CONTINUE)
  972. goto done;
  973. if (!c->has_seg_override)
  974. set_seg_override(c, VCPU_SREG_DS);
  975. if (!(!c->twobyte && c->b == 0x8d))
  976. c->modrm_ea += seg_override_base(ctxt, c);
  977. if (c->ad_bytes != 8)
  978. c->modrm_ea = (u32)c->modrm_ea;
  979. /*
  980. * Decode and fetch the source operand: register, memory
  981. * or immediate.
  982. */
  983. switch (c->d & SrcMask) {
  984. case SrcNone:
  985. break;
  986. case SrcReg:
  987. decode_register_operand(&c->src, c, 0);
  988. break;
  989. case SrcMem16:
  990. c->src.bytes = 2;
  991. goto srcmem_common;
  992. case SrcMem32:
  993. c->src.bytes = 4;
  994. goto srcmem_common;
  995. case SrcMem:
  996. c->src.bytes = (c->d & ByteOp) ? 1 :
  997. c->op_bytes;
  998. /* Don't fetch the address for invlpg: it could be unmapped. */
  999. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1000. break;
  1001. srcmem_common:
  1002. /*
  1003. * For instructions with a ModR/M byte, switch to register
  1004. * access if Mod = 3.
  1005. */
  1006. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1007. c->src.type = OP_REG;
  1008. c->src.val = c->modrm_val;
  1009. c->src.ptr = c->modrm_ptr;
  1010. break;
  1011. }
  1012. c->src.type = OP_MEM;
  1013. break;
  1014. case SrcImm:
  1015. case SrcImmU:
  1016. c->src.type = OP_IMM;
  1017. c->src.ptr = (unsigned long *)c->eip;
  1018. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1019. if (c->src.bytes == 8)
  1020. c->src.bytes = 4;
  1021. /* NB. Immediates are sign-extended as necessary. */
  1022. switch (c->src.bytes) {
  1023. case 1:
  1024. c->src.val = insn_fetch(s8, 1, c->eip);
  1025. break;
  1026. case 2:
  1027. c->src.val = insn_fetch(s16, 2, c->eip);
  1028. break;
  1029. case 4:
  1030. c->src.val = insn_fetch(s32, 4, c->eip);
  1031. break;
  1032. }
  1033. if ((c->d & SrcMask) == SrcImmU) {
  1034. switch (c->src.bytes) {
  1035. case 1:
  1036. c->src.val &= 0xff;
  1037. break;
  1038. case 2:
  1039. c->src.val &= 0xffff;
  1040. break;
  1041. case 4:
  1042. c->src.val &= 0xffffffff;
  1043. break;
  1044. }
  1045. }
  1046. break;
  1047. case SrcImmByte:
  1048. case SrcImmUByte:
  1049. c->src.type = OP_IMM;
  1050. c->src.ptr = (unsigned long *)c->eip;
  1051. c->src.bytes = 1;
  1052. if ((c->d & SrcMask) == SrcImmByte)
  1053. c->src.val = insn_fetch(s8, 1, c->eip);
  1054. else
  1055. c->src.val = insn_fetch(u8, 1, c->eip);
  1056. break;
  1057. case SrcOne:
  1058. c->src.bytes = 1;
  1059. c->src.val = 1;
  1060. break;
  1061. }
  1062. /*
  1063. * Decode and fetch the second source operand: register, memory
  1064. * or immediate.
  1065. */
  1066. switch (c->d & Src2Mask) {
  1067. case Src2None:
  1068. break;
  1069. case Src2CL:
  1070. c->src2.bytes = 1;
  1071. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1072. break;
  1073. case Src2ImmByte:
  1074. c->src2.type = OP_IMM;
  1075. c->src2.ptr = (unsigned long *)c->eip;
  1076. c->src2.bytes = 1;
  1077. c->src2.val = insn_fetch(u8, 1, c->eip);
  1078. break;
  1079. case Src2Imm16:
  1080. c->src2.type = OP_IMM;
  1081. c->src2.ptr = (unsigned long *)c->eip;
  1082. c->src2.bytes = 2;
  1083. c->src2.val = insn_fetch(u16, 2, c->eip);
  1084. break;
  1085. case Src2One:
  1086. c->src2.bytes = 1;
  1087. c->src2.val = 1;
  1088. break;
  1089. case Src2Mem16:
  1090. c->src2.bytes = 2;
  1091. c->src2.type = OP_MEM;
  1092. break;
  1093. }
  1094. /* Decode and fetch the destination operand: register or memory. */
  1095. switch (c->d & DstMask) {
  1096. case ImplicitOps:
  1097. /* Special instructions do their own operand decoding. */
  1098. return 0;
  1099. case DstReg:
  1100. decode_register_operand(&c->dst, c,
  1101. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1102. break;
  1103. case DstMem:
  1104. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1105. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1106. c->dst.type = OP_REG;
  1107. c->dst.val = c->dst.orig_val = c->modrm_val;
  1108. c->dst.ptr = c->modrm_ptr;
  1109. break;
  1110. }
  1111. c->dst.type = OP_MEM;
  1112. break;
  1113. case DstAcc:
  1114. c->dst.type = OP_REG;
  1115. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1116. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1117. switch (c->dst.bytes) {
  1118. case 1:
  1119. c->dst.val = *(u8 *)c->dst.ptr;
  1120. break;
  1121. case 2:
  1122. c->dst.val = *(u16 *)c->dst.ptr;
  1123. break;
  1124. case 4:
  1125. c->dst.val = *(u32 *)c->dst.ptr;
  1126. break;
  1127. case 8:
  1128. c->dst.val = *(u64 *)c->dst.ptr;
  1129. break;
  1130. }
  1131. c->dst.orig_val = c->dst.val;
  1132. break;
  1133. }
  1134. if (c->rip_relative)
  1135. c->modrm_ea += c->eip;
  1136. done:
  1137. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1138. }
  1139. static u32 desc_limit_scaled(struct desc_struct *desc)
  1140. {
  1141. u32 limit = get_desc_limit(desc);
  1142. return desc->g ? (limit << 12) | 0xfff : limit;
  1143. }
  1144. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1145. struct x86_emulate_ops *ops,
  1146. u16 selector, struct desc_ptr *dt)
  1147. {
  1148. if (selector & 1 << 2) {
  1149. struct desc_struct desc;
  1150. memset (dt, 0, sizeof *dt);
  1151. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1152. return;
  1153. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1154. dt->address = get_desc_base(&desc);
  1155. } else
  1156. ops->get_gdt(dt, ctxt->vcpu);
  1157. }
  1158. /* allowed just for 8 bytes segments */
  1159. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1160. struct x86_emulate_ops *ops,
  1161. u16 selector, struct desc_struct *desc)
  1162. {
  1163. struct desc_ptr dt;
  1164. u16 index = selector >> 3;
  1165. int ret;
  1166. u32 err;
  1167. ulong addr;
  1168. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1169. if (dt.size < index * 8 + 7) {
  1170. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1171. return X86EMUL_PROPAGATE_FAULT;
  1172. }
  1173. addr = dt.address + index * 8;
  1174. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1175. if (ret == X86EMUL_PROPAGATE_FAULT)
  1176. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1177. return ret;
  1178. }
  1179. /* allowed just for 8 bytes segments */
  1180. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1181. struct x86_emulate_ops *ops,
  1182. u16 selector, struct desc_struct *desc)
  1183. {
  1184. struct desc_ptr dt;
  1185. u16 index = selector >> 3;
  1186. u32 err;
  1187. ulong addr;
  1188. int ret;
  1189. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1190. if (dt.size < index * 8 + 7) {
  1191. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1192. return X86EMUL_PROPAGATE_FAULT;
  1193. }
  1194. addr = dt.address + index * 8;
  1195. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1196. if (ret == X86EMUL_PROPAGATE_FAULT)
  1197. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1198. return ret;
  1199. }
  1200. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops,
  1202. u16 selector, int seg)
  1203. {
  1204. struct desc_struct seg_desc;
  1205. u8 dpl, rpl, cpl;
  1206. unsigned err_vec = GP_VECTOR;
  1207. u32 err_code = 0;
  1208. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1209. int ret;
  1210. memset(&seg_desc, 0, sizeof seg_desc);
  1211. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1212. || ctxt->mode == X86EMUL_MODE_REAL) {
  1213. /* set real mode segment descriptor */
  1214. set_desc_base(&seg_desc, selector << 4);
  1215. set_desc_limit(&seg_desc, 0xffff);
  1216. seg_desc.type = 3;
  1217. seg_desc.p = 1;
  1218. seg_desc.s = 1;
  1219. goto load;
  1220. }
  1221. /* NULL selector is not valid for TR, CS and SS */
  1222. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1223. && null_selector)
  1224. goto exception;
  1225. /* TR should be in GDT only */
  1226. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1227. goto exception;
  1228. if (null_selector) /* for NULL selector skip all following checks */
  1229. goto load;
  1230. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1231. if (ret != X86EMUL_CONTINUE)
  1232. return ret;
  1233. err_code = selector & 0xfffc;
  1234. err_vec = GP_VECTOR;
  1235. /* can't load system descriptor into segment selecor */
  1236. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1237. goto exception;
  1238. if (!seg_desc.p) {
  1239. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1240. goto exception;
  1241. }
  1242. rpl = selector & 3;
  1243. dpl = seg_desc.dpl;
  1244. cpl = ops->cpl(ctxt->vcpu);
  1245. switch (seg) {
  1246. case VCPU_SREG_SS:
  1247. /*
  1248. * segment is not a writable data segment or segment
  1249. * selector's RPL != CPL or segment selector's RPL != CPL
  1250. */
  1251. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1252. goto exception;
  1253. break;
  1254. case VCPU_SREG_CS:
  1255. if (!(seg_desc.type & 8))
  1256. goto exception;
  1257. if (seg_desc.type & 4) {
  1258. /* conforming */
  1259. if (dpl > cpl)
  1260. goto exception;
  1261. } else {
  1262. /* nonconforming */
  1263. if (rpl > cpl || dpl != cpl)
  1264. goto exception;
  1265. }
  1266. /* CS(RPL) <- CPL */
  1267. selector = (selector & 0xfffc) | cpl;
  1268. break;
  1269. case VCPU_SREG_TR:
  1270. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1271. goto exception;
  1272. break;
  1273. case VCPU_SREG_LDTR:
  1274. if (seg_desc.s || seg_desc.type != 2)
  1275. goto exception;
  1276. break;
  1277. default: /* DS, ES, FS, or GS */
  1278. /*
  1279. * segment is not a data or readable code segment or
  1280. * ((segment is a data or nonconforming code segment)
  1281. * and (both RPL and CPL > DPL))
  1282. */
  1283. if ((seg_desc.type & 0xa) == 0x8 ||
  1284. (((seg_desc.type & 0xc) != 0xc) &&
  1285. (rpl > dpl && cpl > dpl)))
  1286. goto exception;
  1287. break;
  1288. }
  1289. if (seg_desc.s) {
  1290. /* mark segment as accessed */
  1291. seg_desc.type |= 1;
  1292. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1293. if (ret != X86EMUL_CONTINUE)
  1294. return ret;
  1295. }
  1296. load:
  1297. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1298. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1299. return X86EMUL_CONTINUE;
  1300. exception:
  1301. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1302. return X86EMUL_PROPAGATE_FAULT;
  1303. }
  1304. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. c->dst.type = OP_MEM;
  1308. c->dst.bytes = c->op_bytes;
  1309. c->dst.val = c->src.val;
  1310. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1311. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1312. c->regs[VCPU_REGS_RSP]);
  1313. }
  1314. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1315. struct x86_emulate_ops *ops,
  1316. void *dest, int len)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. int rc;
  1320. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1321. c->regs[VCPU_REGS_RSP]),
  1322. dest, len, ctxt->vcpu);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1326. return rc;
  1327. }
  1328. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1329. struct x86_emulate_ops *ops,
  1330. void *dest, int len)
  1331. {
  1332. int rc;
  1333. unsigned long val, change_mask;
  1334. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1335. int cpl = ops->cpl(ctxt->vcpu);
  1336. rc = emulate_pop(ctxt, ops, &val, len);
  1337. if (rc != X86EMUL_CONTINUE)
  1338. return rc;
  1339. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1340. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1341. switch(ctxt->mode) {
  1342. case X86EMUL_MODE_PROT64:
  1343. case X86EMUL_MODE_PROT32:
  1344. case X86EMUL_MODE_PROT16:
  1345. if (cpl == 0)
  1346. change_mask |= EFLG_IOPL;
  1347. if (cpl <= iopl)
  1348. change_mask |= EFLG_IF;
  1349. break;
  1350. case X86EMUL_MODE_VM86:
  1351. if (iopl < 3) {
  1352. kvm_inject_gp(ctxt->vcpu, 0);
  1353. return X86EMUL_PROPAGATE_FAULT;
  1354. }
  1355. change_mask |= EFLG_IF;
  1356. break;
  1357. default: /* real mode */
  1358. change_mask |= (EFLG_IOPL | EFLG_IF);
  1359. break;
  1360. }
  1361. *(unsigned long *)dest =
  1362. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1363. return rc;
  1364. }
  1365. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1366. {
  1367. struct decode_cache *c = &ctxt->decode;
  1368. struct kvm_segment segment;
  1369. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1370. c->src.val = segment.selector;
  1371. emulate_push(ctxt);
  1372. }
  1373. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1374. struct x86_emulate_ops *ops, int seg)
  1375. {
  1376. struct decode_cache *c = &ctxt->decode;
  1377. unsigned long selector;
  1378. int rc;
  1379. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1383. return rc;
  1384. }
  1385. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1386. {
  1387. struct decode_cache *c = &ctxt->decode;
  1388. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1389. int reg = VCPU_REGS_RAX;
  1390. while (reg <= VCPU_REGS_RDI) {
  1391. (reg == VCPU_REGS_RSP) ?
  1392. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1393. emulate_push(ctxt);
  1394. ++reg;
  1395. }
  1396. }
  1397. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1398. struct x86_emulate_ops *ops)
  1399. {
  1400. struct decode_cache *c = &ctxt->decode;
  1401. int rc = X86EMUL_CONTINUE;
  1402. int reg = VCPU_REGS_RDI;
  1403. while (reg >= VCPU_REGS_RAX) {
  1404. if (reg == VCPU_REGS_RSP) {
  1405. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1406. c->op_bytes);
  1407. --reg;
  1408. }
  1409. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1410. if (rc != X86EMUL_CONTINUE)
  1411. break;
  1412. --reg;
  1413. }
  1414. return rc;
  1415. }
  1416. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1417. struct x86_emulate_ops *ops)
  1418. {
  1419. struct decode_cache *c = &ctxt->decode;
  1420. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1421. }
  1422. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1423. {
  1424. struct decode_cache *c = &ctxt->decode;
  1425. switch (c->modrm_reg) {
  1426. case 0: /* rol */
  1427. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1428. break;
  1429. case 1: /* ror */
  1430. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1431. break;
  1432. case 2: /* rcl */
  1433. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1434. break;
  1435. case 3: /* rcr */
  1436. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1437. break;
  1438. case 4: /* sal/shl */
  1439. case 6: /* sal/shl */
  1440. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1441. break;
  1442. case 5: /* shr */
  1443. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1444. break;
  1445. case 7: /* sar */
  1446. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1447. break;
  1448. }
  1449. }
  1450. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1451. struct x86_emulate_ops *ops)
  1452. {
  1453. struct decode_cache *c = &ctxt->decode;
  1454. switch (c->modrm_reg) {
  1455. case 0 ... 1: /* test */
  1456. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1457. break;
  1458. case 2: /* not */
  1459. c->dst.val = ~c->dst.val;
  1460. break;
  1461. case 3: /* neg */
  1462. emulate_1op("neg", c->dst, ctxt->eflags);
  1463. break;
  1464. default:
  1465. return 0;
  1466. }
  1467. return 1;
  1468. }
  1469. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1470. struct x86_emulate_ops *ops)
  1471. {
  1472. struct decode_cache *c = &ctxt->decode;
  1473. switch (c->modrm_reg) {
  1474. case 0: /* inc */
  1475. emulate_1op("inc", c->dst, ctxt->eflags);
  1476. break;
  1477. case 1: /* dec */
  1478. emulate_1op("dec", c->dst, ctxt->eflags);
  1479. break;
  1480. case 2: /* call near abs */ {
  1481. long int old_eip;
  1482. old_eip = c->eip;
  1483. c->eip = c->src.val;
  1484. c->src.val = old_eip;
  1485. emulate_push(ctxt);
  1486. break;
  1487. }
  1488. case 4: /* jmp abs */
  1489. c->eip = c->src.val;
  1490. break;
  1491. case 6: /* push */
  1492. emulate_push(ctxt);
  1493. break;
  1494. }
  1495. return X86EMUL_CONTINUE;
  1496. }
  1497. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1498. struct x86_emulate_ops *ops,
  1499. unsigned long memop)
  1500. {
  1501. struct decode_cache *c = &ctxt->decode;
  1502. u64 old, new;
  1503. int rc;
  1504. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1505. if (rc != X86EMUL_CONTINUE)
  1506. return rc;
  1507. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1508. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1509. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1510. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1511. ctxt->eflags &= ~EFLG_ZF;
  1512. } else {
  1513. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1514. (u32) c->regs[VCPU_REGS_RBX];
  1515. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1516. if (rc != X86EMUL_CONTINUE)
  1517. return rc;
  1518. ctxt->eflags |= EFLG_ZF;
  1519. }
  1520. return X86EMUL_CONTINUE;
  1521. }
  1522. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1523. struct x86_emulate_ops *ops)
  1524. {
  1525. struct decode_cache *c = &ctxt->decode;
  1526. int rc;
  1527. unsigned long cs;
  1528. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1529. if (rc != X86EMUL_CONTINUE)
  1530. return rc;
  1531. if (c->op_bytes == 4)
  1532. c->eip = (u32)c->eip;
  1533. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1534. if (rc != X86EMUL_CONTINUE)
  1535. return rc;
  1536. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1537. return rc;
  1538. }
  1539. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1540. struct x86_emulate_ops *ops)
  1541. {
  1542. int rc;
  1543. struct decode_cache *c = &ctxt->decode;
  1544. switch (c->dst.type) {
  1545. case OP_REG:
  1546. /* The 4-byte case *is* correct:
  1547. * in 64-bit mode we zero-extend.
  1548. */
  1549. switch (c->dst.bytes) {
  1550. case 1:
  1551. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1552. break;
  1553. case 2:
  1554. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1555. break;
  1556. case 4:
  1557. *c->dst.ptr = (u32)c->dst.val;
  1558. break; /* 64b: zero-ext */
  1559. case 8:
  1560. *c->dst.ptr = c->dst.val;
  1561. break;
  1562. }
  1563. break;
  1564. case OP_MEM:
  1565. if (c->lock_prefix)
  1566. rc = ops->cmpxchg_emulated(
  1567. (unsigned long)c->dst.ptr,
  1568. &c->dst.orig_val,
  1569. &c->dst.val,
  1570. c->dst.bytes,
  1571. ctxt->vcpu);
  1572. else
  1573. rc = ops->write_emulated(
  1574. (unsigned long)c->dst.ptr,
  1575. &c->dst.val,
  1576. c->dst.bytes,
  1577. ctxt->vcpu);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. break;
  1581. case OP_NONE:
  1582. /* no writeback */
  1583. break;
  1584. default:
  1585. break;
  1586. }
  1587. return X86EMUL_CONTINUE;
  1588. }
  1589. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1590. {
  1591. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1592. /*
  1593. * an sti; sti; sequence only disable interrupts for the first
  1594. * instruction. So, if the last instruction, be it emulated or
  1595. * not, left the system with the INT_STI flag enabled, it
  1596. * means that the last instruction is an sti. We should not
  1597. * leave the flag on in this case. The same goes for mov ss
  1598. */
  1599. if (!(int_shadow & mask))
  1600. ctxt->interruptibility = mask;
  1601. }
  1602. static inline void
  1603. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1604. struct kvm_segment *cs, struct kvm_segment *ss)
  1605. {
  1606. memset(cs, 0, sizeof(struct kvm_segment));
  1607. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1608. memset(ss, 0, sizeof(struct kvm_segment));
  1609. cs->l = 0; /* will be adjusted later */
  1610. cs->base = 0; /* flat segment */
  1611. cs->g = 1; /* 4kb granularity */
  1612. cs->limit = 0xffffffff; /* 4GB limit */
  1613. cs->type = 0x0b; /* Read, Execute, Accessed */
  1614. cs->s = 1;
  1615. cs->dpl = 0; /* will be adjusted later */
  1616. cs->present = 1;
  1617. cs->db = 1;
  1618. ss->unusable = 0;
  1619. ss->base = 0; /* flat segment */
  1620. ss->limit = 0xffffffff; /* 4GB limit */
  1621. ss->g = 1; /* 4kb granularity */
  1622. ss->s = 1;
  1623. ss->type = 0x03; /* Read/Write, Accessed */
  1624. ss->db = 1; /* 32bit stack segment */
  1625. ss->dpl = 0;
  1626. ss->present = 1;
  1627. }
  1628. static int
  1629. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1630. {
  1631. struct decode_cache *c = &ctxt->decode;
  1632. struct kvm_segment cs, ss;
  1633. u64 msr_data;
  1634. /* syscall is not available in real mode */
  1635. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1636. ctxt->mode == X86EMUL_MODE_VM86) {
  1637. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1638. return X86EMUL_PROPAGATE_FAULT;
  1639. }
  1640. setup_syscalls_segments(ctxt, &cs, &ss);
  1641. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1642. msr_data >>= 32;
  1643. cs.selector = (u16)(msr_data & 0xfffc);
  1644. ss.selector = (u16)(msr_data + 8);
  1645. if (is_long_mode(ctxt->vcpu)) {
  1646. cs.db = 0;
  1647. cs.l = 1;
  1648. }
  1649. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1650. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1651. c->regs[VCPU_REGS_RCX] = c->eip;
  1652. if (is_long_mode(ctxt->vcpu)) {
  1653. #ifdef CONFIG_X86_64
  1654. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1655. kvm_x86_ops->get_msr(ctxt->vcpu,
  1656. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1657. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1658. c->eip = msr_data;
  1659. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1660. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1661. #endif
  1662. } else {
  1663. /* legacy mode */
  1664. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1665. c->eip = (u32)msr_data;
  1666. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1667. }
  1668. return X86EMUL_CONTINUE;
  1669. }
  1670. static int
  1671. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1672. {
  1673. struct decode_cache *c = &ctxt->decode;
  1674. struct kvm_segment cs, ss;
  1675. u64 msr_data;
  1676. /* inject #GP if in real mode */
  1677. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1678. kvm_inject_gp(ctxt->vcpu, 0);
  1679. return X86EMUL_PROPAGATE_FAULT;
  1680. }
  1681. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1682. * Therefore, we inject an #UD.
  1683. */
  1684. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1685. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1686. return X86EMUL_PROPAGATE_FAULT;
  1687. }
  1688. setup_syscalls_segments(ctxt, &cs, &ss);
  1689. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1690. switch (ctxt->mode) {
  1691. case X86EMUL_MODE_PROT32:
  1692. if ((msr_data & 0xfffc) == 0x0) {
  1693. kvm_inject_gp(ctxt->vcpu, 0);
  1694. return X86EMUL_PROPAGATE_FAULT;
  1695. }
  1696. break;
  1697. case X86EMUL_MODE_PROT64:
  1698. if (msr_data == 0x0) {
  1699. kvm_inject_gp(ctxt->vcpu, 0);
  1700. return X86EMUL_PROPAGATE_FAULT;
  1701. }
  1702. break;
  1703. }
  1704. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1705. cs.selector = (u16)msr_data;
  1706. cs.selector &= ~SELECTOR_RPL_MASK;
  1707. ss.selector = cs.selector + 8;
  1708. ss.selector &= ~SELECTOR_RPL_MASK;
  1709. if (ctxt->mode == X86EMUL_MODE_PROT64
  1710. || is_long_mode(ctxt->vcpu)) {
  1711. cs.db = 0;
  1712. cs.l = 1;
  1713. }
  1714. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1715. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1716. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1717. c->eip = msr_data;
  1718. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1719. c->regs[VCPU_REGS_RSP] = msr_data;
  1720. return X86EMUL_CONTINUE;
  1721. }
  1722. static int
  1723. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1724. {
  1725. struct decode_cache *c = &ctxt->decode;
  1726. struct kvm_segment cs, ss;
  1727. u64 msr_data;
  1728. int usermode;
  1729. /* inject #GP if in real mode or Virtual 8086 mode */
  1730. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1731. ctxt->mode == X86EMUL_MODE_VM86) {
  1732. kvm_inject_gp(ctxt->vcpu, 0);
  1733. return X86EMUL_PROPAGATE_FAULT;
  1734. }
  1735. setup_syscalls_segments(ctxt, &cs, &ss);
  1736. if ((c->rex_prefix & 0x8) != 0x0)
  1737. usermode = X86EMUL_MODE_PROT64;
  1738. else
  1739. usermode = X86EMUL_MODE_PROT32;
  1740. cs.dpl = 3;
  1741. ss.dpl = 3;
  1742. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1743. switch (usermode) {
  1744. case X86EMUL_MODE_PROT32:
  1745. cs.selector = (u16)(msr_data + 16);
  1746. if ((msr_data & 0xfffc) == 0x0) {
  1747. kvm_inject_gp(ctxt->vcpu, 0);
  1748. return X86EMUL_PROPAGATE_FAULT;
  1749. }
  1750. ss.selector = (u16)(msr_data + 24);
  1751. break;
  1752. case X86EMUL_MODE_PROT64:
  1753. cs.selector = (u16)(msr_data + 32);
  1754. if (msr_data == 0x0) {
  1755. kvm_inject_gp(ctxt->vcpu, 0);
  1756. return X86EMUL_PROPAGATE_FAULT;
  1757. }
  1758. ss.selector = cs.selector + 8;
  1759. cs.db = 0;
  1760. cs.l = 1;
  1761. break;
  1762. }
  1763. cs.selector |= SELECTOR_RPL_MASK;
  1764. ss.selector |= SELECTOR_RPL_MASK;
  1765. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1766. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1767. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1768. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1769. return X86EMUL_CONTINUE;
  1770. }
  1771. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1772. struct x86_emulate_ops *ops)
  1773. {
  1774. int iopl;
  1775. if (ctxt->mode == X86EMUL_MODE_REAL)
  1776. return false;
  1777. if (ctxt->mode == X86EMUL_MODE_VM86)
  1778. return true;
  1779. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1780. return ops->cpl(ctxt->vcpu) > iopl;
  1781. }
  1782. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1783. struct x86_emulate_ops *ops,
  1784. u16 port, u16 len)
  1785. {
  1786. struct kvm_segment tr_seg;
  1787. int r;
  1788. u16 io_bitmap_ptr;
  1789. u8 perm, bit_idx = port & 0x7;
  1790. unsigned mask = (1 << len) - 1;
  1791. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1792. if (tr_seg.unusable)
  1793. return false;
  1794. if (tr_seg.limit < 103)
  1795. return false;
  1796. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1797. NULL);
  1798. if (r != X86EMUL_CONTINUE)
  1799. return false;
  1800. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1801. return false;
  1802. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1803. ctxt->vcpu, NULL);
  1804. if (r != X86EMUL_CONTINUE)
  1805. return false;
  1806. if ((perm >> bit_idx) & mask)
  1807. return false;
  1808. return true;
  1809. }
  1810. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1811. struct x86_emulate_ops *ops,
  1812. u16 port, u16 len)
  1813. {
  1814. if (emulator_bad_iopl(ctxt, ops))
  1815. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1816. return false;
  1817. return true;
  1818. }
  1819. static u32 get_cached_descriptor_base(struct x86_emulate_ctxt *ctxt,
  1820. struct x86_emulate_ops *ops,
  1821. int seg)
  1822. {
  1823. struct desc_struct desc;
  1824. if (ops->get_cached_descriptor(&desc, seg, ctxt->vcpu))
  1825. return get_desc_base(&desc);
  1826. else
  1827. return ~0;
  1828. }
  1829. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1830. struct x86_emulate_ops *ops,
  1831. struct tss_segment_16 *tss)
  1832. {
  1833. struct decode_cache *c = &ctxt->decode;
  1834. tss->ip = c->eip;
  1835. tss->flag = ctxt->eflags;
  1836. tss->ax = c->regs[VCPU_REGS_RAX];
  1837. tss->cx = c->regs[VCPU_REGS_RCX];
  1838. tss->dx = c->regs[VCPU_REGS_RDX];
  1839. tss->bx = c->regs[VCPU_REGS_RBX];
  1840. tss->sp = c->regs[VCPU_REGS_RSP];
  1841. tss->bp = c->regs[VCPU_REGS_RBP];
  1842. tss->si = c->regs[VCPU_REGS_RSI];
  1843. tss->di = c->regs[VCPU_REGS_RDI];
  1844. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1845. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1846. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1847. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1848. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1849. }
  1850. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1851. struct x86_emulate_ops *ops,
  1852. struct tss_segment_16 *tss)
  1853. {
  1854. struct decode_cache *c = &ctxt->decode;
  1855. int ret;
  1856. c->eip = tss->ip;
  1857. ctxt->eflags = tss->flag | 2;
  1858. c->regs[VCPU_REGS_RAX] = tss->ax;
  1859. c->regs[VCPU_REGS_RCX] = tss->cx;
  1860. c->regs[VCPU_REGS_RDX] = tss->dx;
  1861. c->regs[VCPU_REGS_RBX] = tss->bx;
  1862. c->regs[VCPU_REGS_RSP] = tss->sp;
  1863. c->regs[VCPU_REGS_RBP] = tss->bp;
  1864. c->regs[VCPU_REGS_RSI] = tss->si;
  1865. c->regs[VCPU_REGS_RDI] = tss->di;
  1866. /*
  1867. * SDM says that segment selectors are loaded before segment
  1868. * descriptors
  1869. */
  1870. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1871. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1872. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1873. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1874. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1875. /*
  1876. * Now load segment descriptors. If fault happenes at this stage
  1877. * it is handled in a context of new task
  1878. */
  1879. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1880. if (ret != X86EMUL_CONTINUE)
  1881. return ret;
  1882. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1883. if (ret != X86EMUL_CONTINUE)
  1884. return ret;
  1885. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1886. if (ret != X86EMUL_CONTINUE)
  1887. return ret;
  1888. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1889. if (ret != X86EMUL_CONTINUE)
  1890. return ret;
  1891. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1892. if (ret != X86EMUL_CONTINUE)
  1893. return ret;
  1894. return X86EMUL_CONTINUE;
  1895. }
  1896. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1897. struct x86_emulate_ops *ops,
  1898. u16 tss_selector, u16 old_tss_sel,
  1899. ulong old_tss_base, struct desc_struct *new_desc)
  1900. {
  1901. struct tss_segment_16 tss_seg;
  1902. int ret;
  1903. u32 err, new_tss_base = get_desc_base(new_desc);
  1904. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1905. &err);
  1906. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1907. /* FIXME: need to provide precise fault address */
  1908. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1909. return ret;
  1910. }
  1911. save_state_to_tss16(ctxt, ops, &tss_seg);
  1912. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1913. &err);
  1914. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1915. /* FIXME: need to provide precise fault address */
  1916. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1917. return ret;
  1918. }
  1919. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1920. &err);
  1921. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1922. /* FIXME: need to provide precise fault address */
  1923. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1924. return ret;
  1925. }
  1926. if (old_tss_sel != 0xffff) {
  1927. tss_seg.prev_task_link = old_tss_sel;
  1928. ret = ops->write_std(new_tss_base,
  1929. &tss_seg.prev_task_link,
  1930. sizeof tss_seg.prev_task_link,
  1931. ctxt->vcpu, &err);
  1932. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1933. /* FIXME: need to provide precise fault address */
  1934. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1935. return ret;
  1936. }
  1937. }
  1938. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1939. }
  1940. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1941. struct x86_emulate_ops *ops,
  1942. struct tss_segment_32 *tss)
  1943. {
  1944. struct decode_cache *c = &ctxt->decode;
  1945. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1946. tss->eip = c->eip;
  1947. tss->eflags = ctxt->eflags;
  1948. tss->eax = c->regs[VCPU_REGS_RAX];
  1949. tss->ecx = c->regs[VCPU_REGS_RCX];
  1950. tss->edx = c->regs[VCPU_REGS_RDX];
  1951. tss->ebx = c->regs[VCPU_REGS_RBX];
  1952. tss->esp = c->regs[VCPU_REGS_RSP];
  1953. tss->ebp = c->regs[VCPU_REGS_RBP];
  1954. tss->esi = c->regs[VCPU_REGS_RSI];
  1955. tss->edi = c->regs[VCPU_REGS_RDI];
  1956. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1957. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1958. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1959. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1960. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1961. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1962. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1963. }
  1964. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1965. struct x86_emulate_ops *ops,
  1966. struct tss_segment_32 *tss)
  1967. {
  1968. struct decode_cache *c = &ctxt->decode;
  1969. int ret;
  1970. ops->set_cr(3, tss->cr3, ctxt->vcpu);
  1971. c->eip = tss->eip;
  1972. ctxt->eflags = tss->eflags | 2;
  1973. c->regs[VCPU_REGS_RAX] = tss->eax;
  1974. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1975. c->regs[VCPU_REGS_RDX] = tss->edx;
  1976. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1977. c->regs[VCPU_REGS_RSP] = tss->esp;
  1978. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1979. c->regs[VCPU_REGS_RSI] = tss->esi;
  1980. c->regs[VCPU_REGS_RDI] = tss->edi;
  1981. /*
  1982. * SDM says that segment selectors are loaded before segment
  1983. * descriptors
  1984. */
  1985. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1986. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1987. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1988. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1989. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1990. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1991. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1992. /*
  1993. * Now load segment descriptors. If fault happenes at this stage
  1994. * it is handled in a context of new task
  1995. */
  1996. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1997. if (ret != X86EMUL_CONTINUE)
  1998. return ret;
  1999. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2000. if (ret != X86EMUL_CONTINUE)
  2001. return ret;
  2002. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2003. if (ret != X86EMUL_CONTINUE)
  2004. return ret;
  2005. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2006. if (ret != X86EMUL_CONTINUE)
  2007. return ret;
  2008. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2009. if (ret != X86EMUL_CONTINUE)
  2010. return ret;
  2011. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. return ret;
  2014. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. return ret;
  2017. return X86EMUL_CONTINUE;
  2018. }
  2019. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2020. struct x86_emulate_ops *ops,
  2021. u16 tss_selector, u16 old_tss_sel,
  2022. ulong old_tss_base, struct desc_struct *new_desc)
  2023. {
  2024. struct tss_segment_32 tss_seg;
  2025. int ret;
  2026. u32 err, new_tss_base = get_desc_base(new_desc);
  2027. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2028. &err);
  2029. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2030. /* FIXME: need to provide precise fault address */
  2031. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2032. return ret;
  2033. }
  2034. save_state_to_tss32(ctxt, ops, &tss_seg);
  2035. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2036. &err);
  2037. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2038. /* FIXME: need to provide precise fault address */
  2039. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2040. return ret;
  2041. }
  2042. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2043. &err);
  2044. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2045. /* FIXME: need to provide precise fault address */
  2046. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2047. return ret;
  2048. }
  2049. if (old_tss_sel != 0xffff) {
  2050. tss_seg.prev_task_link = old_tss_sel;
  2051. ret = ops->write_std(new_tss_base,
  2052. &tss_seg.prev_task_link,
  2053. sizeof tss_seg.prev_task_link,
  2054. ctxt->vcpu, &err);
  2055. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2056. /* FIXME: need to provide precise fault address */
  2057. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2058. return ret;
  2059. }
  2060. }
  2061. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2062. }
  2063. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2064. struct x86_emulate_ops *ops,
  2065. u16 tss_selector, int reason)
  2066. {
  2067. struct desc_struct curr_tss_desc, next_tss_desc;
  2068. int ret;
  2069. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2070. ulong old_tss_base =
  2071. get_cached_descriptor_base(ctxt, ops, VCPU_SREG_TR);
  2072. /* FIXME: old_tss_base == ~0 ? */
  2073. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2074. if (ret != X86EMUL_CONTINUE)
  2075. return ret;
  2076. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2077. if (ret != X86EMUL_CONTINUE)
  2078. return ret;
  2079. /* FIXME: check that next_tss_desc is tss */
  2080. if (reason != TASK_SWITCH_IRET) {
  2081. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2082. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2083. kvm_inject_gp(ctxt->vcpu, 0);
  2084. return X86EMUL_PROPAGATE_FAULT;
  2085. }
  2086. }
  2087. if (!next_tss_desc.p || desc_limit_scaled(&next_tss_desc) < 0x67) {
  2088. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2089. tss_selector & 0xfffc);
  2090. return X86EMUL_PROPAGATE_FAULT;
  2091. }
  2092. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2093. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2094. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2095. &curr_tss_desc);
  2096. }
  2097. if (reason == TASK_SWITCH_IRET)
  2098. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2099. /* set back link to prev task only if NT bit is set in eflags
  2100. note that old_tss_sel is not used afetr this point */
  2101. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2102. old_tss_sel = 0xffff;
  2103. if (next_tss_desc.type & 8)
  2104. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2105. old_tss_base, &next_tss_desc);
  2106. else
  2107. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2108. old_tss_base, &next_tss_desc);
  2109. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2110. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2111. if (reason != TASK_SWITCH_IRET) {
  2112. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2113. write_segment_descriptor(ctxt, ops, tss_selector,
  2114. &next_tss_desc);
  2115. }
  2116. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2117. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2118. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2119. return ret;
  2120. }
  2121. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2122. struct x86_emulate_ops *ops,
  2123. u16 tss_selector, int reason)
  2124. {
  2125. struct decode_cache *c = &ctxt->decode;
  2126. int rc;
  2127. memset(c, 0, sizeof(struct decode_cache));
  2128. c->eip = ctxt->eip;
  2129. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2130. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason);
  2131. if (rc == X86EMUL_CONTINUE) {
  2132. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2133. kvm_rip_write(ctxt->vcpu, c->eip);
  2134. }
  2135. return rc;
  2136. }
  2137. int
  2138. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2139. {
  2140. unsigned long memop = 0;
  2141. u64 msr_data;
  2142. unsigned long saved_eip = 0;
  2143. struct decode_cache *c = &ctxt->decode;
  2144. unsigned int port;
  2145. int io_dir_in;
  2146. int rc = X86EMUL_CONTINUE;
  2147. ctxt->interruptibility = 0;
  2148. /* Shadow copy of register state. Committed on successful emulation.
  2149. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2150. * modify them.
  2151. */
  2152. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2153. saved_eip = c->eip;
  2154. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2155. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2156. goto done;
  2157. }
  2158. /* LOCK prefix is allowed only with some instructions */
  2159. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2160. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2161. goto done;
  2162. }
  2163. /* Privileged instruction can be executed only in CPL=0 */
  2164. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2165. kvm_inject_gp(ctxt->vcpu, 0);
  2166. goto done;
  2167. }
  2168. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  2169. memop = c->modrm_ea;
  2170. if (c->rep_prefix && (c->d & String)) {
  2171. /* All REP prefixes have the same first termination condition */
  2172. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2173. kvm_rip_write(ctxt->vcpu, c->eip);
  2174. goto done;
  2175. }
  2176. /* The second termination condition only applies for REPE
  2177. * and REPNE. Test if the repeat string operation prefix is
  2178. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2179. * corresponding termination condition according to:
  2180. * - if REPE/REPZ and ZF = 0 then done
  2181. * - if REPNE/REPNZ and ZF = 1 then done
  2182. */
  2183. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2184. (c->b == 0xae) || (c->b == 0xaf)) {
  2185. if ((c->rep_prefix == REPE_PREFIX) &&
  2186. ((ctxt->eflags & EFLG_ZF) == 0)) {
  2187. kvm_rip_write(ctxt->vcpu, c->eip);
  2188. goto done;
  2189. }
  2190. if ((c->rep_prefix == REPNE_PREFIX) &&
  2191. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  2192. kvm_rip_write(ctxt->vcpu, c->eip);
  2193. goto done;
  2194. }
  2195. }
  2196. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2197. c->eip = ctxt->eip;
  2198. }
  2199. if (c->src.type == OP_MEM) {
  2200. c->src.ptr = (unsigned long *)memop;
  2201. c->src.val = 0;
  2202. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2203. &c->src.val,
  2204. c->src.bytes,
  2205. ctxt->vcpu);
  2206. if (rc != X86EMUL_CONTINUE)
  2207. goto done;
  2208. c->src.orig_val = c->src.val;
  2209. }
  2210. if (c->src2.type == OP_MEM) {
  2211. c->src2.ptr = (unsigned long *)(memop + c->src.bytes);
  2212. c->src2.val = 0;
  2213. rc = ops->read_emulated((unsigned long)c->src2.ptr,
  2214. &c->src2.val,
  2215. c->src2.bytes,
  2216. ctxt->vcpu);
  2217. if (rc != X86EMUL_CONTINUE)
  2218. goto done;
  2219. }
  2220. if ((c->d & DstMask) == ImplicitOps)
  2221. goto special_insn;
  2222. if (c->dst.type == OP_MEM) {
  2223. c->dst.ptr = (unsigned long *)memop;
  2224. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2225. c->dst.val = 0;
  2226. if (c->d & BitOp) {
  2227. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2228. c->dst.ptr = (void *)c->dst.ptr +
  2229. (c->src.val & mask) / 8;
  2230. }
  2231. if (!(c->d & Mov)) {
  2232. /* optimisation - avoid slow emulated read */
  2233. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  2234. &c->dst.val,
  2235. c->dst.bytes,
  2236. ctxt->vcpu);
  2237. if (rc != X86EMUL_CONTINUE)
  2238. goto done;
  2239. }
  2240. }
  2241. c->dst.orig_val = c->dst.val;
  2242. special_insn:
  2243. if (c->twobyte)
  2244. goto twobyte_insn;
  2245. switch (c->b) {
  2246. case 0x00 ... 0x05:
  2247. add: /* add */
  2248. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2249. break;
  2250. case 0x06: /* push es */
  2251. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  2252. break;
  2253. case 0x07: /* pop es */
  2254. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2255. if (rc != X86EMUL_CONTINUE)
  2256. goto done;
  2257. break;
  2258. case 0x08 ... 0x0d:
  2259. or: /* or */
  2260. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2261. break;
  2262. case 0x0e: /* push cs */
  2263. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  2264. break;
  2265. case 0x10 ... 0x15:
  2266. adc: /* adc */
  2267. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2268. break;
  2269. case 0x16: /* push ss */
  2270. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  2271. break;
  2272. case 0x17: /* pop ss */
  2273. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2274. if (rc != X86EMUL_CONTINUE)
  2275. goto done;
  2276. break;
  2277. case 0x18 ... 0x1d:
  2278. sbb: /* sbb */
  2279. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2280. break;
  2281. case 0x1e: /* push ds */
  2282. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  2283. break;
  2284. case 0x1f: /* pop ds */
  2285. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2286. if (rc != X86EMUL_CONTINUE)
  2287. goto done;
  2288. break;
  2289. case 0x20 ... 0x25:
  2290. and: /* and */
  2291. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2292. break;
  2293. case 0x28 ... 0x2d:
  2294. sub: /* sub */
  2295. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2296. break;
  2297. case 0x30 ... 0x35:
  2298. xor: /* xor */
  2299. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2300. break;
  2301. case 0x38 ... 0x3d:
  2302. cmp: /* cmp */
  2303. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2304. break;
  2305. case 0x40 ... 0x47: /* inc r16/r32 */
  2306. emulate_1op("inc", c->dst, ctxt->eflags);
  2307. break;
  2308. case 0x48 ... 0x4f: /* dec r16/r32 */
  2309. emulate_1op("dec", c->dst, ctxt->eflags);
  2310. break;
  2311. case 0x50 ... 0x57: /* push reg */
  2312. emulate_push(ctxt);
  2313. break;
  2314. case 0x58 ... 0x5f: /* pop reg */
  2315. pop_instruction:
  2316. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2317. if (rc != X86EMUL_CONTINUE)
  2318. goto done;
  2319. break;
  2320. case 0x60: /* pusha */
  2321. emulate_pusha(ctxt);
  2322. break;
  2323. case 0x61: /* popa */
  2324. rc = emulate_popa(ctxt, ops);
  2325. if (rc != X86EMUL_CONTINUE)
  2326. goto done;
  2327. break;
  2328. case 0x63: /* movsxd */
  2329. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2330. goto cannot_emulate;
  2331. c->dst.val = (s32) c->src.val;
  2332. break;
  2333. case 0x68: /* push imm */
  2334. case 0x6a: /* push imm8 */
  2335. emulate_push(ctxt);
  2336. break;
  2337. case 0x6c: /* insb */
  2338. case 0x6d: /* insw/insd */
  2339. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2340. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2341. kvm_inject_gp(ctxt->vcpu, 0);
  2342. goto done;
  2343. }
  2344. if (kvm_emulate_pio_string(ctxt->vcpu,
  2345. 1,
  2346. (c->d & ByteOp) ? 1 : c->op_bytes,
  2347. c->rep_prefix ?
  2348. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  2349. (ctxt->eflags & EFLG_DF),
  2350. register_address(c, es_base(ctxt),
  2351. c->regs[VCPU_REGS_RDI]),
  2352. c->rep_prefix,
  2353. c->regs[VCPU_REGS_RDX]) == 0) {
  2354. c->eip = saved_eip;
  2355. return -1;
  2356. }
  2357. return 0;
  2358. case 0x6e: /* outsb */
  2359. case 0x6f: /* outsw/outsd */
  2360. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2361. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2362. kvm_inject_gp(ctxt->vcpu, 0);
  2363. goto done;
  2364. }
  2365. if (kvm_emulate_pio_string(ctxt->vcpu,
  2366. 0,
  2367. (c->d & ByteOp) ? 1 : c->op_bytes,
  2368. c->rep_prefix ?
  2369. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  2370. (ctxt->eflags & EFLG_DF),
  2371. register_address(c,
  2372. seg_override_base(ctxt, c),
  2373. c->regs[VCPU_REGS_RSI]),
  2374. c->rep_prefix,
  2375. c->regs[VCPU_REGS_RDX]) == 0) {
  2376. c->eip = saved_eip;
  2377. return -1;
  2378. }
  2379. return 0;
  2380. case 0x70 ... 0x7f: /* jcc (short) */
  2381. if (test_cc(c->b, ctxt->eflags))
  2382. jmp_rel(c, c->src.val);
  2383. break;
  2384. case 0x80 ... 0x83: /* Grp1 */
  2385. switch (c->modrm_reg) {
  2386. case 0:
  2387. goto add;
  2388. case 1:
  2389. goto or;
  2390. case 2:
  2391. goto adc;
  2392. case 3:
  2393. goto sbb;
  2394. case 4:
  2395. goto and;
  2396. case 5:
  2397. goto sub;
  2398. case 6:
  2399. goto xor;
  2400. case 7:
  2401. goto cmp;
  2402. }
  2403. break;
  2404. case 0x84 ... 0x85:
  2405. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2406. break;
  2407. case 0x86 ... 0x87: /* xchg */
  2408. xchg:
  2409. /* Write back the register source. */
  2410. switch (c->dst.bytes) {
  2411. case 1:
  2412. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2413. break;
  2414. case 2:
  2415. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2416. break;
  2417. case 4:
  2418. *c->src.ptr = (u32) c->dst.val;
  2419. break; /* 64b reg: zero-extend */
  2420. case 8:
  2421. *c->src.ptr = c->dst.val;
  2422. break;
  2423. }
  2424. /*
  2425. * Write back the memory destination with implicit LOCK
  2426. * prefix.
  2427. */
  2428. c->dst.val = c->src.val;
  2429. c->lock_prefix = 1;
  2430. break;
  2431. case 0x88 ... 0x8b: /* mov */
  2432. goto mov;
  2433. case 0x8c: { /* mov r/m, sreg */
  2434. struct kvm_segment segreg;
  2435. if (c->modrm_reg <= VCPU_SREG_GS)
  2436. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  2437. else {
  2438. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2439. goto done;
  2440. }
  2441. c->dst.val = segreg.selector;
  2442. break;
  2443. }
  2444. case 0x8d: /* lea r16/r32, m */
  2445. c->dst.val = c->modrm_ea;
  2446. break;
  2447. case 0x8e: { /* mov seg, r/m16 */
  2448. uint16_t sel;
  2449. sel = c->src.val;
  2450. if (c->modrm_reg == VCPU_SREG_CS ||
  2451. c->modrm_reg > VCPU_SREG_GS) {
  2452. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2453. goto done;
  2454. }
  2455. if (c->modrm_reg == VCPU_SREG_SS)
  2456. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2457. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2458. c->dst.type = OP_NONE; /* Disable writeback. */
  2459. break;
  2460. }
  2461. case 0x8f: /* pop (sole member of Grp1a) */
  2462. rc = emulate_grp1a(ctxt, ops);
  2463. if (rc != X86EMUL_CONTINUE)
  2464. goto done;
  2465. break;
  2466. case 0x90: /* nop / xchg r8,rax */
  2467. if (!(c->rex_prefix & 1)) { /* nop */
  2468. c->dst.type = OP_NONE;
  2469. break;
  2470. }
  2471. case 0x91 ... 0x97: /* xchg reg,rax */
  2472. c->src.type = c->dst.type = OP_REG;
  2473. c->src.bytes = c->dst.bytes = c->op_bytes;
  2474. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2475. c->src.val = *(c->src.ptr);
  2476. goto xchg;
  2477. case 0x9c: /* pushf */
  2478. c->src.val = (unsigned long) ctxt->eflags;
  2479. emulate_push(ctxt);
  2480. break;
  2481. case 0x9d: /* popf */
  2482. c->dst.type = OP_REG;
  2483. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2484. c->dst.bytes = c->op_bytes;
  2485. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2486. if (rc != X86EMUL_CONTINUE)
  2487. goto done;
  2488. break;
  2489. case 0xa0 ... 0xa1: /* mov */
  2490. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2491. c->dst.val = c->src.val;
  2492. break;
  2493. case 0xa2 ... 0xa3: /* mov */
  2494. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2495. break;
  2496. case 0xa4 ... 0xa5: /* movs */
  2497. c->dst.type = OP_MEM;
  2498. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2499. c->dst.ptr = (unsigned long *)register_address(c,
  2500. es_base(ctxt),
  2501. c->regs[VCPU_REGS_RDI]);
  2502. rc = ops->read_emulated(register_address(c,
  2503. seg_override_base(ctxt, c),
  2504. c->regs[VCPU_REGS_RSI]),
  2505. &c->dst.val,
  2506. c->dst.bytes, ctxt->vcpu);
  2507. if (rc != X86EMUL_CONTINUE)
  2508. goto done;
  2509. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2510. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2511. : c->dst.bytes);
  2512. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2513. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2514. : c->dst.bytes);
  2515. break;
  2516. case 0xa6 ... 0xa7: /* cmps */
  2517. c->src.type = OP_NONE; /* Disable writeback. */
  2518. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2519. c->src.ptr = (unsigned long *)register_address(c,
  2520. seg_override_base(ctxt, c),
  2521. c->regs[VCPU_REGS_RSI]);
  2522. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2523. &c->src.val,
  2524. c->src.bytes,
  2525. ctxt->vcpu);
  2526. if (rc != X86EMUL_CONTINUE)
  2527. goto done;
  2528. c->dst.type = OP_NONE; /* Disable writeback. */
  2529. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2530. c->dst.ptr = (unsigned long *)register_address(c,
  2531. es_base(ctxt),
  2532. c->regs[VCPU_REGS_RDI]);
  2533. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  2534. &c->dst.val,
  2535. c->dst.bytes,
  2536. ctxt->vcpu);
  2537. if (rc != X86EMUL_CONTINUE)
  2538. goto done;
  2539. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2540. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2541. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2542. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  2543. : c->src.bytes);
  2544. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2545. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2546. : c->dst.bytes);
  2547. break;
  2548. case 0xaa ... 0xab: /* stos */
  2549. c->dst.type = OP_MEM;
  2550. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2551. c->dst.ptr = (unsigned long *)register_address(c,
  2552. es_base(ctxt),
  2553. c->regs[VCPU_REGS_RDI]);
  2554. c->dst.val = c->regs[VCPU_REGS_RAX];
  2555. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2556. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2557. : c->dst.bytes);
  2558. break;
  2559. case 0xac ... 0xad: /* lods */
  2560. c->dst.type = OP_REG;
  2561. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2562. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2563. rc = ops->read_emulated(register_address(c,
  2564. seg_override_base(ctxt, c),
  2565. c->regs[VCPU_REGS_RSI]),
  2566. &c->dst.val,
  2567. c->dst.bytes,
  2568. ctxt->vcpu);
  2569. if (rc != X86EMUL_CONTINUE)
  2570. goto done;
  2571. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2572. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2573. : c->dst.bytes);
  2574. break;
  2575. case 0xae ... 0xaf: /* scas */
  2576. DPRINTF("Urk! I don't handle SCAS.\n");
  2577. goto cannot_emulate;
  2578. case 0xb0 ... 0xbf: /* mov r, imm */
  2579. goto mov;
  2580. case 0xc0 ... 0xc1:
  2581. emulate_grp2(ctxt);
  2582. break;
  2583. case 0xc3: /* ret */
  2584. c->dst.type = OP_REG;
  2585. c->dst.ptr = &c->eip;
  2586. c->dst.bytes = c->op_bytes;
  2587. goto pop_instruction;
  2588. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2589. mov:
  2590. c->dst.val = c->src.val;
  2591. break;
  2592. case 0xcb: /* ret far */
  2593. rc = emulate_ret_far(ctxt, ops);
  2594. if (rc != X86EMUL_CONTINUE)
  2595. goto done;
  2596. break;
  2597. case 0xd0 ... 0xd1: /* Grp2 */
  2598. c->src.val = 1;
  2599. emulate_grp2(ctxt);
  2600. break;
  2601. case 0xd2 ... 0xd3: /* Grp2 */
  2602. c->src.val = c->regs[VCPU_REGS_RCX];
  2603. emulate_grp2(ctxt);
  2604. break;
  2605. case 0xe4: /* inb */
  2606. case 0xe5: /* in */
  2607. port = c->src.val;
  2608. io_dir_in = 1;
  2609. goto do_io;
  2610. case 0xe6: /* outb */
  2611. case 0xe7: /* out */
  2612. port = c->src.val;
  2613. io_dir_in = 0;
  2614. goto do_io;
  2615. case 0xe8: /* call (near) */ {
  2616. long int rel = c->src.val;
  2617. c->src.val = (unsigned long) c->eip;
  2618. jmp_rel(c, rel);
  2619. emulate_push(ctxt);
  2620. break;
  2621. }
  2622. case 0xe9: /* jmp rel */
  2623. goto jmp;
  2624. case 0xea: /* jmp far */
  2625. jump_far:
  2626. if (load_segment_descriptor(ctxt, ops, c->src2.val,
  2627. VCPU_SREG_CS))
  2628. goto done;
  2629. c->eip = c->src.val;
  2630. break;
  2631. case 0xeb:
  2632. jmp: /* jmp rel short */
  2633. jmp_rel(c, c->src.val);
  2634. c->dst.type = OP_NONE; /* Disable writeback. */
  2635. break;
  2636. case 0xec: /* in al,dx */
  2637. case 0xed: /* in (e/r)ax,dx */
  2638. port = c->regs[VCPU_REGS_RDX];
  2639. io_dir_in = 1;
  2640. goto do_io;
  2641. case 0xee: /* out al,dx */
  2642. case 0xef: /* out (e/r)ax,dx */
  2643. port = c->regs[VCPU_REGS_RDX];
  2644. io_dir_in = 0;
  2645. do_io:
  2646. if (!emulator_io_permited(ctxt, ops, port,
  2647. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2648. kvm_inject_gp(ctxt->vcpu, 0);
  2649. goto done;
  2650. }
  2651. if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2652. (c->d & ByteOp) ? 1 : c->op_bytes,
  2653. port) != 0) {
  2654. c->eip = saved_eip;
  2655. goto cannot_emulate;
  2656. }
  2657. break;
  2658. case 0xf4: /* hlt */
  2659. ctxt->vcpu->arch.halt_request = 1;
  2660. break;
  2661. case 0xf5: /* cmc */
  2662. /* complement carry flag from eflags reg */
  2663. ctxt->eflags ^= EFLG_CF;
  2664. c->dst.type = OP_NONE; /* Disable writeback. */
  2665. break;
  2666. case 0xf6 ... 0xf7: /* Grp3 */
  2667. if (!emulate_grp3(ctxt, ops))
  2668. goto cannot_emulate;
  2669. break;
  2670. case 0xf8: /* clc */
  2671. ctxt->eflags &= ~EFLG_CF;
  2672. c->dst.type = OP_NONE; /* Disable writeback. */
  2673. break;
  2674. case 0xfa: /* cli */
  2675. if (emulator_bad_iopl(ctxt, ops))
  2676. kvm_inject_gp(ctxt->vcpu, 0);
  2677. else {
  2678. ctxt->eflags &= ~X86_EFLAGS_IF;
  2679. c->dst.type = OP_NONE; /* Disable writeback. */
  2680. }
  2681. break;
  2682. case 0xfb: /* sti */
  2683. if (emulator_bad_iopl(ctxt, ops))
  2684. kvm_inject_gp(ctxt->vcpu, 0);
  2685. else {
  2686. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2687. ctxt->eflags |= X86_EFLAGS_IF;
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. }
  2690. break;
  2691. case 0xfc: /* cld */
  2692. ctxt->eflags &= ~EFLG_DF;
  2693. c->dst.type = OP_NONE; /* Disable writeback. */
  2694. break;
  2695. case 0xfd: /* std */
  2696. ctxt->eflags |= EFLG_DF;
  2697. c->dst.type = OP_NONE; /* Disable writeback. */
  2698. break;
  2699. case 0xfe: /* Grp4 */
  2700. grp45:
  2701. rc = emulate_grp45(ctxt, ops);
  2702. if (rc != X86EMUL_CONTINUE)
  2703. goto done;
  2704. break;
  2705. case 0xff: /* Grp5 */
  2706. if (c->modrm_reg == 5)
  2707. goto jump_far;
  2708. goto grp45;
  2709. }
  2710. writeback:
  2711. rc = writeback(ctxt, ops);
  2712. if (rc != X86EMUL_CONTINUE)
  2713. goto done;
  2714. /* Commit shadow register state. */
  2715. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2716. kvm_rip_write(ctxt->vcpu, c->eip);
  2717. done:
  2718. if (rc == X86EMUL_UNHANDLEABLE) {
  2719. c->eip = saved_eip;
  2720. return -1;
  2721. }
  2722. return 0;
  2723. twobyte_insn:
  2724. switch (c->b) {
  2725. case 0x01: /* lgdt, lidt, lmsw */
  2726. switch (c->modrm_reg) {
  2727. u16 size;
  2728. unsigned long address;
  2729. case 0: /* vmcall */
  2730. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2731. goto cannot_emulate;
  2732. rc = kvm_fix_hypercall(ctxt->vcpu);
  2733. if (rc != X86EMUL_CONTINUE)
  2734. goto done;
  2735. /* Let the processor re-execute the fixed hypercall */
  2736. c->eip = ctxt->eip;
  2737. /* Disable writeback. */
  2738. c->dst.type = OP_NONE;
  2739. break;
  2740. case 2: /* lgdt */
  2741. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2742. &size, &address, c->op_bytes);
  2743. if (rc != X86EMUL_CONTINUE)
  2744. goto done;
  2745. realmode_lgdt(ctxt->vcpu, size, address);
  2746. /* Disable writeback. */
  2747. c->dst.type = OP_NONE;
  2748. break;
  2749. case 3: /* lidt/vmmcall */
  2750. if (c->modrm_mod == 3) {
  2751. switch (c->modrm_rm) {
  2752. case 1:
  2753. rc = kvm_fix_hypercall(ctxt->vcpu);
  2754. if (rc != X86EMUL_CONTINUE)
  2755. goto done;
  2756. break;
  2757. default:
  2758. goto cannot_emulate;
  2759. }
  2760. } else {
  2761. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2762. &size, &address,
  2763. c->op_bytes);
  2764. if (rc != X86EMUL_CONTINUE)
  2765. goto done;
  2766. realmode_lidt(ctxt->vcpu, size, address);
  2767. }
  2768. /* Disable writeback. */
  2769. c->dst.type = OP_NONE;
  2770. break;
  2771. case 4: /* smsw */
  2772. c->dst.bytes = 2;
  2773. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2774. break;
  2775. case 6: /* lmsw */
  2776. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2777. (c->src.val & 0x0f), ctxt->vcpu);
  2778. c->dst.type = OP_NONE;
  2779. break;
  2780. case 5: /* not defined */
  2781. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2782. goto done;
  2783. case 7: /* invlpg*/
  2784. emulate_invlpg(ctxt->vcpu, memop);
  2785. /* Disable writeback. */
  2786. c->dst.type = OP_NONE;
  2787. break;
  2788. default:
  2789. goto cannot_emulate;
  2790. }
  2791. break;
  2792. case 0x05: /* syscall */
  2793. rc = emulate_syscall(ctxt);
  2794. if (rc != X86EMUL_CONTINUE)
  2795. goto done;
  2796. else
  2797. goto writeback;
  2798. break;
  2799. case 0x06:
  2800. emulate_clts(ctxt->vcpu);
  2801. c->dst.type = OP_NONE;
  2802. break;
  2803. case 0x08: /* invd */
  2804. case 0x09: /* wbinvd */
  2805. case 0x0d: /* GrpP (prefetch) */
  2806. case 0x18: /* Grp16 (prefetch/nop) */
  2807. c->dst.type = OP_NONE;
  2808. break;
  2809. case 0x20: /* mov cr, reg */
  2810. switch (c->modrm_reg) {
  2811. case 1:
  2812. case 5 ... 7:
  2813. case 9 ... 15:
  2814. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2815. goto done;
  2816. }
  2817. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2818. c->dst.type = OP_NONE; /* no writeback */
  2819. break;
  2820. case 0x21: /* mov from dr to reg */
  2821. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2822. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2823. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2824. goto done;
  2825. }
  2826. emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2827. c->dst.type = OP_NONE; /* no writeback */
  2828. break;
  2829. case 0x22: /* mov reg, cr */
  2830. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2831. c->dst.type = OP_NONE;
  2832. break;
  2833. case 0x23: /* mov from reg to dr */
  2834. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2835. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2836. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2837. goto done;
  2838. }
  2839. emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]);
  2840. c->dst.type = OP_NONE; /* no writeback */
  2841. break;
  2842. case 0x30:
  2843. /* wrmsr */
  2844. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2845. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2846. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2847. kvm_inject_gp(ctxt->vcpu, 0);
  2848. goto done;
  2849. }
  2850. rc = X86EMUL_CONTINUE;
  2851. c->dst.type = OP_NONE;
  2852. break;
  2853. case 0x32:
  2854. /* rdmsr */
  2855. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2856. kvm_inject_gp(ctxt->vcpu, 0);
  2857. goto done;
  2858. } else {
  2859. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2860. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2861. }
  2862. rc = X86EMUL_CONTINUE;
  2863. c->dst.type = OP_NONE;
  2864. break;
  2865. case 0x34: /* sysenter */
  2866. rc = emulate_sysenter(ctxt);
  2867. if (rc != X86EMUL_CONTINUE)
  2868. goto done;
  2869. else
  2870. goto writeback;
  2871. break;
  2872. case 0x35: /* sysexit */
  2873. rc = emulate_sysexit(ctxt);
  2874. if (rc != X86EMUL_CONTINUE)
  2875. goto done;
  2876. else
  2877. goto writeback;
  2878. break;
  2879. case 0x40 ... 0x4f: /* cmov */
  2880. c->dst.val = c->dst.orig_val = c->src.val;
  2881. if (!test_cc(c->b, ctxt->eflags))
  2882. c->dst.type = OP_NONE; /* no writeback */
  2883. break;
  2884. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2885. if (test_cc(c->b, ctxt->eflags))
  2886. jmp_rel(c, c->src.val);
  2887. c->dst.type = OP_NONE;
  2888. break;
  2889. case 0xa0: /* push fs */
  2890. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2891. break;
  2892. case 0xa1: /* pop fs */
  2893. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2894. if (rc != X86EMUL_CONTINUE)
  2895. goto done;
  2896. break;
  2897. case 0xa3:
  2898. bt: /* bt */
  2899. c->dst.type = OP_NONE;
  2900. /* only subword offset */
  2901. c->src.val &= (c->dst.bytes << 3) - 1;
  2902. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2903. break;
  2904. case 0xa4: /* shld imm8, r, r/m */
  2905. case 0xa5: /* shld cl, r, r/m */
  2906. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2907. break;
  2908. case 0xa8: /* push gs */
  2909. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2910. break;
  2911. case 0xa9: /* pop gs */
  2912. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2913. if (rc != X86EMUL_CONTINUE)
  2914. goto done;
  2915. break;
  2916. case 0xab:
  2917. bts: /* bts */
  2918. /* only subword offset */
  2919. c->src.val &= (c->dst.bytes << 3) - 1;
  2920. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2921. break;
  2922. case 0xac: /* shrd imm8, r, r/m */
  2923. case 0xad: /* shrd cl, r, r/m */
  2924. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2925. break;
  2926. case 0xae: /* clflush */
  2927. break;
  2928. case 0xb0 ... 0xb1: /* cmpxchg */
  2929. /*
  2930. * Save real source value, then compare EAX against
  2931. * destination.
  2932. */
  2933. c->src.orig_val = c->src.val;
  2934. c->src.val = c->regs[VCPU_REGS_RAX];
  2935. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2936. if (ctxt->eflags & EFLG_ZF) {
  2937. /* Success: write back to memory. */
  2938. c->dst.val = c->src.orig_val;
  2939. } else {
  2940. /* Failure: write the value we saw to EAX. */
  2941. c->dst.type = OP_REG;
  2942. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2943. }
  2944. break;
  2945. case 0xb3:
  2946. btr: /* btr */
  2947. /* only subword offset */
  2948. c->src.val &= (c->dst.bytes << 3) - 1;
  2949. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2950. break;
  2951. case 0xb6 ... 0xb7: /* movzx */
  2952. c->dst.bytes = c->op_bytes;
  2953. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2954. : (u16) c->src.val;
  2955. break;
  2956. case 0xba: /* Grp8 */
  2957. switch (c->modrm_reg & 3) {
  2958. case 0:
  2959. goto bt;
  2960. case 1:
  2961. goto bts;
  2962. case 2:
  2963. goto btr;
  2964. case 3:
  2965. goto btc;
  2966. }
  2967. break;
  2968. case 0xbb:
  2969. btc: /* btc */
  2970. /* only subword offset */
  2971. c->src.val &= (c->dst.bytes << 3) - 1;
  2972. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2973. break;
  2974. case 0xbe ... 0xbf: /* movsx */
  2975. c->dst.bytes = c->op_bytes;
  2976. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2977. (s16) c->src.val;
  2978. break;
  2979. case 0xc3: /* movnti */
  2980. c->dst.bytes = c->op_bytes;
  2981. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2982. (u64) c->src.val;
  2983. break;
  2984. case 0xc7: /* Grp9 (cmpxchg8b) */
  2985. rc = emulate_grp9(ctxt, ops, memop);
  2986. if (rc != X86EMUL_CONTINUE)
  2987. goto done;
  2988. c->dst.type = OP_NONE;
  2989. break;
  2990. }
  2991. goto writeback;
  2992. cannot_emulate:
  2993. DPRINTF("Cannot emulate %02x\n", c->b);
  2994. c->eip = saved_eip;
  2995. return -1;
  2996. }