smpboot.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Save our processor parameters. Note: this information
  187. * is needed for clock calibration.
  188. */
  189. smp_store_cpu_info(cpuid);
  190. /*
  191. * Get our bogomips.
  192. * Update loops_per_jiffy in cpu_data. Previous call to
  193. * smp_store_cpu_info() stored a value that is close but not as
  194. * accurate as the value just calculated.
  195. *
  196. * Need to enable IRQs because it can take longer and then
  197. * the NMI watchdog might kill us.
  198. */
  199. local_irq_enable();
  200. calibrate_delay();
  201. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  202. local_irq_disable();
  203. pr_debug("Stack at about %p\n", &cpuid);
  204. /*
  205. * This must be done before setting cpu_online_mask
  206. * or calling notify_cpu_starting.
  207. */
  208. set_cpu_sibling_map(raw_smp_processor_id());
  209. wmb();
  210. notify_cpu_starting(cpuid);
  211. /*
  212. * Allow the master to continue.
  213. */
  214. cpumask_set_cpu(cpuid, cpu_callin_mask);
  215. }
  216. /*
  217. * Activate a secondary processor.
  218. */
  219. notrace static void __cpuinit start_secondary(void *unused)
  220. {
  221. /*
  222. * Don't put *anything* before cpu_init(), SMP booting is too
  223. * fragile that we want to limit the things done here to the
  224. * most necessary things.
  225. */
  226. cpu_init();
  227. x86_cpuinit.early_percpu_clock_init();
  228. preempt_disable();
  229. smp_callin();
  230. #ifdef CONFIG_X86_32
  231. /* switch away from the initial page table */
  232. load_cr3(swapper_pg_dir);
  233. __flush_tlb_all();
  234. #endif
  235. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  236. barrier();
  237. /*
  238. * Check TSC synchronization with the BP:
  239. */
  240. check_tsc_sync_target();
  241. /*
  242. * We need to hold call_lock, so there is no inconsistency
  243. * between the time smp_call_function() determines number of
  244. * IPI recipients, and the time when the determination is made
  245. * for which cpus receive the IPI. Holding this
  246. * lock helps us to not include this cpu in a currently in progress
  247. * smp_call_function().
  248. *
  249. * We need to hold vector_lock so there the set of online cpus
  250. * does not change while we are assigning vectors to cpus. Holding
  251. * this lock ensures we don't half assign or remove an irq from a cpu.
  252. */
  253. ipi_call_lock();
  254. lock_vector_lock();
  255. set_cpu_online(smp_processor_id(), true);
  256. unlock_vector_lock();
  257. ipi_call_unlock();
  258. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  259. x86_platform.nmi_init();
  260. /* enable local interrupts */
  261. local_irq_enable();
  262. /* to prevent fake stack check failure in clock setup */
  263. boot_init_stack_canary();
  264. x86_cpuinit.setup_percpu_clockev();
  265. wmb();
  266. cpu_idle();
  267. }
  268. /*
  269. * The bootstrap kernel entry code has set these up. Save them for
  270. * a given CPU
  271. */
  272. void __cpuinit smp_store_cpu_info(int id)
  273. {
  274. struct cpuinfo_x86 *c = &cpu_data(id);
  275. *c = boot_cpu_data;
  276. c->cpu_index = id;
  277. if (id != 0)
  278. identify_secondary_cpu(c);
  279. }
  280. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  281. {
  282. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  283. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  284. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  285. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  286. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  287. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  288. }
  289. void __cpuinit set_cpu_sibling_map(int cpu)
  290. {
  291. int i;
  292. struct cpuinfo_x86 *c = &cpu_data(cpu);
  293. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  294. if (smp_num_siblings > 1) {
  295. for_each_cpu(i, cpu_sibling_setup_mask) {
  296. struct cpuinfo_x86 *o = &cpu_data(i);
  297. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  298. if (c->phys_proc_id == o->phys_proc_id &&
  299. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  300. c->compute_unit_id == o->compute_unit_id)
  301. link_thread_siblings(cpu, i);
  302. } else if (c->phys_proc_id == o->phys_proc_id &&
  303. c->cpu_core_id == o->cpu_core_id) {
  304. link_thread_siblings(cpu, i);
  305. }
  306. }
  307. } else {
  308. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  309. }
  310. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  311. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  312. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  313. c->booted_cores = 1;
  314. return;
  315. }
  316. for_each_cpu(i, cpu_sibling_setup_mask) {
  317. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  318. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  319. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  320. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  321. }
  322. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  323. cpumask_set_cpu(i, cpu_core_mask(cpu));
  324. cpumask_set_cpu(cpu, cpu_core_mask(i));
  325. /*
  326. * Does this new cpu bringup a new core?
  327. */
  328. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  329. /*
  330. * for each core in package, increment
  331. * the booted_cores for this new cpu
  332. */
  333. if (cpumask_first(cpu_sibling_mask(i)) == i)
  334. c->booted_cores++;
  335. /*
  336. * increment the core count for all
  337. * the other cpus in this package
  338. */
  339. if (i != cpu)
  340. cpu_data(i).booted_cores++;
  341. } else if (i != cpu && !c->booted_cores)
  342. c->booted_cores = cpu_data(i).booted_cores;
  343. }
  344. }
  345. }
  346. /* maps the cpu to the sched domain representing multi-core */
  347. const struct cpumask *cpu_coregroup_mask(int cpu)
  348. {
  349. struct cpuinfo_x86 *c = &cpu_data(cpu);
  350. /*
  351. * For perf, we return last level cache shared map.
  352. * And for power savings, we return cpu_core_map
  353. */
  354. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  355. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  356. return cpu_core_mask(cpu);
  357. else
  358. return cpu_llc_shared_mask(cpu);
  359. }
  360. static void impress_friends(void)
  361. {
  362. int cpu;
  363. unsigned long bogosum = 0;
  364. /*
  365. * Allow the user to impress friends.
  366. */
  367. pr_debug("Before bogomips.\n");
  368. for_each_possible_cpu(cpu)
  369. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  370. bogosum += cpu_data(cpu).loops_per_jiffy;
  371. printk(KERN_INFO
  372. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  373. num_online_cpus(),
  374. bogosum/(500000/HZ),
  375. (bogosum/(5000/HZ))%100);
  376. pr_debug("Before bogocount - setting activated=1.\n");
  377. }
  378. void __inquire_remote_apic(int apicid)
  379. {
  380. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  381. const char * const names[] = { "ID", "VERSION", "SPIV" };
  382. int timeout;
  383. u32 status;
  384. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  385. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  386. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  387. /*
  388. * Wait for idle.
  389. */
  390. status = safe_apic_wait_icr_idle();
  391. if (status)
  392. printk(KERN_CONT
  393. "a previous APIC delivery may have failed\n");
  394. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  395. timeout = 0;
  396. do {
  397. udelay(100);
  398. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  399. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  400. switch (status) {
  401. case APIC_ICR_RR_VALID:
  402. status = apic_read(APIC_RRR);
  403. printk(KERN_CONT "%08x\n", status);
  404. break;
  405. default:
  406. printk(KERN_CONT "failed\n");
  407. }
  408. }
  409. }
  410. /*
  411. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  412. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  413. * won't ... remember to clear down the APIC, etc later.
  414. */
  415. int __cpuinit
  416. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  417. {
  418. unsigned long send_status, accept_status = 0;
  419. int maxlvt;
  420. /* Target chip */
  421. /* Boot on the stack */
  422. /* Kick the second */
  423. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  424. pr_debug("Waiting for send to finish...\n");
  425. send_status = safe_apic_wait_icr_idle();
  426. /*
  427. * Give the other CPU some time to accept the IPI.
  428. */
  429. udelay(200);
  430. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  431. maxlvt = lapic_get_maxlvt();
  432. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  433. apic_write(APIC_ESR, 0);
  434. accept_status = (apic_read(APIC_ESR) & 0xEF);
  435. }
  436. pr_debug("NMI sent.\n");
  437. if (send_status)
  438. printk(KERN_ERR "APIC never delivered???\n");
  439. if (accept_status)
  440. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  441. return (send_status | accept_status);
  442. }
  443. static int __cpuinit
  444. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  445. {
  446. unsigned long send_status, accept_status = 0;
  447. int maxlvt, num_starts, j;
  448. maxlvt = lapic_get_maxlvt();
  449. /*
  450. * Be paranoid about clearing APIC errors.
  451. */
  452. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  453. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  454. apic_write(APIC_ESR, 0);
  455. apic_read(APIC_ESR);
  456. }
  457. pr_debug("Asserting INIT.\n");
  458. /*
  459. * Turn INIT on target chip
  460. */
  461. /*
  462. * Send IPI
  463. */
  464. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  465. phys_apicid);
  466. pr_debug("Waiting for send to finish...\n");
  467. send_status = safe_apic_wait_icr_idle();
  468. mdelay(10);
  469. pr_debug("Deasserting INIT.\n");
  470. /* Target chip */
  471. /* Send IPI */
  472. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  473. pr_debug("Waiting for send to finish...\n");
  474. send_status = safe_apic_wait_icr_idle();
  475. mb();
  476. atomic_set(&init_deasserted, 1);
  477. /*
  478. * Should we send STARTUP IPIs ?
  479. *
  480. * Determine this based on the APIC version.
  481. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  482. */
  483. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  484. num_starts = 2;
  485. else
  486. num_starts = 0;
  487. /*
  488. * Paravirt / VMI wants a startup IPI hook here to set up the
  489. * target processor state.
  490. */
  491. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  492. stack_start);
  493. /*
  494. * Run STARTUP IPI loop.
  495. */
  496. pr_debug("#startup loops: %d.\n", num_starts);
  497. for (j = 1; j <= num_starts; j++) {
  498. pr_debug("Sending STARTUP #%d.\n", j);
  499. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  500. apic_write(APIC_ESR, 0);
  501. apic_read(APIC_ESR);
  502. pr_debug("After apic_write.\n");
  503. /*
  504. * STARTUP IPI
  505. */
  506. /* Target chip */
  507. /* Boot on the stack */
  508. /* Kick the second */
  509. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  510. phys_apicid);
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(300);
  515. pr_debug("Startup point 1.\n");
  516. pr_debug("Waiting for send to finish...\n");
  517. send_status = safe_apic_wait_icr_idle();
  518. /*
  519. * Give the other CPU some time to accept the IPI.
  520. */
  521. udelay(200);
  522. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  523. apic_write(APIC_ESR, 0);
  524. accept_status = (apic_read(APIC_ESR) & 0xEF);
  525. if (send_status || accept_status)
  526. break;
  527. }
  528. pr_debug("After Startup.\n");
  529. if (send_status)
  530. printk(KERN_ERR "APIC never delivered???\n");
  531. if (accept_status)
  532. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  533. return (send_status | accept_status);
  534. }
  535. struct create_idle {
  536. struct work_struct work;
  537. struct task_struct *idle;
  538. struct completion done;
  539. int cpu;
  540. };
  541. static void __cpuinit do_fork_idle(struct work_struct *work)
  542. {
  543. struct create_idle *c_idle =
  544. container_of(work, struct create_idle, work);
  545. c_idle->idle = fork_idle(c_idle->cpu);
  546. complete(&c_idle->done);
  547. }
  548. /* reduce the number of lines printed when booting a large cpu count system */
  549. static void __cpuinit announce_cpu(int cpu, int apicid)
  550. {
  551. static int current_node = -1;
  552. int node = early_cpu_to_node(cpu);
  553. if (system_state == SYSTEM_BOOTING) {
  554. if (node != current_node) {
  555. if (current_node > (-1))
  556. pr_cont(" Ok.\n");
  557. current_node = node;
  558. pr_info("Booting Node %3d, Processors ", node);
  559. }
  560. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  561. return;
  562. } else
  563. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  564. node, cpu, apicid);
  565. }
  566. /*
  567. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  568. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  569. * Returns zero if CPU booted OK, else error code from
  570. * ->wakeup_secondary_cpu.
  571. */
  572. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  573. {
  574. unsigned long boot_error = 0;
  575. unsigned long start_ip;
  576. int timeout;
  577. struct create_idle c_idle = {
  578. .cpu = cpu,
  579. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  580. };
  581. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  582. alternatives_smp_switch(1);
  583. c_idle.idle = get_idle_for_cpu(cpu);
  584. /*
  585. * We can't use kernel_thread since we must avoid to
  586. * reschedule the child.
  587. */
  588. if (c_idle.idle) {
  589. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  590. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  591. init_idle(c_idle.idle, cpu);
  592. goto do_rest;
  593. }
  594. schedule_work(&c_idle.work);
  595. wait_for_completion(&c_idle.done);
  596. if (IS_ERR(c_idle.idle)) {
  597. printk("failed fork for CPU %d\n", cpu);
  598. destroy_work_on_stack(&c_idle.work);
  599. return PTR_ERR(c_idle.idle);
  600. }
  601. set_idle_for_cpu(cpu, c_idle.idle);
  602. do_rest:
  603. per_cpu(current_task, cpu) = c_idle.idle;
  604. #ifdef CONFIG_X86_32
  605. /* Stack for startup_32 can be just as for start_secondary onwards */
  606. irq_ctx_init(cpu);
  607. #else
  608. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  609. initial_gs = per_cpu_offset(cpu);
  610. per_cpu(kernel_stack, cpu) =
  611. (unsigned long)task_stack_page(c_idle.idle) -
  612. KERNEL_STACK_OFFSET + THREAD_SIZE;
  613. #endif
  614. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  615. initial_code = (unsigned long)start_secondary;
  616. stack_start = c_idle.idle->thread.sp;
  617. /* start_ip had better be page-aligned! */
  618. start_ip = trampoline_address();
  619. /* So we see what's up */
  620. announce_cpu(cpu, apicid);
  621. /*
  622. * This grunge runs the startup process for
  623. * the targeted processor.
  624. */
  625. atomic_set(&init_deasserted, 0);
  626. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  627. pr_debug("Setting warm reset code and vector.\n");
  628. smpboot_setup_warm_reset_vector(start_ip);
  629. /*
  630. * Be paranoid about clearing APIC errors.
  631. */
  632. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  633. apic_write(APIC_ESR, 0);
  634. apic_read(APIC_ESR);
  635. }
  636. }
  637. /*
  638. * Kick the secondary CPU. Use the method in the APIC driver
  639. * if it's defined - or use an INIT boot APIC message otherwise:
  640. */
  641. if (apic->wakeup_secondary_cpu)
  642. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  643. else
  644. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  645. if (!boot_error) {
  646. /*
  647. * allow APs to start initializing.
  648. */
  649. pr_debug("Before Callout %d.\n", cpu);
  650. cpumask_set_cpu(cpu, cpu_callout_mask);
  651. pr_debug("After Callout %d.\n", cpu);
  652. /*
  653. * Wait 5s total for a response
  654. */
  655. for (timeout = 0; timeout < 50000; timeout++) {
  656. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  657. break; /* It has booted */
  658. udelay(100);
  659. /*
  660. * Allow other tasks to run while we wait for the
  661. * AP to come online. This also gives a chance
  662. * for the MTRR work(triggered by the AP coming online)
  663. * to be completed in the stop machine context.
  664. */
  665. schedule();
  666. }
  667. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  668. print_cpu_msr(&cpu_data(cpu));
  669. pr_debug("CPU%d: has booted.\n", cpu);
  670. } else {
  671. boot_error = 1;
  672. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  673. == 0xA5A5A5A5)
  674. /* trampoline started but...? */
  675. pr_err("CPU%d: Stuck ??\n", cpu);
  676. else
  677. /* trampoline code not run */
  678. pr_err("CPU%d: Not responding.\n", cpu);
  679. if (apic->inquire_remote_apic)
  680. apic->inquire_remote_apic(apicid);
  681. }
  682. }
  683. if (boot_error) {
  684. /* Try to put things back the way they were before ... */
  685. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  686. /* was set by do_boot_cpu() */
  687. cpumask_clear_cpu(cpu, cpu_callout_mask);
  688. /* was set by cpu_init() */
  689. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  690. set_cpu_present(cpu, false);
  691. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  692. }
  693. /* mark "stuck" area as not stuck */
  694. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  695. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  696. /*
  697. * Cleanup possible dangling ends...
  698. */
  699. smpboot_restore_warm_reset_vector();
  700. }
  701. destroy_work_on_stack(&c_idle.work);
  702. return boot_error;
  703. }
  704. int __cpuinit native_cpu_up(unsigned int cpu)
  705. {
  706. int apicid = apic->cpu_present_to_apicid(cpu);
  707. unsigned long flags;
  708. int err;
  709. WARN_ON(irqs_disabled());
  710. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  711. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  712. !physid_isset(apicid, phys_cpu_present_map) ||
  713. !apic->apic_id_valid(apicid)) {
  714. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  715. return -EINVAL;
  716. }
  717. /*
  718. * Already booted CPU?
  719. */
  720. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  721. pr_debug("do_boot_cpu %d Already started\n", cpu);
  722. return -ENOSYS;
  723. }
  724. /*
  725. * Save current MTRR state in case it was changed since early boot
  726. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  727. */
  728. mtrr_save_state();
  729. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  730. err = do_boot_cpu(apicid, cpu);
  731. if (err) {
  732. pr_debug("do_boot_cpu failed %d\n", err);
  733. return -EIO;
  734. }
  735. /*
  736. * Check TSC synchronization with the AP (keep irqs disabled
  737. * while doing so):
  738. */
  739. local_irq_save(flags);
  740. check_tsc_sync_source(cpu);
  741. local_irq_restore(flags);
  742. while (!cpu_online(cpu)) {
  743. cpu_relax();
  744. touch_nmi_watchdog();
  745. }
  746. return 0;
  747. }
  748. /**
  749. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  750. */
  751. void arch_disable_smp_support(void)
  752. {
  753. disable_ioapic_support();
  754. }
  755. /*
  756. * Fall back to non SMP mode after errors.
  757. *
  758. * RED-PEN audit/test this more. I bet there is more state messed up here.
  759. */
  760. static __init void disable_smp(void)
  761. {
  762. init_cpu_present(cpumask_of(0));
  763. init_cpu_possible(cpumask_of(0));
  764. smpboot_clear_io_apic_irqs();
  765. if (smp_found_config)
  766. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  767. else
  768. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  769. cpumask_set_cpu(0, cpu_sibling_mask(0));
  770. cpumask_set_cpu(0, cpu_core_mask(0));
  771. }
  772. /*
  773. * Various sanity checks.
  774. */
  775. static int __init smp_sanity_check(unsigned max_cpus)
  776. {
  777. preempt_disable();
  778. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  779. if (def_to_bigsmp && nr_cpu_ids > 8) {
  780. unsigned int cpu;
  781. unsigned nr;
  782. printk(KERN_WARNING
  783. "More than 8 CPUs detected - skipping them.\n"
  784. "Use CONFIG_X86_BIGSMP.\n");
  785. nr = 0;
  786. for_each_present_cpu(cpu) {
  787. if (nr >= 8)
  788. set_cpu_present(cpu, false);
  789. nr++;
  790. }
  791. nr = 0;
  792. for_each_possible_cpu(cpu) {
  793. if (nr >= 8)
  794. set_cpu_possible(cpu, false);
  795. nr++;
  796. }
  797. nr_cpu_ids = 8;
  798. }
  799. #endif
  800. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  801. printk(KERN_WARNING
  802. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  803. hard_smp_processor_id());
  804. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  805. }
  806. /*
  807. * If we couldn't find an SMP configuration at boot time,
  808. * get out of here now!
  809. */
  810. if (!smp_found_config && !acpi_lapic) {
  811. preempt_enable();
  812. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  813. disable_smp();
  814. if (APIC_init_uniprocessor())
  815. printk(KERN_NOTICE "Local APIC not detected."
  816. " Using dummy APIC emulation.\n");
  817. return -1;
  818. }
  819. /*
  820. * Should not be necessary because the MP table should list the boot
  821. * CPU too, but we do it for the sake of robustness anyway.
  822. */
  823. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  824. printk(KERN_NOTICE
  825. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  826. boot_cpu_physical_apicid);
  827. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  828. }
  829. preempt_enable();
  830. /*
  831. * If we couldn't find a local APIC, then get out of here now!
  832. */
  833. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  834. !cpu_has_apic) {
  835. if (!disable_apic) {
  836. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  837. boot_cpu_physical_apicid);
  838. pr_err("... forcing use of dummy APIC emulation."
  839. "(tell your hw vendor)\n");
  840. }
  841. smpboot_clear_io_apic();
  842. disable_ioapic_support();
  843. return -1;
  844. }
  845. verify_local_APIC();
  846. /*
  847. * If SMP should be disabled, then really disable it!
  848. */
  849. if (!max_cpus) {
  850. printk(KERN_INFO "SMP mode deactivated.\n");
  851. smpboot_clear_io_apic();
  852. connect_bsp_APIC();
  853. setup_local_APIC();
  854. bsp_end_local_APIC_setup();
  855. return -1;
  856. }
  857. return 0;
  858. }
  859. static void __init smp_cpu_index_default(void)
  860. {
  861. int i;
  862. struct cpuinfo_x86 *c;
  863. for_each_possible_cpu(i) {
  864. c = &cpu_data(i);
  865. /* mark all to hotplug */
  866. c->cpu_index = nr_cpu_ids;
  867. }
  868. }
  869. /*
  870. * Prepare for SMP bootup. The MP table or ACPI has been read
  871. * earlier. Just do some sanity checking here and enable APIC mode.
  872. */
  873. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  874. {
  875. unsigned int i;
  876. preempt_disable();
  877. smp_cpu_index_default();
  878. /*
  879. * Setup boot CPU information
  880. */
  881. smp_store_cpu_info(0); /* Final full version of the data */
  882. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  883. mb();
  884. current_thread_info()->cpu = 0; /* needed? */
  885. for_each_possible_cpu(i) {
  886. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  887. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  888. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  889. }
  890. set_cpu_sibling_map(0);
  891. if (smp_sanity_check(max_cpus) < 0) {
  892. printk(KERN_INFO "SMP disabled\n");
  893. disable_smp();
  894. goto out;
  895. }
  896. default_setup_apic_routing();
  897. preempt_disable();
  898. if (read_apic_id() != boot_cpu_physical_apicid) {
  899. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  900. read_apic_id(), boot_cpu_physical_apicid);
  901. /* Or can we switch back to PIC here? */
  902. }
  903. preempt_enable();
  904. connect_bsp_APIC();
  905. /*
  906. * Switch from PIC to APIC mode.
  907. */
  908. setup_local_APIC();
  909. /*
  910. * Enable IO APIC before setting up error vector
  911. */
  912. if (!skip_ioapic_setup && nr_ioapics)
  913. enable_IO_APIC();
  914. bsp_end_local_APIC_setup();
  915. if (apic->setup_portio_remap)
  916. apic->setup_portio_remap();
  917. smpboot_setup_io_apic();
  918. /*
  919. * Set up local APIC timer on boot CPU.
  920. */
  921. printk(KERN_INFO "CPU%d: ", 0);
  922. print_cpu_info(&cpu_data(0));
  923. x86_init.timers.setup_percpu_clockev();
  924. if (is_uv_system())
  925. uv_system_init();
  926. set_mtrr_aps_delayed_init();
  927. out:
  928. preempt_enable();
  929. }
  930. void arch_disable_nonboot_cpus_begin(void)
  931. {
  932. /*
  933. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  934. * In the suspend path, we will be back in the SMP mode shortly anyways.
  935. */
  936. skip_smp_alternatives = true;
  937. }
  938. void arch_disable_nonboot_cpus_end(void)
  939. {
  940. skip_smp_alternatives = false;
  941. }
  942. void arch_enable_nonboot_cpus_begin(void)
  943. {
  944. set_mtrr_aps_delayed_init();
  945. }
  946. void arch_enable_nonboot_cpus_end(void)
  947. {
  948. mtrr_aps_init();
  949. }
  950. /*
  951. * Early setup to make printk work.
  952. */
  953. void __init native_smp_prepare_boot_cpu(void)
  954. {
  955. int me = smp_processor_id();
  956. switch_to_new_gdt(me);
  957. /* already set me in cpu_online_mask in boot_cpu_init() */
  958. cpumask_set_cpu(me, cpu_callout_mask);
  959. per_cpu(cpu_state, me) = CPU_ONLINE;
  960. }
  961. void __init native_smp_cpus_done(unsigned int max_cpus)
  962. {
  963. pr_debug("Boot done.\n");
  964. nmi_selftest();
  965. impress_friends();
  966. #ifdef CONFIG_X86_IO_APIC
  967. setup_ioapic_dest();
  968. #endif
  969. mtrr_aps_init();
  970. }
  971. static int __initdata setup_possible_cpus = -1;
  972. static int __init _setup_possible_cpus(char *str)
  973. {
  974. get_option(&str, &setup_possible_cpus);
  975. return 0;
  976. }
  977. early_param("possible_cpus", _setup_possible_cpus);
  978. /*
  979. * cpu_possible_mask should be static, it cannot change as cpu's
  980. * are onlined, or offlined. The reason is per-cpu data-structures
  981. * are allocated by some modules at init time, and dont expect to
  982. * do this dynamically on cpu arrival/departure.
  983. * cpu_present_mask on the other hand can change dynamically.
  984. * In case when cpu_hotplug is not compiled, then we resort to current
  985. * behaviour, which is cpu_possible == cpu_present.
  986. * - Ashok Raj
  987. *
  988. * Three ways to find out the number of additional hotplug CPUs:
  989. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  990. * - The user can overwrite it with possible_cpus=NUM
  991. * - Otherwise don't reserve additional CPUs.
  992. * We do this because additional CPUs waste a lot of memory.
  993. * -AK
  994. */
  995. __init void prefill_possible_map(void)
  996. {
  997. int i, possible;
  998. /* no processor from mptable or madt */
  999. if (!num_processors)
  1000. num_processors = 1;
  1001. i = setup_max_cpus ?: 1;
  1002. if (setup_possible_cpus == -1) {
  1003. possible = num_processors;
  1004. #ifdef CONFIG_HOTPLUG_CPU
  1005. if (setup_max_cpus)
  1006. possible += disabled_cpus;
  1007. #else
  1008. if (possible > i)
  1009. possible = i;
  1010. #endif
  1011. } else
  1012. possible = setup_possible_cpus;
  1013. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1014. /* nr_cpu_ids could be reduced via nr_cpus= */
  1015. if (possible > nr_cpu_ids) {
  1016. printk(KERN_WARNING
  1017. "%d Processors exceeds NR_CPUS limit of %d\n",
  1018. possible, nr_cpu_ids);
  1019. possible = nr_cpu_ids;
  1020. }
  1021. #ifdef CONFIG_HOTPLUG_CPU
  1022. if (!setup_max_cpus)
  1023. #endif
  1024. if (possible > i) {
  1025. printk(KERN_WARNING
  1026. "%d Processors exceeds max_cpus limit of %u\n",
  1027. possible, setup_max_cpus);
  1028. possible = i;
  1029. }
  1030. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1031. possible, max_t(int, possible - num_processors, 0));
  1032. for (i = 0; i < possible; i++)
  1033. set_cpu_possible(i, true);
  1034. for (; i < NR_CPUS; i++)
  1035. set_cpu_possible(i, false);
  1036. nr_cpu_ids = possible;
  1037. }
  1038. #ifdef CONFIG_HOTPLUG_CPU
  1039. static void remove_siblinginfo(int cpu)
  1040. {
  1041. int sibling;
  1042. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1043. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1044. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1045. /*/
  1046. * last thread sibling in this cpu core going down
  1047. */
  1048. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1049. cpu_data(sibling).booted_cores--;
  1050. }
  1051. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1052. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1053. cpumask_clear(cpu_sibling_mask(cpu));
  1054. cpumask_clear(cpu_core_mask(cpu));
  1055. c->phys_proc_id = 0;
  1056. c->cpu_core_id = 0;
  1057. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1058. }
  1059. static void __ref remove_cpu_from_maps(int cpu)
  1060. {
  1061. set_cpu_online(cpu, false);
  1062. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1063. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1064. /* was set by cpu_init() */
  1065. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1066. numa_remove_cpu(cpu);
  1067. }
  1068. void cpu_disable_common(void)
  1069. {
  1070. int cpu = smp_processor_id();
  1071. remove_siblinginfo(cpu);
  1072. /* It's now safe to remove this processor from the online map */
  1073. lock_vector_lock();
  1074. remove_cpu_from_maps(cpu);
  1075. unlock_vector_lock();
  1076. fixup_irqs();
  1077. }
  1078. int native_cpu_disable(void)
  1079. {
  1080. int cpu = smp_processor_id();
  1081. /*
  1082. * Perhaps use cpufreq to drop frequency, but that could go
  1083. * into generic code.
  1084. *
  1085. * We won't take down the boot processor on i386 due to some
  1086. * interrupts only being able to be serviced by the BSP.
  1087. * Especially so if we're not using an IOAPIC -zwane
  1088. */
  1089. if (cpu == 0)
  1090. return -EBUSY;
  1091. clear_local_APIC();
  1092. cpu_disable_common();
  1093. return 0;
  1094. }
  1095. void native_cpu_die(unsigned int cpu)
  1096. {
  1097. /* We don't do anything here: idle task is faking death itself. */
  1098. unsigned int i;
  1099. for (i = 0; i < 10; i++) {
  1100. /* They ack this in play_dead by setting CPU_DEAD */
  1101. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1102. if (system_state == SYSTEM_RUNNING)
  1103. pr_info("CPU %u is now offline\n", cpu);
  1104. if (1 == num_online_cpus())
  1105. alternatives_smp_switch(0);
  1106. return;
  1107. }
  1108. msleep(100);
  1109. }
  1110. pr_err("CPU %u didn't die...\n", cpu);
  1111. }
  1112. void play_dead_common(void)
  1113. {
  1114. idle_task_exit();
  1115. reset_lazy_tlbstate();
  1116. amd_e400_remove_cpu(raw_smp_processor_id());
  1117. mb();
  1118. /* Ack it */
  1119. __this_cpu_write(cpu_state, CPU_DEAD);
  1120. /*
  1121. * With physical CPU hotplug, we should halt the cpu
  1122. */
  1123. local_irq_disable();
  1124. }
  1125. /*
  1126. * We need to flush the caches before going to sleep, lest we have
  1127. * dirty data in our caches when we come back up.
  1128. */
  1129. static inline void mwait_play_dead(void)
  1130. {
  1131. unsigned int eax, ebx, ecx, edx;
  1132. unsigned int highest_cstate = 0;
  1133. unsigned int highest_subcstate = 0;
  1134. int i;
  1135. void *mwait_ptr;
  1136. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1137. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1138. return;
  1139. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1140. return;
  1141. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1142. return;
  1143. eax = CPUID_MWAIT_LEAF;
  1144. ecx = 0;
  1145. native_cpuid(&eax, &ebx, &ecx, &edx);
  1146. /*
  1147. * eax will be 0 if EDX enumeration is not valid.
  1148. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1149. */
  1150. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1151. eax = 0;
  1152. } else {
  1153. edx >>= MWAIT_SUBSTATE_SIZE;
  1154. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1155. if (edx & MWAIT_SUBSTATE_MASK) {
  1156. highest_cstate = i;
  1157. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1158. }
  1159. }
  1160. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1161. (highest_subcstate - 1);
  1162. }
  1163. /*
  1164. * This should be a memory location in a cache line which is
  1165. * unlikely to be touched by other processors. The actual
  1166. * content is immaterial as it is not actually modified in any way.
  1167. */
  1168. mwait_ptr = &current_thread_info()->flags;
  1169. wbinvd();
  1170. while (1) {
  1171. /*
  1172. * The CLFLUSH is a workaround for erratum AAI65 for
  1173. * the Xeon 7400 series. It's not clear it is actually
  1174. * needed, but it should be harmless in either case.
  1175. * The WBINVD is insufficient due to the spurious-wakeup
  1176. * case where we return around the loop.
  1177. */
  1178. clflush(mwait_ptr);
  1179. __monitor(mwait_ptr, 0, 0);
  1180. mb();
  1181. __mwait(eax, 0);
  1182. }
  1183. }
  1184. static inline void hlt_play_dead(void)
  1185. {
  1186. if (__this_cpu_read(cpu_info.x86) >= 4)
  1187. wbinvd();
  1188. while (1) {
  1189. native_halt();
  1190. }
  1191. }
  1192. void native_play_dead(void)
  1193. {
  1194. play_dead_common();
  1195. tboot_shutdown(TB_SHUTDOWN_WFS);
  1196. mwait_play_dead(); /* Only returns on failure */
  1197. hlt_play_dead();
  1198. }
  1199. #else /* ... !CONFIG_HOTPLUG_CPU */
  1200. int native_cpu_disable(void)
  1201. {
  1202. return -ENOSYS;
  1203. }
  1204. void native_cpu_die(unsigned int cpu)
  1205. {
  1206. /* We said "no" in __cpu_disable */
  1207. BUG();
  1208. }
  1209. void native_play_dead(void)
  1210. {
  1211. BUG();
  1212. }
  1213. #endif