s5p_mfc.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459
  1. /*
  2. * Samsung S5P Multi Format Codec v 5.1
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Kamil Debski, <k.debski@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/sched.h>
  19. #include <linux/slab.h>
  20. #include <linux/videodev2.h>
  21. #include <media/v4l2-event.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/of.h>
  24. #include <media/videobuf2-core.h>
  25. #include "s5p_mfc_common.h"
  26. #include "s5p_mfc_ctrl.h"
  27. #include "s5p_mfc_debug.h"
  28. #include "s5p_mfc_dec.h"
  29. #include "s5p_mfc_enc.h"
  30. #include "s5p_mfc_intr.h"
  31. #include "s5p_mfc_opr.h"
  32. #include "s5p_mfc_cmd.h"
  33. #include "s5p_mfc_pm.h"
  34. #define S5P_MFC_NAME "s5p-mfc"
  35. #define S5P_MFC_DEC_NAME "s5p-mfc-dec"
  36. #define S5P_MFC_ENC_NAME "s5p-mfc-enc"
  37. int debug;
  38. module_param(debug, int, S_IRUGO | S_IWUSR);
  39. MODULE_PARM_DESC(debug, "Debug level - higher value produces more verbose messages");
  40. /* Helper functions for interrupt processing */
  41. /* Remove from hw execution round robin */
  42. void clear_work_bit(struct s5p_mfc_ctx *ctx)
  43. {
  44. struct s5p_mfc_dev *dev = ctx->dev;
  45. spin_lock(&dev->condlock);
  46. __clear_bit(ctx->num, &dev->ctx_work_bits);
  47. spin_unlock(&dev->condlock);
  48. }
  49. /* Add to hw execution round robin */
  50. void set_work_bit(struct s5p_mfc_ctx *ctx)
  51. {
  52. struct s5p_mfc_dev *dev = ctx->dev;
  53. spin_lock(&dev->condlock);
  54. __set_bit(ctx->num, &dev->ctx_work_bits);
  55. spin_unlock(&dev->condlock);
  56. }
  57. /* Remove from hw execution round robin */
  58. void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  59. {
  60. struct s5p_mfc_dev *dev = ctx->dev;
  61. unsigned long flags;
  62. spin_lock_irqsave(&dev->condlock, flags);
  63. __clear_bit(ctx->num, &dev->ctx_work_bits);
  64. spin_unlock_irqrestore(&dev->condlock, flags);
  65. }
  66. /* Add to hw execution round robin */
  67. void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  68. {
  69. struct s5p_mfc_dev *dev = ctx->dev;
  70. unsigned long flags;
  71. spin_lock_irqsave(&dev->condlock, flags);
  72. __set_bit(ctx->num, &dev->ctx_work_bits);
  73. spin_unlock_irqrestore(&dev->condlock, flags);
  74. }
  75. /* Wake up context wait_queue */
  76. static void wake_up_ctx(struct s5p_mfc_ctx *ctx, unsigned int reason,
  77. unsigned int err)
  78. {
  79. ctx->int_cond = 1;
  80. ctx->int_type = reason;
  81. ctx->int_err = err;
  82. wake_up(&ctx->queue);
  83. }
  84. /* Wake up device wait_queue */
  85. static void wake_up_dev(struct s5p_mfc_dev *dev, unsigned int reason,
  86. unsigned int err)
  87. {
  88. dev->int_cond = 1;
  89. dev->int_type = reason;
  90. dev->int_err = err;
  91. wake_up(&dev->queue);
  92. }
  93. static void s5p_mfc_watchdog(unsigned long arg)
  94. {
  95. struct s5p_mfc_dev *dev = (struct s5p_mfc_dev *)arg;
  96. if (test_bit(0, &dev->hw_lock))
  97. atomic_inc(&dev->watchdog_cnt);
  98. if (atomic_read(&dev->watchdog_cnt) >= MFC_WATCHDOG_CNT) {
  99. /* This means that hw is busy and no interrupts were
  100. * generated by hw for the Nth time of running this
  101. * watchdog timer. This usually means a serious hw
  102. * error. Now it is time to kill all instances and
  103. * reset the MFC. */
  104. mfc_err("Time out during waiting for HW\n");
  105. queue_work(dev->watchdog_workqueue, &dev->watchdog_work);
  106. }
  107. dev->watchdog_timer.expires = jiffies +
  108. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  109. add_timer(&dev->watchdog_timer);
  110. }
  111. static void s5p_mfc_watchdog_worker(struct work_struct *work)
  112. {
  113. struct s5p_mfc_dev *dev;
  114. struct s5p_mfc_ctx *ctx;
  115. unsigned long flags;
  116. int mutex_locked;
  117. int i, ret;
  118. dev = container_of(work, struct s5p_mfc_dev, watchdog_work);
  119. mfc_err("Driver timeout error handling\n");
  120. /* Lock the mutex that protects open and release.
  121. * This is necessary as they may load and unload firmware. */
  122. mutex_locked = mutex_trylock(&dev->mfc_mutex);
  123. if (!mutex_locked)
  124. mfc_err("Error: some instance may be closing/opening\n");
  125. spin_lock_irqsave(&dev->irqlock, flags);
  126. s5p_mfc_clock_off();
  127. for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
  128. ctx = dev->ctx[i];
  129. if (!ctx)
  130. continue;
  131. ctx->state = MFCINST_ERROR;
  132. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->dst_queue,
  133. &ctx->vq_dst);
  134. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->src_queue,
  135. &ctx->vq_src);
  136. clear_work_bit(ctx);
  137. wake_up_ctx(ctx, S5P_MFC_R2H_CMD_ERR_RET, 0);
  138. }
  139. clear_bit(0, &dev->hw_lock);
  140. spin_unlock_irqrestore(&dev->irqlock, flags);
  141. /* Double check if there is at least one instance running.
  142. * If no instance is in memory than no firmware should be present */
  143. if (dev->num_inst > 0) {
  144. ret = s5p_mfc_reload_firmware(dev);
  145. if (ret) {
  146. mfc_err("Failed to reload FW\n");
  147. goto unlock;
  148. }
  149. s5p_mfc_clock_on();
  150. ret = s5p_mfc_init_hw(dev);
  151. if (ret)
  152. mfc_err("Failed to reinit FW\n");
  153. }
  154. unlock:
  155. if (mutex_locked)
  156. mutex_unlock(&dev->mfc_mutex);
  157. }
  158. static enum s5p_mfc_node_type s5p_mfc_get_node_type(struct file *file)
  159. {
  160. struct video_device *vdev = video_devdata(file);
  161. if (!vdev) {
  162. mfc_err("failed to get video_device");
  163. return MFCNODE_INVALID;
  164. }
  165. if (vdev->index == 0)
  166. return MFCNODE_DECODER;
  167. else if (vdev->index == 1)
  168. return MFCNODE_ENCODER;
  169. return MFCNODE_INVALID;
  170. }
  171. static void s5p_mfc_clear_int_flags(struct s5p_mfc_dev *dev)
  172. {
  173. mfc_write(dev, 0, S5P_FIMV_RISC_HOST_INT);
  174. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  175. mfc_write(dev, 0xffff, S5P_FIMV_SI_RTN_CHID);
  176. }
  177. static void s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx *ctx)
  178. {
  179. struct s5p_mfc_buf *dst_buf;
  180. struct s5p_mfc_dev *dev = ctx->dev;
  181. ctx->state = MFCINST_FINISHED;
  182. ctx->sequence++;
  183. while (!list_empty(&ctx->dst_queue)) {
  184. dst_buf = list_entry(ctx->dst_queue.next,
  185. struct s5p_mfc_buf, list);
  186. mfc_debug(2, "Cleaning up buffer: %d\n",
  187. dst_buf->b->v4l2_buf.index);
  188. vb2_set_plane_payload(dst_buf->b, 0, 0);
  189. vb2_set_plane_payload(dst_buf->b, 1, 0);
  190. list_del(&dst_buf->list);
  191. ctx->dst_queue_cnt--;
  192. dst_buf->b->v4l2_buf.sequence = (ctx->sequence++);
  193. if (s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_top, ctx) ==
  194. s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_bot, ctx))
  195. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  196. else
  197. dst_buf->b->v4l2_buf.field = V4L2_FIELD_INTERLACED;
  198. ctx->dec_dst_flag &= ~(1 << dst_buf->b->v4l2_buf.index);
  199. vb2_buffer_done(dst_buf->b, VB2_BUF_STATE_DONE);
  200. }
  201. }
  202. static void s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx *ctx)
  203. {
  204. struct s5p_mfc_dev *dev = ctx->dev;
  205. struct s5p_mfc_buf *dst_buf, *src_buf;
  206. size_t dec_y_addr;
  207. unsigned int frame_type;
  208. dec_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dec_y_adr, dev);
  209. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
  210. /* Copy timestamp / timecode from decoded src to dst and set
  211. appropraite flags */
  212. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
  213. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  214. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dec_y_addr) {
  215. memcpy(&dst_buf->b->v4l2_buf.timecode,
  216. &src_buf->b->v4l2_buf.timecode,
  217. sizeof(struct v4l2_timecode));
  218. memcpy(&dst_buf->b->v4l2_buf.timestamp,
  219. &src_buf->b->v4l2_buf.timestamp,
  220. sizeof(struct timeval));
  221. switch (frame_type) {
  222. case S5P_FIMV_DECODE_FRAME_I_FRAME:
  223. dst_buf->b->v4l2_buf.flags |=
  224. V4L2_BUF_FLAG_KEYFRAME;
  225. break;
  226. case S5P_FIMV_DECODE_FRAME_P_FRAME:
  227. dst_buf->b->v4l2_buf.flags |=
  228. V4L2_BUF_FLAG_PFRAME;
  229. break;
  230. case S5P_FIMV_DECODE_FRAME_B_FRAME:
  231. dst_buf->b->v4l2_buf.flags |=
  232. V4L2_BUF_FLAG_BFRAME;
  233. break;
  234. }
  235. break;
  236. }
  237. }
  238. }
  239. static void s5p_mfc_handle_frame_new(struct s5p_mfc_ctx *ctx, unsigned int err)
  240. {
  241. struct s5p_mfc_dev *dev = ctx->dev;
  242. struct s5p_mfc_buf *dst_buf;
  243. size_t dspl_y_addr;
  244. unsigned int frame_type;
  245. dspl_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_y_adr, dev);
  246. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
  247. /* If frame is same as previous then skip and do not dequeue */
  248. if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED) {
  249. if (!ctx->after_packed_pb)
  250. ctx->sequence++;
  251. ctx->after_packed_pb = 0;
  252. return;
  253. }
  254. ctx->sequence++;
  255. /* The MFC returns address of the buffer, now we have to
  256. * check which videobuf does it correspond to */
  257. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  258. /* Check if this is the buffer we're looking for */
  259. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dspl_y_addr) {
  260. list_del(&dst_buf->list);
  261. ctx->dst_queue_cnt--;
  262. dst_buf->b->v4l2_buf.sequence = ctx->sequence;
  263. if (s5p_mfc_hw_call(dev->mfc_ops,
  264. get_pic_type_top, ctx) ==
  265. s5p_mfc_hw_call(dev->mfc_ops,
  266. get_pic_type_bot, ctx))
  267. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  268. else
  269. dst_buf->b->v4l2_buf.field =
  270. V4L2_FIELD_INTERLACED;
  271. vb2_set_plane_payload(dst_buf->b, 0, ctx->luma_size);
  272. vb2_set_plane_payload(dst_buf->b, 1, ctx->chroma_size);
  273. clear_bit(dst_buf->b->v4l2_buf.index,
  274. &ctx->dec_dst_flag);
  275. vb2_buffer_done(dst_buf->b,
  276. err ? VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
  277. break;
  278. }
  279. }
  280. }
  281. /* Handle frame decoding interrupt */
  282. static void s5p_mfc_handle_frame(struct s5p_mfc_ctx *ctx,
  283. unsigned int reason, unsigned int err)
  284. {
  285. struct s5p_mfc_dev *dev = ctx->dev;
  286. unsigned int dst_frame_status;
  287. struct s5p_mfc_buf *src_buf;
  288. unsigned long flags;
  289. unsigned int res_change;
  290. dst_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  291. & S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
  292. res_change = (s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  293. & S5P_FIMV_DEC_STATUS_RESOLUTION_MASK)
  294. >> S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT;
  295. mfc_debug(2, "Frame Status: %x\n", dst_frame_status);
  296. if (ctx->state == MFCINST_RES_CHANGE_INIT)
  297. ctx->state = MFCINST_RES_CHANGE_FLUSH;
  298. if (res_change == S5P_FIMV_RES_INCREASE ||
  299. res_change == S5P_FIMV_RES_DECREASE) {
  300. ctx->state = MFCINST_RES_CHANGE_INIT;
  301. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  302. wake_up_ctx(ctx, reason, err);
  303. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  304. BUG();
  305. s5p_mfc_clock_off();
  306. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  307. return;
  308. }
  309. if (ctx->dpb_flush_flag)
  310. ctx->dpb_flush_flag = 0;
  311. spin_lock_irqsave(&dev->irqlock, flags);
  312. /* All frames remaining in the buffer have been extracted */
  313. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_EMPTY) {
  314. if (ctx->state == MFCINST_RES_CHANGE_FLUSH) {
  315. s5p_mfc_handle_frame_all_extracted(ctx);
  316. ctx->state = MFCINST_RES_CHANGE_END;
  317. goto leave_handle_frame;
  318. } else {
  319. s5p_mfc_handle_frame_all_extracted(ctx);
  320. }
  321. }
  322. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY ||
  323. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_ONLY)
  324. s5p_mfc_handle_frame_copy_time(ctx);
  325. /* A frame has been decoded and is in the buffer */
  326. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DISPLAY_ONLY ||
  327. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY) {
  328. s5p_mfc_handle_frame_new(ctx, err);
  329. } else {
  330. mfc_debug(2, "No frame decode\n");
  331. }
  332. /* Mark source buffer as complete */
  333. if (dst_frame_status != S5P_FIMV_DEC_STATUS_DISPLAY_ONLY
  334. && !list_empty(&ctx->src_queue)) {
  335. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf,
  336. list);
  337. ctx->consumed_stream += s5p_mfc_hw_call(dev->mfc_ops,
  338. get_consumed_stream, dev);
  339. if (ctx->codec_mode != S5P_MFC_CODEC_H264_DEC &&
  340. ctx->consumed_stream + STUFF_BYTE <
  341. src_buf->b->v4l2_planes[0].bytesused) {
  342. /* Run MFC again on the same buffer */
  343. mfc_debug(2, "Running again the same buffer\n");
  344. ctx->after_packed_pb = 1;
  345. } else {
  346. mfc_debug(2, "MFC needs next buffer\n");
  347. ctx->consumed_stream = 0;
  348. list_del(&src_buf->list);
  349. ctx->src_queue_cnt--;
  350. if (s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) > 0)
  351. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_ERROR);
  352. else
  353. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_DONE);
  354. }
  355. }
  356. leave_handle_frame:
  357. spin_unlock_irqrestore(&dev->irqlock, flags);
  358. if ((ctx->src_queue_cnt == 0 && ctx->state != MFCINST_FINISHING)
  359. || ctx->dst_queue_cnt < ctx->dpb_count)
  360. clear_work_bit(ctx);
  361. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  362. wake_up_ctx(ctx, reason, err);
  363. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  364. BUG();
  365. s5p_mfc_clock_off();
  366. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  367. }
  368. /* Error handling for interrupt */
  369. static void s5p_mfc_handle_error(struct s5p_mfc_ctx *ctx,
  370. unsigned int reason, unsigned int err)
  371. {
  372. struct s5p_mfc_dev *dev;
  373. unsigned long flags;
  374. /* If no context is available then all necessary
  375. * processing has been done. */
  376. if (ctx == NULL)
  377. return;
  378. dev = ctx->dev;
  379. mfc_err("Interrupt Error: %08x\n", err);
  380. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  381. wake_up_dev(dev, reason, err);
  382. /* Error recovery is dependent on the state of context */
  383. switch (ctx->state) {
  384. case MFCINST_INIT:
  385. /* This error had to happen while acquireing instance */
  386. case MFCINST_GOT_INST:
  387. /* This error had to happen while parsing the header */
  388. case MFCINST_HEAD_PARSED:
  389. /* This error had to happen while setting dst buffers */
  390. case MFCINST_RETURN_INST:
  391. /* This error had to happen while releasing instance */
  392. clear_work_bit(ctx);
  393. wake_up_ctx(ctx, reason, err);
  394. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  395. BUG();
  396. s5p_mfc_clock_off();
  397. ctx->state = MFCINST_ERROR;
  398. break;
  399. case MFCINST_FINISHING:
  400. case MFCINST_FINISHED:
  401. case MFCINST_RUNNING:
  402. /* It is higly probable that an error occured
  403. * while decoding a frame */
  404. clear_work_bit(ctx);
  405. ctx->state = MFCINST_ERROR;
  406. /* Mark all dst buffers as having an error */
  407. spin_lock_irqsave(&dev->irqlock, flags);
  408. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->dst_queue,
  409. &ctx->vq_dst);
  410. /* Mark all src buffers as having an error */
  411. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->src_queue,
  412. &ctx->vq_src);
  413. spin_unlock_irqrestore(&dev->irqlock, flags);
  414. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  415. BUG();
  416. s5p_mfc_clock_off();
  417. break;
  418. default:
  419. mfc_err("Encountered an error interrupt which had not been handled\n");
  420. break;
  421. }
  422. return;
  423. }
  424. /* Header parsing interrupt handling */
  425. static void s5p_mfc_handle_seq_done(struct s5p_mfc_ctx *ctx,
  426. unsigned int reason, unsigned int err)
  427. {
  428. struct s5p_mfc_dev *dev;
  429. if (ctx == NULL)
  430. return;
  431. dev = ctx->dev;
  432. if (ctx->c_ops->post_seq_start) {
  433. if (ctx->c_ops->post_seq_start(ctx))
  434. mfc_err("post_seq_start() failed\n");
  435. } else {
  436. ctx->img_width = s5p_mfc_hw_call(dev->mfc_ops, get_img_width,
  437. dev);
  438. ctx->img_height = s5p_mfc_hw_call(dev->mfc_ops, get_img_height,
  439. dev);
  440. s5p_mfc_hw_call(dev->mfc_ops, dec_calc_dpb_size, ctx);
  441. ctx->dpb_count = s5p_mfc_hw_call(dev->mfc_ops, get_dpb_count,
  442. dev);
  443. ctx->mv_count = s5p_mfc_hw_call(dev->mfc_ops, get_mv_count,
  444. dev);
  445. if (ctx->img_width == 0 || ctx->img_height == 0)
  446. ctx->state = MFCINST_ERROR;
  447. else
  448. ctx->state = MFCINST_HEAD_PARSED;
  449. if ((ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
  450. ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) &&
  451. !list_empty(&ctx->src_queue)) {
  452. struct s5p_mfc_buf *src_buf;
  453. src_buf = list_entry(ctx->src_queue.next,
  454. struct s5p_mfc_buf, list);
  455. if (s5p_mfc_hw_call(dev->mfc_ops, get_consumed_stream,
  456. dev) <
  457. src_buf->b->v4l2_planes[0].bytesused)
  458. ctx->head_processed = 0;
  459. else
  460. ctx->head_processed = 1;
  461. } else {
  462. ctx->head_processed = 1;
  463. }
  464. }
  465. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  466. clear_work_bit(ctx);
  467. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  468. BUG();
  469. s5p_mfc_clock_off();
  470. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  471. wake_up_ctx(ctx, reason, err);
  472. }
  473. /* Header parsing interrupt handling */
  474. static void s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx *ctx,
  475. unsigned int reason, unsigned int err)
  476. {
  477. struct s5p_mfc_buf *src_buf;
  478. struct s5p_mfc_dev *dev;
  479. unsigned long flags;
  480. if (ctx == NULL)
  481. return;
  482. dev = ctx->dev;
  483. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  484. ctx->int_type = reason;
  485. ctx->int_err = err;
  486. ctx->int_cond = 1;
  487. clear_work_bit(ctx);
  488. if (err == 0) {
  489. ctx->state = MFCINST_RUNNING;
  490. if (!ctx->dpb_flush_flag && ctx->head_processed) {
  491. spin_lock_irqsave(&dev->irqlock, flags);
  492. if (!list_empty(&ctx->src_queue)) {
  493. src_buf = list_entry(ctx->src_queue.next,
  494. struct s5p_mfc_buf, list);
  495. list_del(&src_buf->list);
  496. ctx->src_queue_cnt--;
  497. vb2_buffer_done(src_buf->b,
  498. VB2_BUF_STATE_DONE);
  499. }
  500. spin_unlock_irqrestore(&dev->irqlock, flags);
  501. } else {
  502. ctx->dpb_flush_flag = 0;
  503. }
  504. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  505. BUG();
  506. s5p_mfc_clock_off();
  507. wake_up(&ctx->queue);
  508. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  509. } else {
  510. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  511. BUG();
  512. s5p_mfc_clock_off();
  513. wake_up(&ctx->queue);
  514. }
  515. }
  516. static void s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx *ctx,
  517. unsigned int reason, unsigned int err)
  518. {
  519. struct s5p_mfc_dev *dev = ctx->dev;
  520. struct s5p_mfc_buf *mb_entry;
  521. mfc_debug(2, "Stream completed");
  522. s5p_mfc_clear_int_flags(dev);
  523. ctx->int_type = reason;
  524. ctx->int_err = err;
  525. ctx->state = MFCINST_FINISHED;
  526. spin_lock(&dev->irqlock);
  527. if (!list_empty(&ctx->dst_queue)) {
  528. mb_entry = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf,
  529. list);
  530. list_del(&mb_entry->list);
  531. ctx->dst_queue_cnt--;
  532. vb2_set_plane_payload(mb_entry->b, 0, 0);
  533. vb2_buffer_done(mb_entry->b, VB2_BUF_STATE_DONE);
  534. }
  535. spin_unlock(&dev->irqlock);
  536. clear_work_bit(ctx);
  537. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  538. WARN_ON(1);
  539. s5p_mfc_clock_off();
  540. wake_up(&ctx->queue);
  541. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  542. }
  543. /* Interrupt processing */
  544. static irqreturn_t s5p_mfc_irq(int irq, void *priv)
  545. {
  546. struct s5p_mfc_dev *dev = priv;
  547. struct s5p_mfc_ctx *ctx;
  548. unsigned int reason;
  549. unsigned int err;
  550. mfc_debug_enter();
  551. /* Reset the timeout watchdog */
  552. atomic_set(&dev->watchdog_cnt, 0);
  553. ctx = dev->ctx[dev->curr_ctx];
  554. /* Get the reason of interrupt and the error code */
  555. reason = s5p_mfc_hw_call(dev->mfc_ops, get_int_reason, dev);
  556. err = s5p_mfc_hw_call(dev->mfc_ops, get_int_err, dev);
  557. mfc_debug(1, "Int reason: %d (err: %08x)\n", reason, err);
  558. switch (reason) {
  559. case S5P_MFC_R2H_CMD_ERR_RET:
  560. /* An error has occured */
  561. if (ctx->state == MFCINST_RUNNING &&
  562. s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) >=
  563. dev->warn_start)
  564. s5p_mfc_handle_frame(ctx, reason, err);
  565. else
  566. s5p_mfc_handle_error(ctx, reason, err);
  567. clear_bit(0, &dev->enter_suspend);
  568. break;
  569. case S5P_MFC_R2H_CMD_SLICE_DONE_RET:
  570. case S5P_MFC_R2H_CMD_FIELD_DONE_RET:
  571. case S5P_MFC_R2H_CMD_FRAME_DONE_RET:
  572. if (ctx->c_ops->post_frame_start) {
  573. if (ctx->c_ops->post_frame_start(ctx))
  574. mfc_err("post_frame_start() failed\n");
  575. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  576. wake_up_ctx(ctx, reason, err);
  577. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  578. BUG();
  579. s5p_mfc_clock_off();
  580. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  581. } else {
  582. s5p_mfc_handle_frame(ctx, reason, err);
  583. }
  584. break;
  585. case S5P_MFC_R2H_CMD_SEQ_DONE_RET:
  586. s5p_mfc_handle_seq_done(ctx, reason, err);
  587. break;
  588. case S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET:
  589. ctx->inst_no = s5p_mfc_hw_call(dev->mfc_ops, get_inst_no, dev);
  590. ctx->state = MFCINST_GOT_INST;
  591. clear_work_bit(ctx);
  592. wake_up(&ctx->queue);
  593. goto irq_cleanup_hw;
  594. case S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET:
  595. clear_work_bit(ctx);
  596. ctx->state = MFCINST_FREE;
  597. wake_up(&ctx->queue);
  598. goto irq_cleanup_hw;
  599. case S5P_MFC_R2H_CMD_SYS_INIT_RET:
  600. case S5P_MFC_R2H_CMD_FW_STATUS_RET:
  601. case S5P_MFC_R2H_CMD_SLEEP_RET:
  602. case S5P_MFC_R2H_CMD_WAKEUP_RET:
  603. if (ctx)
  604. clear_work_bit(ctx);
  605. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  606. wake_up_dev(dev, reason, err);
  607. clear_bit(0, &dev->hw_lock);
  608. clear_bit(0, &dev->enter_suspend);
  609. break;
  610. case S5P_MFC_R2H_CMD_INIT_BUFFERS_RET:
  611. s5p_mfc_handle_init_buffers(ctx, reason, err);
  612. break;
  613. case S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET:
  614. s5p_mfc_handle_stream_complete(ctx, reason, err);
  615. break;
  616. case S5P_MFC_R2H_CMD_DPB_FLUSH_RET:
  617. clear_work_bit(ctx);
  618. ctx->state = MFCINST_RUNNING;
  619. wake_up(&ctx->queue);
  620. goto irq_cleanup_hw;
  621. default:
  622. mfc_debug(2, "Unknown int reason\n");
  623. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  624. }
  625. mfc_debug_leave();
  626. return IRQ_HANDLED;
  627. irq_cleanup_hw:
  628. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  629. ctx->int_type = reason;
  630. ctx->int_err = err;
  631. ctx->int_cond = 1;
  632. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  633. mfc_err("Failed to unlock hw\n");
  634. s5p_mfc_clock_off();
  635. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  636. mfc_debug(2, "Exit via irq_cleanup_hw\n");
  637. return IRQ_HANDLED;
  638. }
  639. /* Open an MFC node */
  640. static int s5p_mfc_open(struct file *file)
  641. {
  642. struct s5p_mfc_dev *dev = video_drvdata(file);
  643. struct s5p_mfc_ctx *ctx = NULL;
  644. struct vb2_queue *q;
  645. int ret = 0;
  646. mfc_debug_enter();
  647. if (mutex_lock_interruptible(&dev->mfc_mutex))
  648. return -ERESTARTSYS;
  649. dev->num_inst++; /* It is guarded by mfc_mutex in vfd */
  650. /* Allocate memory for context */
  651. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  652. if (!ctx) {
  653. mfc_err("Not enough memory\n");
  654. ret = -ENOMEM;
  655. goto err_alloc;
  656. }
  657. v4l2_fh_init(&ctx->fh, video_devdata(file));
  658. file->private_data = &ctx->fh;
  659. v4l2_fh_add(&ctx->fh);
  660. ctx->dev = dev;
  661. INIT_LIST_HEAD(&ctx->src_queue);
  662. INIT_LIST_HEAD(&ctx->dst_queue);
  663. ctx->src_queue_cnt = 0;
  664. ctx->dst_queue_cnt = 0;
  665. /* Get context number */
  666. ctx->num = 0;
  667. while (dev->ctx[ctx->num]) {
  668. ctx->num++;
  669. if (ctx->num >= MFC_NUM_CONTEXTS) {
  670. mfc_err("Too many open contexts\n");
  671. ret = -EBUSY;
  672. goto err_no_ctx;
  673. }
  674. }
  675. /* Mark context as idle */
  676. clear_work_bit_irqsave(ctx);
  677. dev->ctx[ctx->num] = ctx;
  678. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  679. ctx->type = MFCINST_DECODER;
  680. ctx->c_ops = get_dec_codec_ops();
  681. s5p_mfc_dec_init(ctx);
  682. /* Setup ctrl handler */
  683. ret = s5p_mfc_dec_ctrls_setup(ctx);
  684. if (ret) {
  685. mfc_err("Failed to setup mfc controls\n");
  686. goto err_ctrls_setup;
  687. }
  688. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  689. ctx->type = MFCINST_ENCODER;
  690. ctx->c_ops = get_enc_codec_ops();
  691. /* only for encoder */
  692. INIT_LIST_HEAD(&ctx->ref_queue);
  693. ctx->ref_queue_cnt = 0;
  694. s5p_mfc_enc_init(ctx);
  695. /* Setup ctrl handler */
  696. ret = s5p_mfc_enc_ctrls_setup(ctx);
  697. if (ret) {
  698. mfc_err("Failed to setup mfc controls\n");
  699. goto err_ctrls_setup;
  700. }
  701. } else {
  702. ret = -ENOENT;
  703. goto err_bad_node;
  704. }
  705. ctx->fh.ctrl_handler = &ctx->ctrl_handler;
  706. ctx->inst_no = -1;
  707. /* Load firmware if this is the first instance */
  708. if (dev->num_inst == 1) {
  709. dev->watchdog_timer.expires = jiffies +
  710. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  711. add_timer(&dev->watchdog_timer);
  712. ret = s5p_mfc_power_on();
  713. if (ret < 0) {
  714. mfc_err("power on failed\n");
  715. goto err_pwr_enable;
  716. }
  717. s5p_mfc_clock_on();
  718. ret = s5p_mfc_load_firmware(dev);
  719. if (ret) {
  720. s5p_mfc_clock_off();
  721. goto err_load_fw;
  722. }
  723. /* Init the FW */
  724. ret = s5p_mfc_init_hw(dev);
  725. s5p_mfc_clock_off();
  726. if (ret)
  727. goto err_init_hw;
  728. }
  729. /* Init videobuf2 queue for CAPTURE */
  730. q = &ctx->vq_dst;
  731. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
  732. q->drv_priv = &ctx->fh;
  733. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  734. q->io_modes = VB2_MMAP;
  735. q->ops = get_dec_queue_ops();
  736. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  737. q->io_modes = VB2_MMAP | VB2_USERPTR;
  738. q->ops = get_enc_queue_ops();
  739. } else {
  740. ret = -ENOENT;
  741. goto err_queue_init;
  742. }
  743. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  744. ret = vb2_queue_init(q);
  745. if (ret) {
  746. mfc_err("Failed to initialize videobuf2 queue(capture)\n");
  747. goto err_queue_init;
  748. }
  749. /* Init videobuf2 queue for OUTPUT */
  750. q = &ctx->vq_src;
  751. q->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
  752. q->io_modes = VB2_MMAP;
  753. q->drv_priv = &ctx->fh;
  754. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  755. q->io_modes = VB2_MMAP;
  756. q->ops = get_dec_queue_ops();
  757. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  758. q->io_modes = VB2_MMAP | VB2_USERPTR;
  759. q->ops = get_enc_queue_ops();
  760. } else {
  761. ret = -ENOENT;
  762. goto err_queue_init;
  763. }
  764. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  765. ret = vb2_queue_init(q);
  766. if (ret) {
  767. mfc_err("Failed to initialize videobuf2 queue(output)\n");
  768. goto err_queue_init;
  769. }
  770. init_waitqueue_head(&ctx->queue);
  771. mutex_unlock(&dev->mfc_mutex);
  772. mfc_debug_leave();
  773. return ret;
  774. /* Deinit when failure occured */
  775. err_queue_init:
  776. if (dev->num_inst == 1)
  777. s5p_mfc_deinit_hw(dev);
  778. err_init_hw:
  779. err_load_fw:
  780. dev->ctx[ctx->num] = NULL;
  781. del_timer_sync(&dev->watchdog_timer);
  782. err_pwr_enable:
  783. if (dev->num_inst == 1) {
  784. if (s5p_mfc_power_off() < 0)
  785. mfc_err("power off failed\n");
  786. }
  787. err_ctrls_setup:
  788. s5p_mfc_dec_ctrls_delete(ctx);
  789. err_bad_node:
  790. err_no_ctx:
  791. v4l2_fh_del(&ctx->fh);
  792. v4l2_fh_exit(&ctx->fh);
  793. kfree(ctx);
  794. err_alloc:
  795. dev->num_inst--;
  796. mutex_unlock(&dev->mfc_mutex);
  797. mfc_debug_leave();
  798. return ret;
  799. }
  800. /* Release MFC context */
  801. static int s5p_mfc_release(struct file *file)
  802. {
  803. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  804. struct s5p_mfc_dev *dev = ctx->dev;
  805. mfc_debug_enter();
  806. mutex_lock(&dev->mfc_mutex);
  807. s5p_mfc_clock_on();
  808. vb2_queue_release(&ctx->vq_src);
  809. vb2_queue_release(&ctx->vq_dst);
  810. /* Mark context as idle */
  811. clear_work_bit_irqsave(ctx);
  812. /* If instance was initialised then
  813. * return instance and free reosurces */
  814. if (ctx->inst_no != MFC_NO_INSTANCE_SET) {
  815. mfc_debug(2, "Has to free instance\n");
  816. ctx->state = MFCINST_RETURN_INST;
  817. set_work_bit_irqsave(ctx);
  818. s5p_mfc_clean_ctx_int_flags(ctx);
  819. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  820. /* Wait until instance is returned or timeout occured */
  821. if (s5p_mfc_wait_for_done_ctx
  822. (ctx, S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET, 0)) {
  823. s5p_mfc_clock_off();
  824. mfc_err("Err returning instance\n");
  825. }
  826. mfc_debug(2, "After free instance\n");
  827. /* Free resources */
  828. s5p_mfc_hw_call(dev->mfc_ops, release_codec_buffers, ctx);
  829. s5p_mfc_hw_call(dev->mfc_ops, release_instance_buffer, ctx);
  830. if (ctx->type == MFCINST_DECODER)
  831. s5p_mfc_hw_call(dev->mfc_ops, release_dec_desc_buffer,
  832. ctx);
  833. ctx->inst_no = MFC_NO_INSTANCE_SET;
  834. }
  835. /* hardware locking scheme */
  836. if (dev->curr_ctx == ctx->num)
  837. clear_bit(0, &dev->hw_lock);
  838. dev->num_inst--;
  839. if (dev->num_inst == 0) {
  840. mfc_debug(2, "Last instance\n");
  841. s5p_mfc_deinit_hw(dev);
  842. del_timer_sync(&dev->watchdog_timer);
  843. if (s5p_mfc_power_off() < 0)
  844. mfc_err("Power off failed\n");
  845. }
  846. mfc_debug(2, "Shutting down clock\n");
  847. s5p_mfc_clock_off();
  848. dev->ctx[ctx->num] = NULL;
  849. s5p_mfc_dec_ctrls_delete(ctx);
  850. v4l2_fh_del(&ctx->fh);
  851. v4l2_fh_exit(&ctx->fh);
  852. kfree(ctx);
  853. mfc_debug_leave();
  854. mutex_unlock(&dev->mfc_mutex);
  855. return 0;
  856. }
  857. /* Poll */
  858. static unsigned int s5p_mfc_poll(struct file *file,
  859. struct poll_table_struct *wait)
  860. {
  861. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  862. struct s5p_mfc_dev *dev = ctx->dev;
  863. struct vb2_queue *src_q, *dst_q;
  864. struct vb2_buffer *src_vb = NULL, *dst_vb = NULL;
  865. unsigned int rc = 0;
  866. unsigned long flags;
  867. mutex_lock(&dev->mfc_mutex);
  868. src_q = &ctx->vq_src;
  869. dst_q = &ctx->vq_dst;
  870. /*
  871. * There has to be at least one buffer queued on each queued_list, which
  872. * means either in driver already or waiting for driver to claim it
  873. * and start processing.
  874. */
  875. if ((!src_q->streaming || list_empty(&src_q->queued_list))
  876. && (!dst_q->streaming || list_empty(&dst_q->queued_list))) {
  877. rc = POLLERR;
  878. goto end;
  879. }
  880. mutex_unlock(&dev->mfc_mutex);
  881. poll_wait(file, &ctx->fh.wait, wait);
  882. poll_wait(file, &src_q->done_wq, wait);
  883. poll_wait(file, &dst_q->done_wq, wait);
  884. mutex_lock(&dev->mfc_mutex);
  885. if (v4l2_event_pending(&ctx->fh))
  886. rc |= POLLPRI;
  887. spin_lock_irqsave(&src_q->done_lock, flags);
  888. if (!list_empty(&src_q->done_list))
  889. src_vb = list_first_entry(&src_q->done_list, struct vb2_buffer,
  890. done_entry);
  891. if (src_vb && (src_vb->state == VB2_BUF_STATE_DONE
  892. || src_vb->state == VB2_BUF_STATE_ERROR))
  893. rc |= POLLOUT | POLLWRNORM;
  894. spin_unlock_irqrestore(&src_q->done_lock, flags);
  895. spin_lock_irqsave(&dst_q->done_lock, flags);
  896. if (!list_empty(&dst_q->done_list))
  897. dst_vb = list_first_entry(&dst_q->done_list, struct vb2_buffer,
  898. done_entry);
  899. if (dst_vb && (dst_vb->state == VB2_BUF_STATE_DONE
  900. || dst_vb->state == VB2_BUF_STATE_ERROR))
  901. rc |= POLLIN | POLLRDNORM;
  902. spin_unlock_irqrestore(&dst_q->done_lock, flags);
  903. end:
  904. mutex_unlock(&dev->mfc_mutex);
  905. return rc;
  906. }
  907. /* Mmap */
  908. static int s5p_mfc_mmap(struct file *file, struct vm_area_struct *vma)
  909. {
  910. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  911. struct s5p_mfc_dev *dev = ctx->dev;
  912. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  913. int ret;
  914. if (mutex_lock_interruptible(&dev->mfc_mutex))
  915. return -ERESTARTSYS;
  916. if (offset < DST_QUEUE_OFF_BASE) {
  917. mfc_debug(2, "mmaping source\n");
  918. ret = vb2_mmap(&ctx->vq_src, vma);
  919. } else { /* capture */
  920. mfc_debug(2, "mmaping destination\n");
  921. vma->vm_pgoff -= (DST_QUEUE_OFF_BASE >> PAGE_SHIFT);
  922. ret = vb2_mmap(&ctx->vq_dst, vma);
  923. }
  924. mutex_unlock(&dev->mfc_mutex);
  925. return ret;
  926. }
  927. /* v4l2 ops */
  928. static const struct v4l2_file_operations s5p_mfc_fops = {
  929. .owner = THIS_MODULE,
  930. .open = s5p_mfc_open,
  931. .release = s5p_mfc_release,
  932. .poll = s5p_mfc_poll,
  933. .unlocked_ioctl = video_ioctl2,
  934. .mmap = s5p_mfc_mmap,
  935. };
  936. static int match_child(struct device *dev, void *data)
  937. {
  938. if (!dev_name(dev))
  939. return 0;
  940. return !strcmp(dev_name(dev), (char *)data);
  941. }
  942. static void *mfc_get_drv_data(struct platform_device *pdev);
  943. /* MFC probe function */
  944. static int s5p_mfc_probe(struct platform_device *pdev)
  945. {
  946. struct s5p_mfc_dev *dev;
  947. struct video_device *vfd;
  948. struct resource *res;
  949. int ret;
  950. unsigned int mem_info[2];
  951. pr_debug("%s++\n", __func__);
  952. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  953. if (!dev) {
  954. dev_err(&pdev->dev, "Not enough memory for MFC device\n");
  955. return -ENOMEM;
  956. }
  957. spin_lock_init(&dev->irqlock);
  958. spin_lock_init(&dev->condlock);
  959. dev->plat_dev = pdev;
  960. if (!dev->plat_dev) {
  961. dev_err(&pdev->dev, "No platform data specified\n");
  962. return -ENODEV;
  963. }
  964. dev->variant = mfc_get_drv_data(pdev);
  965. ret = s5p_mfc_init_pm(dev);
  966. if (ret < 0) {
  967. dev_err(&pdev->dev, "failed to get mfc clock source\n");
  968. return ret;
  969. }
  970. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  971. dev->regs_base = devm_request_and_ioremap(&pdev->dev, res);
  972. if (dev->regs_base == NULL) {
  973. dev_err(&pdev->dev, "Failed to obtain io memory\n");
  974. return -ENOENT;
  975. }
  976. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  977. if (res == NULL) {
  978. dev_err(&pdev->dev, "failed to get irq resource\n");
  979. ret = -ENOENT;
  980. goto err_res;
  981. }
  982. dev->irq = res->start;
  983. ret = devm_request_irq(&pdev->dev, dev->irq, s5p_mfc_irq,
  984. IRQF_DISABLED, pdev->name, dev);
  985. if (ret) {
  986. dev_err(&pdev->dev, "Failed to install irq (%d)\n", ret);
  987. goto err_res;
  988. }
  989. if (pdev->dev.of_node) {
  990. dev->mem_dev_l = kzalloc(sizeof(struct device), GFP_KERNEL);
  991. if (!dev->mem_dev_l) {
  992. mfc_err("Not enough memory\n");
  993. ret = -ENOMEM;
  994. goto err_res;
  995. }
  996. of_property_read_u32_array(pdev->dev.of_node, "samsung,mfc-l",
  997. mem_info, 2);
  998. if (dma_declare_coherent_memory(dev->mem_dev_l, mem_info[0],
  999. mem_info[0], mem_info[1],
  1000. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  1001. mfc_err("Failed to declare coherent memory for\n"
  1002. "MFC device\n");
  1003. ret = -ENOMEM;
  1004. goto err_res;
  1005. }
  1006. dev->mem_dev_r = kzalloc(sizeof(struct device), GFP_KERNEL);
  1007. if (!dev->mem_dev_r) {
  1008. mfc_err("Not enough memory\n");
  1009. ret = -ENOMEM;
  1010. goto err_res;
  1011. }
  1012. of_property_read_u32_array(pdev->dev.of_node, "samsung,mfc-r",
  1013. mem_info, 2);
  1014. if (dma_declare_coherent_memory(dev->mem_dev_r, mem_info[0],
  1015. mem_info[0], mem_info[1],
  1016. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  1017. pr_err("Failed to declare coherent memory for\n"
  1018. "MFC device\n");
  1019. ret = -ENOMEM;
  1020. goto err_res;
  1021. }
  1022. } else {
  1023. dev->mem_dev_l = device_find_child(&dev->plat_dev->dev,
  1024. "s5p-mfc-l", match_child);
  1025. if (!dev->mem_dev_l) {
  1026. mfc_err("Mem child (L) device get failed\n");
  1027. ret = -ENODEV;
  1028. goto err_res;
  1029. }
  1030. dev->mem_dev_r = device_find_child(&dev->plat_dev->dev,
  1031. "s5p-mfc-r", match_child);
  1032. if (!dev->mem_dev_r) {
  1033. mfc_err("Mem child (R) device get failed\n");
  1034. ret = -ENODEV;
  1035. goto err_res;
  1036. }
  1037. }
  1038. dev->alloc_ctx[0] = vb2_dma_contig_init_ctx(dev->mem_dev_l);
  1039. if (IS_ERR_OR_NULL(dev->alloc_ctx[0])) {
  1040. ret = PTR_ERR(dev->alloc_ctx[0]);
  1041. goto err_res;
  1042. }
  1043. dev->alloc_ctx[1] = vb2_dma_contig_init_ctx(dev->mem_dev_r);
  1044. if (IS_ERR_OR_NULL(dev->alloc_ctx[1])) {
  1045. ret = PTR_ERR(dev->alloc_ctx[1]);
  1046. goto err_mem_init_ctx_1;
  1047. }
  1048. mutex_init(&dev->mfc_mutex);
  1049. ret = s5p_mfc_alloc_firmware(dev);
  1050. if (ret)
  1051. goto err_alloc_fw;
  1052. ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
  1053. if (ret)
  1054. goto err_v4l2_dev_reg;
  1055. init_waitqueue_head(&dev->queue);
  1056. /* decoder */
  1057. vfd = video_device_alloc();
  1058. if (!vfd) {
  1059. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1060. ret = -ENOMEM;
  1061. goto err_dec_alloc;
  1062. }
  1063. vfd->fops = &s5p_mfc_fops,
  1064. vfd->ioctl_ops = get_dec_v4l2_ioctl_ops();
  1065. vfd->release = video_device_release,
  1066. vfd->lock = &dev->mfc_mutex;
  1067. vfd->v4l2_dev = &dev->v4l2_dev;
  1068. vfd->vfl_dir = VFL_DIR_M2M;
  1069. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_DEC_NAME);
  1070. dev->vfd_dec = vfd;
  1071. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1072. if (ret) {
  1073. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1074. video_device_release(vfd);
  1075. goto err_dec_reg;
  1076. }
  1077. v4l2_info(&dev->v4l2_dev,
  1078. "decoder registered as /dev/video%d\n", vfd->num);
  1079. video_set_drvdata(vfd, dev);
  1080. /* encoder */
  1081. vfd = video_device_alloc();
  1082. if (!vfd) {
  1083. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1084. ret = -ENOMEM;
  1085. goto err_enc_alloc;
  1086. }
  1087. vfd->fops = &s5p_mfc_fops,
  1088. vfd->ioctl_ops = get_enc_v4l2_ioctl_ops();
  1089. vfd->release = video_device_release,
  1090. vfd->lock = &dev->mfc_mutex;
  1091. vfd->v4l2_dev = &dev->v4l2_dev;
  1092. vfd->vfl_dir = VFL_DIR_M2M;
  1093. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_ENC_NAME);
  1094. dev->vfd_enc = vfd;
  1095. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1096. if (ret) {
  1097. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1098. video_device_release(vfd);
  1099. goto err_enc_reg;
  1100. }
  1101. v4l2_info(&dev->v4l2_dev,
  1102. "encoder registered as /dev/video%d\n", vfd->num);
  1103. video_set_drvdata(vfd, dev);
  1104. platform_set_drvdata(pdev, dev);
  1105. dev->hw_lock = 0;
  1106. dev->watchdog_workqueue = create_singlethread_workqueue(S5P_MFC_NAME);
  1107. INIT_WORK(&dev->watchdog_work, s5p_mfc_watchdog_worker);
  1108. atomic_set(&dev->watchdog_cnt, 0);
  1109. init_timer(&dev->watchdog_timer);
  1110. dev->watchdog_timer.data = (unsigned long)dev;
  1111. dev->watchdog_timer.function = s5p_mfc_watchdog;
  1112. /* Initialize HW ops and commands based on MFC version */
  1113. s5p_mfc_init_hw_ops(dev);
  1114. s5p_mfc_init_hw_cmds(dev);
  1115. pr_debug("%s--\n", __func__);
  1116. return 0;
  1117. /* Deinit MFC if probe had failed */
  1118. err_enc_reg:
  1119. video_device_release(dev->vfd_enc);
  1120. err_enc_alloc:
  1121. video_unregister_device(dev->vfd_dec);
  1122. err_dec_reg:
  1123. video_device_release(dev->vfd_dec);
  1124. err_dec_alloc:
  1125. v4l2_device_unregister(&dev->v4l2_dev);
  1126. err_v4l2_dev_reg:
  1127. s5p_mfc_release_firmware(dev);
  1128. err_alloc_fw:
  1129. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1130. err_mem_init_ctx_1:
  1131. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1132. err_res:
  1133. s5p_mfc_final_pm(dev);
  1134. pr_debug("%s-- with error\n", __func__);
  1135. return ret;
  1136. }
  1137. /* Remove the driver */
  1138. static int __devexit s5p_mfc_remove(struct platform_device *pdev)
  1139. {
  1140. struct s5p_mfc_dev *dev = platform_get_drvdata(pdev);
  1141. v4l2_info(&dev->v4l2_dev, "Removing %s\n", pdev->name);
  1142. del_timer_sync(&dev->watchdog_timer);
  1143. flush_workqueue(dev->watchdog_workqueue);
  1144. destroy_workqueue(dev->watchdog_workqueue);
  1145. video_unregister_device(dev->vfd_enc);
  1146. video_unregister_device(dev->vfd_dec);
  1147. v4l2_device_unregister(&dev->v4l2_dev);
  1148. s5p_mfc_release_firmware(dev);
  1149. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1150. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1151. s5p_mfc_final_pm(dev);
  1152. return 0;
  1153. }
  1154. #ifdef CONFIG_PM_SLEEP
  1155. static int s5p_mfc_suspend(struct device *dev)
  1156. {
  1157. struct platform_device *pdev = to_platform_device(dev);
  1158. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1159. int ret;
  1160. if (m_dev->num_inst == 0)
  1161. return 0;
  1162. if (test_and_set_bit(0, &m_dev->enter_suspend) != 0) {
  1163. mfc_err("Error: going to suspend for a second time\n");
  1164. return -EIO;
  1165. }
  1166. /* Check if we're processing then wait if it necessary. */
  1167. while (test_and_set_bit(0, &m_dev->hw_lock) != 0) {
  1168. /* Try and lock the HW */
  1169. /* Wait on the interrupt waitqueue */
  1170. ret = wait_event_interruptible_timeout(m_dev->queue,
  1171. m_dev->int_cond || m_dev->ctx[m_dev->curr_ctx]->int_cond,
  1172. msecs_to_jiffies(MFC_INT_TIMEOUT));
  1173. if (ret == 0) {
  1174. mfc_err("Waiting for hardware to finish timed out\n");
  1175. return -EIO;
  1176. }
  1177. }
  1178. return s5p_mfc_sleep(m_dev);
  1179. }
  1180. static int s5p_mfc_resume(struct device *dev)
  1181. {
  1182. struct platform_device *pdev = to_platform_device(dev);
  1183. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1184. if (m_dev->num_inst == 0)
  1185. return 0;
  1186. return s5p_mfc_wakeup(m_dev);
  1187. }
  1188. #endif
  1189. #ifdef CONFIG_PM_RUNTIME
  1190. static int s5p_mfc_runtime_suspend(struct device *dev)
  1191. {
  1192. struct platform_device *pdev = to_platform_device(dev);
  1193. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1194. atomic_set(&m_dev->pm.power, 0);
  1195. return 0;
  1196. }
  1197. static int s5p_mfc_runtime_resume(struct device *dev)
  1198. {
  1199. struct platform_device *pdev = to_platform_device(dev);
  1200. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1201. int pre_power;
  1202. if (!m_dev->alloc_ctx)
  1203. return 0;
  1204. pre_power = atomic_read(&m_dev->pm.power);
  1205. atomic_set(&m_dev->pm.power, 1);
  1206. return 0;
  1207. }
  1208. #endif
  1209. /* Power management */
  1210. static const struct dev_pm_ops s5p_mfc_pm_ops = {
  1211. SET_SYSTEM_SLEEP_PM_OPS(s5p_mfc_suspend, s5p_mfc_resume)
  1212. SET_RUNTIME_PM_OPS(s5p_mfc_runtime_suspend, s5p_mfc_runtime_resume,
  1213. NULL)
  1214. };
  1215. struct s5p_mfc_buf_size_v5 mfc_buf_size_v5 = {
  1216. .h264_ctx = MFC_H264_CTX_BUF_SIZE,
  1217. .non_h264_ctx = MFC_CTX_BUF_SIZE,
  1218. .dsc = DESC_BUF_SIZE,
  1219. .shm = SHARED_BUF_SIZE,
  1220. };
  1221. struct s5p_mfc_buf_size buf_size_v5 = {
  1222. .fw = MAX_FW_SIZE,
  1223. .cpb = MAX_CPB_SIZE,
  1224. .priv = &mfc_buf_size_v5,
  1225. };
  1226. struct s5p_mfc_buf_align mfc_buf_align_v5 = {
  1227. .base = MFC_BASE_ALIGN_ORDER,
  1228. };
  1229. static struct s5p_mfc_variant mfc_drvdata_v5 = {
  1230. .version = MFC_VERSION,
  1231. .port_num = MFC_NUM_PORTS,
  1232. .buf_size = &buf_size_v5,
  1233. .buf_align = &mfc_buf_align_v5,
  1234. .mclk_name = "sclk_mfc",
  1235. .fw_name = "s5p-mfc.fw",
  1236. };
  1237. struct s5p_mfc_buf_size_v6 mfc_buf_size_v6 = {
  1238. .dev_ctx = MFC_CTX_BUF_SIZE_V6,
  1239. .h264_dec_ctx = MFC_H264_DEC_CTX_BUF_SIZE_V6,
  1240. .other_dec_ctx = MFC_OTHER_DEC_CTX_BUF_SIZE_V6,
  1241. .h264_enc_ctx = MFC_H264_ENC_CTX_BUF_SIZE_V6,
  1242. .other_enc_ctx = MFC_OTHER_ENC_CTX_BUF_SIZE_V6,
  1243. };
  1244. struct s5p_mfc_buf_size buf_size_v6 = {
  1245. .fw = MAX_FW_SIZE_V6,
  1246. .cpb = MAX_CPB_SIZE_V6,
  1247. .priv = &mfc_buf_size_v6,
  1248. };
  1249. struct s5p_mfc_buf_align mfc_buf_align_v6 = {
  1250. .base = 0,
  1251. };
  1252. static struct s5p_mfc_variant mfc_drvdata_v6 = {
  1253. .version = MFC_VERSION_V6,
  1254. .port_num = MFC_NUM_PORTS_V6,
  1255. .buf_size = &buf_size_v6,
  1256. .buf_align = &mfc_buf_align_v6,
  1257. .mclk_name = "aclk_333",
  1258. .fw_name = "s5p-mfc-v6.fw",
  1259. };
  1260. static struct platform_device_id mfc_driver_ids[] = {
  1261. {
  1262. .name = "s5p-mfc",
  1263. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1264. }, {
  1265. .name = "s5p-mfc-v5",
  1266. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1267. }, {
  1268. .name = "s5p-mfc-v6",
  1269. .driver_data = (unsigned long)&mfc_drvdata_v6,
  1270. },
  1271. {},
  1272. };
  1273. MODULE_DEVICE_TABLE(platform, mfc_driver_ids);
  1274. static const struct of_device_id exynos_mfc_match[] = {
  1275. {
  1276. .compatible = "samsung,mfc-v5",
  1277. .data = &mfc_drvdata_v5,
  1278. }, {
  1279. .compatible = "samsung,mfc-v6",
  1280. .data = &mfc_drvdata_v6,
  1281. },
  1282. {},
  1283. };
  1284. MODULE_DEVICE_TABLE(of, exynos_mfc_match);
  1285. static void *mfc_get_drv_data(struct platform_device *pdev)
  1286. {
  1287. struct s5p_mfc_variant *driver_data = NULL;
  1288. if (pdev->dev.of_node) {
  1289. const struct of_device_id *match;
  1290. match = of_match_node(of_match_ptr(exynos_mfc_match),
  1291. pdev->dev.of_node);
  1292. if (match)
  1293. driver_data = (struct s5p_mfc_variant *)match->data;
  1294. } else {
  1295. driver_data = (struct s5p_mfc_variant *)
  1296. platform_get_device_id(pdev)->driver_data;
  1297. }
  1298. return driver_data;
  1299. }
  1300. static struct platform_driver s5p_mfc_driver = {
  1301. .probe = s5p_mfc_probe,
  1302. .remove = __devexit_p(s5p_mfc_remove),
  1303. .id_table = mfc_driver_ids,
  1304. .driver = {
  1305. .name = S5P_MFC_NAME,
  1306. .owner = THIS_MODULE,
  1307. .pm = &s5p_mfc_pm_ops,
  1308. .of_match_table = exynos_mfc_match,
  1309. },
  1310. };
  1311. module_platform_driver(s5p_mfc_driver);
  1312. MODULE_LICENSE("GPL");
  1313. MODULE_AUTHOR("Kamil Debski <k.debski@samsung.com>");
  1314. MODULE_DESCRIPTION("Samsung S5P Multi Format Codec V4L2 driver");