radeon_encoders.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  34. {
  35. struct radeon_device *rdev = dev->dev_private;
  36. uint32_t ret = 0;
  37. switch (supported_device) {
  38. case ATOM_DEVICE_CRT1_SUPPORT:
  39. case ATOM_DEVICE_TV1_SUPPORT:
  40. case ATOM_DEVICE_TV2_SUPPORT:
  41. case ATOM_DEVICE_CRT2_SUPPORT:
  42. case ATOM_DEVICE_CV_SUPPORT:
  43. switch (dac) {
  44. case 1: /* dac a */
  45. if ((rdev->family == CHIP_RS300) ||
  46. (rdev->family == CHIP_RS400) ||
  47. (rdev->family == CHIP_RS480))
  48. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  49. else if (ASIC_IS_AVIVO(rdev))
  50. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  51. else
  52. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  53. break;
  54. case 2: /* dac b */
  55. if (ASIC_IS_AVIVO(rdev))
  56. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  57. else {
  58. /*if (rdev->family == CHIP_R200)
  59. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  60. else*/
  61. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  62. }
  63. break;
  64. case 3: /* external dac */
  65. if (ASIC_IS_AVIVO(rdev))
  66. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  67. else
  68. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  69. break;
  70. }
  71. break;
  72. case ATOM_DEVICE_LCD1_SUPPORT:
  73. if (ASIC_IS_AVIVO(rdev))
  74. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  75. else
  76. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  77. break;
  78. case ATOM_DEVICE_DFP1_SUPPORT:
  79. if ((rdev->family == CHIP_RS300) ||
  80. (rdev->family == CHIP_RS400) ||
  81. (rdev->family == CHIP_RS480))
  82. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  83. else if (ASIC_IS_AVIVO(rdev))
  84. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  85. else
  86. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  87. break;
  88. case ATOM_DEVICE_LCD2_SUPPORT:
  89. case ATOM_DEVICE_DFP2_SUPPORT:
  90. if ((rdev->family == CHIP_RS600) ||
  91. (rdev->family == CHIP_RS690) ||
  92. (rdev->family == CHIP_RS740))
  93. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  94. else if (ASIC_IS_AVIVO(rdev))
  95. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  96. else
  97. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  98. break;
  99. case ATOM_DEVICE_DFP3_SUPPORT:
  100. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  101. break;
  102. }
  103. return ret;
  104. }
  105. void
  106. radeon_link_encoder_connector(struct drm_device *dev)
  107. {
  108. struct drm_connector *connector;
  109. struct radeon_connector *radeon_connector;
  110. struct drm_encoder *encoder;
  111. struct radeon_encoder *radeon_encoder;
  112. /* walk the list and link encoders to connectors */
  113. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  114. radeon_connector = to_radeon_connector(connector);
  115. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  116. radeon_encoder = to_radeon_encoder(encoder);
  117. if (radeon_encoder->devices & radeon_connector->devices)
  118. drm_mode_connector_attach_encoder(connector, encoder);
  119. }
  120. }
  121. }
  122. static struct drm_connector *
  123. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  124. {
  125. struct drm_device *dev = encoder->dev;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. struct drm_connector *connector;
  128. struct radeon_connector *radeon_connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. radeon_connector = to_radeon_connector(connector);
  131. if (radeon_encoder->devices & radeon_connector->devices)
  132. return connector;
  133. }
  134. return NULL;
  135. }
  136. /* used for both atom and legacy */
  137. void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
  138. struct drm_display_mode *mode,
  139. struct drm_display_mode *adjusted_mode)
  140. {
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct drm_device *dev = encoder->dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. struct radeon_native_mode *native_mode = &radeon_encoder->native_mode;
  145. if (mode->hdisplay < native_mode->panel_xres ||
  146. mode->vdisplay < native_mode->panel_yres) {
  147. if (ASIC_IS_AVIVO(rdev)) {
  148. adjusted_mode->hdisplay = native_mode->panel_xres;
  149. adjusted_mode->vdisplay = native_mode->panel_yres;
  150. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  151. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  152. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  153. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  154. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  155. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  156. /* update crtc values */
  157. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  158. /* adjust crtc values */
  159. adjusted_mode->crtc_hdisplay = native_mode->panel_xres;
  160. adjusted_mode->crtc_vdisplay = native_mode->panel_yres;
  161. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  162. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  163. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  164. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  165. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  166. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  167. } else {
  168. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  169. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  170. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  171. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  172. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  173. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  174. /* update crtc values */
  175. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  176. /* adjust crtc values */
  177. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  178. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  179. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  180. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  181. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  182. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  183. }
  184. adjusted_mode->flags = native_mode->flags;
  185. adjusted_mode->clock = native_mode->dotclock;
  186. }
  187. }
  188. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  189. struct drm_display_mode *mode,
  190. struct drm_display_mode *adjusted_mode)
  191. {
  192. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  193. drm_mode_set_crtcinfo(adjusted_mode, 0);
  194. if (radeon_encoder->rmx_type != RMX_OFF)
  195. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  196. /* hw bug */
  197. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  198. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  199. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  200. return true;
  201. }
  202. static void
  203. atombios_dac_setup(struct drm_encoder *encoder, int action)
  204. {
  205. struct drm_device *dev = encoder->dev;
  206. struct radeon_device *rdev = dev->dev_private;
  207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  208. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  209. int index = 0, num = 0;
  210. /* fixme - fill in enc_priv for atom dac */
  211. enum radeon_tv_std tv_std = TV_STD_NTSC;
  212. memset(&args, 0, sizeof(args));
  213. switch (radeon_encoder->encoder_id) {
  214. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  215. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  216. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  217. num = 1;
  218. break;
  219. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  220. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  221. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  222. num = 2;
  223. break;
  224. }
  225. args.ucAction = action;
  226. if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  227. args.ucDacStandard = ATOM_DAC1_PS2;
  228. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  229. args.ucDacStandard = ATOM_DAC1_CV;
  230. else {
  231. switch (tv_std) {
  232. case TV_STD_PAL:
  233. case TV_STD_PAL_M:
  234. case TV_STD_SCART_PAL:
  235. case TV_STD_SECAM:
  236. case TV_STD_PAL_CN:
  237. args.ucDacStandard = ATOM_DAC1_PAL;
  238. break;
  239. case TV_STD_NTSC:
  240. case TV_STD_NTSC_J:
  241. case TV_STD_PAL_60:
  242. default:
  243. args.ucDacStandard = ATOM_DAC1_NTSC;
  244. break;
  245. }
  246. }
  247. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  248. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  249. }
  250. static void
  251. atombios_tv_setup(struct drm_encoder *encoder, int action)
  252. {
  253. struct drm_device *dev = encoder->dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  256. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  257. int index = 0;
  258. /* fixme - fill in enc_priv for atom dac */
  259. enum radeon_tv_std tv_std = TV_STD_NTSC;
  260. memset(&args, 0, sizeof(args));
  261. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  262. args.sTVEncoder.ucAction = action;
  263. if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  264. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  265. else {
  266. switch (tv_std) {
  267. case TV_STD_NTSC:
  268. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  269. break;
  270. case TV_STD_PAL:
  271. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  272. break;
  273. case TV_STD_PAL_M:
  274. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  275. break;
  276. case TV_STD_PAL_60:
  277. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  278. break;
  279. case TV_STD_NTSC_J:
  280. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  281. break;
  282. case TV_STD_SCART_PAL:
  283. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  284. break;
  285. case TV_STD_SECAM:
  286. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  287. break;
  288. case TV_STD_PAL_CN:
  289. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  290. break;
  291. default:
  292. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  293. break;
  294. }
  295. }
  296. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  297. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  298. }
  299. void
  300. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  301. {
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  305. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  306. int index = 0;
  307. memset(&args, 0, sizeof(args));
  308. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  309. args.sXTmdsEncoder.ucEnable = action;
  310. if (radeon_encoder->pixel_clock > 165000)
  311. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  312. /*if (pScrn->rgbBits == 8)*/
  313. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void
  317. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  318. {
  319. struct drm_device *dev = encoder->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  322. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  323. int index = 0;
  324. memset(&args, 0, sizeof(args));
  325. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  326. args.sDVOEncoder.ucAction = action;
  327. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  328. if (radeon_encoder->pixel_clock > 165000)
  329. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  330. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  331. }
  332. union lvds_encoder_control {
  333. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  334. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  335. };
  336. static void
  337. atombios_digital_setup(struct drm_encoder *encoder, int action)
  338. {
  339. struct drm_device *dev = encoder->dev;
  340. struct radeon_device *rdev = dev->dev_private;
  341. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  342. union lvds_encoder_control args;
  343. int index = 0;
  344. uint8_t frev, crev;
  345. struct radeon_encoder_atom_dig *dig;
  346. struct drm_connector *connector;
  347. struct radeon_connector *radeon_connector;
  348. struct radeon_connector_atom_dig *dig_connector;
  349. connector = radeon_get_connector_for_encoder(encoder);
  350. if (!connector)
  351. return;
  352. radeon_connector = to_radeon_connector(connector);
  353. if (!radeon_encoder->enc_priv)
  354. return;
  355. dig = radeon_encoder->enc_priv;
  356. if (!radeon_connector->con_priv)
  357. return;
  358. dig_connector = radeon_connector->con_priv;
  359. memset(&args, 0, sizeof(args));
  360. switch (radeon_encoder->encoder_id) {
  361. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  362. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  363. break;
  364. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  365. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  366. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  367. break;
  368. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  369. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  370. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  371. else
  372. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  373. break;
  374. }
  375. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  376. switch (frev) {
  377. case 1:
  378. case 2:
  379. switch (crev) {
  380. case 1:
  381. args.v1.ucMisc = 0;
  382. args.v1.ucAction = action;
  383. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  384. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  385. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  386. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  387. if (dig->lvds_misc & (1 << 0))
  388. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  389. if (dig->lvds_misc & (1 << 1))
  390. args.v1.ucMisc |= (1 << 1);
  391. } else {
  392. if (dig_connector->linkb)
  393. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  394. if (radeon_encoder->pixel_clock > 165000)
  395. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  396. /*if (pScrn->rgbBits == 8) */
  397. args.v1.ucMisc |= (1 << 1);
  398. }
  399. break;
  400. case 2:
  401. case 3:
  402. args.v2.ucMisc = 0;
  403. args.v2.ucAction = action;
  404. if (crev == 3) {
  405. if (dig->coherent_mode)
  406. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  407. }
  408. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  409. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  410. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  411. args.v2.ucTruncate = 0;
  412. args.v2.ucSpatial = 0;
  413. args.v2.ucTemporal = 0;
  414. args.v2.ucFRC = 0;
  415. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  416. if (dig->lvds_misc & (1 << 0))
  417. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  418. if (dig->lvds_misc & (1 << 5)) {
  419. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  420. if (dig->lvds_misc & (1 << 1))
  421. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  422. }
  423. if (dig->lvds_misc & (1 << 6)) {
  424. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  425. if (dig->lvds_misc & (1 << 1))
  426. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  427. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  428. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  429. }
  430. } else {
  431. if (dig_connector->linkb)
  432. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  433. if (radeon_encoder->pixel_clock > 165000)
  434. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  435. }
  436. break;
  437. default:
  438. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  439. break;
  440. }
  441. break;
  442. default:
  443. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  444. break;
  445. }
  446. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  447. }
  448. int
  449. atombios_get_encoder_mode(struct drm_encoder *encoder)
  450. {
  451. struct drm_connector *connector;
  452. struct radeon_connector *radeon_connector;
  453. connector = radeon_get_connector_for_encoder(encoder);
  454. if (!connector)
  455. return 0;
  456. radeon_connector = to_radeon_connector(connector);
  457. switch (connector->connector_type) {
  458. case DRM_MODE_CONNECTOR_DVII:
  459. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  460. return ATOM_ENCODER_MODE_HDMI;
  461. else if (radeon_connector->use_digital)
  462. return ATOM_ENCODER_MODE_DVI;
  463. else
  464. return ATOM_ENCODER_MODE_CRT;
  465. break;
  466. case DRM_MODE_CONNECTOR_DVID:
  467. case DRM_MODE_CONNECTOR_HDMIA:
  468. case DRM_MODE_CONNECTOR_HDMIB:
  469. default:
  470. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  471. return ATOM_ENCODER_MODE_HDMI;
  472. else
  473. return ATOM_ENCODER_MODE_DVI;
  474. break;
  475. case DRM_MODE_CONNECTOR_LVDS:
  476. return ATOM_ENCODER_MODE_LVDS;
  477. break;
  478. case DRM_MODE_CONNECTOR_DisplayPort:
  479. /*if (radeon_output->MonType == MT_DP)
  480. return ATOM_ENCODER_MODE_DP;
  481. else*/
  482. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  483. return ATOM_ENCODER_MODE_HDMI;
  484. else
  485. return ATOM_ENCODER_MODE_DVI;
  486. break;
  487. case CONNECTOR_DVI_A:
  488. case CONNECTOR_VGA:
  489. return ATOM_ENCODER_MODE_CRT;
  490. break;
  491. case CONNECTOR_STV:
  492. case CONNECTOR_CTV:
  493. case CONNECTOR_DIN:
  494. /* fix me */
  495. return ATOM_ENCODER_MODE_TV;
  496. /*return ATOM_ENCODER_MODE_CV;*/
  497. break;
  498. }
  499. }
  500. static void
  501. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  502. {
  503. struct drm_device *dev = encoder->dev;
  504. struct radeon_device *rdev = dev->dev_private;
  505. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  506. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  507. int index = 0, num = 0;
  508. uint8_t frev, crev;
  509. struct radeon_encoder_atom_dig *dig;
  510. struct drm_connector *connector;
  511. struct radeon_connector *radeon_connector;
  512. struct radeon_connector_atom_dig *dig_connector;
  513. connector = radeon_get_connector_for_encoder(encoder);
  514. if (!connector)
  515. return;
  516. radeon_connector = to_radeon_connector(connector);
  517. if (!radeon_connector->con_priv)
  518. return;
  519. dig_connector = radeon_connector->con_priv;
  520. if (!radeon_encoder->enc_priv)
  521. return;
  522. dig = radeon_encoder->enc_priv;
  523. memset(&args, 0, sizeof(args));
  524. if (ASIC_IS_DCE32(rdev)) {
  525. if (dig->dig_block)
  526. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  527. else
  528. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  529. num = dig->dig_block + 1;
  530. } else {
  531. switch (radeon_encoder->encoder_id) {
  532. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  533. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  534. num = 1;
  535. break;
  536. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  537. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  538. num = 2;
  539. break;
  540. }
  541. }
  542. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  543. args.ucAction = action;
  544. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  545. if (ASIC_IS_DCE32(rdev)) {
  546. switch (radeon_encoder->encoder_id) {
  547. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  548. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  549. break;
  550. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  551. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  552. break;
  553. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  554. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  555. break;
  556. }
  557. } else {
  558. switch (radeon_encoder->encoder_id) {
  559. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  560. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  561. break;
  562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  563. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  564. break;
  565. }
  566. }
  567. if (radeon_encoder->pixel_clock > 165000) {
  568. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
  569. args.ucLaneNum = 8;
  570. } else {
  571. if (dig_connector->linkb)
  572. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  573. else
  574. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  575. args.ucLaneNum = 4;
  576. }
  577. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  578. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  579. }
  580. union dig_transmitter_control {
  581. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  582. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  583. };
  584. static void
  585. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
  586. {
  587. struct drm_device *dev = encoder->dev;
  588. struct radeon_device *rdev = dev->dev_private;
  589. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  590. union dig_transmitter_control args;
  591. int index = 0, num = 0;
  592. uint8_t frev, crev;
  593. struct radeon_encoder_atom_dig *dig;
  594. struct drm_connector *connector;
  595. struct radeon_connector *radeon_connector;
  596. struct radeon_connector_atom_dig *dig_connector;
  597. connector = radeon_get_connector_for_encoder(encoder);
  598. if (!connector)
  599. return;
  600. radeon_connector = to_radeon_connector(connector);
  601. if (!radeon_encoder->enc_priv)
  602. return;
  603. dig = radeon_encoder->enc_priv;
  604. if (!radeon_connector->con_priv)
  605. return;
  606. dig_connector = radeon_connector->con_priv;
  607. memset(&args, 0, sizeof(args));
  608. if (ASIC_IS_DCE32(rdev))
  609. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  610. else {
  611. switch (radeon_encoder->encoder_id) {
  612. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  613. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  614. break;
  615. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  616. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  617. break;
  618. }
  619. }
  620. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  621. args.v1.ucAction = action;
  622. if (ASIC_IS_DCE32(rdev)) {
  623. if (radeon_encoder->pixel_clock > 165000) {
  624. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
  625. args.v2.acConfig.fDualLinkConnector = 1;
  626. } else {
  627. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
  628. }
  629. if (dig->dig_block)
  630. args.v2.acConfig.ucEncoderSel = 1;
  631. switch (radeon_encoder->encoder_id) {
  632. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  633. args.v2.acConfig.ucTransmitterSel = 0;
  634. num = 0;
  635. break;
  636. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  637. args.v2.acConfig.ucTransmitterSel = 1;
  638. num = 1;
  639. break;
  640. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  641. args.v2.acConfig.ucTransmitterSel = 2;
  642. num = 2;
  643. break;
  644. }
  645. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  646. if (dig->coherent_mode)
  647. args.v2.acConfig.fCoherentMode = 1;
  648. }
  649. } else {
  650. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  651. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
  652. switch (radeon_encoder->encoder_id) {
  653. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  654. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  655. if (rdev->flags & RADEON_IS_IGP) {
  656. if (radeon_encoder->pixel_clock > 165000) {
  657. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  658. ATOM_TRANSMITTER_CONFIG_LINKA_B);
  659. if (dig_connector->igp_lane_info & 0x3)
  660. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  661. else if (dig_connector->igp_lane_info & 0xc)
  662. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  663. } else {
  664. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  665. if (dig_connector->igp_lane_info & 0x1)
  666. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  667. else if (dig_connector->igp_lane_info & 0x2)
  668. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  669. else if (dig_connector->igp_lane_info & 0x4)
  670. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  671. else if (dig_connector->igp_lane_info & 0x8)
  672. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  673. }
  674. } else {
  675. if (radeon_encoder->pixel_clock > 165000)
  676. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  677. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  678. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  679. else {
  680. if (dig_connector->linkb)
  681. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  682. else
  683. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  684. }
  685. }
  686. break;
  687. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  688. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  689. if (radeon_encoder->pixel_clock > 165000)
  690. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  691. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  692. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  693. else {
  694. if (dig_connector->linkb)
  695. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  696. else
  697. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  698. }
  699. break;
  700. }
  701. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  702. if (dig->coherent_mode)
  703. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  704. }
  705. }
  706. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  707. }
  708. static void
  709. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  710. {
  711. struct drm_device *dev = encoder->dev;
  712. struct radeon_device *rdev = dev->dev_private;
  713. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  714. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  715. ENABLE_YUV_PS_ALLOCATION args;
  716. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  717. uint32_t temp, reg;
  718. memset(&args, 0, sizeof(args));
  719. if (rdev->family >= CHIP_R600)
  720. reg = R600_BIOS_3_SCRATCH;
  721. else
  722. reg = RADEON_BIOS_3_SCRATCH;
  723. /* XXX: fix up scratch reg handling */
  724. temp = RREG32(reg);
  725. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  726. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  727. (radeon_crtc->crtc_id << 18)));
  728. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  729. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  730. else
  731. WREG32(reg, 0);
  732. if (enable)
  733. args.ucEnable = ATOM_ENABLE;
  734. args.ucCRTC = radeon_crtc->crtc_id;
  735. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  736. WREG32(reg, temp);
  737. }
  738. static void
  739. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  740. {
  741. struct drm_device *dev = encoder->dev;
  742. struct radeon_device *rdev = dev->dev_private;
  743. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  744. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  745. int index = 0;
  746. bool is_dig = false;
  747. memset(&args, 0, sizeof(args));
  748. switch (radeon_encoder->encoder_id) {
  749. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  750. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  751. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  752. break;
  753. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  754. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  755. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  756. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  757. is_dig = true;
  758. break;
  759. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  760. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  761. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  762. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  763. break;
  764. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  765. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  766. break;
  767. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  768. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  769. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  770. else
  771. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  772. break;
  773. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  774. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  775. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  776. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  777. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  778. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  779. else
  780. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  781. break;
  782. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  783. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  784. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  785. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  786. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  787. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  788. else
  789. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  790. break;
  791. }
  792. if (is_dig) {
  793. switch (mode) {
  794. case DRM_MODE_DPMS_ON:
  795. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  796. break;
  797. case DRM_MODE_DPMS_STANDBY:
  798. case DRM_MODE_DPMS_SUSPEND:
  799. case DRM_MODE_DPMS_OFF:
  800. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  801. break;
  802. }
  803. } else {
  804. switch (mode) {
  805. case DRM_MODE_DPMS_ON:
  806. args.ucAction = ATOM_ENABLE;
  807. break;
  808. case DRM_MODE_DPMS_STANDBY:
  809. case DRM_MODE_DPMS_SUSPEND:
  810. case DRM_MODE_DPMS_OFF:
  811. args.ucAction = ATOM_DISABLE;
  812. break;
  813. }
  814. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  815. }
  816. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  817. }
  818. union crtc_sourc_param {
  819. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  820. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  821. };
  822. static void
  823. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  824. {
  825. struct drm_device *dev = encoder->dev;
  826. struct radeon_device *rdev = dev->dev_private;
  827. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  828. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  829. union crtc_sourc_param args;
  830. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  831. uint8_t frev, crev;
  832. memset(&args, 0, sizeof(args));
  833. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  834. switch (frev) {
  835. case 1:
  836. switch (crev) {
  837. case 1:
  838. default:
  839. if (ASIC_IS_AVIVO(rdev))
  840. args.v1.ucCRTC = radeon_crtc->crtc_id;
  841. else {
  842. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  843. args.v1.ucCRTC = radeon_crtc->crtc_id;
  844. } else {
  845. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  846. }
  847. }
  848. switch (radeon_encoder->encoder_id) {
  849. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  850. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  851. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  852. break;
  853. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  854. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  855. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  856. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  857. else
  858. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  859. break;
  860. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  861. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  862. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  863. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  864. break;
  865. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  866. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  867. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  868. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  869. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  870. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  871. else
  872. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  873. break;
  874. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  875. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  876. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  877. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  878. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  879. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  880. else
  881. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  882. break;
  883. }
  884. break;
  885. case 2:
  886. args.v2.ucCRTC = radeon_crtc->crtc_id;
  887. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  888. switch (radeon_encoder->encoder_id) {
  889. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  890. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  891. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  892. if (ASIC_IS_DCE32(rdev)) {
  893. if (radeon_crtc->crtc_id)
  894. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  895. else
  896. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  897. } else
  898. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  899. break;
  900. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  901. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  902. break;
  903. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  904. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  905. break;
  906. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  907. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  908. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  909. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  910. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  911. else
  912. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  913. break;
  914. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  915. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  916. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  917. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  918. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  919. else
  920. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  921. break;
  922. }
  923. break;
  924. }
  925. break;
  926. default:
  927. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  928. break;
  929. }
  930. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  931. }
  932. static void
  933. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  934. struct drm_display_mode *mode)
  935. {
  936. struct drm_device *dev = encoder->dev;
  937. struct radeon_device *rdev = dev->dev_private;
  938. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  939. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  940. /* Funky macbooks */
  941. if ((dev->pdev->device == 0x71C5) &&
  942. (dev->pdev->subsystem_vendor == 0x106b) &&
  943. (dev->pdev->subsystem_device == 0x0080)) {
  944. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  945. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  946. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  947. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  948. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  949. }
  950. }
  951. /* set scaler clears this on some chips */
  952. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  953. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN);
  954. }
  955. static void
  956. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  957. struct drm_display_mode *mode,
  958. struct drm_display_mode *adjusted_mode)
  959. {
  960. struct drm_device *dev = encoder->dev;
  961. struct radeon_device *rdev = dev->dev_private;
  962. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  964. if (radeon_encoder->enc_priv) {
  965. struct radeon_encoder_atom_dig *dig;
  966. dig = radeon_encoder->enc_priv;
  967. dig->dig_block = radeon_crtc->crtc_id;
  968. }
  969. radeon_encoder->pixel_clock = adjusted_mode->clock;
  970. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  971. atombios_set_encoder_crtc_source(encoder);
  972. if (ASIC_IS_AVIVO(rdev)) {
  973. if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  974. atombios_yuv_setup(encoder, true);
  975. else
  976. atombios_yuv_setup(encoder, false);
  977. }
  978. switch (radeon_encoder->encoder_id) {
  979. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  980. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  981. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  982. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  983. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  984. break;
  985. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  986. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  987. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  988. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  989. /* disable the encoder and transmitter */
  990. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  991. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  992. /* setup and enable the encoder and transmitter */
  993. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  994. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
  995. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  996. break;
  997. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  998. atombios_ddia_setup(encoder, ATOM_ENABLE);
  999. break;
  1000. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1001. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1002. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1003. break;
  1004. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1005. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1006. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1007. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1008. atombios_dac_setup(encoder, ATOM_ENABLE);
  1009. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1010. atombios_tv_setup(encoder, ATOM_ENABLE);
  1011. break;
  1012. }
  1013. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1014. }
  1015. static bool
  1016. atombios_dac_load_detect(struct drm_encoder *encoder)
  1017. {
  1018. struct drm_device *dev = encoder->dev;
  1019. struct radeon_device *rdev = dev->dev_private;
  1020. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1021. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1022. ATOM_DEVICE_CV_SUPPORT |
  1023. ATOM_DEVICE_CRT_SUPPORT)) {
  1024. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1025. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1026. uint8_t frev, crev;
  1027. memset(&args, 0, sizeof(args));
  1028. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1029. args.sDacload.ucMisc = 0;
  1030. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1031. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1032. args.sDacload.ucDacType = ATOM_DAC_A;
  1033. else
  1034. args.sDacload.ucDacType = ATOM_DAC_B;
  1035. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1036. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1037. else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1038. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1039. else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  1040. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1041. if (crev >= 3)
  1042. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1043. } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1044. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1045. if (crev >= 3)
  1046. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1047. }
  1048. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1049. return true;
  1050. } else
  1051. return false;
  1052. }
  1053. static enum drm_connector_status
  1054. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1055. {
  1056. struct drm_device *dev = encoder->dev;
  1057. struct radeon_device *rdev = dev->dev_private;
  1058. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1059. uint32_t bios_0_scratch;
  1060. if (!atombios_dac_load_detect(encoder)) {
  1061. DRM_DEBUG("detect returned false \n");
  1062. return connector_status_unknown;
  1063. }
  1064. if (rdev->family >= CHIP_R600)
  1065. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1066. else
  1067. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1068. DRM_DEBUG("Bios 0 scratch %x\n", bios_0_scratch);
  1069. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1070. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1071. return connector_status_connected;
  1072. } else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1073. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1074. return connector_status_connected;
  1075. } else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  1076. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1077. return connector_status_connected;
  1078. } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1079. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1080. return connector_status_connected; /* CTV */
  1081. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1082. return connector_status_connected; /* STV */
  1083. }
  1084. return connector_status_disconnected;
  1085. }
  1086. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1087. {
  1088. radeon_atom_output_lock(encoder, true);
  1089. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1090. }
  1091. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1092. {
  1093. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1094. radeon_atom_output_lock(encoder, false);
  1095. }
  1096. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1097. .dpms = radeon_atom_encoder_dpms,
  1098. .mode_fixup = radeon_atom_mode_fixup,
  1099. .prepare = radeon_atom_encoder_prepare,
  1100. .mode_set = radeon_atom_encoder_mode_set,
  1101. .commit = radeon_atom_encoder_commit,
  1102. /* no detect for TMDS/LVDS yet */
  1103. };
  1104. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1105. .dpms = radeon_atom_encoder_dpms,
  1106. .mode_fixup = radeon_atom_mode_fixup,
  1107. .prepare = radeon_atom_encoder_prepare,
  1108. .mode_set = radeon_atom_encoder_mode_set,
  1109. .commit = radeon_atom_encoder_commit,
  1110. .detect = radeon_atom_dac_detect,
  1111. };
  1112. void radeon_enc_destroy(struct drm_encoder *encoder)
  1113. {
  1114. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1115. kfree(radeon_encoder->enc_priv);
  1116. drm_encoder_cleanup(encoder);
  1117. kfree(radeon_encoder);
  1118. }
  1119. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1120. .destroy = radeon_enc_destroy,
  1121. };
  1122. struct radeon_encoder_atom_dig *
  1123. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1124. {
  1125. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1126. if (!dig)
  1127. return NULL;
  1128. /* coherent mode by default */
  1129. dig->coherent_mode = true;
  1130. return dig;
  1131. }
  1132. void
  1133. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1134. {
  1135. struct drm_encoder *encoder;
  1136. struct radeon_encoder *radeon_encoder;
  1137. /* see if we already added it */
  1138. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1139. radeon_encoder = to_radeon_encoder(encoder);
  1140. if (radeon_encoder->encoder_id == encoder_id) {
  1141. radeon_encoder->devices |= supported_device;
  1142. return;
  1143. }
  1144. }
  1145. /* add a new one */
  1146. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1147. if (!radeon_encoder)
  1148. return;
  1149. encoder = &radeon_encoder->base;
  1150. encoder->possible_crtcs = 0x3;
  1151. encoder->possible_clones = 0;
  1152. radeon_encoder->enc_priv = NULL;
  1153. radeon_encoder->encoder_id = encoder_id;
  1154. radeon_encoder->devices = supported_device;
  1155. radeon_encoder->rmx_type = RMX_OFF;
  1156. switch (radeon_encoder->encoder_id) {
  1157. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1158. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1160. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1161. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1162. radeon_encoder->rmx_type = RMX_FULL;
  1163. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1164. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1165. } else {
  1166. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1167. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1168. }
  1169. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1170. break;
  1171. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1172. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1173. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1174. break;
  1175. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1176. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1177. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1178. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1179. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1180. break;
  1181. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1182. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1183. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1184. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1185. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1186. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1187. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1188. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1189. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1190. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1191. break;
  1192. }
  1193. }