r300.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_share.h"
  35. /* r300,r350,rv350,rv370,rv380 depends on : */
  36. void r100_hdp_reset(struct radeon_device *rdev);
  37. int r100_cp_reset(struct radeon_device *rdev);
  38. int r100_rb2d_reset(struct radeon_device *rdev);
  39. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  40. int r100_pci_gart_enable(struct radeon_device *rdev);
  41. void r100_pci_gart_disable(struct radeon_device *rdev);
  42. void r100_mc_setup(struct radeon_device *rdev);
  43. void r100_mc_disable_clients(struct radeon_device *rdev);
  44. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  45. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  46. struct radeon_cs_packet *pkt,
  47. unsigned idx);
  48. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  49. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  50. struct radeon_cs_reloc **cs_reloc);
  51. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  52. struct radeon_cs_packet *pkt,
  53. const unsigned *auth, unsigned n,
  54. radeon_packet0_check_t check);
  55. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  56. struct radeon_cs_packet *pkt);
  57. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  58. struct radeon_cs_packet *pkt,
  59. struct radeon_object *robj);
  60. /* This files gather functions specifics to:
  61. * r300,r350,rv350,rv370,rv380
  62. *
  63. * Some of these functions might be used by newer ASICs.
  64. */
  65. void r300_gpu_init(struct radeon_device *rdev);
  66. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  67. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  68. /*
  69. * rv370,rv380 PCIE GART
  70. */
  71. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. uint32_t tmp;
  74. int i;
  75. /* Workaround HW bug do flush 2 times */
  76. for (i = 0; i < 2; i++) {
  77. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  78. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  79. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  80. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  81. mb();
  82. }
  83. }
  84. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  85. {
  86. uint32_t table_addr;
  87. uint32_t tmp;
  88. int r;
  89. /* Initialize common gart structure */
  90. r = radeon_gart_init(rdev);
  91. if (r) {
  92. return r;
  93. }
  94. r = rv370_debugfs_pcie_gart_info_init(rdev);
  95. if (r) {
  96. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  97. }
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. r = radeon_gart_table_vram_alloc(rdev);
  100. if (r) {
  101. return r;
  102. }
  103. /* discard memory request outside of configured range */
  104. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  105. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  106. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  107. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 4096;
  108. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  109. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  110. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  111. table_addr = rdev->gart.table_addr;
  112. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  113. /* FIXME: setup default page */
  114. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  115. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  116. /* Clear error */
  117. WREG32_PCIE(0x18, 0);
  118. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  119. tmp |= RADEON_PCIE_TX_GART_EN;
  120. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  122. rv370_pcie_gart_tlb_flush(rdev);
  123. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  124. rdev->mc.gtt_size >> 20, table_addr);
  125. rdev->gart.ready = true;
  126. return 0;
  127. }
  128. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  129. {
  130. uint32_t tmp;
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  133. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  134. if (rdev->gart.table.vram.robj) {
  135. radeon_object_kunmap(rdev->gart.table.vram.robj);
  136. radeon_object_unpin(rdev->gart.table.vram.robj);
  137. }
  138. }
  139. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  140. {
  141. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  142. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  143. return -EINVAL;
  144. }
  145. addr = (lower_32_bits(addr) >> 8) |
  146. ((upper_32_bits(addr) & 0xff) << 24) |
  147. 0xc;
  148. /* on x86 we want this to be CPU endian, on powerpc
  149. * on powerpc without HW swappers, it'll get swapped on way
  150. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  151. writel(addr, ((void __iomem *)ptr) + (i * 4));
  152. return 0;
  153. }
  154. int r300_gart_enable(struct radeon_device *rdev)
  155. {
  156. #if __OS_HAS_AGP
  157. if (rdev->flags & RADEON_IS_AGP) {
  158. if (rdev->family > CHIP_RV350) {
  159. rv370_pcie_gart_disable(rdev);
  160. } else {
  161. r100_pci_gart_disable(rdev);
  162. }
  163. return 0;
  164. }
  165. #endif
  166. if (rdev->flags & RADEON_IS_PCIE) {
  167. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  168. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  169. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  170. return rv370_pcie_gart_enable(rdev);
  171. }
  172. return r100_pci_gart_enable(rdev);
  173. }
  174. /*
  175. * MC
  176. */
  177. int r300_mc_init(struct radeon_device *rdev)
  178. {
  179. int r;
  180. if (r100_debugfs_rbbm_init(rdev)) {
  181. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  182. }
  183. r300_gpu_init(rdev);
  184. r100_pci_gart_disable(rdev);
  185. if (rdev->flags & RADEON_IS_PCIE) {
  186. rv370_pcie_gart_disable(rdev);
  187. }
  188. /* Setup GPU memory space */
  189. rdev->mc.vram_location = 0xFFFFFFFFUL;
  190. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  191. if (rdev->flags & RADEON_IS_AGP) {
  192. r = radeon_agp_init(rdev);
  193. if (r) {
  194. printk(KERN_WARNING "[drm] Disabling AGP\n");
  195. rdev->flags &= ~RADEON_IS_AGP;
  196. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  197. } else {
  198. rdev->mc.gtt_location = rdev->mc.agp_base;
  199. }
  200. }
  201. r = radeon_mc_setup(rdev);
  202. if (r) {
  203. return r;
  204. }
  205. /* Program GPU memory space */
  206. r100_mc_disable_clients(rdev);
  207. if (r300_mc_wait_for_idle(rdev)) {
  208. printk(KERN_WARNING "Failed to wait MC idle while "
  209. "programming pipes. Bad things might happen.\n");
  210. }
  211. r100_mc_setup(rdev);
  212. return 0;
  213. }
  214. void r300_mc_fini(struct radeon_device *rdev)
  215. {
  216. if (rdev->flags & RADEON_IS_PCIE) {
  217. rv370_pcie_gart_disable(rdev);
  218. radeon_gart_table_vram_free(rdev);
  219. } else {
  220. r100_pci_gart_disable(rdev);
  221. radeon_gart_table_ram_free(rdev);
  222. }
  223. radeon_gart_fini(rdev);
  224. }
  225. /*
  226. * Fence emission
  227. */
  228. void r300_fence_ring_emit(struct radeon_device *rdev,
  229. struct radeon_fence *fence)
  230. {
  231. /* Who ever call radeon_fence_emit should call ring_lock and ask
  232. * for enough space (today caller are ib schedule and buffer move) */
  233. /* Write SC register so SC & US assert idle */
  234. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  235. radeon_ring_write(rdev, 0);
  236. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  237. radeon_ring_write(rdev, 0);
  238. /* Flush 3D cache */
  239. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  240. radeon_ring_write(rdev, (2 << 0));
  241. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  242. radeon_ring_write(rdev, (1 << 0));
  243. /* Wait until IDLE & CLEAN */
  244. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  245. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  246. /* Emit fence sequence & fire IRQ */
  247. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  248. radeon_ring_write(rdev, fence->seq);
  249. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  250. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  251. }
  252. /*
  253. * Global GPU functions
  254. */
  255. int r300_copy_dma(struct radeon_device *rdev,
  256. uint64_t src_offset,
  257. uint64_t dst_offset,
  258. unsigned num_pages,
  259. struct radeon_fence *fence)
  260. {
  261. uint32_t size;
  262. uint32_t cur_size;
  263. int i, num_loops;
  264. int r = 0;
  265. /* radeon pitch is /64 */
  266. size = num_pages << PAGE_SHIFT;
  267. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  268. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  269. if (r) {
  270. DRM_ERROR("radeon: moving bo (%d).\n", r);
  271. return r;
  272. }
  273. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  274. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  275. radeon_ring_write(rdev, (1 << 16));
  276. for (i = 0; i < num_loops; i++) {
  277. cur_size = size;
  278. if (cur_size > 0x1FFFFF) {
  279. cur_size = 0x1FFFFF;
  280. }
  281. size -= cur_size;
  282. radeon_ring_write(rdev, PACKET0(0x720, 2));
  283. radeon_ring_write(rdev, src_offset);
  284. radeon_ring_write(rdev, dst_offset);
  285. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  286. src_offset += cur_size;
  287. dst_offset += cur_size;
  288. }
  289. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  290. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  291. if (fence) {
  292. r = radeon_fence_emit(rdev, fence);
  293. }
  294. radeon_ring_unlock_commit(rdev);
  295. return r;
  296. }
  297. void r300_ring_start(struct radeon_device *rdev)
  298. {
  299. unsigned gb_tile_config;
  300. int r;
  301. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  302. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  303. switch(rdev->num_gb_pipes) {
  304. case 2:
  305. gb_tile_config |= R300_PIPE_COUNT_R300;
  306. break;
  307. case 3:
  308. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  309. break;
  310. case 4:
  311. gb_tile_config |= R300_PIPE_COUNT_R420;
  312. break;
  313. case 1:
  314. default:
  315. gb_tile_config |= R300_PIPE_COUNT_RV350;
  316. break;
  317. }
  318. r = radeon_ring_lock(rdev, 64);
  319. if (r) {
  320. return;
  321. }
  322. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  323. radeon_ring_write(rdev,
  324. RADEON_ISYNC_ANY2D_IDLE3D |
  325. RADEON_ISYNC_ANY3D_IDLE2D |
  326. RADEON_ISYNC_WAIT_IDLEGUI |
  327. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  328. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  329. radeon_ring_write(rdev, gb_tile_config);
  330. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  331. radeon_ring_write(rdev,
  332. RADEON_WAIT_2D_IDLECLEAN |
  333. RADEON_WAIT_3D_IDLECLEAN);
  334. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  335. radeon_ring_write(rdev, 1 << 31);
  336. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  337. radeon_ring_write(rdev, 0);
  338. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  339. radeon_ring_write(rdev, 0);
  340. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  341. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  342. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  343. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  344. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  345. radeon_ring_write(rdev,
  346. RADEON_WAIT_2D_IDLECLEAN |
  347. RADEON_WAIT_3D_IDLECLEAN);
  348. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  349. radeon_ring_write(rdev, 0);
  350. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  351. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  352. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  353. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  354. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  355. radeon_ring_write(rdev,
  356. ((6 << R300_MS_X0_SHIFT) |
  357. (6 << R300_MS_Y0_SHIFT) |
  358. (6 << R300_MS_X1_SHIFT) |
  359. (6 << R300_MS_Y1_SHIFT) |
  360. (6 << R300_MS_X2_SHIFT) |
  361. (6 << R300_MS_Y2_SHIFT) |
  362. (6 << R300_MSBD0_Y_SHIFT) |
  363. (6 << R300_MSBD0_X_SHIFT)));
  364. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  365. radeon_ring_write(rdev,
  366. ((6 << R300_MS_X3_SHIFT) |
  367. (6 << R300_MS_Y3_SHIFT) |
  368. (6 << R300_MS_X4_SHIFT) |
  369. (6 << R300_MS_Y4_SHIFT) |
  370. (6 << R300_MS_X5_SHIFT) |
  371. (6 << R300_MS_Y5_SHIFT) |
  372. (6 << R300_MSBD1_SHIFT)));
  373. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  374. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  375. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  376. radeon_ring_write(rdev,
  377. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  378. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  379. radeon_ring_write(rdev,
  380. R300_GEOMETRY_ROUND_NEAREST |
  381. R300_COLOR_ROUND_NEAREST);
  382. radeon_ring_unlock_commit(rdev);
  383. }
  384. void r300_errata(struct radeon_device *rdev)
  385. {
  386. rdev->pll_errata = 0;
  387. if (rdev->family == CHIP_R300 &&
  388. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  389. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  390. }
  391. }
  392. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  393. {
  394. unsigned i;
  395. uint32_t tmp;
  396. for (i = 0; i < rdev->usec_timeout; i++) {
  397. /* read MC_STATUS */
  398. tmp = RREG32(0x0150);
  399. if (tmp & (1 << 4)) {
  400. return 0;
  401. }
  402. DRM_UDELAY(1);
  403. }
  404. return -1;
  405. }
  406. void r300_gpu_init(struct radeon_device *rdev)
  407. {
  408. uint32_t gb_tile_config, tmp;
  409. r100_hdp_reset(rdev);
  410. /* FIXME: rv380 one pipes ? */
  411. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  412. /* r300,r350 */
  413. rdev->num_gb_pipes = 2;
  414. } else {
  415. /* rv350,rv370,rv380 */
  416. rdev->num_gb_pipes = 1;
  417. }
  418. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  419. switch (rdev->num_gb_pipes) {
  420. case 2:
  421. gb_tile_config |= R300_PIPE_COUNT_R300;
  422. break;
  423. case 3:
  424. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  425. break;
  426. case 4:
  427. gb_tile_config |= R300_PIPE_COUNT_R420;
  428. break;
  429. default:
  430. case 1:
  431. gb_tile_config |= R300_PIPE_COUNT_RV350;
  432. break;
  433. }
  434. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  435. if (r100_gui_wait_for_idle(rdev)) {
  436. printk(KERN_WARNING "Failed to wait GUI idle while "
  437. "programming pipes. Bad things might happen.\n");
  438. }
  439. tmp = RREG32(0x170C);
  440. WREG32(0x170C, tmp | (1 << 31));
  441. WREG32(R300_RB2D_DSTCACHE_MODE,
  442. R300_DC_AUTOFLUSH_ENABLE |
  443. R300_DC_DC_DISABLE_IGNORE_PE);
  444. if (r100_gui_wait_for_idle(rdev)) {
  445. printk(KERN_WARNING "Failed to wait GUI idle while "
  446. "programming pipes. Bad things might happen.\n");
  447. }
  448. if (r300_mc_wait_for_idle(rdev)) {
  449. printk(KERN_WARNING "Failed to wait MC idle while "
  450. "programming pipes. Bad things might happen.\n");
  451. }
  452. DRM_INFO("radeon: %d pipes initialized.\n", rdev->num_gb_pipes);
  453. }
  454. int r300_ga_reset(struct radeon_device *rdev)
  455. {
  456. uint32_t tmp;
  457. bool reinit_cp;
  458. int i;
  459. reinit_cp = rdev->cp.ready;
  460. rdev->cp.ready = false;
  461. for (i = 0; i < rdev->usec_timeout; i++) {
  462. WREG32(RADEON_CP_CSQ_MODE, 0);
  463. WREG32(RADEON_CP_CSQ_CNTL, 0);
  464. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  465. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  466. udelay(200);
  467. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  468. /* Wait to prevent race in RBBM_STATUS */
  469. mdelay(1);
  470. tmp = RREG32(RADEON_RBBM_STATUS);
  471. if (tmp & ((1 << 20) | (1 << 26))) {
  472. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  473. /* GA still busy soft reset it */
  474. WREG32(0x429C, 0x200);
  475. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  476. WREG32(0x43E0, 0);
  477. WREG32(0x43E4, 0);
  478. WREG32(0x24AC, 0);
  479. }
  480. /* Wait to prevent race in RBBM_STATUS */
  481. mdelay(1);
  482. tmp = RREG32(RADEON_RBBM_STATUS);
  483. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  484. break;
  485. }
  486. }
  487. for (i = 0; i < rdev->usec_timeout; i++) {
  488. tmp = RREG32(RADEON_RBBM_STATUS);
  489. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  490. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  491. tmp);
  492. if (reinit_cp) {
  493. return r100_cp_init(rdev, rdev->cp.ring_size);
  494. }
  495. return 0;
  496. }
  497. DRM_UDELAY(1);
  498. }
  499. tmp = RREG32(RADEON_RBBM_STATUS);
  500. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  501. return -1;
  502. }
  503. int r300_gpu_reset(struct radeon_device *rdev)
  504. {
  505. uint32_t status;
  506. /* reset order likely matter */
  507. status = RREG32(RADEON_RBBM_STATUS);
  508. /* reset HDP */
  509. r100_hdp_reset(rdev);
  510. /* reset rb2d */
  511. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  512. r100_rb2d_reset(rdev);
  513. }
  514. /* reset GA */
  515. if (status & ((1 << 20) | (1 << 26))) {
  516. r300_ga_reset(rdev);
  517. }
  518. /* reset CP */
  519. status = RREG32(RADEON_RBBM_STATUS);
  520. if (status & (1 << 16)) {
  521. r100_cp_reset(rdev);
  522. }
  523. /* Check if GPU is idle */
  524. status = RREG32(RADEON_RBBM_STATUS);
  525. if (status & (1 << 31)) {
  526. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  527. return -1;
  528. }
  529. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  530. return 0;
  531. }
  532. /*
  533. * r300,r350,rv350,rv380 VRAM info
  534. */
  535. void r300_vram_info(struct radeon_device *rdev)
  536. {
  537. uint32_t tmp;
  538. /* DDR for all card after R300 & IGP */
  539. rdev->mc.vram_is_ddr = true;
  540. tmp = RREG32(RADEON_MEM_CNTL);
  541. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  542. rdev->mc.vram_width = 128;
  543. } else {
  544. rdev->mc.vram_width = 64;
  545. }
  546. r100_vram_init_sizes(rdev);
  547. }
  548. /*
  549. * Indirect registers accessor
  550. */
  551. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  552. {
  553. uint32_t r;
  554. WREG8(RADEON_PCIE_INDEX, ((reg) & 0xff));
  555. (void)RREG32(RADEON_PCIE_INDEX);
  556. r = RREG32(RADEON_PCIE_DATA);
  557. return r;
  558. }
  559. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  560. {
  561. WREG8(RADEON_PCIE_INDEX, ((reg) & 0xff));
  562. (void)RREG32(RADEON_PCIE_INDEX);
  563. WREG32(RADEON_PCIE_DATA, (v));
  564. (void)RREG32(RADEON_PCIE_DATA);
  565. }
  566. /*
  567. * PCIE Lanes
  568. */
  569. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  570. {
  571. uint32_t link_width_cntl, mask;
  572. if (rdev->flags & RADEON_IS_IGP)
  573. return;
  574. if (!(rdev->flags & RADEON_IS_PCIE))
  575. return;
  576. /* FIXME wait for idle */
  577. switch (lanes) {
  578. case 0:
  579. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  580. break;
  581. case 1:
  582. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  583. break;
  584. case 2:
  585. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  586. break;
  587. case 4:
  588. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  589. break;
  590. case 8:
  591. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  592. break;
  593. case 12:
  594. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  595. break;
  596. case 16:
  597. default:
  598. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  599. break;
  600. }
  601. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  602. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  603. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  604. return;
  605. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  606. RADEON_PCIE_LC_RECONFIG_NOW |
  607. RADEON_PCIE_LC_RECONFIG_LATER |
  608. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  609. link_width_cntl |= mask;
  610. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  611. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  612. RADEON_PCIE_LC_RECONFIG_NOW));
  613. /* wait for lane set to complete */
  614. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  615. while (link_width_cntl == 0xffffffff)
  616. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  617. }
  618. /*
  619. * Debugfs info
  620. */
  621. #if defined(CONFIG_DEBUG_FS)
  622. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  623. {
  624. struct drm_info_node *node = (struct drm_info_node *) m->private;
  625. struct drm_device *dev = node->minor->dev;
  626. struct radeon_device *rdev = dev->dev_private;
  627. uint32_t tmp;
  628. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  629. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  630. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  631. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  632. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  633. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  634. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  635. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  636. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  637. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  638. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  639. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  640. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  641. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  642. return 0;
  643. }
  644. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  645. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  646. };
  647. #endif
  648. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  649. {
  650. #if defined(CONFIG_DEBUG_FS)
  651. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  652. #else
  653. return 0;
  654. #endif
  655. }
  656. /*
  657. * CS functions
  658. */
  659. struct r300_cs_track_cb {
  660. struct radeon_object *robj;
  661. unsigned pitch;
  662. unsigned cpp;
  663. unsigned offset;
  664. };
  665. struct r300_cs_track_array {
  666. struct radeon_object *robj;
  667. unsigned esize;
  668. };
  669. struct r300_cs_track_texture {
  670. struct radeon_object *robj;
  671. unsigned pitch;
  672. unsigned width;
  673. unsigned height;
  674. unsigned num_levels;
  675. unsigned cpp;
  676. unsigned tex_coord_type;
  677. unsigned txdepth;
  678. unsigned width_11;
  679. unsigned height_11;
  680. bool use_pitch;
  681. bool enabled;
  682. bool roundup_w;
  683. bool roundup_h;
  684. };
  685. struct r300_cs_track {
  686. unsigned num_cb;
  687. unsigned maxy;
  688. unsigned vtx_size;
  689. unsigned vap_vf_cntl;
  690. unsigned immd_dwords;
  691. unsigned num_arrays;
  692. unsigned max_indx;
  693. struct r300_cs_track_array arrays[11];
  694. struct r300_cs_track_cb cb[4];
  695. struct r300_cs_track_cb zb;
  696. struct r300_cs_track_texture textures[16];
  697. bool z_enabled;
  698. };
  699. static inline void r300_cs_track_texture_print(struct r300_cs_track_texture *t)
  700. {
  701. DRM_ERROR("pitch %d\n", t->pitch);
  702. DRM_ERROR("width %d\n", t->width);
  703. DRM_ERROR("height %d\n", t->height);
  704. DRM_ERROR("num levels %d\n", t->num_levels);
  705. DRM_ERROR("depth %d\n", t->txdepth);
  706. DRM_ERROR("bpp %d\n", t->cpp);
  707. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  708. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  709. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  710. }
  711. static inline int r300_cs_track_texture_check(struct radeon_device *rdev,
  712. struct r300_cs_track *track)
  713. {
  714. struct radeon_object *robj;
  715. unsigned long size;
  716. unsigned u, i, w, h;
  717. for (u = 0; u < 16; u++) {
  718. if (!track->textures[u].enabled)
  719. continue;
  720. robj = track->textures[u].robj;
  721. if (robj == NULL) {
  722. DRM_ERROR("No texture bound to unit %u\n", u);
  723. return -EINVAL;
  724. }
  725. size = 0;
  726. for (i = 0; i <= track->textures[u].num_levels; i++) {
  727. if (track->textures[u].use_pitch) {
  728. w = track->textures[u].pitch / (1 << i);
  729. } else {
  730. w = track->textures[u].width / (1 << i);
  731. if (rdev->family >= CHIP_RV515)
  732. w |= track->textures[u].width_11;
  733. if (track->textures[u].roundup_w)
  734. w = roundup_pow_of_two(w);
  735. }
  736. h = track->textures[u].height / (1 << i);
  737. if (rdev->family >= CHIP_RV515)
  738. h |= track->textures[u].height_11;
  739. if (track->textures[u].roundup_h)
  740. h = roundup_pow_of_two(h);
  741. size += w * h;
  742. }
  743. size *= track->textures[u].cpp;
  744. switch (track->textures[u].tex_coord_type) {
  745. case 0:
  746. break;
  747. case 1:
  748. size *= (1 << track->textures[u].txdepth);
  749. break;
  750. case 2:
  751. size *= 6;
  752. break;
  753. default:
  754. DRM_ERROR("Invalid texture coordinate type %u for unit "
  755. "%u\n", track->textures[u].tex_coord_type, u);
  756. return -EINVAL;
  757. }
  758. if (size > radeon_object_size(robj)) {
  759. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  760. "%lu\n", u, size, radeon_object_size(robj));
  761. r300_cs_track_texture_print(&track->textures[u]);
  762. return -EINVAL;
  763. }
  764. }
  765. return 0;
  766. }
  767. int r300_cs_track_check(struct radeon_device *rdev, struct r300_cs_track *track)
  768. {
  769. unsigned i;
  770. unsigned long size;
  771. unsigned prim_walk;
  772. unsigned nverts;
  773. for (i = 0; i < track->num_cb; i++) {
  774. if (track->cb[i].robj == NULL) {
  775. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  776. return -EINVAL;
  777. }
  778. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  779. size += track->cb[i].offset;
  780. if (size > radeon_object_size(track->cb[i].robj)) {
  781. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  782. "(need %lu have %lu) !\n", i, size,
  783. radeon_object_size(track->cb[i].robj));
  784. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  785. i, track->cb[i].pitch, track->cb[i].cpp,
  786. track->cb[i].offset, track->maxy);
  787. return -EINVAL;
  788. }
  789. }
  790. if (track->z_enabled) {
  791. if (track->zb.robj == NULL) {
  792. DRM_ERROR("[drm] No buffer for z buffer !\n");
  793. return -EINVAL;
  794. }
  795. size = track->zb.pitch * track->zb.cpp * track->maxy;
  796. size += track->zb.offset;
  797. if (size > radeon_object_size(track->zb.robj)) {
  798. DRM_ERROR("[drm] Buffer too small for z buffer "
  799. "(need %lu have %lu) !\n", size,
  800. radeon_object_size(track->zb.robj));
  801. return -EINVAL;
  802. }
  803. }
  804. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  805. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  806. switch (prim_walk) {
  807. case 1:
  808. for (i = 0; i < track->num_arrays; i++) {
  809. size = track->arrays[i].esize * track->max_indx * 4;
  810. if (track->arrays[i].robj == NULL) {
  811. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  812. "bound\n", prim_walk, i);
  813. return -EINVAL;
  814. }
  815. if (size > radeon_object_size(track->arrays[i].robj)) {
  816. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  817. "have %lu dwords\n", prim_walk, i,
  818. size >> 2,
  819. radeon_object_size(track->arrays[i].robj) >> 2);
  820. DRM_ERROR("Max indices %u\n", track->max_indx);
  821. return -EINVAL;
  822. }
  823. }
  824. break;
  825. case 2:
  826. for (i = 0; i < track->num_arrays; i++) {
  827. size = track->arrays[i].esize * (nverts - 1) * 4;
  828. if (track->arrays[i].robj == NULL) {
  829. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  830. "bound\n", prim_walk, i);
  831. return -EINVAL;
  832. }
  833. if (size > radeon_object_size(track->arrays[i].robj)) {
  834. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  835. "have %lu dwords\n", prim_walk, i, size >> 2,
  836. radeon_object_size(track->arrays[i].robj) >> 2);
  837. return -EINVAL;
  838. }
  839. }
  840. break;
  841. case 3:
  842. size = track->vtx_size * nverts;
  843. if (size != track->immd_dwords) {
  844. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  845. track->immd_dwords, size);
  846. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  847. nverts, track->vtx_size);
  848. return -EINVAL;
  849. }
  850. break;
  851. default:
  852. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  853. prim_walk);
  854. return -EINVAL;
  855. }
  856. return r300_cs_track_texture_check(rdev, track);
  857. }
  858. static inline void r300_cs_track_clear(struct r300_cs_track *track)
  859. {
  860. unsigned i;
  861. track->num_cb = 4;
  862. track->maxy = 4096;
  863. for (i = 0; i < track->num_cb; i++) {
  864. track->cb[i].robj = NULL;
  865. track->cb[i].pitch = 8192;
  866. track->cb[i].cpp = 16;
  867. track->cb[i].offset = 0;
  868. }
  869. track->z_enabled = true;
  870. track->zb.robj = NULL;
  871. track->zb.pitch = 8192;
  872. track->zb.cpp = 4;
  873. track->zb.offset = 0;
  874. track->vtx_size = 0x7F;
  875. track->immd_dwords = 0xFFFFFFFFUL;
  876. track->num_arrays = 11;
  877. track->max_indx = 0x00FFFFFFUL;
  878. for (i = 0; i < track->num_arrays; i++) {
  879. track->arrays[i].robj = NULL;
  880. track->arrays[i].esize = 0x7F;
  881. }
  882. for (i = 0; i < 16; i++) {
  883. track->textures[i].pitch = 16536;
  884. track->textures[i].width = 16536;
  885. track->textures[i].height = 16536;
  886. track->textures[i].width_11 = 1 << 11;
  887. track->textures[i].height_11 = 1 << 11;
  888. track->textures[i].num_levels = 12;
  889. track->textures[i].txdepth = 16;
  890. track->textures[i].cpp = 64;
  891. track->textures[i].tex_coord_type = 1;
  892. track->textures[i].robj = NULL;
  893. /* CS IB emission code makes sure texture unit are disabled */
  894. track->textures[i].enabled = false;
  895. track->textures[i].roundup_w = true;
  896. track->textures[i].roundup_h = true;
  897. }
  898. }
  899. static const unsigned r300_reg_safe_bm[159] = {
  900. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  901. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  902. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  903. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  904. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  905. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  906. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  907. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  908. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  909. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  910. 0x17FF1FFF, 0xFFFFFFFC, 0xFFFFFFFF, 0xFF30FFBF,
  911. 0xFFFFFFF8, 0xC3E6FFFF, 0xFFFFF6DF, 0xFFFFFFFF,
  912. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  913. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  914. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFF03F,
  915. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  916. 0xFFFFFFFF, 0xFFFFEFCE, 0xF00EBFFF, 0x007C0000,
  917. 0xF0000078, 0xFF000009, 0xFFFFFFFF, 0xFFFFFFFF,
  918. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  919. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  920. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  921. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  922. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  923. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  924. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  925. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  926. 0xFFFFF7FF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  927. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  928. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  929. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  930. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  931. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  932. 0xFFFFFC78, 0xFFFFFFFF, 0xFFFFFFFE, 0xFFFFFFFF,
  933. 0x38FF8F50, 0xFFF88082, 0xF000000C, 0xFAE009FF,
  934. 0x0000FFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000,
  935. 0x00000000, 0x0000C100, 0x00000000, 0x00000000,
  936. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  937. 0x00000000, 0xFFFF0000, 0xFFFFFFFF, 0xFF80FFFF,
  938. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  939. 0x0003FC01, 0xFFFFFFF8, 0xFE800B19,
  940. };
  941. static int r300_packet0_check(struct radeon_cs_parser *p,
  942. struct radeon_cs_packet *pkt,
  943. unsigned idx, unsigned reg)
  944. {
  945. struct radeon_cs_chunk *ib_chunk;
  946. struct radeon_cs_reloc *reloc;
  947. struct r300_cs_track *track;
  948. volatile uint32_t *ib;
  949. uint32_t tmp, tile_flags = 0;
  950. unsigned i;
  951. int r;
  952. ib = p->ib->ptr;
  953. ib_chunk = &p->chunks[p->chunk_ib_idx];
  954. track = (struct r300_cs_track*)p->track;
  955. switch(reg) {
  956. case AVIVO_D1MODE_VLINE_START_END:
  957. case RADEON_CRTC_GUI_TRIG_VLINE:
  958. r = r100_cs_packet_parse_vline(p);
  959. if (r) {
  960. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  961. idx, reg);
  962. r100_cs_dump_packet(p, pkt);
  963. return r;
  964. }
  965. break;
  966. case RADEON_DST_PITCH_OFFSET:
  967. case RADEON_SRC_PITCH_OFFSET:
  968. r = r100_cs_packet_next_reloc(p, &reloc);
  969. if (r) {
  970. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  971. idx, reg);
  972. r100_cs_dump_packet(p, pkt);
  973. return r;
  974. }
  975. tmp = ib_chunk->kdata[idx] & 0x003fffff;
  976. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  977. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  978. tile_flags |= RADEON_DST_TILE_MACRO;
  979. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  980. if (reg == RADEON_SRC_PITCH_OFFSET) {
  981. DRM_ERROR("Cannot src blit from microtiled surface\n");
  982. r100_cs_dump_packet(p, pkt);
  983. return -EINVAL;
  984. }
  985. tile_flags |= RADEON_DST_TILE_MICRO;
  986. }
  987. tmp |= tile_flags;
  988. ib[idx] = (ib_chunk->kdata[idx] & 0x3fc00000) | tmp;
  989. break;
  990. case R300_RB3D_COLOROFFSET0:
  991. case R300_RB3D_COLOROFFSET1:
  992. case R300_RB3D_COLOROFFSET2:
  993. case R300_RB3D_COLOROFFSET3:
  994. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  995. r = r100_cs_packet_next_reloc(p, &reloc);
  996. if (r) {
  997. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  998. idx, reg);
  999. r100_cs_dump_packet(p, pkt);
  1000. return r;
  1001. }
  1002. track->cb[i].robj = reloc->robj;
  1003. track->cb[i].offset = ib_chunk->kdata[idx];
  1004. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1005. break;
  1006. case R300_ZB_DEPTHOFFSET:
  1007. r = r100_cs_packet_next_reloc(p, &reloc);
  1008. if (r) {
  1009. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1010. idx, reg);
  1011. r100_cs_dump_packet(p, pkt);
  1012. return r;
  1013. }
  1014. track->zb.robj = reloc->robj;
  1015. track->zb.offset = ib_chunk->kdata[idx];
  1016. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1017. break;
  1018. case R300_TX_OFFSET_0:
  1019. case R300_TX_OFFSET_0+4:
  1020. case R300_TX_OFFSET_0+8:
  1021. case R300_TX_OFFSET_0+12:
  1022. case R300_TX_OFFSET_0+16:
  1023. case R300_TX_OFFSET_0+20:
  1024. case R300_TX_OFFSET_0+24:
  1025. case R300_TX_OFFSET_0+28:
  1026. case R300_TX_OFFSET_0+32:
  1027. case R300_TX_OFFSET_0+36:
  1028. case R300_TX_OFFSET_0+40:
  1029. case R300_TX_OFFSET_0+44:
  1030. case R300_TX_OFFSET_0+48:
  1031. case R300_TX_OFFSET_0+52:
  1032. case R300_TX_OFFSET_0+56:
  1033. case R300_TX_OFFSET_0+60:
  1034. i = (reg - R300_TX_OFFSET_0) >> 2;
  1035. r = r100_cs_packet_next_reloc(p, &reloc);
  1036. if (r) {
  1037. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1038. idx, reg);
  1039. r100_cs_dump_packet(p, pkt);
  1040. return r;
  1041. }
  1042. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1043. track->textures[i].robj = reloc->robj;
  1044. break;
  1045. /* Tracked registers */
  1046. case 0x2084:
  1047. /* VAP_VF_CNTL */
  1048. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1049. break;
  1050. case 0x20B4:
  1051. /* VAP_VTX_SIZE */
  1052. track->vtx_size = ib_chunk->kdata[idx] & 0x7F;
  1053. break;
  1054. case 0x2134:
  1055. /* VAP_VF_MAX_VTX_INDX */
  1056. track->max_indx = ib_chunk->kdata[idx] & 0x00FFFFFFUL;
  1057. break;
  1058. case 0x43E4:
  1059. /* SC_SCISSOR1 */
  1060. track->maxy = ((ib_chunk->kdata[idx] >> 13) & 0x1FFF) + 1;
  1061. if (p->rdev->family < CHIP_RV515) {
  1062. track->maxy -= 1440;
  1063. }
  1064. break;
  1065. case 0x4E00:
  1066. /* RB3D_CCTL */
  1067. track->num_cb = ((ib_chunk->kdata[idx] >> 5) & 0x3) + 1;
  1068. break;
  1069. case 0x4E38:
  1070. case 0x4E3C:
  1071. case 0x4E40:
  1072. case 0x4E44:
  1073. /* RB3D_COLORPITCH0 */
  1074. /* RB3D_COLORPITCH1 */
  1075. /* RB3D_COLORPITCH2 */
  1076. /* RB3D_COLORPITCH3 */
  1077. r = r100_cs_packet_next_reloc(p, &reloc);
  1078. if (r) {
  1079. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1080. idx, reg);
  1081. r100_cs_dump_packet(p, pkt);
  1082. return r;
  1083. }
  1084. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1085. tile_flags |= R300_COLOR_TILE_ENABLE;
  1086. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1087. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  1088. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1089. tmp |= tile_flags;
  1090. ib[idx] = tmp;
  1091. i = (reg - 0x4E38) >> 2;
  1092. track->cb[i].pitch = ib_chunk->kdata[idx] & 0x3FFE;
  1093. switch (((ib_chunk->kdata[idx] >> 21) & 0xF)) {
  1094. case 9:
  1095. case 11:
  1096. case 12:
  1097. track->cb[i].cpp = 1;
  1098. break;
  1099. case 3:
  1100. case 4:
  1101. case 13:
  1102. case 15:
  1103. track->cb[i].cpp = 2;
  1104. break;
  1105. case 6:
  1106. track->cb[i].cpp = 4;
  1107. break;
  1108. case 10:
  1109. track->cb[i].cpp = 8;
  1110. break;
  1111. case 7:
  1112. track->cb[i].cpp = 16;
  1113. break;
  1114. default:
  1115. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1116. ((ib_chunk->kdata[idx] >> 21) & 0xF));
  1117. return -EINVAL;
  1118. }
  1119. break;
  1120. case 0x4F00:
  1121. /* ZB_CNTL */
  1122. if (ib_chunk->kdata[idx] & 2) {
  1123. track->z_enabled = true;
  1124. } else {
  1125. track->z_enabled = false;
  1126. }
  1127. break;
  1128. case 0x4F10:
  1129. /* ZB_FORMAT */
  1130. switch ((ib_chunk->kdata[idx] & 0xF)) {
  1131. case 0:
  1132. case 1:
  1133. track->zb.cpp = 2;
  1134. break;
  1135. case 2:
  1136. track->zb.cpp = 4;
  1137. break;
  1138. default:
  1139. DRM_ERROR("Invalid z buffer format (%d) !\n",
  1140. (ib_chunk->kdata[idx] & 0xF));
  1141. return -EINVAL;
  1142. }
  1143. break;
  1144. case 0x4F24:
  1145. /* ZB_DEPTHPITCH */
  1146. r = r100_cs_packet_next_reloc(p, &reloc);
  1147. if (r) {
  1148. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1149. idx, reg);
  1150. r100_cs_dump_packet(p, pkt);
  1151. return r;
  1152. }
  1153. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1154. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  1155. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1156. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  1157. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1158. tmp |= tile_flags;
  1159. ib[idx] = tmp;
  1160. track->zb.pitch = ib_chunk->kdata[idx] & 0x3FFC;
  1161. break;
  1162. case 0x4104:
  1163. for (i = 0; i < 16; i++) {
  1164. bool enabled;
  1165. enabled = !!(ib_chunk->kdata[idx] & (1 << i));
  1166. track->textures[i].enabled = enabled;
  1167. }
  1168. break;
  1169. case 0x44C0:
  1170. case 0x44C4:
  1171. case 0x44C8:
  1172. case 0x44CC:
  1173. case 0x44D0:
  1174. case 0x44D4:
  1175. case 0x44D8:
  1176. case 0x44DC:
  1177. case 0x44E0:
  1178. case 0x44E4:
  1179. case 0x44E8:
  1180. case 0x44EC:
  1181. case 0x44F0:
  1182. case 0x44F4:
  1183. case 0x44F8:
  1184. case 0x44FC:
  1185. /* TX_FORMAT1_[0-15] */
  1186. i = (reg - 0x44C0) >> 2;
  1187. tmp = (ib_chunk->kdata[idx] >> 25) & 0x3;
  1188. track->textures[i].tex_coord_type = tmp;
  1189. switch ((ib_chunk->kdata[idx] & 0x1F)) {
  1190. case 0:
  1191. case 2:
  1192. case 5:
  1193. case 18:
  1194. case 20:
  1195. case 21:
  1196. track->textures[i].cpp = 1;
  1197. break;
  1198. case 1:
  1199. case 3:
  1200. case 6:
  1201. case 7:
  1202. case 10:
  1203. case 11:
  1204. case 19:
  1205. case 22:
  1206. case 24:
  1207. track->textures[i].cpp = 2;
  1208. break;
  1209. case 4:
  1210. case 8:
  1211. case 9:
  1212. case 12:
  1213. case 13:
  1214. case 23:
  1215. case 25:
  1216. case 27:
  1217. case 30:
  1218. track->textures[i].cpp = 4;
  1219. break;
  1220. case 14:
  1221. case 26:
  1222. case 28:
  1223. track->textures[i].cpp = 8;
  1224. break;
  1225. case 29:
  1226. track->textures[i].cpp = 16;
  1227. break;
  1228. default:
  1229. DRM_ERROR("Invalid texture format %u\n",
  1230. (ib_chunk->kdata[idx] & 0x1F));
  1231. return -EINVAL;
  1232. break;
  1233. }
  1234. break;
  1235. case 0x4400:
  1236. case 0x4404:
  1237. case 0x4408:
  1238. case 0x440C:
  1239. case 0x4410:
  1240. case 0x4414:
  1241. case 0x4418:
  1242. case 0x441C:
  1243. case 0x4420:
  1244. case 0x4424:
  1245. case 0x4428:
  1246. case 0x442C:
  1247. case 0x4430:
  1248. case 0x4434:
  1249. case 0x4438:
  1250. case 0x443C:
  1251. /* TX_FILTER0_[0-15] */
  1252. i = (reg - 0x4400) >> 2;
  1253. tmp = ib_chunk->kdata[idx] & 0x7;;
  1254. if (tmp == 2 || tmp == 4 || tmp == 6) {
  1255. track->textures[i].roundup_w = false;
  1256. }
  1257. tmp = (ib_chunk->kdata[idx] >> 3) & 0x7;;
  1258. if (tmp == 2 || tmp == 4 || tmp == 6) {
  1259. track->textures[i].roundup_h = false;
  1260. }
  1261. break;
  1262. case 0x4500:
  1263. case 0x4504:
  1264. case 0x4508:
  1265. case 0x450C:
  1266. case 0x4510:
  1267. case 0x4514:
  1268. case 0x4518:
  1269. case 0x451C:
  1270. case 0x4520:
  1271. case 0x4524:
  1272. case 0x4528:
  1273. case 0x452C:
  1274. case 0x4530:
  1275. case 0x4534:
  1276. case 0x4538:
  1277. case 0x453C:
  1278. /* TX_FORMAT2_[0-15] */
  1279. i = (reg - 0x4500) >> 2;
  1280. tmp = ib_chunk->kdata[idx] & 0x3FFF;
  1281. track->textures[i].pitch = tmp + 1;
  1282. if (p->rdev->family >= CHIP_RV515) {
  1283. tmp = ((ib_chunk->kdata[idx] >> 15) & 1) << 11;
  1284. track->textures[i].width_11 = tmp;
  1285. tmp = ((ib_chunk->kdata[idx] >> 16) & 1) << 11;
  1286. track->textures[i].height_11 = tmp;
  1287. }
  1288. break;
  1289. case 0x4480:
  1290. case 0x4484:
  1291. case 0x4488:
  1292. case 0x448C:
  1293. case 0x4490:
  1294. case 0x4494:
  1295. case 0x4498:
  1296. case 0x449C:
  1297. case 0x44A0:
  1298. case 0x44A4:
  1299. case 0x44A8:
  1300. case 0x44AC:
  1301. case 0x44B0:
  1302. case 0x44B4:
  1303. case 0x44B8:
  1304. case 0x44BC:
  1305. /* TX_FORMAT0_[0-15] */
  1306. i = (reg - 0x4480) >> 2;
  1307. tmp = ib_chunk->kdata[idx] & 0x7FF;
  1308. track->textures[i].width = tmp + 1;
  1309. tmp = (ib_chunk->kdata[idx] >> 11) & 0x7FF;
  1310. track->textures[i].height = tmp + 1;
  1311. tmp = (ib_chunk->kdata[idx] >> 26) & 0xF;
  1312. track->textures[i].num_levels = tmp;
  1313. tmp = ib_chunk->kdata[idx] & (1 << 31);
  1314. track->textures[i].use_pitch = !!tmp;
  1315. tmp = (ib_chunk->kdata[idx] >> 22) & 0xF;
  1316. track->textures[i].txdepth = tmp;
  1317. break;
  1318. default:
  1319. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1320. reg, idx);
  1321. return -EINVAL;
  1322. }
  1323. return 0;
  1324. }
  1325. static int r300_packet3_check(struct radeon_cs_parser *p,
  1326. struct radeon_cs_packet *pkt)
  1327. {
  1328. struct radeon_cs_chunk *ib_chunk;
  1329. struct radeon_cs_reloc *reloc;
  1330. struct r300_cs_track *track;
  1331. volatile uint32_t *ib;
  1332. unsigned idx;
  1333. unsigned i, c;
  1334. int r;
  1335. ib = p->ib->ptr;
  1336. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1337. idx = pkt->idx + 1;
  1338. track = (struct r300_cs_track*)p->track;
  1339. switch(pkt->opcode) {
  1340. case PACKET3_3D_LOAD_VBPNTR:
  1341. c = ib_chunk->kdata[idx++] & 0x1F;
  1342. track->num_arrays = c;
  1343. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1344. r = r100_cs_packet_next_reloc(p, &reloc);
  1345. if (r) {
  1346. DRM_ERROR("No reloc for packet3 %d\n",
  1347. pkt->opcode);
  1348. r100_cs_dump_packet(p, pkt);
  1349. return r;
  1350. }
  1351. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1352. track->arrays[i + 0].robj = reloc->robj;
  1353. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1354. track->arrays[i + 0].esize &= 0x7F;
  1355. r = r100_cs_packet_next_reloc(p, &reloc);
  1356. if (r) {
  1357. DRM_ERROR("No reloc for packet3 %d\n",
  1358. pkt->opcode);
  1359. r100_cs_dump_packet(p, pkt);
  1360. return r;
  1361. }
  1362. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1363. track->arrays[i + 1].robj = reloc->robj;
  1364. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1365. track->arrays[i + 1].esize &= 0x7F;
  1366. }
  1367. if (c & 1) {
  1368. r = r100_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. DRM_ERROR("No reloc for packet3 %d\n",
  1371. pkt->opcode);
  1372. r100_cs_dump_packet(p, pkt);
  1373. return r;
  1374. }
  1375. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1376. track->arrays[i + 0].robj = reloc->robj;
  1377. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1378. track->arrays[i + 0].esize &= 0x7F;
  1379. }
  1380. break;
  1381. case PACKET3_INDX_BUFFER:
  1382. r = r100_cs_packet_next_reloc(p, &reloc);
  1383. if (r) {
  1384. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1389. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1390. if (r) {
  1391. return r;
  1392. }
  1393. break;
  1394. /* Draw packet */
  1395. case PACKET3_3D_DRAW_IMMD:
  1396. /* Number of dwords is vtx_size * (num_vertices - 1)
  1397. * PRIM_WALK must be equal to 3 vertex data in embedded
  1398. * in cmd stream */
  1399. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1400. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1401. return -EINVAL;
  1402. }
  1403. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1404. track->immd_dwords = pkt->count - 1;
  1405. r = r300_cs_track_check(p->rdev, track);
  1406. if (r) {
  1407. return r;
  1408. }
  1409. break;
  1410. case PACKET3_3D_DRAW_IMMD_2:
  1411. /* Number of dwords is vtx_size * (num_vertices - 1)
  1412. * PRIM_WALK must be equal to 3 vertex data in embedded
  1413. * in cmd stream */
  1414. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1415. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1416. return -EINVAL;
  1417. }
  1418. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1419. track->immd_dwords = pkt->count;
  1420. r = r300_cs_track_check(p->rdev, track);
  1421. if (r) {
  1422. return r;
  1423. }
  1424. break;
  1425. case PACKET3_3D_DRAW_VBUF:
  1426. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1427. r = r300_cs_track_check(p->rdev, track);
  1428. if (r) {
  1429. return r;
  1430. }
  1431. break;
  1432. case PACKET3_3D_DRAW_VBUF_2:
  1433. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1434. r = r300_cs_track_check(p->rdev, track);
  1435. if (r) {
  1436. return r;
  1437. }
  1438. break;
  1439. case PACKET3_3D_DRAW_INDX:
  1440. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1441. r = r300_cs_track_check(p->rdev, track);
  1442. if (r) {
  1443. return r;
  1444. }
  1445. break;
  1446. case PACKET3_3D_DRAW_INDX_2:
  1447. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1448. r = r300_cs_track_check(p->rdev, track);
  1449. if (r) {
  1450. return r;
  1451. }
  1452. break;
  1453. case PACKET3_NOP:
  1454. break;
  1455. default:
  1456. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1457. return -EINVAL;
  1458. }
  1459. return 0;
  1460. }
  1461. int r300_cs_parse(struct radeon_cs_parser *p)
  1462. {
  1463. struct radeon_cs_packet pkt;
  1464. struct r300_cs_track track;
  1465. int r;
  1466. r300_cs_track_clear(&track);
  1467. p->track = &track;
  1468. do {
  1469. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1470. if (r) {
  1471. return r;
  1472. }
  1473. p->idx += pkt.count + 2;
  1474. switch (pkt.type) {
  1475. case PACKET_TYPE0:
  1476. r = r100_cs_parse_packet0(p, &pkt,
  1477. p->rdev->config.r300.reg_safe_bm,
  1478. p->rdev->config.r300.reg_safe_bm_size,
  1479. &r300_packet0_check);
  1480. break;
  1481. case PACKET_TYPE2:
  1482. break;
  1483. case PACKET_TYPE3:
  1484. r = r300_packet3_check(p, &pkt);
  1485. break;
  1486. default:
  1487. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1488. return -EINVAL;
  1489. }
  1490. if (r) {
  1491. return r;
  1492. }
  1493. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1494. return 0;
  1495. }
  1496. int r300_init(struct radeon_device *rdev)
  1497. {
  1498. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1499. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1500. return 0;
  1501. }