vmx.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "vmx.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <asm/io.h>
  28. #include <asm/desc.h>
  29. MODULE_AUTHOR("Qumranet");
  30. MODULE_LICENSE("GPL");
  31. static int bypass_guest_pf = 1;
  32. module_param(bypass_guest_pf, bool, 0);
  33. static int enable_vpid = 1;
  34. module_param(enable_vpid, bool, 0);
  35. static int flexpriority_enabled = 1;
  36. module_param(flexpriority_enabled, bool, 0);
  37. struct vmcs {
  38. u32 revision_id;
  39. u32 abort;
  40. char data[0];
  41. };
  42. struct vcpu_vmx {
  43. struct kvm_vcpu vcpu;
  44. int launched;
  45. u8 fail;
  46. u32 idt_vectoring_info;
  47. struct kvm_msr_entry *guest_msrs;
  48. struct kvm_msr_entry *host_msrs;
  49. int nmsrs;
  50. int save_nmsrs;
  51. int msr_offset_efer;
  52. #ifdef CONFIG_X86_64
  53. int msr_offset_kernel_gs_base;
  54. #endif
  55. struct vmcs *vmcs;
  56. struct {
  57. int loaded;
  58. u16 fs_sel, gs_sel, ldt_sel;
  59. int gs_ldt_reload_needed;
  60. int fs_reload_needed;
  61. int guest_efer_loaded;
  62. } host_state;
  63. struct {
  64. struct {
  65. bool pending;
  66. u8 vector;
  67. unsigned rip;
  68. } irq;
  69. } rmode;
  70. int vpid;
  71. };
  72. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  73. {
  74. return container_of(vcpu, struct vcpu_vmx, vcpu);
  75. }
  76. static int init_rmode_tss(struct kvm *kvm);
  77. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  78. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  79. static struct page *vmx_io_bitmap_a;
  80. static struct page *vmx_io_bitmap_b;
  81. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  82. static DEFINE_SPINLOCK(vmx_vpid_lock);
  83. static struct vmcs_config {
  84. int size;
  85. int order;
  86. u32 revision_id;
  87. u32 pin_based_exec_ctrl;
  88. u32 cpu_based_exec_ctrl;
  89. u32 cpu_based_2nd_exec_ctrl;
  90. u32 vmexit_ctrl;
  91. u32 vmentry_ctrl;
  92. } vmcs_config;
  93. #define VMX_SEGMENT_FIELD(seg) \
  94. [VCPU_SREG_##seg] = { \
  95. .selector = GUEST_##seg##_SELECTOR, \
  96. .base = GUEST_##seg##_BASE, \
  97. .limit = GUEST_##seg##_LIMIT, \
  98. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  99. }
  100. static struct kvm_vmx_segment_field {
  101. unsigned selector;
  102. unsigned base;
  103. unsigned limit;
  104. unsigned ar_bytes;
  105. } kvm_vmx_segment_fields[] = {
  106. VMX_SEGMENT_FIELD(CS),
  107. VMX_SEGMENT_FIELD(DS),
  108. VMX_SEGMENT_FIELD(ES),
  109. VMX_SEGMENT_FIELD(FS),
  110. VMX_SEGMENT_FIELD(GS),
  111. VMX_SEGMENT_FIELD(SS),
  112. VMX_SEGMENT_FIELD(TR),
  113. VMX_SEGMENT_FIELD(LDTR),
  114. };
  115. /*
  116. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  117. * away by decrementing the array size.
  118. */
  119. static const u32 vmx_msr_index[] = {
  120. #ifdef CONFIG_X86_64
  121. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  122. #endif
  123. MSR_EFER, MSR_K6_STAR,
  124. };
  125. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  126. static void load_msrs(struct kvm_msr_entry *e, int n)
  127. {
  128. int i;
  129. for (i = 0; i < n; ++i)
  130. wrmsrl(e[i].index, e[i].data);
  131. }
  132. static void save_msrs(struct kvm_msr_entry *e, int n)
  133. {
  134. int i;
  135. for (i = 0; i < n; ++i)
  136. rdmsrl(e[i].index, e[i].data);
  137. }
  138. static inline int is_page_fault(u32 intr_info)
  139. {
  140. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  141. INTR_INFO_VALID_MASK)) ==
  142. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  143. }
  144. static inline int is_no_device(u32 intr_info)
  145. {
  146. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  147. INTR_INFO_VALID_MASK)) ==
  148. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  149. }
  150. static inline int is_invalid_opcode(u32 intr_info)
  151. {
  152. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  153. INTR_INFO_VALID_MASK)) ==
  154. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  155. }
  156. static inline int is_external_interrupt(u32 intr_info)
  157. {
  158. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  159. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  160. }
  161. static inline int cpu_has_vmx_tpr_shadow(void)
  162. {
  163. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  164. }
  165. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  166. {
  167. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  168. }
  169. static inline int cpu_has_secondary_exec_ctrls(void)
  170. {
  171. return (vmcs_config.cpu_based_exec_ctrl &
  172. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  173. }
  174. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  175. {
  176. return flexpriority_enabled
  177. && (vmcs_config.cpu_based_2nd_exec_ctrl &
  178. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  179. }
  180. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  181. {
  182. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  183. (irqchip_in_kernel(kvm)));
  184. }
  185. static inline int cpu_has_vmx_vpid(void)
  186. {
  187. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  188. SECONDARY_EXEC_ENABLE_VPID);
  189. }
  190. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  191. {
  192. int i;
  193. for (i = 0; i < vmx->nmsrs; ++i)
  194. if (vmx->guest_msrs[i].index == msr)
  195. return i;
  196. return -1;
  197. }
  198. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  199. {
  200. struct {
  201. u64 vpid : 16;
  202. u64 rsvd : 48;
  203. u64 gva;
  204. } operand = { vpid, 0, gva };
  205. asm volatile (ASM_VMX_INVVPID
  206. /* CF==1 or ZF==1 --> rc = -1 */
  207. "; ja 1f ; ud2 ; 1:"
  208. : : "a"(&operand), "c"(ext) : "cc", "memory");
  209. }
  210. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  211. {
  212. int i;
  213. i = __find_msr_index(vmx, msr);
  214. if (i >= 0)
  215. return &vmx->guest_msrs[i];
  216. return NULL;
  217. }
  218. static void vmcs_clear(struct vmcs *vmcs)
  219. {
  220. u64 phys_addr = __pa(vmcs);
  221. u8 error;
  222. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  223. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  224. : "cc", "memory");
  225. if (error)
  226. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  227. vmcs, phys_addr);
  228. }
  229. static void __vcpu_clear(void *arg)
  230. {
  231. struct vcpu_vmx *vmx = arg;
  232. int cpu = raw_smp_processor_id();
  233. if (vmx->vcpu.cpu == cpu)
  234. vmcs_clear(vmx->vmcs);
  235. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  236. per_cpu(current_vmcs, cpu) = NULL;
  237. rdtscll(vmx->vcpu.arch.host_tsc);
  238. }
  239. static void vcpu_clear(struct vcpu_vmx *vmx)
  240. {
  241. if (vmx->vcpu.cpu == -1)
  242. return;
  243. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 0, 1);
  244. vmx->launched = 0;
  245. }
  246. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  247. {
  248. if (vmx->vpid == 0)
  249. return;
  250. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  251. }
  252. static unsigned long vmcs_readl(unsigned long field)
  253. {
  254. unsigned long value;
  255. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  256. : "=a"(value) : "d"(field) : "cc");
  257. return value;
  258. }
  259. static u16 vmcs_read16(unsigned long field)
  260. {
  261. return vmcs_readl(field);
  262. }
  263. static u32 vmcs_read32(unsigned long field)
  264. {
  265. return vmcs_readl(field);
  266. }
  267. static u64 vmcs_read64(unsigned long field)
  268. {
  269. #ifdef CONFIG_X86_64
  270. return vmcs_readl(field);
  271. #else
  272. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  273. #endif
  274. }
  275. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  276. {
  277. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  278. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  279. dump_stack();
  280. }
  281. static void vmcs_writel(unsigned long field, unsigned long value)
  282. {
  283. u8 error;
  284. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  285. : "=q"(error) : "a"(value), "d"(field) : "cc");
  286. if (unlikely(error))
  287. vmwrite_error(field, value);
  288. }
  289. static void vmcs_write16(unsigned long field, u16 value)
  290. {
  291. vmcs_writel(field, value);
  292. }
  293. static void vmcs_write32(unsigned long field, u32 value)
  294. {
  295. vmcs_writel(field, value);
  296. }
  297. static void vmcs_write64(unsigned long field, u64 value)
  298. {
  299. #ifdef CONFIG_X86_64
  300. vmcs_writel(field, value);
  301. #else
  302. vmcs_writel(field, value);
  303. asm volatile ("");
  304. vmcs_writel(field+1, value >> 32);
  305. #endif
  306. }
  307. static void vmcs_clear_bits(unsigned long field, u32 mask)
  308. {
  309. vmcs_writel(field, vmcs_readl(field) & ~mask);
  310. }
  311. static void vmcs_set_bits(unsigned long field, u32 mask)
  312. {
  313. vmcs_writel(field, vmcs_readl(field) | mask);
  314. }
  315. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  316. {
  317. u32 eb;
  318. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  319. if (!vcpu->fpu_active)
  320. eb |= 1u << NM_VECTOR;
  321. if (vcpu->guest_debug.enabled)
  322. eb |= 1u << 1;
  323. if (vcpu->arch.rmode.active)
  324. eb = ~0;
  325. vmcs_write32(EXCEPTION_BITMAP, eb);
  326. }
  327. static void reload_tss(void)
  328. {
  329. /*
  330. * VT restores TR but not its size. Useless.
  331. */
  332. struct descriptor_table gdt;
  333. struct desc_struct *descs;
  334. get_gdt(&gdt);
  335. descs = (void *)gdt.base;
  336. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  337. load_TR_desc();
  338. }
  339. static void load_transition_efer(struct vcpu_vmx *vmx)
  340. {
  341. int efer_offset = vmx->msr_offset_efer;
  342. u64 host_efer = vmx->host_msrs[efer_offset].data;
  343. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  344. u64 ignore_bits;
  345. if (efer_offset < 0)
  346. return;
  347. /*
  348. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  349. * outside long mode
  350. */
  351. ignore_bits = EFER_NX | EFER_SCE;
  352. #ifdef CONFIG_X86_64
  353. ignore_bits |= EFER_LMA | EFER_LME;
  354. /* SCE is meaningful only in long mode on Intel */
  355. if (guest_efer & EFER_LMA)
  356. ignore_bits &= ~(u64)EFER_SCE;
  357. #endif
  358. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  359. return;
  360. vmx->host_state.guest_efer_loaded = 1;
  361. guest_efer &= ~ignore_bits;
  362. guest_efer |= host_efer & ignore_bits;
  363. wrmsrl(MSR_EFER, guest_efer);
  364. vmx->vcpu.stat.efer_reload++;
  365. }
  366. static void reload_host_efer(struct vcpu_vmx *vmx)
  367. {
  368. if (vmx->host_state.guest_efer_loaded) {
  369. vmx->host_state.guest_efer_loaded = 0;
  370. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  371. }
  372. }
  373. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  374. {
  375. struct vcpu_vmx *vmx = to_vmx(vcpu);
  376. if (vmx->host_state.loaded)
  377. return;
  378. vmx->host_state.loaded = 1;
  379. /*
  380. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  381. * allow segment selectors with cpl > 0 or ti == 1.
  382. */
  383. vmx->host_state.ldt_sel = read_ldt();
  384. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  385. vmx->host_state.fs_sel = read_fs();
  386. if (!(vmx->host_state.fs_sel & 7)) {
  387. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  388. vmx->host_state.fs_reload_needed = 0;
  389. } else {
  390. vmcs_write16(HOST_FS_SELECTOR, 0);
  391. vmx->host_state.fs_reload_needed = 1;
  392. }
  393. vmx->host_state.gs_sel = read_gs();
  394. if (!(vmx->host_state.gs_sel & 7))
  395. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  396. else {
  397. vmcs_write16(HOST_GS_SELECTOR, 0);
  398. vmx->host_state.gs_ldt_reload_needed = 1;
  399. }
  400. #ifdef CONFIG_X86_64
  401. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  402. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  403. #else
  404. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  405. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  406. #endif
  407. #ifdef CONFIG_X86_64
  408. if (is_long_mode(&vmx->vcpu))
  409. save_msrs(vmx->host_msrs +
  410. vmx->msr_offset_kernel_gs_base, 1);
  411. #endif
  412. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  413. load_transition_efer(vmx);
  414. }
  415. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  416. {
  417. unsigned long flags;
  418. if (!vmx->host_state.loaded)
  419. return;
  420. ++vmx->vcpu.stat.host_state_reload;
  421. vmx->host_state.loaded = 0;
  422. if (vmx->host_state.fs_reload_needed)
  423. load_fs(vmx->host_state.fs_sel);
  424. if (vmx->host_state.gs_ldt_reload_needed) {
  425. load_ldt(vmx->host_state.ldt_sel);
  426. /*
  427. * If we have to reload gs, we must take care to
  428. * preserve our gs base.
  429. */
  430. local_irq_save(flags);
  431. load_gs(vmx->host_state.gs_sel);
  432. #ifdef CONFIG_X86_64
  433. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  434. #endif
  435. local_irq_restore(flags);
  436. }
  437. reload_tss();
  438. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  439. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  440. reload_host_efer(vmx);
  441. }
  442. /*
  443. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  444. * vcpu mutex is already taken.
  445. */
  446. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  447. {
  448. struct vcpu_vmx *vmx = to_vmx(vcpu);
  449. u64 phys_addr = __pa(vmx->vmcs);
  450. u64 tsc_this, delta, new_offset;
  451. if (vcpu->cpu != cpu) {
  452. vcpu_clear(vmx);
  453. kvm_migrate_apic_timer(vcpu);
  454. vpid_sync_vcpu_all(vmx);
  455. }
  456. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  457. u8 error;
  458. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  459. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  460. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  461. : "cc");
  462. if (error)
  463. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  464. vmx->vmcs, phys_addr);
  465. }
  466. if (vcpu->cpu != cpu) {
  467. struct descriptor_table dt;
  468. unsigned long sysenter_esp;
  469. vcpu->cpu = cpu;
  470. /*
  471. * Linux uses per-cpu TSS and GDT, so set these when switching
  472. * processors.
  473. */
  474. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  475. get_gdt(&dt);
  476. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  477. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  478. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  479. /*
  480. * Make sure the time stamp counter is monotonous.
  481. */
  482. rdtscll(tsc_this);
  483. if (tsc_this < vcpu->arch.host_tsc) {
  484. delta = vcpu->arch.host_tsc - tsc_this;
  485. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  486. vmcs_write64(TSC_OFFSET, new_offset);
  487. }
  488. }
  489. }
  490. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  491. {
  492. vmx_load_host_state(to_vmx(vcpu));
  493. }
  494. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  495. {
  496. if (vcpu->fpu_active)
  497. return;
  498. vcpu->fpu_active = 1;
  499. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  500. if (vcpu->arch.cr0 & X86_CR0_TS)
  501. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  502. update_exception_bitmap(vcpu);
  503. }
  504. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  505. {
  506. if (!vcpu->fpu_active)
  507. return;
  508. vcpu->fpu_active = 0;
  509. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  510. update_exception_bitmap(vcpu);
  511. }
  512. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  513. {
  514. vcpu_clear(to_vmx(vcpu));
  515. }
  516. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  517. {
  518. return vmcs_readl(GUEST_RFLAGS);
  519. }
  520. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  521. {
  522. if (vcpu->arch.rmode.active)
  523. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  524. vmcs_writel(GUEST_RFLAGS, rflags);
  525. }
  526. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  527. {
  528. unsigned long rip;
  529. u32 interruptibility;
  530. rip = vmcs_readl(GUEST_RIP);
  531. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  532. vmcs_writel(GUEST_RIP, rip);
  533. /*
  534. * We emulated an instruction, so temporary interrupt blocking
  535. * should be removed, if set.
  536. */
  537. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  538. if (interruptibility & 3)
  539. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  540. interruptibility & ~3);
  541. vcpu->arch.interrupt_window_open = 1;
  542. }
  543. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  544. bool has_error_code, u32 error_code)
  545. {
  546. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  547. nr | INTR_TYPE_EXCEPTION
  548. | (has_error_code ? INTR_INFO_DELIVER_CODE_MASK : 0)
  549. | INTR_INFO_VALID_MASK);
  550. if (has_error_code)
  551. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  552. }
  553. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  554. {
  555. struct vcpu_vmx *vmx = to_vmx(vcpu);
  556. return !(vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  557. }
  558. /*
  559. * Swap MSR entry in host/guest MSR entry array.
  560. */
  561. #ifdef CONFIG_X86_64
  562. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  563. {
  564. struct kvm_msr_entry tmp;
  565. tmp = vmx->guest_msrs[to];
  566. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  567. vmx->guest_msrs[from] = tmp;
  568. tmp = vmx->host_msrs[to];
  569. vmx->host_msrs[to] = vmx->host_msrs[from];
  570. vmx->host_msrs[from] = tmp;
  571. }
  572. #endif
  573. /*
  574. * Set up the vmcs to automatically save and restore system
  575. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  576. * mode, as fiddling with msrs is very expensive.
  577. */
  578. static void setup_msrs(struct vcpu_vmx *vmx)
  579. {
  580. int save_nmsrs;
  581. vmx_load_host_state(vmx);
  582. save_nmsrs = 0;
  583. #ifdef CONFIG_X86_64
  584. if (is_long_mode(&vmx->vcpu)) {
  585. int index;
  586. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  587. if (index >= 0)
  588. move_msr_up(vmx, index, save_nmsrs++);
  589. index = __find_msr_index(vmx, MSR_LSTAR);
  590. if (index >= 0)
  591. move_msr_up(vmx, index, save_nmsrs++);
  592. index = __find_msr_index(vmx, MSR_CSTAR);
  593. if (index >= 0)
  594. move_msr_up(vmx, index, save_nmsrs++);
  595. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  596. if (index >= 0)
  597. move_msr_up(vmx, index, save_nmsrs++);
  598. /*
  599. * MSR_K6_STAR is only needed on long mode guests, and only
  600. * if efer.sce is enabled.
  601. */
  602. index = __find_msr_index(vmx, MSR_K6_STAR);
  603. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  604. move_msr_up(vmx, index, save_nmsrs++);
  605. }
  606. #endif
  607. vmx->save_nmsrs = save_nmsrs;
  608. #ifdef CONFIG_X86_64
  609. vmx->msr_offset_kernel_gs_base =
  610. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  611. #endif
  612. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  613. }
  614. /*
  615. * reads and returns guest's timestamp counter "register"
  616. * guest_tsc = host_tsc + tsc_offset -- 21.3
  617. */
  618. static u64 guest_read_tsc(void)
  619. {
  620. u64 host_tsc, tsc_offset;
  621. rdtscll(host_tsc);
  622. tsc_offset = vmcs_read64(TSC_OFFSET);
  623. return host_tsc + tsc_offset;
  624. }
  625. /*
  626. * writes 'guest_tsc' into guest's timestamp counter "register"
  627. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  628. */
  629. static void guest_write_tsc(u64 guest_tsc)
  630. {
  631. u64 host_tsc;
  632. rdtscll(host_tsc);
  633. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  634. }
  635. /*
  636. * Reads an msr value (of 'msr_index') into 'pdata'.
  637. * Returns 0 on success, non-0 otherwise.
  638. * Assumes vcpu_load() was already called.
  639. */
  640. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  641. {
  642. u64 data;
  643. struct kvm_msr_entry *msr;
  644. if (!pdata) {
  645. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  646. return -EINVAL;
  647. }
  648. switch (msr_index) {
  649. #ifdef CONFIG_X86_64
  650. case MSR_FS_BASE:
  651. data = vmcs_readl(GUEST_FS_BASE);
  652. break;
  653. case MSR_GS_BASE:
  654. data = vmcs_readl(GUEST_GS_BASE);
  655. break;
  656. case MSR_EFER:
  657. return kvm_get_msr_common(vcpu, msr_index, pdata);
  658. #endif
  659. case MSR_IA32_TIME_STAMP_COUNTER:
  660. data = guest_read_tsc();
  661. break;
  662. case MSR_IA32_SYSENTER_CS:
  663. data = vmcs_read32(GUEST_SYSENTER_CS);
  664. break;
  665. case MSR_IA32_SYSENTER_EIP:
  666. data = vmcs_readl(GUEST_SYSENTER_EIP);
  667. break;
  668. case MSR_IA32_SYSENTER_ESP:
  669. data = vmcs_readl(GUEST_SYSENTER_ESP);
  670. break;
  671. default:
  672. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  673. if (msr) {
  674. data = msr->data;
  675. break;
  676. }
  677. return kvm_get_msr_common(vcpu, msr_index, pdata);
  678. }
  679. *pdata = data;
  680. return 0;
  681. }
  682. /*
  683. * Writes msr value into into the appropriate "register".
  684. * Returns 0 on success, non-0 otherwise.
  685. * Assumes vcpu_load() was already called.
  686. */
  687. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  688. {
  689. struct vcpu_vmx *vmx = to_vmx(vcpu);
  690. struct kvm_msr_entry *msr;
  691. int ret = 0;
  692. switch (msr_index) {
  693. #ifdef CONFIG_X86_64
  694. case MSR_EFER:
  695. ret = kvm_set_msr_common(vcpu, msr_index, data);
  696. if (vmx->host_state.loaded) {
  697. reload_host_efer(vmx);
  698. load_transition_efer(vmx);
  699. }
  700. break;
  701. case MSR_FS_BASE:
  702. vmcs_writel(GUEST_FS_BASE, data);
  703. break;
  704. case MSR_GS_BASE:
  705. vmcs_writel(GUEST_GS_BASE, data);
  706. break;
  707. #endif
  708. case MSR_IA32_SYSENTER_CS:
  709. vmcs_write32(GUEST_SYSENTER_CS, data);
  710. break;
  711. case MSR_IA32_SYSENTER_EIP:
  712. vmcs_writel(GUEST_SYSENTER_EIP, data);
  713. break;
  714. case MSR_IA32_SYSENTER_ESP:
  715. vmcs_writel(GUEST_SYSENTER_ESP, data);
  716. break;
  717. case MSR_IA32_TIME_STAMP_COUNTER:
  718. guest_write_tsc(data);
  719. break;
  720. default:
  721. msr = find_msr_entry(vmx, msr_index);
  722. if (msr) {
  723. msr->data = data;
  724. if (vmx->host_state.loaded)
  725. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  726. break;
  727. }
  728. ret = kvm_set_msr_common(vcpu, msr_index, data);
  729. }
  730. return ret;
  731. }
  732. /*
  733. * Sync the rsp and rip registers into the vcpu structure. This allows
  734. * registers to be accessed by indexing vcpu->arch.regs.
  735. */
  736. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  737. {
  738. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  739. vcpu->arch.rip = vmcs_readl(GUEST_RIP);
  740. }
  741. /*
  742. * Syncs rsp and rip back into the vmcs. Should be called after possible
  743. * modification.
  744. */
  745. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  746. {
  747. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  748. vmcs_writel(GUEST_RIP, vcpu->arch.rip);
  749. }
  750. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  751. {
  752. unsigned long dr7 = 0x400;
  753. int old_singlestep;
  754. old_singlestep = vcpu->guest_debug.singlestep;
  755. vcpu->guest_debug.enabled = dbg->enabled;
  756. if (vcpu->guest_debug.enabled) {
  757. int i;
  758. dr7 |= 0x200; /* exact */
  759. for (i = 0; i < 4; ++i) {
  760. if (!dbg->breakpoints[i].enabled)
  761. continue;
  762. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  763. dr7 |= 2 << (i*2); /* global enable */
  764. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  765. }
  766. vcpu->guest_debug.singlestep = dbg->singlestep;
  767. } else
  768. vcpu->guest_debug.singlestep = 0;
  769. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  770. unsigned long flags;
  771. flags = vmcs_readl(GUEST_RFLAGS);
  772. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  773. vmcs_writel(GUEST_RFLAGS, flags);
  774. }
  775. update_exception_bitmap(vcpu);
  776. vmcs_writel(GUEST_DR7, dr7);
  777. return 0;
  778. }
  779. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  780. {
  781. struct vcpu_vmx *vmx = to_vmx(vcpu);
  782. u32 idtv_info_field;
  783. idtv_info_field = vmx->idt_vectoring_info;
  784. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  785. if (is_external_interrupt(idtv_info_field))
  786. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  787. else
  788. printk(KERN_DEBUG "pending exception: not handled yet\n");
  789. }
  790. return -1;
  791. }
  792. static __init int cpu_has_kvm_support(void)
  793. {
  794. unsigned long ecx = cpuid_ecx(1);
  795. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  796. }
  797. static __init int vmx_disabled_by_bios(void)
  798. {
  799. u64 msr;
  800. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  801. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  802. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  803. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  804. /* locked but not enabled */
  805. }
  806. static void hardware_enable(void *garbage)
  807. {
  808. int cpu = raw_smp_processor_id();
  809. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  810. u64 old;
  811. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  812. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  813. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  814. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  815. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  816. /* enable and lock */
  817. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  818. MSR_IA32_FEATURE_CONTROL_LOCKED |
  819. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  820. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  821. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  822. : "memory", "cc");
  823. }
  824. static void hardware_disable(void *garbage)
  825. {
  826. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  827. }
  828. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  829. u32 msr, u32 *result)
  830. {
  831. u32 vmx_msr_low, vmx_msr_high;
  832. u32 ctl = ctl_min | ctl_opt;
  833. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  834. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  835. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  836. /* Ensure minimum (required) set of control bits are supported. */
  837. if (ctl_min & ~ctl)
  838. return -EIO;
  839. *result = ctl;
  840. return 0;
  841. }
  842. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  843. {
  844. u32 vmx_msr_low, vmx_msr_high;
  845. u32 min, opt;
  846. u32 _pin_based_exec_control = 0;
  847. u32 _cpu_based_exec_control = 0;
  848. u32 _cpu_based_2nd_exec_control = 0;
  849. u32 _vmexit_control = 0;
  850. u32 _vmentry_control = 0;
  851. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  852. opt = 0;
  853. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  854. &_pin_based_exec_control) < 0)
  855. return -EIO;
  856. min = CPU_BASED_HLT_EXITING |
  857. #ifdef CONFIG_X86_64
  858. CPU_BASED_CR8_LOAD_EXITING |
  859. CPU_BASED_CR8_STORE_EXITING |
  860. #endif
  861. CPU_BASED_USE_IO_BITMAPS |
  862. CPU_BASED_MOV_DR_EXITING |
  863. CPU_BASED_USE_TSC_OFFSETING;
  864. opt = CPU_BASED_TPR_SHADOW |
  865. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  866. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  867. &_cpu_based_exec_control) < 0)
  868. return -EIO;
  869. #ifdef CONFIG_X86_64
  870. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  871. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  872. ~CPU_BASED_CR8_STORE_EXITING;
  873. #endif
  874. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  875. min = 0;
  876. opt = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  877. SECONDARY_EXEC_WBINVD_EXITING |
  878. SECONDARY_EXEC_ENABLE_VPID;
  879. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS2,
  880. &_cpu_based_2nd_exec_control) < 0)
  881. return -EIO;
  882. }
  883. #ifndef CONFIG_X86_64
  884. if (!(_cpu_based_2nd_exec_control &
  885. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  886. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  887. #endif
  888. min = 0;
  889. #ifdef CONFIG_X86_64
  890. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  891. #endif
  892. opt = 0;
  893. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  894. &_vmexit_control) < 0)
  895. return -EIO;
  896. min = opt = 0;
  897. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  898. &_vmentry_control) < 0)
  899. return -EIO;
  900. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  901. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  902. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  903. return -EIO;
  904. #ifdef CONFIG_X86_64
  905. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  906. if (vmx_msr_high & (1u<<16))
  907. return -EIO;
  908. #endif
  909. /* Require Write-Back (WB) memory type for VMCS accesses. */
  910. if (((vmx_msr_high >> 18) & 15) != 6)
  911. return -EIO;
  912. vmcs_conf->size = vmx_msr_high & 0x1fff;
  913. vmcs_conf->order = get_order(vmcs_config.size);
  914. vmcs_conf->revision_id = vmx_msr_low;
  915. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  916. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  917. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  918. vmcs_conf->vmexit_ctrl = _vmexit_control;
  919. vmcs_conf->vmentry_ctrl = _vmentry_control;
  920. return 0;
  921. }
  922. static struct vmcs *alloc_vmcs_cpu(int cpu)
  923. {
  924. int node = cpu_to_node(cpu);
  925. struct page *pages;
  926. struct vmcs *vmcs;
  927. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  928. if (!pages)
  929. return NULL;
  930. vmcs = page_address(pages);
  931. memset(vmcs, 0, vmcs_config.size);
  932. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  933. return vmcs;
  934. }
  935. static struct vmcs *alloc_vmcs(void)
  936. {
  937. return alloc_vmcs_cpu(raw_smp_processor_id());
  938. }
  939. static void free_vmcs(struct vmcs *vmcs)
  940. {
  941. free_pages((unsigned long)vmcs, vmcs_config.order);
  942. }
  943. static void free_kvm_area(void)
  944. {
  945. int cpu;
  946. for_each_online_cpu(cpu)
  947. free_vmcs(per_cpu(vmxarea, cpu));
  948. }
  949. static __init int alloc_kvm_area(void)
  950. {
  951. int cpu;
  952. for_each_online_cpu(cpu) {
  953. struct vmcs *vmcs;
  954. vmcs = alloc_vmcs_cpu(cpu);
  955. if (!vmcs) {
  956. free_kvm_area();
  957. return -ENOMEM;
  958. }
  959. per_cpu(vmxarea, cpu) = vmcs;
  960. }
  961. return 0;
  962. }
  963. static __init int hardware_setup(void)
  964. {
  965. if (setup_vmcs_config(&vmcs_config) < 0)
  966. return -EIO;
  967. if (boot_cpu_has(X86_FEATURE_NX))
  968. kvm_enable_efer_bits(EFER_NX);
  969. return alloc_kvm_area();
  970. }
  971. static __exit void hardware_unsetup(void)
  972. {
  973. free_kvm_area();
  974. }
  975. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  976. {
  977. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  978. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  979. vmcs_write16(sf->selector, save->selector);
  980. vmcs_writel(sf->base, save->base);
  981. vmcs_write32(sf->limit, save->limit);
  982. vmcs_write32(sf->ar_bytes, save->ar);
  983. } else {
  984. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  985. << AR_DPL_SHIFT;
  986. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  987. }
  988. }
  989. static void enter_pmode(struct kvm_vcpu *vcpu)
  990. {
  991. unsigned long flags;
  992. vcpu->arch.rmode.active = 0;
  993. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  994. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  995. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  996. flags = vmcs_readl(GUEST_RFLAGS);
  997. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  998. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  999. vmcs_writel(GUEST_RFLAGS, flags);
  1000. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1001. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1002. update_exception_bitmap(vcpu);
  1003. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1004. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1005. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1006. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1007. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1008. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1009. vmcs_write16(GUEST_CS_SELECTOR,
  1010. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1011. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1012. }
  1013. static gva_t rmode_tss_base(struct kvm *kvm)
  1014. {
  1015. if (!kvm->arch.tss_addr) {
  1016. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1017. kvm->memslots[0].npages - 3;
  1018. return base_gfn << PAGE_SHIFT;
  1019. }
  1020. return kvm->arch.tss_addr;
  1021. }
  1022. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1023. {
  1024. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1025. save->selector = vmcs_read16(sf->selector);
  1026. save->base = vmcs_readl(sf->base);
  1027. save->limit = vmcs_read32(sf->limit);
  1028. save->ar = vmcs_read32(sf->ar_bytes);
  1029. vmcs_write16(sf->selector, save->base >> 4);
  1030. vmcs_write32(sf->base, save->base & 0xfffff);
  1031. vmcs_write32(sf->limit, 0xffff);
  1032. vmcs_write32(sf->ar_bytes, 0xf3);
  1033. }
  1034. static void enter_rmode(struct kvm_vcpu *vcpu)
  1035. {
  1036. unsigned long flags;
  1037. vcpu->arch.rmode.active = 1;
  1038. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1039. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1040. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1041. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1042. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1043. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1044. flags = vmcs_readl(GUEST_RFLAGS);
  1045. vcpu->arch.rmode.save_iopl
  1046. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1047. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1048. vmcs_writel(GUEST_RFLAGS, flags);
  1049. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1050. update_exception_bitmap(vcpu);
  1051. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1052. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1053. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1054. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1055. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1056. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1057. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1058. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1059. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1060. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1061. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1062. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1063. kvm_mmu_reset_context(vcpu);
  1064. init_rmode_tss(vcpu->kvm);
  1065. }
  1066. #ifdef CONFIG_X86_64
  1067. static void enter_lmode(struct kvm_vcpu *vcpu)
  1068. {
  1069. u32 guest_tr_ar;
  1070. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1071. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1072. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1073. __func__);
  1074. vmcs_write32(GUEST_TR_AR_BYTES,
  1075. (guest_tr_ar & ~AR_TYPE_MASK)
  1076. | AR_TYPE_BUSY_64_TSS);
  1077. }
  1078. vcpu->arch.shadow_efer |= EFER_LMA;
  1079. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1080. vmcs_write32(VM_ENTRY_CONTROLS,
  1081. vmcs_read32(VM_ENTRY_CONTROLS)
  1082. | VM_ENTRY_IA32E_MODE);
  1083. }
  1084. static void exit_lmode(struct kvm_vcpu *vcpu)
  1085. {
  1086. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1087. vmcs_write32(VM_ENTRY_CONTROLS,
  1088. vmcs_read32(VM_ENTRY_CONTROLS)
  1089. & ~VM_ENTRY_IA32E_MODE);
  1090. }
  1091. #endif
  1092. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1093. {
  1094. vpid_sync_vcpu_all(to_vmx(vcpu));
  1095. }
  1096. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1097. {
  1098. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1099. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1100. }
  1101. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1102. {
  1103. vmx_fpu_deactivate(vcpu);
  1104. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1105. enter_pmode(vcpu);
  1106. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1107. enter_rmode(vcpu);
  1108. #ifdef CONFIG_X86_64
  1109. if (vcpu->arch.shadow_efer & EFER_LME) {
  1110. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1111. enter_lmode(vcpu);
  1112. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1113. exit_lmode(vcpu);
  1114. }
  1115. #endif
  1116. vmcs_writel(CR0_READ_SHADOW, cr0);
  1117. vmcs_writel(GUEST_CR0,
  1118. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  1119. vcpu->arch.cr0 = cr0;
  1120. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1121. vmx_fpu_activate(vcpu);
  1122. }
  1123. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1124. {
  1125. vmx_flush_tlb(vcpu);
  1126. vmcs_writel(GUEST_CR3, cr3);
  1127. if (vcpu->arch.cr0 & X86_CR0_PE)
  1128. vmx_fpu_deactivate(vcpu);
  1129. }
  1130. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1131. {
  1132. vmcs_writel(CR4_READ_SHADOW, cr4);
  1133. vmcs_writel(GUEST_CR4, cr4 | (vcpu->arch.rmode.active ?
  1134. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  1135. vcpu->arch.cr4 = cr4;
  1136. }
  1137. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1138. {
  1139. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1140. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1141. vcpu->arch.shadow_efer = efer;
  1142. if (!msr)
  1143. return;
  1144. if (efer & EFER_LMA) {
  1145. vmcs_write32(VM_ENTRY_CONTROLS,
  1146. vmcs_read32(VM_ENTRY_CONTROLS) |
  1147. VM_ENTRY_IA32E_MODE);
  1148. msr->data = efer;
  1149. } else {
  1150. vmcs_write32(VM_ENTRY_CONTROLS,
  1151. vmcs_read32(VM_ENTRY_CONTROLS) &
  1152. ~VM_ENTRY_IA32E_MODE);
  1153. msr->data = efer & ~EFER_LME;
  1154. }
  1155. setup_msrs(vmx);
  1156. }
  1157. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1158. {
  1159. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1160. return vmcs_readl(sf->base);
  1161. }
  1162. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1163. struct kvm_segment *var, int seg)
  1164. {
  1165. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1166. u32 ar;
  1167. var->base = vmcs_readl(sf->base);
  1168. var->limit = vmcs_read32(sf->limit);
  1169. var->selector = vmcs_read16(sf->selector);
  1170. ar = vmcs_read32(sf->ar_bytes);
  1171. if (ar & AR_UNUSABLE_MASK)
  1172. ar = 0;
  1173. var->type = ar & 15;
  1174. var->s = (ar >> 4) & 1;
  1175. var->dpl = (ar >> 5) & 3;
  1176. var->present = (ar >> 7) & 1;
  1177. var->avl = (ar >> 12) & 1;
  1178. var->l = (ar >> 13) & 1;
  1179. var->db = (ar >> 14) & 1;
  1180. var->g = (ar >> 15) & 1;
  1181. var->unusable = (ar >> 16) & 1;
  1182. }
  1183. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1184. {
  1185. struct kvm_segment kvm_seg;
  1186. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1187. return 0;
  1188. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1189. return 3;
  1190. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1191. return kvm_seg.selector & 3;
  1192. }
  1193. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1194. {
  1195. u32 ar;
  1196. if (var->unusable)
  1197. ar = 1 << 16;
  1198. else {
  1199. ar = var->type & 15;
  1200. ar |= (var->s & 1) << 4;
  1201. ar |= (var->dpl & 3) << 5;
  1202. ar |= (var->present & 1) << 7;
  1203. ar |= (var->avl & 1) << 12;
  1204. ar |= (var->l & 1) << 13;
  1205. ar |= (var->db & 1) << 14;
  1206. ar |= (var->g & 1) << 15;
  1207. }
  1208. if (ar == 0) /* a 0 value means unusable */
  1209. ar = AR_UNUSABLE_MASK;
  1210. return ar;
  1211. }
  1212. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1213. struct kvm_segment *var, int seg)
  1214. {
  1215. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1216. u32 ar;
  1217. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1218. vcpu->arch.rmode.tr.selector = var->selector;
  1219. vcpu->arch.rmode.tr.base = var->base;
  1220. vcpu->arch.rmode.tr.limit = var->limit;
  1221. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1222. return;
  1223. }
  1224. vmcs_writel(sf->base, var->base);
  1225. vmcs_write32(sf->limit, var->limit);
  1226. vmcs_write16(sf->selector, var->selector);
  1227. if (vcpu->arch.rmode.active && var->s) {
  1228. /*
  1229. * Hack real-mode segments into vm86 compatibility.
  1230. */
  1231. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1232. vmcs_writel(sf->base, 0xf0000);
  1233. ar = 0xf3;
  1234. } else
  1235. ar = vmx_segment_access_rights(var);
  1236. vmcs_write32(sf->ar_bytes, ar);
  1237. }
  1238. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1239. {
  1240. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1241. *db = (ar >> 14) & 1;
  1242. *l = (ar >> 13) & 1;
  1243. }
  1244. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1245. {
  1246. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1247. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1248. }
  1249. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1250. {
  1251. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1252. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1253. }
  1254. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1255. {
  1256. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1257. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1258. }
  1259. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1260. {
  1261. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1262. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1263. }
  1264. static int init_rmode_tss(struct kvm *kvm)
  1265. {
  1266. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1267. u16 data = 0;
  1268. int ret = 0;
  1269. int r;
  1270. down_read(&kvm->slots_lock);
  1271. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1272. if (r < 0)
  1273. goto out;
  1274. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1275. r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
  1276. if (r < 0)
  1277. goto out;
  1278. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1279. if (r < 0)
  1280. goto out;
  1281. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1282. if (r < 0)
  1283. goto out;
  1284. data = ~0;
  1285. r = kvm_write_guest_page(kvm, fn, &data,
  1286. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1287. sizeof(u8));
  1288. if (r < 0)
  1289. goto out;
  1290. ret = 1;
  1291. out:
  1292. up_read(&kvm->slots_lock);
  1293. return ret;
  1294. }
  1295. static void seg_setup(int seg)
  1296. {
  1297. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1298. vmcs_write16(sf->selector, 0);
  1299. vmcs_writel(sf->base, 0);
  1300. vmcs_write32(sf->limit, 0xffff);
  1301. vmcs_write32(sf->ar_bytes, 0x93);
  1302. }
  1303. static int alloc_apic_access_page(struct kvm *kvm)
  1304. {
  1305. struct kvm_userspace_memory_region kvm_userspace_mem;
  1306. int r = 0;
  1307. down_write(&kvm->slots_lock);
  1308. if (kvm->arch.apic_access_page)
  1309. goto out;
  1310. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1311. kvm_userspace_mem.flags = 0;
  1312. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1313. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1314. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1315. if (r)
  1316. goto out;
  1317. down_read(&current->mm->mmap_sem);
  1318. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1319. up_read(&current->mm->mmap_sem);
  1320. out:
  1321. up_write(&kvm->slots_lock);
  1322. return r;
  1323. }
  1324. static void allocate_vpid(struct vcpu_vmx *vmx)
  1325. {
  1326. int vpid;
  1327. vmx->vpid = 0;
  1328. if (!enable_vpid || !cpu_has_vmx_vpid())
  1329. return;
  1330. spin_lock(&vmx_vpid_lock);
  1331. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1332. if (vpid < VMX_NR_VPIDS) {
  1333. vmx->vpid = vpid;
  1334. __set_bit(vpid, vmx_vpid_bitmap);
  1335. }
  1336. spin_unlock(&vmx_vpid_lock);
  1337. }
  1338. /*
  1339. * Sets up the vmcs for emulated real mode.
  1340. */
  1341. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1342. {
  1343. u32 host_sysenter_cs;
  1344. u32 junk;
  1345. unsigned long a;
  1346. struct descriptor_table dt;
  1347. int i;
  1348. unsigned long kvm_vmx_return;
  1349. u32 exec_control;
  1350. /* I/O */
  1351. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1352. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1353. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1354. /* Control */
  1355. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1356. vmcs_config.pin_based_exec_ctrl);
  1357. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1358. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1359. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1360. #ifdef CONFIG_X86_64
  1361. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1362. CPU_BASED_CR8_LOAD_EXITING;
  1363. #endif
  1364. }
  1365. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1366. if (cpu_has_secondary_exec_ctrls()) {
  1367. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1368. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1369. exec_control &=
  1370. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1371. if (vmx->vpid == 0)
  1372. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1373. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1374. }
  1375. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1376. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1377. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1378. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1379. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1380. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1381. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1382. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1383. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1384. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1385. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1386. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1387. #ifdef CONFIG_X86_64
  1388. rdmsrl(MSR_FS_BASE, a);
  1389. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1390. rdmsrl(MSR_GS_BASE, a);
  1391. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1392. #else
  1393. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1394. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1395. #endif
  1396. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1397. get_idt(&dt);
  1398. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1399. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1400. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1401. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1402. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1403. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1404. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1405. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1406. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1407. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1408. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1409. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1410. for (i = 0; i < NR_VMX_MSR; ++i) {
  1411. u32 index = vmx_msr_index[i];
  1412. u32 data_low, data_high;
  1413. u64 data;
  1414. int j = vmx->nmsrs;
  1415. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1416. continue;
  1417. if (wrmsr_safe(index, data_low, data_high) < 0)
  1418. continue;
  1419. data = data_low | ((u64)data_high << 32);
  1420. vmx->host_msrs[j].index = index;
  1421. vmx->host_msrs[j].reserved = 0;
  1422. vmx->host_msrs[j].data = data;
  1423. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1424. ++vmx->nmsrs;
  1425. }
  1426. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1427. /* 22.2.1, 20.8.1 */
  1428. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1429. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1430. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1431. return 0;
  1432. }
  1433. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1434. {
  1435. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1436. u64 msr;
  1437. int ret;
  1438. if (!init_rmode_tss(vmx->vcpu.kvm)) {
  1439. ret = -ENOMEM;
  1440. goto out;
  1441. }
  1442. vmx->vcpu.arch.rmode.active = 0;
  1443. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1444. kvm_set_cr8(&vmx->vcpu, 0);
  1445. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1446. if (vmx->vcpu.vcpu_id == 0)
  1447. msr |= MSR_IA32_APICBASE_BSP;
  1448. kvm_set_apic_base(&vmx->vcpu, msr);
  1449. fx_init(&vmx->vcpu);
  1450. /*
  1451. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1452. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1453. */
  1454. if (vmx->vcpu.vcpu_id == 0) {
  1455. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1456. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1457. } else {
  1458. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1459. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1460. }
  1461. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1462. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1463. seg_setup(VCPU_SREG_DS);
  1464. seg_setup(VCPU_SREG_ES);
  1465. seg_setup(VCPU_SREG_FS);
  1466. seg_setup(VCPU_SREG_GS);
  1467. seg_setup(VCPU_SREG_SS);
  1468. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1469. vmcs_writel(GUEST_TR_BASE, 0);
  1470. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1471. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1472. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1473. vmcs_writel(GUEST_LDTR_BASE, 0);
  1474. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1475. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1476. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1477. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1478. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1479. vmcs_writel(GUEST_RFLAGS, 0x02);
  1480. if (vmx->vcpu.vcpu_id == 0)
  1481. vmcs_writel(GUEST_RIP, 0xfff0);
  1482. else
  1483. vmcs_writel(GUEST_RIP, 0);
  1484. vmcs_writel(GUEST_RSP, 0);
  1485. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1486. vmcs_writel(GUEST_DR7, 0x400);
  1487. vmcs_writel(GUEST_GDTR_BASE, 0);
  1488. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1489. vmcs_writel(GUEST_IDTR_BASE, 0);
  1490. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1491. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1492. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1493. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1494. guest_write_tsc(0);
  1495. /* Special registers */
  1496. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1497. setup_msrs(vmx);
  1498. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1499. if (cpu_has_vmx_tpr_shadow()) {
  1500. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1501. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1502. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1503. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  1504. vmcs_write32(TPR_THRESHOLD, 0);
  1505. }
  1506. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1507. vmcs_write64(APIC_ACCESS_ADDR,
  1508. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  1509. if (vmx->vpid != 0)
  1510. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  1511. vmx->vcpu.arch.cr0 = 0x60000010;
  1512. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  1513. vmx_set_cr4(&vmx->vcpu, 0);
  1514. vmx_set_efer(&vmx->vcpu, 0);
  1515. vmx_fpu_activate(&vmx->vcpu);
  1516. update_exception_bitmap(&vmx->vcpu);
  1517. vpid_sync_vcpu_all(vmx);
  1518. return 0;
  1519. out:
  1520. return ret;
  1521. }
  1522. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1523. {
  1524. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1525. if (vcpu->arch.rmode.active) {
  1526. vmx->rmode.irq.pending = true;
  1527. vmx->rmode.irq.vector = irq;
  1528. vmx->rmode.irq.rip = vmcs_readl(GUEST_RIP);
  1529. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1530. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  1531. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  1532. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip - 1);
  1533. return;
  1534. }
  1535. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1536. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1537. }
  1538. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1539. {
  1540. int word_index = __ffs(vcpu->arch.irq_summary);
  1541. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1542. int irq = word_index * BITS_PER_LONG + bit_index;
  1543. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1544. if (!vcpu->arch.irq_pending[word_index])
  1545. clear_bit(word_index, &vcpu->arch.irq_summary);
  1546. vmx_inject_irq(vcpu, irq);
  1547. }
  1548. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1549. struct kvm_run *kvm_run)
  1550. {
  1551. u32 cpu_based_vm_exec_control;
  1552. vcpu->arch.interrupt_window_open =
  1553. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1554. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1555. if (vcpu->arch.interrupt_window_open &&
  1556. vcpu->arch.irq_summary &&
  1557. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1558. /*
  1559. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1560. */
  1561. kvm_do_inject_irq(vcpu);
  1562. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1563. if (!vcpu->arch.interrupt_window_open &&
  1564. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  1565. /*
  1566. * Interrupts blocked. Wait for unblock.
  1567. */
  1568. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1569. else
  1570. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1571. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1572. }
  1573. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1574. {
  1575. int ret;
  1576. struct kvm_userspace_memory_region tss_mem = {
  1577. .slot = 8,
  1578. .guest_phys_addr = addr,
  1579. .memory_size = PAGE_SIZE * 3,
  1580. .flags = 0,
  1581. };
  1582. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  1583. if (ret)
  1584. return ret;
  1585. kvm->arch.tss_addr = addr;
  1586. return 0;
  1587. }
  1588. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1589. {
  1590. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1591. set_debugreg(dbg->bp[0], 0);
  1592. set_debugreg(dbg->bp[1], 1);
  1593. set_debugreg(dbg->bp[2], 2);
  1594. set_debugreg(dbg->bp[3], 3);
  1595. if (dbg->singlestep) {
  1596. unsigned long flags;
  1597. flags = vmcs_readl(GUEST_RFLAGS);
  1598. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1599. vmcs_writel(GUEST_RFLAGS, flags);
  1600. }
  1601. }
  1602. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1603. int vec, u32 err_code)
  1604. {
  1605. if (!vcpu->arch.rmode.active)
  1606. return 0;
  1607. /*
  1608. * Instruction with address size override prefix opcode 0x67
  1609. * Cause the #SS fault with 0 error code in VM86 mode.
  1610. */
  1611. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1612. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1613. return 1;
  1614. return 0;
  1615. }
  1616. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1617. {
  1618. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1619. u32 intr_info, error_code;
  1620. unsigned long cr2, rip;
  1621. u32 vect_info;
  1622. enum emulation_result er;
  1623. vect_info = vmx->idt_vectoring_info;
  1624. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1625. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1626. !is_page_fault(intr_info))
  1627. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1628. "intr info 0x%x\n", __func__, vect_info, intr_info);
  1629. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1630. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1631. set_bit(irq, vcpu->arch.irq_pending);
  1632. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1633. }
  1634. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1635. return 1; /* already handled by vmx_vcpu_run() */
  1636. if (is_no_device(intr_info)) {
  1637. vmx_fpu_activate(vcpu);
  1638. return 1;
  1639. }
  1640. if (is_invalid_opcode(intr_info)) {
  1641. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  1642. if (er != EMULATE_DONE)
  1643. kvm_queue_exception(vcpu, UD_VECTOR);
  1644. return 1;
  1645. }
  1646. error_code = 0;
  1647. rip = vmcs_readl(GUEST_RIP);
  1648. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  1649. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1650. if (is_page_fault(intr_info)) {
  1651. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1652. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  1653. }
  1654. if (vcpu->arch.rmode.active &&
  1655. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1656. error_code)) {
  1657. if (vcpu->arch.halt_request) {
  1658. vcpu->arch.halt_request = 0;
  1659. return kvm_emulate_halt(vcpu);
  1660. }
  1661. return 1;
  1662. }
  1663. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1664. (INTR_TYPE_EXCEPTION | 1)) {
  1665. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1666. return 0;
  1667. }
  1668. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1669. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1670. kvm_run->ex.error_code = error_code;
  1671. return 0;
  1672. }
  1673. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1674. struct kvm_run *kvm_run)
  1675. {
  1676. ++vcpu->stat.irq_exits;
  1677. return 1;
  1678. }
  1679. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1680. {
  1681. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1682. return 0;
  1683. }
  1684. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1685. {
  1686. unsigned long exit_qualification;
  1687. int size, down, in, string, rep;
  1688. unsigned port;
  1689. ++vcpu->stat.io_exits;
  1690. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1691. string = (exit_qualification & 16) != 0;
  1692. if (string) {
  1693. if (emulate_instruction(vcpu,
  1694. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  1695. return 0;
  1696. return 1;
  1697. }
  1698. size = (exit_qualification & 7) + 1;
  1699. in = (exit_qualification & 8) != 0;
  1700. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1701. rep = (exit_qualification & 32) != 0;
  1702. port = exit_qualification >> 16;
  1703. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  1704. }
  1705. static void
  1706. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1707. {
  1708. /*
  1709. * Patch in the VMCALL instruction:
  1710. */
  1711. hypercall[0] = 0x0f;
  1712. hypercall[1] = 0x01;
  1713. hypercall[2] = 0xc1;
  1714. }
  1715. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1716. {
  1717. unsigned long exit_qualification;
  1718. int cr;
  1719. int reg;
  1720. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1721. cr = exit_qualification & 15;
  1722. reg = (exit_qualification >> 8) & 15;
  1723. switch ((exit_qualification >> 4) & 3) {
  1724. case 0: /* mov to cr */
  1725. switch (cr) {
  1726. case 0:
  1727. vcpu_load_rsp_rip(vcpu);
  1728. kvm_set_cr0(vcpu, vcpu->arch.regs[reg]);
  1729. skip_emulated_instruction(vcpu);
  1730. return 1;
  1731. case 3:
  1732. vcpu_load_rsp_rip(vcpu);
  1733. kvm_set_cr3(vcpu, vcpu->arch.regs[reg]);
  1734. skip_emulated_instruction(vcpu);
  1735. return 1;
  1736. case 4:
  1737. vcpu_load_rsp_rip(vcpu);
  1738. kvm_set_cr4(vcpu, vcpu->arch.regs[reg]);
  1739. skip_emulated_instruction(vcpu);
  1740. return 1;
  1741. case 8:
  1742. vcpu_load_rsp_rip(vcpu);
  1743. kvm_set_cr8(vcpu, vcpu->arch.regs[reg]);
  1744. skip_emulated_instruction(vcpu);
  1745. if (irqchip_in_kernel(vcpu->kvm))
  1746. return 1;
  1747. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1748. return 0;
  1749. };
  1750. break;
  1751. case 2: /* clts */
  1752. vcpu_load_rsp_rip(vcpu);
  1753. vmx_fpu_deactivate(vcpu);
  1754. vcpu->arch.cr0 &= ~X86_CR0_TS;
  1755. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1756. vmx_fpu_activate(vcpu);
  1757. skip_emulated_instruction(vcpu);
  1758. return 1;
  1759. case 1: /*mov from cr*/
  1760. switch (cr) {
  1761. case 3:
  1762. vcpu_load_rsp_rip(vcpu);
  1763. vcpu->arch.regs[reg] = vcpu->arch.cr3;
  1764. vcpu_put_rsp_rip(vcpu);
  1765. skip_emulated_instruction(vcpu);
  1766. return 1;
  1767. case 8:
  1768. vcpu_load_rsp_rip(vcpu);
  1769. vcpu->arch.regs[reg] = kvm_get_cr8(vcpu);
  1770. vcpu_put_rsp_rip(vcpu);
  1771. skip_emulated_instruction(vcpu);
  1772. return 1;
  1773. }
  1774. break;
  1775. case 3: /* lmsw */
  1776. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1777. skip_emulated_instruction(vcpu);
  1778. return 1;
  1779. default:
  1780. break;
  1781. }
  1782. kvm_run->exit_reason = 0;
  1783. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  1784. (int)(exit_qualification >> 4) & 3, cr);
  1785. return 0;
  1786. }
  1787. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1788. {
  1789. unsigned long exit_qualification;
  1790. unsigned long val;
  1791. int dr, reg;
  1792. /*
  1793. * FIXME: this code assumes the host is debugging the guest.
  1794. * need to deal with guest debugging itself too.
  1795. */
  1796. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1797. dr = exit_qualification & 7;
  1798. reg = (exit_qualification >> 8) & 15;
  1799. vcpu_load_rsp_rip(vcpu);
  1800. if (exit_qualification & 16) {
  1801. /* mov from dr */
  1802. switch (dr) {
  1803. case 6:
  1804. val = 0xffff0ff0;
  1805. break;
  1806. case 7:
  1807. val = 0x400;
  1808. break;
  1809. default:
  1810. val = 0;
  1811. }
  1812. vcpu->arch.regs[reg] = val;
  1813. } else {
  1814. /* mov to dr */
  1815. }
  1816. vcpu_put_rsp_rip(vcpu);
  1817. skip_emulated_instruction(vcpu);
  1818. return 1;
  1819. }
  1820. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1821. {
  1822. kvm_emulate_cpuid(vcpu);
  1823. return 1;
  1824. }
  1825. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1826. {
  1827. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  1828. u64 data;
  1829. if (vmx_get_msr(vcpu, ecx, &data)) {
  1830. kvm_inject_gp(vcpu, 0);
  1831. return 1;
  1832. }
  1833. /* FIXME: handling of bits 32:63 of rax, rdx */
  1834. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  1835. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1836. skip_emulated_instruction(vcpu);
  1837. return 1;
  1838. }
  1839. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1840. {
  1841. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  1842. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  1843. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  1844. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1845. kvm_inject_gp(vcpu, 0);
  1846. return 1;
  1847. }
  1848. skip_emulated_instruction(vcpu);
  1849. return 1;
  1850. }
  1851. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  1852. struct kvm_run *kvm_run)
  1853. {
  1854. return 1;
  1855. }
  1856. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1857. struct kvm_run *kvm_run)
  1858. {
  1859. u32 cpu_based_vm_exec_control;
  1860. /* clear pending irq */
  1861. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1862. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1863. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1864. /*
  1865. * If the user space waits to inject interrupts, exit as soon as
  1866. * possible
  1867. */
  1868. if (kvm_run->request_interrupt_window &&
  1869. !vcpu->arch.irq_summary) {
  1870. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1871. ++vcpu->stat.irq_window_exits;
  1872. return 0;
  1873. }
  1874. return 1;
  1875. }
  1876. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1877. {
  1878. skip_emulated_instruction(vcpu);
  1879. return kvm_emulate_halt(vcpu);
  1880. }
  1881. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1882. {
  1883. skip_emulated_instruction(vcpu);
  1884. kvm_emulate_hypercall(vcpu);
  1885. return 1;
  1886. }
  1887. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1888. {
  1889. skip_emulated_instruction(vcpu);
  1890. /* TODO: Add support for VT-d/pass-through device */
  1891. return 1;
  1892. }
  1893. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1894. {
  1895. u64 exit_qualification;
  1896. enum emulation_result er;
  1897. unsigned long offset;
  1898. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1899. offset = exit_qualification & 0xffful;
  1900. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  1901. if (er != EMULATE_DONE) {
  1902. printk(KERN_ERR
  1903. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  1904. offset);
  1905. return -ENOTSUPP;
  1906. }
  1907. return 1;
  1908. }
  1909. /*
  1910. * The exit handlers return 1 if the exit was handled fully and guest execution
  1911. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1912. * to be done to userspace and return 0.
  1913. */
  1914. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1915. struct kvm_run *kvm_run) = {
  1916. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1917. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1918. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1919. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1920. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1921. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1922. [EXIT_REASON_CPUID] = handle_cpuid,
  1923. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1924. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1925. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1926. [EXIT_REASON_HLT] = handle_halt,
  1927. [EXIT_REASON_VMCALL] = handle_vmcall,
  1928. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  1929. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  1930. [EXIT_REASON_WBINVD] = handle_wbinvd,
  1931. };
  1932. static const int kvm_vmx_max_exit_handlers =
  1933. ARRAY_SIZE(kvm_vmx_exit_handlers);
  1934. /*
  1935. * The guest has exited. See if we can fix it or if we need userspace
  1936. * assistance.
  1937. */
  1938. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1939. {
  1940. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1941. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1942. u32 vectoring_info = vmx->idt_vectoring_info;
  1943. if (unlikely(vmx->fail)) {
  1944. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1945. kvm_run->fail_entry.hardware_entry_failure_reason
  1946. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1947. return 0;
  1948. }
  1949. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1950. exit_reason != EXIT_REASON_EXCEPTION_NMI)
  1951. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1952. "exit reason is 0x%x\n", __func__, exit_reason);
  1953. if (exit_reason < kvm_vmx_max_exit_handlers
  1954. && kvm_vmx_exit_handlers[exit_reason])
  1955. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1956. else {
  1957. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1958. kvm_run->hw.hardware_exit_reason = exit_reason;
  1959. }
  1960. return 0;
  1961. }
  1962. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  1963. {
  1964. int max_irr, tpr;
  1965. if (!vm_need_tpr_shadow(vcpu->kvm))
  1966. return;
  1967. if (!kvm_lapic_enabled(vcpu) ||
  1968. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  1969. vmcs_write32(TPR_THRESHOLD, 0);
  1970. return;
  1971. }
  1972. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  1973. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  1974. }
  1975. static void enable_irq_window(struct kvm_vcpu *vcpu)
  1976. {
  1977. u32 cpu_based_vm_exec_control;
  1978. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1979. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1980. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1981. }
  1982. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  1983. {
  1984. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1985. u32 idtv_info_field, intr_info_field;
  1986. int has_ext_irq, interrupt_window_open;
  1987. int vector;
  1988. update_tpr_threshold(vcpu);
  1989. has_ext_irq = kvm_cpu_has_interrupt(vcpu);
  1990. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  1991. idtv_info_field = vmx->idt_vectoring_info;
  1992. if (intr_info_field & INTR_INFO_VALID_MASK) {
  1993. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  1994. /* TODO: fault when IDT_Vectoring */
  1995. if (printk_ratelimit())
  1996. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  1997. }
  1998. if (has_ext_irq)
  1999. enable_irq_window(vcpu);
  2000. return;
  2001. }
  2002. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  2003. if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
  2004. == INTR_TYPE_EXT_INTR
  2005. && vcpu->arch.rmode.active) {
  2006. u8 vect = idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  2007. vmx_inject_irq(vcpu, vect);
  2008. if (unlikely(has_ext_irq))
  2009. enable_irq_window(vcpu);
  2010. return;
  2011. }
  2012. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
  2013. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2014. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  2015. if (unlikely(idtv_info_field & INTR_INFO_DELIVER_CODE_MASK))
  2016. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  2017. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  2018. if (unlikely(has_ext_irq))
  2019. enable_irq_window(vcpu);
  2020. return;
  2021. }
  2022. if (!has_ext_irq)
  2023. return;
  2024. interrupt_window_open =
  2025. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2026. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  2027. if (interrupt_window_open) {
  2028. vector = kvm_cpu_get_interrupt(vcpu);
  2029. vmx_inject_irq(vcpu, vector);
  2030. kvm_timer_intr_post(vcpu, vector);
  2031. } else
  2032. enable_irq_window(vcpu);
  2033. }
  2034. /*
  2035. * Failure to inject an interrupt should give us the information
  2036. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2037. * when fetching the interrupt redirection bitmap in the real-mode
  2038. * tss, this doesn't happen. So we do it ourselves.
  2039. */
  2040. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2041. {
  2042. vmx->rmode.irq.pending = 0;
  2043. if (vmcs_readl(GUEST_RIP) + 1 != vmx->rmode.irq.rip)
  2044. return;
  2045. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip);
  2046. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2047. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2048. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2049. return;
  2050. }
  2051. vmx->idt_vectoring_info =
  2052. VECTORING_INFO_VALID_MASK
  2053. | INTR_TYPE_EXT_INTR
  2054. | vmx->rmode.irq.vector;
  2055. }
  2056. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2057. {
  2058. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2059. u32 intr_info;
  2060. /*
  2061. * Loading guest fpu may have cleared host cr0.ts
  2062. */
  2063. vmcs_writel(HOST_CR0, read_cr0());
  2064. asm(
  2065. /* Store host registers */
  2066. #ifdef CONFIG_X86_64
  2067. "push %%rdx; push %%rbp;"
  2068. "push %%rcx \n\t"
  2069. #else
  2070. "push %%edx; push %%ebp;"
  2071. "push %%ecx \n\t"
  2072. #endif
  2073. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  2074. /* Check if vmlaunch of vmresume is needed */
  2075. "cmpl $0, %c[launched](%0) \n\t"
  2076. /* Load guest registers. Don't clobber flags. */
  2077. #ifdef CONFIG_X86_64
  2078. "mov %c[cr2](%0), %%rax \n\t"
  2079. "mov %%rax, %%cr2 \n\t"
  2080. "mov %c[rax](%0), %%rax \n\t"
  2081. "mov %c[rbx](%0), %%rbx \n\t"
  2082. "mov %c[rdx](%0), %%rdx \n\t"
  2083. "mov %c[rsi](%0), %%rsi \n\t"
  2084. "mov %c[rdi](%0), %%rdi \n\t"
  2085. "mov %c[rbp](%0), %%rbp \n\t"
  2086. "mov %c[r8](%0), %%r8 \n\t"
  2087. "mov %c[r9](%0), %%r9 \n\t"
  2088. "mov %c[r10](%0), %%r10 \n\t"
  2089. "mov %c[r11](%0), %%r11 \n\t"
  2090. "mov %c[r12](%0), %%r12 \n\t"
  2091. "mov %c[r13](%0), %%r13 \n\t"
  2092. "mov %c[r14](%0), %%r14 \n\t"
  2093. "mov %c[r15](%0), %%r15 \n\t"
  2094. "mov %c[rcx](%0), %%rcx \n\t" /* kills %0 (rcx) */
  2095. #else
  2096. "mov %c[cr2](%0), %%eax \n\t"
  2097. "mov %%eax, %%cr2 \n\t"
  2098. "mov %c[rax](%0), %%eax \n\t"
  2099. "mov %c[rbx](%0), %%ebx \n\t"
  2100. "mov %c[rdx](%0), %%edx \n\t"
  2101. "mov %c[rsi](%0), %%esi \n\t"
  2102. "mov %c[rdi](%0), %%edi \n\t"
  2103. "mov %c[rbp](%0), %%ebp \n\t"
  2104. "mov %c[rcx](%0), %%ecx \n\t" /* kills %0 (ecx) */
  2105. #endif
  2106. /* Enter guest mode */
  2107. "jne .Llaunched \n\t"
  2108. ASM_VMX_VMLAUNCH "\n\t"
  2109. "jmp .Lkvm_vmx_return \n\t"
  2110. ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
  2111. ".Lkvm_vmx_return: "
  2112. /* Save guest registers, load host registers, keep flags */
  2113. #ifdef CONFIG_X86_64
  2114. "xchg %0, (%%rsp) \n\t"
  2115. "mov %%rax, %c[rax](%0) \n\t"
  2116. "mov %%rbx, %c[rbx](%0) \n\t"
  2117. "pushq (%%rsp); popq %c[rcx](%0) \n\t"
  2118. "mov %%rdx, %c[rdx](%0) \n\t"
  2119. "mov %%rsi, %c[rsi](%0) \n\t"
  2120. "mov %%rdi, %c[rdi](%0) \n\t"
  2121. "mov %%rbp, %c[rbp](%0) \n\t"
  2122. "mov %%r8, %c[r8](%0) \n\t"
  2123. "mov %%r9, %c[r9](%0) \n\t"
  2124. "mov %%r10, %c[r10](%0) \n\t"
  2125. "mov %%r11, %c[r11](%0) \n\t"
  2126. "mov %%r12, %c[r12](%0) \n\t"
  2127. "mov %%r13, %c[r13](%0) \n\t"
  2128. "mov %%r14, %c[r14](%0) \n\t"
  2129. "mov %%r15, %c[r15](%0) \n\t"
  2130. "mov %%cr2, %%rax \n\t"
  2131. "mov %%rax, %c[cr2](%0) \n\t"
  2132. "pop %%rbp; pop %%rbp; pop %%rdx \n\t"
  2133. #else
  2134. "xchg %0, (%%esp) \n\t"
  2135. "mov %%eax, %c[rax](%0) \n\t"
  2136. "mov %%ebx, %c[rbx](%0) \n\t"
  2137. "pushl (%%esp); popl %c[rcx](%0) \n\t"
  2138. "mov %%edx, %c[rdx](%0) \n\t"
  2139. "mov %%esi, %c[rsi](%0) \n\t"
  2140. "mov %%edi, %c[rdi](%0) \n\t"
  2141. "mov %%ebp, %c[rbp](%0) \n\t"
  2142. "mov %%cr2, %%eax \n\t"
  2143. "mov %%eax, %c[cr2](%0) \n\t"
  2144. "pop %%ebp; pop %%ebp; pop %%edx \n\t"
  2145. #endif
  2146. "setbe %c[fail](%0) \n\t"
  2147. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  2148. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  2149. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  2150. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  2151. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  2152. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  2153. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  2154. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  2155. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  2156. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  2157. #ifdef CONFIG_X86_64
  2158. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  2159. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  2160. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  2161. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  2162. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  2163. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  2164. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  2165. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  2166. #endif
  2167. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  2168. : "cc", "memory"
  2169. #ifdef CONFIG_X86_64
  2170. , "rbx", "rdi", "rsi"
  2171. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  2172. #else
  2173. , "ebx", "edi", "rsi"
  2174. #endif
  2175. );
  2176. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2177. if (vmx->rmode.irq.pending)
  2178. fixup_rmode_irq(vmx);
  2179. vcpu->arch.interrupt_window_open =
  2180. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  2181. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2182. vmx->launched = 1;
  2183. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2184. /* We need to handle NMIs before interrupts are enabled */
  2185. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  2186. asm("int $2");
  2187. }
  2188. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2189. {
  2190. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2191. if (vmx->vmcs) {
  2192. on_each_cpu(__vcpu_clear, vmx, 0, 1);
  2193. free_vmcs(vmx->vmcs);
  2194. vmx->vmcs = NULL;
  2195. }
  2196. }
  2197. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2198. {
  2199. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2200. spin_lock(&vmx_vpid_lock);
  2201. if (vmx->vpid != 0)
  2202. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2203. spin_unlock(&vmx_vpid_lock);
  2204. vmx_free_vmcs(vcpu);
  2205. kfree(vmx->host_msrs);
  2206. kfree(vmx->guest_msrs);
  2207. kvm_vcpu_uninit(vcpu);
  2208. kmem_cache_free(kvm_vcpu_cache, vmx);
  2209. }
  2210. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2211. {
  2212. int err;
  2213. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2214. int cpu;
  2215. if (!vmx)
  2216. return ERR_PTR(-ENOMEM);
  2217. allocate_vpid(vmx);
  2218. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2219. if (err)
  2220. goto free_vcpu;
  2221. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2222. if (!vmx->guest_msrs) {
  2223. err = -ENOMEM;
  2224. goto uninit_vcpu;
  2225. }
  2226. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2227. if (!vmx->host_msrs)
  2228. goto free_guest_msrs;
  2229. vmx->vmcs = alloc_vmcs();
  2230. if (!vmx->vmcs)
  2231. goto free_msrs;
  2232. vmcs_clear(vmx->vmcs);
  2233. cpu = get_cpu();
  2234. vmx_vcpu_load(&vmx->vcpu, cpu);
  2235. err = vmx_vcpu_setup(vmx);
  2236. vmx_vcpu_put(&vmx->vcpu);
  2237. put_cpu();
  2238. if (err)
  2239. goto free_vmcs;
  2240. if (vm_need_virtualize_apic_accesses(kvm))
  2241. if (alloc_apic_access_page(kvm) != 0)
  2242. goto free_vmcs;
  2243. return &vmx->vcpu;
  2244. free_vmcs:
  2245. free_vmcs(vmx->vmcs);
  2246. free_msrs:
  2247. kfree(vmx->host_msrs);
  2248. free_guest_msrs:
  2249. kfree(vmx->guest_msrs);
  2250. uninit_vcpu:
  2251. kvm_vcpu_uninit(&vmx->vcpu);
  2252. free_vcpu:
  2253. kmem_cache_free(kvm_vcpu_cache, vmx);
  2254. return ERR_PTR(err);
  2255. }
  2256. static void __init vmx_check_processor_compat(void *rtn)
  2257. {
  2258. struct vmcs_config vmcs_conf;
  2259. *(int *)rtn = 0;
  2260. if (setup_vmcs_config(&vmcs_conf) < 0)
  2261. *(int *)rtn = -EIO;
  2262. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2263. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2264. smp_processor_id());
  2265. *(int *)rtn = -EIO;
  2266. }
  2267. }
  2268. static struct kvm_x86_ops vmx_x86_ops = {
  2269. .cpu_has_kvm_support = cpu_has_kvm_support,
  2270. .disabled_by_bios = vmx_disabled_by_bios,
  2271. .hardware_setup = hardware_setup,
  2272. .hardware_unsetup = hardware_unsetup,
  2273. .check_processor_compatibility = vmx_check_processor_compat,
  2274. .hardware_enable = hardware_enable,
  2275. .hardware_disable = hardware_disable,
  2276. .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
  2277. .vcpu_create = vmx_create_vcpu,
  2278. .vcpu_free = vmx_free_vcpu,
  2279. .vcpu_reset = vmx_vcpu_reset,
  2280. .prepare_guest_switch = vmx_save_host_state,
  2281. .vcpu_load = vmx_vcpu_load,
  2282. .vcpu_put = vmx_vcpu_put,
  2283. .vcpu_decache = vmx_vcpu_decache,
  2284. .set_guest_debug = set_guest_debug,
  2285. .guest_debug_pre = kvm_guest_debug_pre,
  2286. .get_msr = vmx_get_msr,
  2287. .set_msr = vmx_set_msr,
  2288. .get_segment_base = vmx_get_segment_base,
  2289. .get_segment = vmx_get_segment,
  2290. .set_segment = vmx_set_segment,
  2291. .get_cpl = vmx_get_cpl,
  2292. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2293. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2294. .set_cr0 = vmx_set_cr0,
  2295. .set_cr3 = vmx_set_cr3,
  2296. .set_cr4 = vmx_set_cr4,
  2297. .set_efer = vmx_set_efer,
  2298. .get_idt = vmx_get_idt,
  2299. .set_idt = vmx_set_idt,
  2300. .get_gdt = vmx_get_gdt,
  2301. .set_gdt = vmx_set_gdt,
  2302. .cache_regs = vcpu_load_rsp_rip,
  2303. .decache_regs = vcpu_put_rsp_rip,
  2304. .get_rflags = vmx_get_rflags,
  2305. .set_rflags = vmx_set_rflags,
  2306. .tlb_flush = vmx_flush_tlb,
  2307. .run = vmx_vcpu_run,
  2308. .handle_exit = kvm_handle_exit,
  2309. .skip_emulated_instruction = skip_emulated_instruction,
  2310. .patch_hypercall = vmx_patch_hypercall,
  2311. .get_irq = vmx_get_irq,
  2312. .set_irq = vmx_inject_irq,
  2313. .queue_exception = vmx_queue_exception,
  2314. .exception_injected = vmx_exception_injected,
  2315. .inject_pending_irq = vmx_intr_assist,
  2316. .inject_pending_vectors = do_interrupt_requests,
  2317. .set_tss_addr = vmx_set_tss_addr,
  2318. };
  2319. static int __init vmx_init(void)
  2320. {
  2321. void *iova;
  2322. int r;
  2323. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2324. if (!vmx_io_bitmap_a)
  2325. return -ENOMEM;
  2326. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2327. if (!vmx_io_bitmap_b) {
  2328. r = -ENOMEM;
  2329. goto out;
  2330. }
  2331. /*
  2332. * Allow direct access to the PC debug port (it is often used for I/O
  2333. * delays, but the vmexits simply slow things down).
  2334. */
  2335. iova = kmap(vmx_io_bitmap_a);
  2336. memset(iova, 0xff, PAGE_SIZE);
  2337. clear_bit(0x80, iova);
  2338. kunmap(vmx_io_bitmap_a);
  2339. iova = kmap(vmx_io_bitmap_b);
  2340. memset(iova, 0xff, PAGE_SIZE);
  2341. kunmap(vmx_io_bitmap_b);
  2342. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  2343. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2344. if (r)
  2345. goto out1;
  2346. if (bypass_guest_pf)
  2347. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2348. return 0;
  2349. out1:
  2350. __free_page(vmx_io_bitmap_b);
  2351. out:
  2352. __free_page(vmx_io_bitmap_a);
  2353. return r;
  2354. }
  2355. static void __exit vmx_exit(void)
  2356. {
  2357. __free_page(vmx_io_bitmap_b);
  2358. __free_page(vmx_io_bitmap_a);
  2359. kvm_exit();
  2360. }
  2361. module_init(vmx_init)
  2362. module_exit(vmx_exit)