hw.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "fw.h"
  41. #include "led.h"
  42. #include "sw.h"
  43. #include "hw.h"
  44. u32 rtl92de_read_dword_dbi(struct ieee80211_hw *hw, u16 offset, u8 direct)
  45. {
  46. struct rtl_priv *rtlpriv = rtl_priv(hw);
  47. u32 value;
  48. rtl_write_word(rtlpriv, REG_DBI_CTRL, (offset & 0xFFC));
  49. rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(1) | direct);
  50. udelay(10);
  51. value = rtl_read_dword(rtlpriv, REG_DBI_RDATA);
  52. return value;
  53. }
  54. void rtl92de_write_dword_dbi(struct ieee80211_hw *hw,
  55. u16 offset, u32 value, u8 direct)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. rtl_write_word(rtlpriv, REG_DBI_CTRL, ((offset & 0xFFC) | 0xF000));
  59. rtl_write_dword(rtlpriv, REG_DBI_WDATA, value);
  60. rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(0) | direct);
  61. }
  62. static void _rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  63. u8 set_bits, u8 clear_bits)
  64. {
  65. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. rtlpci->reg_bcn_ctrl_val |= set_bits;
  68. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  69. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  70. }
  71. static void _rtl92de_stop_tx_beacon(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. u8 tmp1byte;
  75. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  76. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  77. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  78. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  79. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  80. tmp1byte &= ~(BIT(0));
  81. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  82. }
  83. static void _rtl92de_resume_tx_beacon(struct ieee80211_hw *hw)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. u8 tmp1byte;
  87. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  88. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  89. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
  90. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  91. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  92. tmp1byte |= BIT(0);
  93. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  94. }
  95. static void _rtl92de_enable_bcn_sub_func(struct ieee80211_hw *hw)
  96. {
  97. _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(1));
  98. }
  99. static void _rtl92de_disable_bcn_sub_func(struct ieee80211_hw *hw)
  100. {
  101. _rtl92de_set_bcn_ctrl_reg(hw, BIT(1), 0);
  102. }
  103. void rtl92de_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  104. {
  105. struct rtl_priv *rtlpriv = rtl_priv(hw);
  106. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  107. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  108. switch (variable) {
  109. case HW_VAR_RCR:
  110. *((u32 *) (val)) = rtlpci->receive_config;
  111. break;
  112. case HW_VAR_RF_STATE:
  113. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  114. break;
  115. case HW_VAR_FWLPS_RF_ON:{
  116. enum rf_pwrstate rfState;
  117. u32 val_rcr;
  118. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  119. (u8 *) (&rfState));
  120. if (rfState == ERFOFF) {
  121. *((bool *) (val)) = true;
  122. } else {
  123. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  124. val_rcr &= 0x00070000;
  125. if (val_rcr)
  126. *((bool *) (val)) = false;
  127. else
  128. *((bool *) (val)) = true;
  129. }
  130. break;
  131. }
  132. case HW_VAR_FW_PSMODE_STATUS:
  133. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  134. break;
  135. case HW_VAR_CORRECT_TSF:{
  136. u64 tsf;
  137. u32 *ptsf_low = (u32 *)&tsf;
  138. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  139. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  140. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  141. *((u64 *) (val)) = tsf;
  142. break;
  143. }
  144. case HW_VAR_INT_MIGRATION:
  145. *((bool *)(val)) = rtlpriv->dm.interrupt_migration;
  146. break;
  147. case HW_VAR_INT_AC:
  148. *((bool *)(val)) = rtlpriv->dm.disable_tx_int;
  149. break;
  150. default:
  151. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  152. "switch case not processed\n");
  153. break;
  154. }
  155. }
  156. void rtl92de_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  157. {
  158. struct rtl_priv *rtlpriv = rtl_priv(hw);
  159. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  160. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  161. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  162. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  163. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  164. u8 idx;
  165. switch (variable) {
  166. case HW_VAR_ETHER_ADDR:
  167. for (idx = 0; idx < ETH_ALEN; idx++) {
  168. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  169. val[idx]);
  170. }
  171. break;
  172. case HW_VAR_BASIC_RATE: {
  173. u16 rate_cfg = ((u16 *) val)[0];
  174. u8 rate_index = 0;
  175. rate_cfg = rate_cfg & 0x15f;
  176. if (mac->vendor == PEER_CISCO &&
  177. ((rate_cfg & 0x150) == 0))
  178. rate_cfg |= 0x01;
  179. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  180. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  181. (rate_cfg >> 8) & 0xff);
  182. while (rate_cfg > 0x1) {
  183. rate_cfg = (rate_cfg >> 1);
  184. rate_index++;
  185. }
  186. if (rtlhal->fw_version > 0xe)
  187. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  188. rate_index);
  189. break;
  190. }
  191. case HW_VAR_BSSID:
  192. for (idx = 0; idx < ETH_ALEN; idx++) {
  193. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  194. val[idx]);
  195. }
  196. break;
  197. case HW_VAR_SIFS:
  198. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  199. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  200. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  201. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  202. if (!mac->ht_enable)
  203. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  204. 0x0e0e);
  205. else
  206. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  207. *((u16 *) val));
  208. break;
  209. case HW_VAR_SLOT_TIME: {
  210. u8 e_aci;
  211. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  212. "HW_VAR_SLOT_TIME %x\n", val[0]);
  213. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  214. for (e_aci = 0; e_aci < AC_MAX; e_aci++)
  215. rtlpriv->cfg->ops->set_hw_reg(hw,
  216. HW_VAR_AC_PARAM,
  217. (u8 *) (&e_aci));
  218. break;
  219. }
  220. case HW_VAR_ACK_PREAMBLE: {
  221. u8 reg_tmp;
  222. u8 short_preamble = (bool) (*(u8 *) val);
  223. reg_tmp = (mac->cur_40_prime_sc) << 5;
  224. if (short_preamble)
  225. reg_tmp |= 0x80;
  226. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  227. break;
  228. }
  229. case HW_VAR_AMPDU_MIN_SPACE: {
  230. u8 min_spacing_to_set;
  231. u8 sec_min_space;
  232. min_spacing_to_set = *((u8 *) val);
  233. if (min_spacing_to_set <= 7) {
  234. sec_min_space = 0;
  235. if (min_spacing_to_set < sec_min_space)
  236. min_spacing_to_set = sec_min_space;
  237. mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
  238. min_spacing_to_set);
  239. *val = min_spacing_to_set;
  240. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  241. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  242. mac->min_space_cfg);
  243. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  244. mac->min_space_cfg);
  245. }
  246. break;
  247. }
  248. case HW_VAR_SHORTGI_DENSITY: {
  249. u8 density_to_set;
  250. density_to_set = *((u8 *) val);
  251. mac->min_space_cfg = rtlpriv->rtlhal.minspace_cfg;
  252. mac->min_space_cfg |= (density_to_set << 3);
  253. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  254. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  255. mac->min_space_cfg);
  256. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  257. mac->min_space_cfg);
  258. break;
  259. }
  260. case HW_VAR_AMPDU_FACTOR: {
  261. u8 factor_toset;
  262. u32 regtoSet;
  263. u8 *ptmp_byte = NULL;
  264. u8 index;
  265. if (rtlhal->macphymode == DUALMAC_DUALPHY)
  266. regtoSet = 0xb9726641;
  267. else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
  268. regtoSet = 0x66626641;
  269. else
  270. regtoSet = 0xb972a841;
  271. factor_toset = *((u8 *) val);
  272. if (factor_toset <= 3) {
  273. factor_toset = (1 << (factor_toset + 2));
  274. if (factor_toset > 0xf)
  275. factor_toset = 0xf;
  276. for (index = 0; index < 4; index++) {
  277. ptmp_byte = (u8 *) (&regtoSet) + index;
  278. if ((*ptmp_byte & 0xf0) >
  279. (factor_toset << 4))
  280. *ptmp_byte = (*ptmp_byte & 0x0f)
  281. | (factor_toset << 4);
  282. if ((*ptmp_byte & 0x0f) > factor_toset)
  283. *ptmp_byte = (*ptmp_byte & 0xf0)
  284. | (factor_toset);
  285. }
  286. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, regtoSet);
  287. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  288. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  289. factor_toset);
  290. }
  291. break;
  292. }
  293. case HW_VAR_AC_PARAM: {
  294. u8 e_aci = *((u8 *) val);
  295. rtl92d_dm_init_edca_turbo(hw);
  296. if (rtlpci->acm_method != eAcmWay2_SW)
  297. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  298. (u8 *) (&e_aci));
  299. break;
  300. }
  301. case HW_VAR_ACM_CTRL: {
  302. u8 e_aci = *((u8 *) val);
  303. union aci_aifsn *p_aci_aifsn =
  304. (union aci_aifsn *)(&(mac->ac[0].aifs));
  305. u8 acm = p_aci_aifsn->f.acm;
  306. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  307. acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  308. if (acm) {
  309. switch (e_aci) {
  310. case AC0_BE:
  311. acm_ctrl |= ACMHW_BEQEN;
  312. break;
  313. case AC2_VI:
  314. acm_ctrl |= ACMHW_VIQEN;
  315. break;
  316. case AC3_VO:
  317. acm_ctrl |= ACMHW_VOQEN;
  318. break;
  319. default:
  320. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  321. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  322. acm);
  323. break;
  324. }
  325. } else {
  326. switch (e_aci) {
  327. case AC0_BE:
  328. acm_ctrl &= (~ACMHW_BEQEN);
  329. break;
  330. case AC2_VI:
  331. acm_ctrl &= (~ACMHW_VIQEN);
  332. break;
  333. case AC3_VO:
  334. acm_ctrl &= (~ACMHW_VOQEN);
  335. break;
  336. default:
  337. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  338. "switch case not processed\n");
  339. break;
  340. }
  341. }
  342. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  343. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  344. acm_ctrl);
  345. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  346. break;
  347. }
  348. case HW_VAR_RCR:
  349. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  350. rtlpci->receive_config = ((u32 *) (val))[0];
  351. break;
  352. case HW_VAR_RETRY_LIMIT: {
  353. u8 retry_limit = ((u8 *) (val))[0];
  354. rtl_write_word(rtlpriv, REG_RL,
  355. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  356. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  357. break;
  358. }
  359. case HW_VAR_DUAL_TSF_RST:
  360. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  361. break;
  362. case HW_VAR_EFUSE_BYTES:
  363. rtlefuse->efuse_usedbytes = *((u16 *) val);
  364. break;
  365. case HW_VAR_EFUSE_USAGE:
  366. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  367. break;
  368. case HW_VAR_IO_CMD:
  369. rtl92d_phy_set_io_cmd(hw, (*(enum io_type *)val));
  370. break;
  371. case HW_VAR_WPA_CONFIG:
  372. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  373. break;
  374. case HW_VAR_SET_RPWM:
  375. rtl92d_fill_h2c_cmd(hw, H2C_PWRM, 1, (u8 *) (val));
  376. break;
  377. case HW_VAR_H2C_FW_PWRMODE:
  378. break;
  379. case HW_VAR_FW_PSMODE_STATUS:
  380. ppsc->fw_current_inpsmode = *((bool *) val);
  381. break;
  382. case HW_VAR_H2C_FW_JOINBSSRPT: {
  383. u8 mstatus = (*(u8 *) val);
  384. u8 tmp_regcr, tmp_reg422;
  385. bool recover = false;
  386. if (mstatus == RT_MEDIA_CONNECT) {
  387. rtlpriv->cfg->ops->set_hw_reg(hw,
  388. HW_VAR_AID, NULL);
  389. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  390. rtl_write_byte(rtlpriv, REG_CR + 1,
  391. (tmp_regcr | BIT(0)));
  392. _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
  393. _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
  394. tmp_reg422 = rtl_read_byte(rtlpriv,
  395. REG_FWHW_TXQ_CTRL + 2);
  396. if (tmp_reg422 & BIT(6))
  397. recover = true;
  398. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  399. tmp_reg422 & (~BIT(6)));
  400. rtl92d_set_fw_rsvdpagepkt(hw, 0);
  401. _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
  402. _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
  403. if (recover)
  404. rtl_write_byte(rtlpriv,
  405. REG_FWHW_TXQ_CTRL + 2,
  406. tmp_reg422);
  407. rtl_write_byte(rtlpriv, REG_CR + 1,
  408. (tmp_regcr & ~(BIT(0))));
  409. }
  410. rtl92d_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  411. break;
  412. }
  413. case HW_VAR_AID: {
  414. u16 u2btmp;
  415. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  416. u2btmp &= 0xC000;
  417. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  418. mac->assoc_id));
  419. break;
  420. }
  421. case HW_VAR_CORRECT_TSF: {
  422. u8 btype_ibss = ((u8 *) (val))[0];
  423. if (btype_ibss)
  424. _rtl92de_stop_tx_beacon(hw);
  425. _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
  426. rtl_write_dword(rtlpriv, REG_TSFTR,
  427. (u32) (mac->tsf & 0xffffffff));
  428. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  429. (u32) ((mac->tsf >> 32) & 0xffffffff));
  430. _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
  431. if (btype_ibss)
  432. _rtl92de_resume_tx_beacon(hw);
  433. break;
  434. }
  435. case HW_VAR_INT_MIGRATION: {
  436. bool int_migration = *(bool *) (val);
  437. if (int_migration) {
  438. /* Set interrupt migration timer and
  439. * corresponding Tx/Rx counter.
  440. * timer 25ns*0xfa0=100us for 0xf packets.
  441. * 0x306:Rx, 0x307:Tx */
  442. rtl_write_dword(rtlpriv, REG_INT_MIG, 0xfe000fa0);
  443. rtlpriv->dm.interrupt_migration = int_migration;
  444. } else {
  445. /* Reset all interrupt migration settings. */
  446. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  447. rtlpriv->dm.interrupt_migration = int_migration;
  448. }
  449. break;
  450. }
  451. case HW_VAR_INT_AC: {
  452. bool disable_ac_int = *((bool *) val);
  453. /* Disable four ACs interrupts. */
  454. if (disable_ac_int) {
  455. /* Disable VO, VI, BE and BK four AC interrupts
  456. * to gain more efficient CPU utilization.
  457. * When extremely highly Rx OK occurs,
  458. * we will disable Tx interrupts.
  459. */
  460. rtlpriv->cfg->ops->update_interrupt_mask(hw, 0,
  461. RT_AC_INT_MASKS);
  462. rtlpriv->dm.disable_tx_int = disable_ac_int;
  463. /* Enable four ACs interrupts. */
  464. } else {
  465. rtlpriv->cfg->ops->update_interrupt_mask(hw,
  466. RT_AC_INT_MASKS, 0);
  467. rtlpriv->dm.disable_tx_int = disable_ac_int;
  468. }
  469. break;
  470. }
  471. default:
  472. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  473. "switch case not processed\n");
  474. break;
  475. }
  476. }
  477. static bool _rtl92de_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  478. {
  479. struct rtl_priv *rtlpriv = rtl_priv(hw);
  480. bool status = true;
  481. long count = 0;
  482. u32 value = _LLT_INIT_ADDR(address) |
  483. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  484. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  485. do {
  486. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  487. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  488. break;
  489. if (count > POLLING_LLT_THRESHOLD) {
  490. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  491. "Failed to polling write LLT done at address %d!\n",
  492. address);
  493. status = false;
  494. break;
  495. }
  496. } while (++count);
  497. return status;
  498. }
  499. static bool _rtl92de_llt_table_init(struct ieee80211_hw *hw)
  500. {
  501. struct rtl_priv *rtlpriv = rtl_priv(hw);
  502. unsigned short i;
  503. u8 txpktbuf_bndy;
  504. u8 maxPage;
  505. bool status;
  506. u32 value32; /* High+low page number */
  507. u8 value8; /* normal page number */
  508. if (rtlpriv->rtlhal.macphymode == SINGLEMAC_SINGLEPHY) {
  509. maxPage = 255;
  510. txpktbuf_bndy = 246;
  511. value8 = 0;
  512. value32 = 0x80bf0d29;
  513. } else if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
  514. maxPage = 127;
  515. txpktbuf_bndy = 123;
  516. value8 = 0;
  517. value32 = 0x80750005;
  518. }
  519. /* Set reserved page for each queue */
  520. /* 11. RQPN 0x200[31:0] = 0x80BD1C1C */
  521. /* load RQPN */
  522. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  523. rtl_write_dword(rtlpriv, REG_RQPN, value32);
  524. /* 12. TXRKTBUG_PG_BNDY 0x114[31:0] = 0x27FF00F6 */
  525. /* TXRKTBUG_PG_BNDY */
  526. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
  527. (rtl_read_word(rtlpriv, REG_TRXFF_BNDY + 2) << 16 |
  528. txpktbuf_bndy));
  529. /* 13. TDECTRL[15:8] 0x209[7:0] = 0xF6 */
  530. /* Beacon Head for TXDMA */
  531. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  532. /* 14. BCNQ_PGBNDY 0x424[7:0] = 0xF6 */
  533. /* BCNQ_PGBNDY */
  534. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  535. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  536. /* 15. WMAC_LBK_BF_HD 0x45D[7:0] = 0xF6 */
  537. /* WMAC_LBK_BF_HD */
  538. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  539. /* Set Tx/Rx page size (Tx must be 128 Bytes, */
  540. /* Rx can be 64,128,256,512,1024 bytes) */
  541. /* 16. PBP [7:0] = 0x11 */
  542. /* TRX page size */
  543. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  544. /* 17. DRV_INFO_SZ = 0x04 */
  545. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  546. /* 18. LLT_table_init(Adapter); */
  547. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  548. status = _rtl92de_llt_write(hw, i, i + 1);
  549. if (true != status)
  550. return status;
  551. }
  552. /* end of list */
  553. status = _rtl92de_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  554. if (true != status)
  555. return status;
  556. /* Make the other pages as ring buffer */
  557. /* This ring buffer is used as beacon buffer if we */
  558. /* config this MAC as two MAC transfer. */
  559. /* Otherwise used as local loopback buffer. */
  560. for (i = txpktbuf_bndy; i < maxPage; i++) {
  561. status = _rtl92de_llt_write(hw, i, (i + 1));
  562. if (true != status)
  563. return status;
  564. }
  565. /* Let last entry point to the start entry of ring buffer */
  566. status = _rtl92de_llt_write(hw, maxPage, txpktbuf_bndy);
  567. if (true != status)
  568. return status;
  569. return true;
  570. }
  571. static void _rtl92de_gen_refresh_led_state(struct ieee80211_hw *hw)
  572. {
  573. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  574. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  575. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  576. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  577. if (rtlpci->up_first_time)
  578. return;
  579. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  580. rtl92de_sw_led_on(hw, pLed0);
  581. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  582. rtl92de_sw_led_on(hw, pLed0);
  583. else
  584. rtl92de_sw_led_off(hw, pLed0);
  585. }
  586. static bool _rtl92de_init_mac(struct ieee80211_hw *hw)
  587. {
  588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  589. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  590. unsigned char bytetmp;
  591. unsigned short wordtmp;
  592. u16 retry;
  593. rtl92d_phy_set_poweron(hw);
  594. /* Add for resume sequence of power domain according
  595. * to power document V11. Chapter V.11.... */
  596. /* 0. RSV_CTRL 0x1C[7:0] = 0x00 */
  597. /* unlock ISO/CLK/Power control register */
  598. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  599. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x05);
  600. /* 1. AFE_XTAL_CTRL [7:0] = 0x0F enable XTAL */
  601. /* 2. SPS0_CTRL 0x11[7:0] = 0x2b enable SPS into PWM mode */
  602. /* 3. delay (1ms) this is not necessary when initially power on */
  603. /* C. Resume Sequence */
  604. /* a. SPS0_CTRL 0x11[7:0] = 0x2b */
  605. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  606. /* b. AFE_XTAL_CTRL [7:0] = 0x0F */
  607. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  608. /* c. DRV runs power on init flow */
  609. /* auto enable WLAN */
  610. /* 4. APS_FSMCO 0x04[8] = 1; wait till 0x04[8] = 0 */
  611. /* Power On Reset for MAC Block */
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  613. udelay(2);
  614. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  615. udelay(2);
  616. /* 5. Wait while 0x04[8] == 0 goto 2, otherwise goto 1 */
  617. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  618. udelay(50);
  619. retry = 0;
  620. while ((bytetmp & BIT(0)) && retry < 1000) {
  621. retry++;
  622. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  623. udelay(50);
  624. }
  625. /* Enable Radio off, GPIO, and LED function */
  626. /* 6. APS_FSMCO 0x04[15:0] = 0x0012 when enable HWPDN */
  627. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  628. /* release RF digital isolation */
  629. /* 7. SYS_ISO_CTRL 0x01[1] = 0x0; */
  630. /*Set REG_SYS_ISO_CTRL 0x1=0x82 to prevent wake# problem. */
  631. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  632. udelay(2);
  633. /* make sure that BB reset OK. */
  634. /* rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3); */
  635. /* Disable REG_CR before enable it to assure reset */
  636. rtl_write_word(rtlpriv, REG_CR, 0x0);
  637. /* Release MAC IO register reset */
  638. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  639. /* clear stopping tx/rx dma */
  640. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x0);
  641. /* rtl_write_word(rtlpriv,REG_CR+2, 0x2); */
  642. /* System init */
  643. /* 18. LLT_table_init(Adapter); */
  644. if (!_rtl92de_llt_table_init(hw))
  645. return false;
  646. /* Clear interrupt and enable interrupt */
  647. /* 19. HISR 0x124[31:0] = 0xffffffff; */
  648. /* HISRE 0x12C[7:0] = 0xFF */
  649. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  650. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  651. /* 20. HIMR 0x120[31:0] |= [enable INT mask bit map]; */
  652. /* 21. HIMRE 0x128[7:0] = [enable INT mask bit map] */
  653. /* The IMR should be enabled later after all init sequence
  654. * is finished. */
  655. /* 22. PCIE configuration space configuration */
  656. /* 23. Ensure PCIe Device 0x80[15:0] = 0x0143 (ASPM+CLKREQ), */
  657. /* and PCIe gated clock function is enabled. */
  658. /* PCIE configuration space will be written after
  659. * all init sequence.(Or by BIOS) */
  660. rtl92d_phy_config_maccoexist_rfpage(hw);
  661. /* THe below section is not related to power document Vxx . */
  662. /* This is only useful for driver and OS setting. */
  663. /* -------------------Software Relative Setting---------------------- */
  664. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  665. wordtmp &= 0xf;
  666. wordtmp |= 0xF771;
  667. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  668. /* Reported Tx status from HW for rate adaptive. */
  669. /* This should be realtive to power on step 14. But in document V11 */
  670. /* still not contain the description.!!! */
  671. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  672. /* Set Tx/Rx page size (Tx must be 128 Bytes,
  673. * Rx can be 64,128,256,512,1024 bytes) */
  674. /* rtl_write_byte(rtlpriv,REG_PBP, 0x11); */
  675. /* Set RCR register */
  676. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  677. /* rtl_write_byte(rtlpriv,REG_RX_DRVINFO_SZ, 4); */
  678. /* Set TCR register */
  679. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  680. /* disable earlymode */
  681. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  682. /* Set TX/RX descriptor physical address(from OS API). */
  683. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  684. rtlpci->tx_ring[BEACON_QUEUE].dma);
  685. rtl_write_dword(rtlpriv, REG_MGQ_DESA, rtlpci->tx_ring[MGNT_QUEUE].dma);
  686. rtl_write_dword(rtlpriv, REG_VOQ_DESA, rtlpci->tx_ring[VO_QUEUE].dma);
  687. rtl_write_dword(rtlpriv, REG_VIQ_DESA, rtlpci->tx_ring[VI_QUEUE].dma);
  688. rtl_write_dword(rtlpriv, REG_BEQ_DESA, rtlpci->tx_ring[BE_QUEUE].dma);
  689. rtl_write_dword(rtlpriv, REG_BKQ_DESA, rtlpci->tx_ring[BK_QUEUE].dma);
  690. rtl_write_dword(rtlpriv, REG_HQ_DESA, rtlpci->tx_ring[HIGH_QUEUE].dma);
  691. /* Set RX Desc Address */
  692. rtl_write_dword(rtlpriv, REG_RX_DESA,
  693. rtlpci->rx_ring[RX_MPDU_QUEUE].dma);
  694. /* if we want to support 64 bit DMA, we should set it here,
  695. * but now we do not support 64 bit DMA*/
  696. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x33);
  697. /* Reset interrupt migration setting when initialization */
  698. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  699. /* Reconsider when to do this operation after asking HWSD. */
  700. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  701. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  702. do {
  703. retry++;
  704. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  705. } while ((retry < 200) && !(bytetmp & BIT(7)));
  706. /* After MACIO reset,we must refresh LED state. */
  707. _rtl92de_gen_refresh_led_state(hw);
  708. /* Reset H2C protection register */
  709. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  710. return true;
  711. }
  712. static void _rtl92de_hw_configure(struct ieee80211_hw *hw)
  713. {
  714. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  715. struct rtl_priv *rtlpriv = rtl_priv(hw);
  716. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  717. u8 reg_bw_opmode = BW_OPMODE_20MHZ;
  718. u32 reg_rrsr;
  719. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  720. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  721. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  722. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  723. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  724. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  725. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  726. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  727. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  728. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  729. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  730. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  731. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  732. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  733. /* Aggregation threshold */
  734. if (rtlhal->macphymode == DUALMAC_DUALPHY)
  735. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb9726641);
  736. else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
  737. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x66626641);
  738. else
  739. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  740. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  741. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
  742. rtlpci->reg_bcn_ctrl_val = 0x1f;
  743. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  744. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  745. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  746. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  747. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  748. /* For throughput */
  749. rtl_write_word(rtlpriv, REG_FAST_EDCA_CTRL, 0x6666);
  750. /* ACKTO for IOT issue. */
  751. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  752. /* Set Spec SIFS (used in NAV) */
  753. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  754. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  755. /* Set SIFS for CCK */
  756. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  757. /* Set SIFS for OFDM */
  758. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  759. /* Set Multicast Address. */
  760. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  761. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  762. switch (rtlpriv->phy.rf_type) {
  763. case RF_1T2R:
  764. case RF_1T1R:
  765. rtlhal->minspace_cfg = (MAX_MSS_DENSITY_1T << 3);
  766. break;
  767. case RF_2T2R:
  768. case RF_2T2R_GREEN:
  769. rtlhal->minspace_cfg = (MAX_MSS_DENSITY_2T << 3);
  770. break;
  771. }
  772. }
  773. static void _rtl92de_enable_aspm_back_door(struct ieee80211_hw *hw)
  774. {
  775. struct rtl_priv *rtlpriv = rtl_priv(hw);
  776. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  777. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  778. rtl_write_word(rtlpriv, 0x350, 0x870c);
  779. rtl_write_byte(rtlpriv, 0x352, 0x1);
  780. if (ppsc->support_backdoor)
  781. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  782. else
  783. rtl_write_byte(rtlpriv, 0x349, 0x03);
  784. rtl_write_word(rtlpriv, 0x350, 0x2718);
  785. rtl_write_byte(rtlpriv, 0x352, 0x1);
  786. }
  787. void rtl92de_enable_hw_security_config(struct ieee80211_hw *hw)
  788. {
  789. struct rtl_priv *rtlpriv = rtl_priv(hw);
  790. u8 sec_reg_value;
  791. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  792. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  793. rtlpriv->sec.pairwise_enc_algorithm,
  794. rtlpriv->sec.group_enc_algorithm);
  795. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  796. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  797. "not open hw encryption\n");
  798. return;
  799. }
  800. sec_reg_value = SCR_TXENCENABLE | SCR_RXENCENABLE;
  801. if (rtlpriv->sec.use_defaultkey) {
  802. sec_reg_value |= SCR_TXUSEDK;
  803. sec_reg_value |= SCR_RXUSEDK;
  804. }
  805. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  806. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  807. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  808. "The SECR-value %x\n", sec_reg_value);
  809. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  810. }
  811. int rtl92de_hw_init(struct ieee80211_hw *hw)
  812. {
  813. struct rtl_priv *rtlpriv = rtl_priv(hw);
  814. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  815. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  816. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  817. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  818. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  819. bool rtstatus = true;
  820. u8 tmp_u1b;
  821. int i;
  822. int err;
  823. unsigned long flags;
  824. rtlpci->being_init_adapter = true;
  825. rtlpci->init_ready = false;
  826. spin_lock_irqsave(&globalmutex_for_power_and_efuse, flags);
  827. /* we should do iqk after disable/enable */
  828. rtl92d_phy_reset_iqk_result(hw);
  829. /* rtlpriv->intf_ops->disable_aspm(hw); */
  830. rtstatus = _rtl92de_init_mac(hw);
  831. if (!rtstatus) {
  832. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  833. err = 1;
  834. spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
  835. return err;
  836. }
  837. err = rtl92d_download_fw(hw);
  838. spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
  839. if (err) {
  840. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  841. "Failed to download FW. Init HW without FW..\n");
  842. return 1;
  843. }
  844. rtlhal->last_hmeboxnum = 0;
  845. rtlpriv->psc.fw_current_inpsmode = false;
  846. tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
  847. tmp_u1b = tmp_u1b | 0x30;
  848. rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
  849. if (rtlhal->earlymode_enable) {
  850. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  851. "EarlyMode Enabled!!!\n");
  852. tmp_u1b = rtl_read_byte(rtlpriv, 0x4d0);
  853. tmp_u1b = tmp_u1b | 0x1f;
  854. rtl_write_byte(rtlpriv, 0x4d0, tmp_u1b);
  855. rtl_write_byte(rtlpriv, 0x4d3, 0x80);
  856. tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
  857. tmp_u1b = tmp_u1b | 0x40;
  858. rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
  859. }
  860. if (mac->rdg_en) {
  861. rtl_write_byte(rtlpriv, REG_RD_CTRL, 0xff);
  862. rtl_write_word(rtlpriv, REG_RD_NAV_NXT, 0x200);
  863. rtl_write_byte(rtlpriv, REG_RD_RESP_PKT_TH, 0x05);
  864. }
  865. rtl92d_phy_mac_config(hw);
  866. /* because last function modify RCR, so we update
  867. * rcr var here, or TP will unstable for receive_config
  868. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  869. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
  870. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  871. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  872. rtl92d_phy_bb_config(hw);
  873. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  874. /* set before initialize RF */
  875. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
  876. /* config RF */
  877. rtl92d_phy_rf_config(hw);
  878. /* After read predefined TXT, we must set BB/MAC/RF
  879. * register as our requirement */
  880. /* After load BB,RF params,we need do more for 92D. */
  881. rtl92d_update_bbrf_configuration(hw);
  882. /* set default value after initialize RF, */
  883. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0);
  884. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  885. RF_CHNLBW, BRFREGOFFSETMASK);
  886. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  887. RF_CHNLBW, BRFREGOFFSETMASK);
  888. /*---- Set CCK and OFDM Block "ON"----*/
  889. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  890. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  891. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  892. if (rtlhal->interfaceindex == 0) {
  893. /* RFPGA0_ANALOGPARAMETER2: cck clock select,
  894. * set to 20MHz by default */
  895. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10) |
  896. BIT(11), 3);
  897. } else {
  898. /* Mac1 */
  899. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(11) |
  900. BIT(10), 3);
  901. }
  902. _rtl92de_hw_configure(hw);
  903. /* reset hw sec */
  904. rtl_cam_reset_all_entry(hw);
  905. rtl92de_enable_hw_security_config(hw);
  906. /* Read EEPROM TX power index and PHY_REG_PG.txt to capture correct */
  907. /* TX power index for different rate set. */
  908. rtl92d_phy_get_hw_reg_originalvalue(hw);
  909. rtl92d_phy_set_txpower_level(hw, rtlphy->current_channel);
  910. ppsc->rfpwr_state = ERFON;
  911. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  912. _rtl92de_enable_aspm_back_door(hw);
  913. /* rtlpriv->intf_ops->enable_aspm(hw); */
  914. rtl92d_dm_init(hw);
  915. rtlpci->being_init_adapter = false;
  916. if (ppsc->rfpwr_state == ERFON) {
  917. rtl92d_phy_lc_calibrate(hw);
  918. /* 5G and 2.4G must wait sometime to let RF LO ready */
  919. if (rtlhal->macphymode == DUALMAC_DUALPHY) {
  920. u32 tmp_rega;
  921. for (i = 0; i < 10000; i++) {
  922. udelay(MAX_STALL_TIME);
  923. tmp_rega = rtl_get_rfreg(hw,
  924. (enum radio_path)RF90_PATH_A,
  925. 0x2a, BMASKDWORD);
  926. if (((tmp_rega & BIT(11)) == BIT(11)))
  927. break;
  928. }
  929. /* check that loop was successful. If not, exit now */
  930. if (i == 10000) {
  931. rtlpci->init_ready = false;
  932. return 1;
  933. }
  934. }
  935. }
  936. rtlpci->init_ready = true;
  937. return err;
  938. }
  939. static enum version_8192d _rtl92de_read_chip_version(struct ieee80211_hw *hw)
  940. {
  941. struct rtl_priv *rtlpriv = rtl_priv(hw);
  942. enum version_8192d version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
  943. u32 value32;
  944. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  945. if (!(value32 & 0x000f0000)) {
  946. version = VERSION_TEST_CHIP_92D_SINGLEPHY;
  947. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "TEST CHIP!!!\n");
  948. } else {
  949. version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
  950. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Normal CHIP!!!\n");
  951. }
  952. return version;
  953. }
  954. static int _rtl92de_set_media_status(struct ieee80211_hw *hw,
  955. enum nl80211_iftype type)
  956. {
  957. struct rtl_priv *rtlpriv = rtl_priv(hw);
  958. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  959. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  960. u8 bcnfunc_enable;
  961. bt_msr &= 0xfc;
  962. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  963. type == NL80211_IFTYPE_STATION) {
  964. _rtl92de_stop_tx_beacon(hw);
  965. _rtl92de_enable_bcn_sub_func(hw);
  966. } else if (type == NL80211_IFTYPE_ADHOC ||
  967. type == NL80211_IFTYPE_AP) {
  968. _rtl92de_resume_tx_beacon(hw);
  969. _rtl92de_disable_bcn_sub_func(hw);
  970. } else {
  971. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  972. "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
  973. type);
  974. }
  975. bcnfunc_enable = rtl_read_byte(rtlpriv, REG_BCN_CTRL);
  976. switch (type) {
  977. case NL80211_IFTYPE_UNSPECIFIED:
  978. bt_msr |= MSR_NOLINK;
  979. ledaction = LED_CTL_LINK;
  980. bcnfunc_enable &= 0xF7;
  981. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  982. "Set Network type to NO LINK!\n");
  983. break;
  984. case NL80211_IFTYPE_ADHOC:
  985. bt_msr |= MSR_ADHOC;
  986. bcnfunc_enable |= 0x08;
  987. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  988. "Set Network type to Ad Hoc!\n");
  989. break;
  990. case NL80211_IFTYPE_STATION:
  991. bt_msr |= MSR_INFRA;
  992. ledaction = LED_CTL_LINK;
  993. bcnfunc_enable &= 0xF7;
  994. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  995. "Set Network type to STA!\n");
  996. break;
  997. case NL80211_IFTYPE_AP:
  998. bt_msr |= MSR_AP;
  999. bcnfunc_enable |= 0x08;
  1000. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1001. "Set Network type to AP!\n");
  1002. break;
  1003. default:
  1004. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1005. "Network type %d not supported!\n", type);
  1006. return 1;
  1007. break;
  1008. }
  1009. rtl_write_byte(rtlpriv, REG_CR + 2, bt_msr);
  1010. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1011. if ((bt_msr & 0xfc) == MSR_AP)
  1012. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1013. else
  1014. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1015. return 0;
  1016. }
  1017. void rtl92de_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1018. {
  1019. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1020. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1021. u32 reg_rcr = rtlpci->receive_config;
  1022. if (rtlpriv->psc.rfpwr_state != ERFON)
  1023. return;
  1024. if (check_bssid) {
  1025. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1026. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  1027. _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1028. } else if (!check_bssid) {
  1029. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1030. _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1031. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  1032. }
  1033. }
  1034. int rtl92de_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1035. {
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. if (_rtl92de_set_media_status(hw, type))
  1038. return -EOPNOTSUPP;
  1039. /* check bssid */
  1040. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1041. if (type != NL80211_IFTYPE_AP)
  1042. rtl92de_set_check_bssid(hw, true);
  1043. } else {
  1044. rtl92de_set_check_bssid(hw, false);
  1045. }
  1046. return 0;
  1047. }
  1048. /* do iqk or reload iqk */
  1049. /* windows just rtl92d_phy_reload_iqk_setting in set channel,
  1050. * but it's very strict for time sequence so we add
  1051. * rtl92d_phy_reload_iqk_setting here */
  1052. void rtl92d_linked_set_reg(struct ieee80211_hw *hw)
  1053. {
  1054. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1055. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1056. u8 indexforchannel;
  1057. u8 channel = rtlphy->current_channel;
  1058. indexforchannel = rtl92d_get_rightchnlplace_for_iqk(channel);
  1059. if (!rtlphy->iqk_matrix_regsetting[indexforchannel].iqk_done) {
  1060. RT_TRACE(rtlpriv, COMP_SCAN | COMP_INIT, DBG_DMESG,
  1061. "Do IQK for channel:%d\n", channel);
  1062. rtl92d_phy_iq_calibrate(hw);
  1063. }
  1064. }
  1065. /* don't set REG_EDCA_BE_PARAM here because
  1066. * mac80211 will send pkt when scan */
  1067. void rtl92de_set_qos(struct ieee80211_hw *hw, int aci)
  1068. {
  1069. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1070. rtl92d_dm_init_edca_turbo(hw);
  1071. return;
  1072. switch (aci) {
  1073. case AC1_BK:
  1074. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1075. break;
  1076. case AC0_BE:
  1077. break;
  1078. case AC2_VI:
  1079. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1080. break;
  1081. case AC3_VO:
  1082. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1083. break;
  1084. default:
  1085. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1086. break;
  1087. }
  1088. }
  1089. void rtl92de_enable_interrupt(struct ieee80211_hw *hw)
  1090. {
  1091. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1092. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1093. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1094. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1095. }
  1096. void rtl92de_disable_interrupt(struct ieee80211_hw *hw)
  1097. {
  1098. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1099. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1100. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1101. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1102. synchronize_irq(rtlpci->pdev->irq);
  1103. }
  1104. static void _rtl92de_poweroff_adapter(struct ieee80211_hw *hw)
  1105. {
  1106. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1107. u8 u1b_tmp;
  1108. unsigned long flags;
  1109. rtlpriv->intf_ops->enable_aspm(hw);
  1110. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1111. rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(3), 0);
  1112. rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(15), 0);
  1113. /* 0x20:value 05-->04 */
  1114. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
  1115. /* ==== Reset digital sequence ====== */
  1116. rtl92d_firmware_selfreset(hw);
  1117. /* f. SYS_FUNC_EN 0x03[7:0]=0x51 reset MCU, MAC register, DCORE */
  1118. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1119. /* g. MCUFWDL 0x80[1:0]=0 reset MCU ready status */
  1120. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1121. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1122. /* h. GPIO_PIN_CTRL 0x44[31:0]=0x000 */
  1123. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1124. /* i. Value = GPIO_PIN_CTRL[7:0] */
  1125. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1126. /* j. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); */
  1127. /* write external PIN level */
  1128. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL,
  1129. 0x00FF0000 | (u1b_tmp << 8));
  1130. /* k. GPIO_MUXCFG 0x42 [15:0] = 0x0780 */
  1131. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1132. /* l. LEDCFG 0x4C[15:0] = 0x8080 */
  1133. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1134. /* ==== Disable analog sequence === */
  1135. /* m. AFE_PLL_CTRL[7:0] = 0x80 disable PLL */
  1136. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1137. /* n. SPS0_CTRL 0x11[7:0] = 0x22 enter PFM mode */
  1138. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1139. /* o. AFE_XTAL_CTRL 0x24[7:0] = 0x0E disable XTAL, if No BT COEX */
  1140. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1141. /* p. RSV_CTRL 0x1C[7:0] = 0x0E lock ISO/CLK/Power control register */
  1142. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1143. /* ==== interface into suspend === */
  1144. /* q. APS_FSMCO[15:8] = 0x58 PCIe suspend mode */
  1145. /* According to power document V11, we need to set this */
  1146. /* value as 0x18. Otherwise, we may not L0s sometimes. */
  1147. /* This indluences power consumption. Bases on SD1's test, */
  1148. /* set as 0x00 do not affect power current. And if it */
  1149. /* is set as 0x18, they had ever met auto load fail problem. */
  1150. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1151. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1152. "In PowerOff,reg0x%x=%X\n",
  1153. REG_SPS0_CTRL, rtl_read_byte(rtlpriv, REG_SPS0_CTRL));
  1154. /* r. Note: for PCIe interface, PON will not turn */
  1155. /* off m-bias and BandGap in PCIe suspend mode. */
  1156. /* 0x17[7] 1b': power off in process 0b' : power off over */
  1157. if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
  1158. spin_lock_irqsave(&globalmutex_power, flags);
  1159. u1b_tmp = rtl_read_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS);
  1160. u1b_tmp &= (~BIT(7));
  1161. rtl_write_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS, u1b_tmp);
  1162. spin_unlock_irqrestore(&globalmutex_power, flags);
  1163. }
  1164. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "<=======\n");
  1165. }
  1166. void rtl92de_card_disable(struct ieee80211_hw *hw)
  1167. {
  1168. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1169. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1170. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1171. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1172. enum nl80211_iftype opmode;
  1173. mac->link_state = MAC80211_NOLINK;
  1174. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1175. _rtl92de_set_media_status(hw, opmode);
  1176. if (rtlpci->driver_is_goingto_unload ||
  1177. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1178. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1179. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1180. /* Power sequence for each MAC. */
  1181. /* a. stop tx DMA */
  1182. /* b. close RF */
  1183. /* c. clear rx buf */
  1184. /* d. stop rx DMA */
  1185. /* e. reset MAC */
  1186. /* a. stop tx DMA */
  1187. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
  1188. udelay(50);
  1189. /* b. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue */
  1190. /* c. ========RF OFF sequence========== */
  1191. /* 0x88c[23:20] = 0xf. */
  1192. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
  1193. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, BRFREGOFFSETMASK, 0x00);
  1194. /* APSD_CTRL 0x600[7:0] = 0x40 */
  1195. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1196. /* Close antenna 0,0xc04,0xd04 */
  1197. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, BMASKBYTE0, 0);
  1198. rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE, BDWORD, 0);
  1199. /* SYS_FUNC_EN 0x02[7:0] = 0xE2 reset BB state machine */
  1200. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1201. /* Mac0 can not do Global reset. Mac1 can do. */
  1202. /* SYS_FUNC_EN 0x02[7:0] = 0xE0 reset BB state machine */
  1203. if (rtlpriv->rtlhal.interfaceindex == 1)
  1204. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1205. udelay(50);
  1206. /* d. stop tx/rx dma before disable REG_CR (0x100) to fix */
  1207. /* dma hang issue when disable/enable device. */
  1208. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
  1209. udelay(50);
  1210. rtl_write_byte(rtlpriv, REG_CR, 0x0);
  1211. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "==> Do power off.......\n");
  1212. if (rtl92d_phy_check_poweroff(hw))
  1213. _rtl92de_poweroff_adapter(hw);
  1214. return;
  1215. }
  1216. void rtl92de_interrupt_recognized(struct ieee80211_hw *hw,
  1217. u32 *p_inta, u32 *p_intb)
  1218. {
  1219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1220. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1221. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1222. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1223. /*
  1224. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1225. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1226. */
  1227. }
  1228. void rtl92de_set_beacon_related_registers(struct ieee80211_hw *hw)
  1229. {
  1230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1231. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1232. u16 bcn_interval, atim_window;
  1233. bcn_interval = mac->beacon_interval;
  1234. atim_window = 2;
  1235. /*rtl92de_disable_interrupt(hw); */
  1236. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1237. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1238. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1239. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x20);
  1240. if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
  1241. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x30);
  1242. else
  1243. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x20);
  1244. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1245. }
  1246. void rtl92de_set_beacon_interval(struct ieee80211_hw *hw)
  1247. {
  1248. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1249. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1250. u16 bcn_interval = mac->beacon_interval;
  1251. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1252. "beacon_interval:%d\n", bcn_interval);
  1253. /* rtl92de_disable_interrupt(hw); */
  1254. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1255. /* rtl92de_enable_interrupt(hw); */
  1256. }
  1257. void rtl92de_update_interrupt_mask(struct ieee80211_hw *hw,
  1258. u32 add_msr, u32 rm_msr)
  1259. {
  1260. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1261. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1262. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
  1263. add_msr, rm_msr);
  1264. if (add_msr)
  1265. rtlpci->irq_mask[0] |= add_msr;
  1266. if (rm_msr)
  1267. rtlpci->irq_mask[0] &= (~rm_msr);
  1268. rtl92de_disable_interrupt(hw);
  1269. rtl92de_enable_interrupt(hw);
  1270. }
  1271. static void _rtl92de_readpowervalue_fromprom(struct txpower_info *pwrinfo,
  1272. u8 *rom_content, bool autoLoadfail)
  1273. {
  1274. u32 rfpath, eeaddr, group, offset1, offset2;
  1275. u8 i;
  1276. memset(pwrinfo, 0, sizeof(struct txpower_info));
  1277. if (autoLoadfail) {
  1278. for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
  1279. for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
  1280. if (group < CHANNEL_GROUP_MAX_2G) {
  1281. pwrinfo->cck_index[rfpath][group] =
  1282. EEPROM_DEFAULT_TXPOWERLEVEL_2G;
  1283. pwrinfo->ht40_1sindex[rfpath][group] =
  1284. EEPROM_DEFAULT_TXPOWERLEVEL_2G;
  1285. } else {
  1286. pwrinfo->ht40_1sindex[rfpath][group] =
  1287. EEPROM_DEFAULT_TXPOWERLEVEL_5G;
  1288. }
  1289. pwrinfo->ht40_2sindexdiff[rfpath][group] =
  1290. EEPROM_DEFAULT_HT40_2SDIFF;
  1291. pwrinfo->ht20indexdiff[rfpath][group] =
  1292. EEPROM_DEFAULT_HT20_DIFF;
  1293. pwrinfo->ofdmindexdiff[rfpath][group] =
  1294. EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1295. pwrinfo->ht40maxoffset[rfpath][group] =
  1296. EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
  1297. pwrinfo->ht20maxoffset[rfpath][group] =
  1298. EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
  1299. }
  1300. }
  1301. for (i = 0; i < 3; i++) {
  1302. pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
  1303. pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
  1304. }
  1305. return;
  1306. }
  1307. /* Maybe autoload OK,buf the tx power index value is not filled.
  1308. * If we find it, we set it to default value. */
  1309. for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
  1310. for (group = 0; group < CHANNEL_GROUP_MAX_2G; group++) {
  1311. eeaddr = EEPROM_CCK_TX_PWR_INX_2G + (rfpath * 3)
  1312. + group;
  1313. pwrinfo->cck_index[rfpath][group] =
  1314. (rom_content[eeaddr] == 0xFF) ?
  1315. (eeaddr > 0x7B ?
  1316. EEPROM_DEFAULT_TXPOWERLEVEL_5G :
  1317. EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
  1318. rom_content[eeaddr];
  1319. }
  1320. }
  1321. for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
  1322. for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
  1323. offset1 = group / 3;
  1324. offset2 = group % 3;
  1325. eeaddr = EEPROM_HT40_1S_TX_PWR_INX_2G + (rfpath * 3) +
  1326. offset2 + offset1 * 21;
  1327. pwrinfo->ht40_1sindex[rfpath][group] =
  1328. (rom_content[eeaddr] == 0xFF) ? (eeaddr > 0x7B ?
  1329. EEPROM_DEFAULT_TXPOWERLEVEL_5G :
  1330. EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
  1331. rom_content[eeaddr];
  1332. }
  1333. }
  1334. /* These just for 92D efuse offset. */
  1335. for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
  1336. for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
  1337. int base1 = EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G;
  1338. offset1 = group / 3;
  1339. offset2 = group % 3;
  1340. if (rom_content[base1 + offset2 + offset1 * 21] != 0xFF)
  1341. pwrinfo->ht40_2sindexdiff[rfpath][group] =
  1342. (rom_content[base1 +
  1343. offset2 + offset1 * 21] >> (rfpath * 4))
  1344. & 0xF;
  1345. else
  1346. pwrinfo->ht40_2sindexdiff[rfpath][group] =
  1347. EEPROM_DEFAULT_HT40_2SDIFF;
  1348. if (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G + offset2
  1349. + offset1 * 21] != 0xFF)
  1350. pwrinfo->ht20indexdiff[rfpath][group] =
  1351. (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G
  1352. + offset2 + offset1 * 21] >> (rfpath * 4))
  1353. & 0xF;
  1354. else
  1355. pwrinfo->ht20indexdiff[rfpath][group] =
  1356. EEPROM_DEFAULT_HT20_DIFF;
  1357. if (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G + offset2
  1358. + offset1 * 21] != 0xFF)
  1359. pwrinfo->ofdmindexdiff[rfpath][group] =
  1360. (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G
  1361. + offset2 + offset1 * 21] >> (rfpath * 4))
  1362. & 0xF;
  1363. else
  1364. pwrinfo->ofdmindexdiff[rfpath][group] =
  1365. EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1366. if (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G + offset2
  1367. + offset1 * 21] != 0xFF)
  1368. pwrinfo->ht40maxoffset[rfpath][group] =
  1369. (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G
  1370. + offset2 + offset1 * 21] >> (rfpath * 4))
  1371. & 0xF;
  1372. else
  1373. pwrinfo->ht40maxoffset[rfpath][group] =
  1374. EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
  1375. if (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G + offset2
  1376. + offset1 * 21] != 0xFF)
  1377. pwrinfo->ht20maxoffset[rfpath][group] =
  1378. (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G +
  1379. offset2 + offset1 * 21] >> (rfpath * 4)) &
  1380. 0xF;
  1381. else
  1382. pwrinfo->ht20maxoffset[rfpath][group] =
  1383. EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
  1384. }
  1385. }
  1386. if (rom_content[EEPROM_TSSI_A_5G] != 0xFF) {
  1387. /* 5GL */
  1388. pwrinfo->tssi_a[0] = rom_content[EEPROM_TSSI_A_5G] & 0x3F;
  1389. pwrinfo->tssi_b[0] = rom_content[EEPROM_TSSI_B_5G] & 0x3F;
  1390. /* 5GM */
  1391. pwrinfo->tssi_a[1] = rom_content[EEPROM_TSSI_AB_5G] & 0x3F;
  1392. pwrinfo->tssi_b[1] =
  1393. (rom_content[EEPROM_TSSI_AB_5G] & 0xC0) >> 6 |
  1394. (rom_content[EEPROM_TSSI_AB_5G + 1] & 0x0F) << 2;
  1395. /* 5GH */
  1396. pwrinfo->tssi_a[2] = (rom_content[EEPROM_TSSI_AB_5G + 1] &
  1397. 0xF0) >> 4 |
  1398. (rom_content[EEPROM_TSSI_AB_5G + 2] & 0x03) << 4;
  1399. pwrinfo->tssi_b[2] = (rom_content[EEPROM_TSSI_AB_5G + 2] &
  1400. 0xFC) >> 2;
  1401. } else {
  1402. for (i = 0; i < 3; i++) {
  1403. pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
  1404. pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
  1405. }
  1406. }
  1407. }
  1408. static void _rtl92de_read_txpower_info(struct ieee80211_hw *hw,
  1409. bool autoload_fail, u8 *hwinfo)
  1410. {
  1411. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1412. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1413. struct txpower_info pwrinfo;
  1414. u8 tempval[2], i, pwr, diff;
  1415. u32 ch, rfPath, group;
  1416. _rtl92de_readpowervalue_fromprom(&pwrinfo, hwinfo, autoload_fail);
  1417. if (!autoload_fail) {
  1418. /* bit0~2 */
  1419. rtlefuse->eeprom_regulatory = (hwinfo[EEPROM_RF_OPT1] & 0x7);
  1420. rtlefuse->eeprom_thermalmeter =
  1421. hwinfo[EEPROM_THERMAL_METER] & 0x1f;
  1422. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_K];
  1423. tempval[0] = hwinfo[EEPROM_IQK_DELTA] & 0x03;
  1424. tempval[1] = (hwinfo[EEPROM_LCK_DELTA] & 0x0C) >> 2;
  1425. rtlefuse->txpwr_fromeprom = true;
  1426. if (IS_92D_D_CUT(rtlpriv->rtlhal.version) ||
  1427. IS_92D_E_CUT(rtlpriv->rtlhal.version)) {
  1428. rtlefuse->internal_pa_5g[0] =
  1429. !((hwinfo[EEPROM_TSSI_A_5G] & BIT(6)) >> 6);
  1430. rtlefuse->internal_pa_5g[1] =
  1431. !((hwinfo[EEPROM_TSSI_B_5G] & BIT(6)) >> 6);
  1432. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1433. "Is D cut,Internal PA0 %d Internal PA1 %d\n",
  1434. rtlefuse->internal_pa_5g[0],
  1435. rtlefuse->internal_pa_5g[1]);
  1436. }
  1437. rtlefuse->eeprom_c9 = hwinfo[EEPROM_RF_OPT6];
  1438. rtlefuse->eeprom_cc = hwinfo[EEPROM_RF_OPT7];
  1439. } else {
  1440. rtlefuse->eeprom_regulatory = 0;
  1441. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1442. rtlefuse->crystalcap = EEPROM_DEFAULT_CRYSTALCAP;
  1443. tempval[0] = tempval[1] = 3;
  1444. }
  1445. /* Use default value to fill parameters if
  1446. * efuse is not filled on some place. */
  1447. /* ThermalMeter from EEPROM */
  1448. if (rtlefuse->eeprom_thermalmeter < 0x06 ||
  1449. rtlefuse->eeprom_thermalmeter > 0x1c)
  1450. rtlefuse->eeprom_thermalmeter = 0x12;
  1451. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1452. /* check XTAL_K */
  1453. if (rtlefuse->crystalcap == 0xFF)
  1454. rtlefuse->crystalcap = 0;
  1455. if (rtlefuse->eeprom_regulatory > 3)
  1456. rtlefuse->eeprom_regulatory = 0;
  1457. for (i = 0; i < 2; i++) {
  1458. switch (tempval[i]) {
  1459. case 0:
  1460. tempval[i] = 5;
  1461. break;
  1462. case 1:
  1463. tempval[i] = 4;
  1464. break;
  1465. case 2:
  1466. tempval[i] = 3;
  1467. break;
  1468. case 3:
  1469. default:
  1470. tempval[i] = 0;
  1471. break;
  1472. }
  1473. }
  1474. rtlefuse->delta_iqk = tempval[0];
  1475. if (tempval[1] > 0)
  1476. rtlefuse->delta_lck = tempval[1] - 1;
  1477. if (rtlefuse->eeprom_c9 == 0xFF)
  1478. rtlefuse->eeprom_c9 = 0x00;
  1479. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1480. "EEPROMRegulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1481. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1482. "ThermalMeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1483. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1484. "CrystalCap = 0x%x\n", rtlefuse->crystalcap);
  1485. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1486. "Delta_IQK = 0x%x Delta_LCK = 0x%x\n",
  1487. rtlefuse->delta_iqk, rtlefuse->delta_lck);
  1488. for (rfPath = 0; rfPath < RF6052_MAX_PATH; rfPath++) {
  1489. for (ch = 0; ch < CHANNEL_MAX_NUMBER; ch++) {
  1490. group = rtl92d_get_chnlgroup_fromarray((u8) ch);
  1491. if (ch < CHANNEL_MAX_NUMBER_2G)
  1492. rtlefuse->txpwrlevel_cck[rfPath][ch] =
  1493. pwrinfo.cck_index[rfPath][group];
  1494. rtlefuse->txpwrlevel_ht40_1s[rfPath][ch] =
  1495. pwrinfo.ht40_1sindex[rfPath][group];
  1496. rtlefuse->txpwr_ht20diff[rfPath][ch] =
  1497. pwrinfo.ht20indexdiff[rfPath][group];
  1498. rtlefuse->txpwr_legacyhtdiff[rfPath][ch] =
  1499. pwrinfo.ofdmindexdiff[rfPath][group];
  1500. rtlefuse->pwrgroup_ht20[rfPath][ch] =
  1501. pwrinfo.ht20maxoffset[rfPath][group];
  1502. rtlefuse->pwrgroup_ht40[rfPath][ch] =
  1503. pwrinfo.ht40maxoffset[rfPath][group];
  1504. pwr = pwrinfo.ht40_1sindex[rfPath][group];
  1505. diff = pwrinfo.ht40_2sindexdiff[rfPath][group];
  1506. rtlefuse->txpwrlevel_ht40_2s[rfPath][ch] =
  1507. (pwr > diff) ? (pwr - diff) : 0;
  1508. }
  1509. }
  1510. }
  1511. static void _rtl92de_read_macphymode_from_prom(struct ieee80211_hw *hw,
  1512. u8 *content)
  1513. {
  1514. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1515. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1516. u8 macphy_crvalue = content[EEPROM_MAC_FUNCTION];
  1517. if (macphy_crvalue & BIT(3)) {
  1518. rtlhal->macphymode = SINGLEMAC_SINGLEPHY;
  1519. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1520. "MacPhyMode SINGLEMAC_SINGLEPHY\n");
  1521. } else {
  1522. rtlhal->macphymode = DUALMAC_DUALPHY;
  1523. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1524. "MacPhyMode DUALMAC_DUALPHY\n");
  1525. }
  1526. }
  1527. static void _rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw *hw,
  1528. u8 *content)
  1529. {
  1530. _rtl92de_read_macphymode_from_prom(hw, content);
  1531. rtl92d_phy_config_macphymode(hw);
  1532. rtl92d_phy_config_macphymode_info(hw);
  1533. }
  1534. static void _rtl92de_efuse_update_chip_version(struct ieee80211_hw *hw)
  1535. {
  1536. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1537. enum version_8192d chipver = rtlpriv->rtlhal.version;
  1538. u8 cutvalue[2];
  1539. u16 chipvalue;
  1540. rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_H,
  1541. &cutvalue[1]);
  1542. rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_L,
  1543. &cutvalue[0]);
  1544. chipvalue = (cutvalue[1] << 8) | cutvalue[0];
  1545. switch (chipvalue) {
  1546. case 0xAA55:
  1547. chipver |= CHIP_92D_C_CUT;
  1548. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "C-CUT!!!\n");
  1549. break;
  1550. case 0x9966:
  1551. chipver |= CHIP_92D_D_CUT;
  1552. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "D-CUT!!!\n");
  1553. break;
  1554. case 0xCC33:
  1555. chipver |= CHIP_92D_E_CUT;
  1556. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "E-CUT!!!\n");
  1557. break;
  1558. default:
  1559. chipver |= CHIP_92D_D_CUT;
  1560. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Unknown CUT!\n");
  1561. break;
  1562. }
  1563. rtlpriv->rtlhal.version = chipver;
  1564. }
  1565. static void _rtl92de_read_adapter_info(struct ieee80211_hw *hw)
  1566. {
  1567. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1568. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1569. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1570. u16 i, usvalue;
  1571. u8 hwinfo[HWSET_MAX_SIZE];
  1572. u16 eeprom_id;
  1573. unsigned long flags;
  1574. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1575. spin_lock_irqsave(&globalmutex_for_power_and_efuse, flags);
  1576. rtl_efuse_shadow_map_update(hw);
  1577. _rtl92de_efuse_update_chip_version(hw);
  1578. spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
  1579. memcpy((void *)hwinfo, (void *)&rtlefuse->efuse_map
  1580. [EFUSE_INIT_MAP][0],
  1581. HWSET_MAX_SIZE);
  1582. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1583. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1584. "RTL819X Not boot from eeprom, check it !!\n");
  1585. }
  1586. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
  1587. hwinfo, HWSET_MAX_SIZE);
  1588. eeprom_id = *((u16 *)&hwinfo[0]);
  1589. if (eeprom_id != RTL8190_EEPROM_ID) {
  1590. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1591. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1592. rtlefuse->autoload_failflag = true;
  1593. } else {
  1594. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1595. rtlefuse->autoload_failflag = false;
  1596. }
  1597. if (rtlefuse->autoload_failflag) {
  1598. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1599. "RTL819X Not boot from eeprom, check it !!\n");
  1600. return;
  1601. }
  1602. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1603. _rtl92de_read_macphymode_and_bandtype(hw, hwinfo);
  1604. /* VID, DID SE 0xA-D */
  1605. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1606. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1607. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1608. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1609. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROMId = 0x%4x\n", eeprom_id);
  1610. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1611. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1612. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1613. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1614. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1615. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1616. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1617. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1618. /* Read Permanent MAC address */
  1619. if (rtlhal->interfaceindex == 0) {
  1620. for (i = 0; i < 6; i += 2) {
  1621. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR_MAC0_92D + i];
  1622. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1623. }
  1624. } else {
  1625. for (i = 0; i < 6; i += 2) {
  1626. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR_MAC1_92D + i];
  1627. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1628. }
  1629. }
  1630. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR,
  1631. rtlefuse->dev_addr);
  1632. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
  1633. _rtl92de_read_txpower_info(hw, rtlefuse->autoload_failflag, hwinfo);
  1634. /* Read Channel Plan */
  1635. switch (rtlhal->bandset) {
  1636. case BAND_ON_2_4G:
  1637. rtlefuse->channel_plan = COUNTRY_CODE_TELEC;
  1638. break;
  1639. case BAND_ON_5G:
  1640. rtlefuse->channel_plan = COUNTRY_CODE_FCC;
  1641. break;
  1642. case BAND_ON_BOTH:
  1643. rtlefuse->channel_plan = COUNTRY_CODE_FCC;
  1644. break;
  1645. default:
  1646. rtlefuse->channel_plan = COUNTRY_CODE_FCC;
  1647. break;
  1648. }
  1649. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1650. rtlefuse->txpwr_fromeprom = true;
  1651. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1652. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1653. }
  1654. void rtl92de_read_eeprom_info(struct ieee80211_hw *hw)
  1655. {
  1656. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1657. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1658. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1659. u8 tmp_u1b;
  1660. rtlhal->version = _rtl92de_read_chip_version(hw);
  1661. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1662. rtlefuse->autoload_status = tmp_u1b;
  1663. if (tmp_u1b & BIT(4)) {
  1664. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1665. rtlefuse->epromtype = EEPROM_93C46;
  1666. } else {
  1667. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1668. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1669. }
  1670. if (tmp_u1b & BIT(5)) {
  1671. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1672. rtlefuse->autoload_failflag = false;
  1673. _rtl92de_read_adapter_info(hw);
  1674. } else {
  1675. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1676. }
  1677. return;
  1678. }
  1679. static void rtl92de_update_hal_rate_table(struct ieee80211_hw *hw,
  1680. struct ieee80211_sta *sta)
  1681. {
  1682. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1683. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1684. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1685. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1686. u32 ratr_value;
  1687. u8 ratr_index = 0;
  1688. u8 nmode = mac->ht_enable;
  1689. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1690. u16 shortgi_rate;
  1691. u32 tmp_ratr_value;
  1692. u8 curtxbw_40mhz = mac->bw_40;
  1693. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1694. 1 : 0;
  1695. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1696. 1 : 0;
  1697. enum wireless_mode wirelessmode = mac->mode;
  1698. if (rtlhal->current_bandtype == BAND_ON_5G)
  1699. ratr_value = sta->supp_rates[1] << 4;
  1700. else
  1701. ratr_value = sta->supp_rates[0];
  1702. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1703. sta->ht_cap.mcs.rx_mask[0] << 12);
  1704. switch (wirelessmode) {
  1705. case WIRELESS_MODE_A:
  1706. ratr_value &= 0x00000FF0;
  1707. break;
  1708. case WIRELESS_MODE_B:
  1709. if (ratr_value & 0x0000000c)
  1710. ratr_value &= 0x0000000d;
  1711. else
  1712. ratr_value &= 0x0000000f;
  1713. break;
  1714. case WIRELESS_MODE_G:
  1715. ratr_value &= 0x00000FF5;
  1716. break;
  1717. case WIRELESS_MODE_N_24G:
  1718. case WIRELESS_MODE_N_5G:
  1719. nmode = 1;
  1720. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1721. ratr_value &= 0x0007F005;
  1722. } else {
  1723. u32 ratr_mask;
  1724. if (get_rf_type(rtlphy) == RF_1T2R ||
  1725. get_rf_type(rtlphy) == RF_1T1R) {
  1726. ratr_mask = 0x000ff005;
  1727. } else {
  1728. ratr_mask = 0x0f0ff005;
  1729. }
  1730. ratr_value &= ratr_mask;
  1731. }
  1732. break;
  1733. default:
  1734. if (rtlphy->rf_type == RF_1T2R)
  1735. ratr_value &= 0x000ff0ff;
  1736. else
  1737. ratr_value &= 0x0f0ff0ff;
  1738. break;
  1739. }
  1740. ratr_value &= 0x0FFFFFFF;
  1741. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  1742. (!curtxbw_40mhz && curshortgi_20mhz))) {
  1743. ratr_value |= 0x10000000;
  1744. tmp_ratr_value = (ratr_value >> 12);
  1745. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1746. if ((1 << shortgi_rate) & tmp_ratr_value)
  1747. break;
  1748. }
  1749. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1750. (shortgi_rate << 4) | (shortgi_rate);
  1751. }
  1752. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1753. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1754. rtl_read_dword(rtlpriv, REG_ARFR0));
  1755. }
  1756. static void rtl92de_update_hal_rate_mask(struct ieee80211_hw *hw,
  1757. struct ieee80211_sta *sta, u8 rssi_level)
  1758. {
  1759. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1760. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1761. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1762. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1763. struct rtl_sta_info *sta_entry = NULL;
  1764. u32 ratr_bitmap;
  1765. u8 ratr_index;
  1766. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1767. ? 1 : 0;
  1768. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1769. 1 : 0;
  1770. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1771. 1 : 0;
  1772. enum wireless_mode wirelessmode = 0;
  1773. bool shortgi = false;
  1774. u32 value[2];
  1775. u8 macid = 0;
  1776. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1777. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1778. mimo_ps = sta_entry->mimo_ps;
  1779. wirelessmode = sta_entry->wireless_mode;
  1780. if (mac->opmode == NL80211_IFTYPE_STATION)
  1781. curtxbw_40mhz = mac->bw_40;
  1782. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1783. mac->opmode == NL80211_IFTYPE_ADHOC)
  1784. macid = sta->aid + 1;
  1785. if (rtlhal->current_bandtype == BAND_ON_5G)
  1786. ratr_bitmap = sta->supp_rates[1] << 4;
  1787. else
  1788. ratr_bitmap = sta->supp_rates[0];
  1789. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1790. sta->ht_cap.mcs.rx_mask[0] << 12);
  1791. switch (wirelessmode) {
  1792. case WIRELESS_MODE_B:
  1793. ratr_index = RATR_INX_WIRELESS_B;
  1794. if (ratr_bitmap & 0x0000000c)
  1795. ratr_bitmap &= 0x0000000d;
  1796. else
  1797. ratr_bitmap &= 0x0000000f;
  1798. break;
  1799. case WIRELESS_MODE_G:
  1800. ratr_index = RATR_INX_WIRELESS_GB;
  1801. if (rssi_level == 1)
  1802. ratr_bitmap &= 0x00000f00;
  1803. else if (rssi_level == 2)
  1804. ratr_bitmap &= 0x00000ff0;
  1805. else
  1806. ratr_bitmap &= 0x00000ff5;
  1807. break;
  1808. case WIRELESS_MODE_A:
  1809. ratr_index = RATR_INX_WIRELESS_G;
  1810. ratr_bitmap &= 0x00000ff0;
  1811. break;
  1812. case WIRELESS_MODE_N_24G:
  1813. case WIRELESS_MODE_N_5G:
  1814. if (wirelessmode == WIRELESS_MODE_N_24G)
  1815. ratr_index = RATR_INX_WIRELESS_NGB;
  1816. else
  1817. ratr_index = RATR_INX_WIRELESS_NG;
  1818. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1819. if (rssi_level == 1)
  1820. ratr_bitmap &= 0x00070000;
  1821. else if (rssi_level == 2)
  1822. ratr_bitmap &= 0x0007f000;
  1823. else
  1824. ratr_bitmap &= 0x0007f005;
  1825. } else {
  1826. if (rtlphy->rf_type == RF_1T2R ||
  1827. rtlphy->rf_type == RF_1T1R) {
  1828. if (curtxbw_40mhz) {
  1829. if (rssi_level == 1)
  1830. ratr_bitmap &= 0x000f0000;
  1831. else if (rssi_level == 2)
  1832. ratr_bitmap &= 0x000ff000;
  1833. else
  1834. ratr_bitmap &= 0x000ff015;
  1835. } else {
  1836. if (rssi_level == 1)
  1837. ratr_bitmap &= 0x000f0000;
  1838. else if (rssi_level == 2)
  1839. ratr_bitmap &= 0x000ff000;
  1840. else
  1841. ratr_bitmap &= 0x000ff005;
  1842. }
  1843. } else {
  1844. if (curtxbw_40mhz) {
  1845. if (rssi_level == 1)
  1846. ratr_bitmap &= 0x0f0f0000;
  1847. else if (rssi_level == 2)
  1848. ratr_bitmap &= 0x0f0ff000;
  1849. else
  1850. ratr_bitmap &= 0x0f0ff015;
  1851. } else {
  1852. if (rssi_level == 1)
  1853. ratr_bitmap &= 0x0f0f0000;
  1854. else if (rssi_level == 2)
  1855. ratr_bitmap &= 0x0f0ff000;
  1856. else
  1857. ratr_bitmap &= 0x0f0ff005;
  1858. }
  1859. }
  1860. }
  1861. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1862. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1863. if (macid == 0)
  1864. shortgi = true;
  1865. else if (macid == 1)
  1866. shortgi = false;
  1867. }
  1868. break;
  1869. default:
  1870. ratr_index = RATR_INX_WIRELESS_NGB;
  1871. if (rtlphy->rf_type == RF_1T2R)
  1872. ratr_bitmap &= 0x000ff0ff;
  1873. else
  1874. ratr_bitmap &= 0x0f0ff0ff;
  1875. break;
  1876. }
  1877. value[0] = (ratr_bitmap & 0x0fffffff) | (ratr_index << 28);
  1878. value[1] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1879. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1880. "ratr_bitmap :%x value0:%x value1:%x\n",
  1881. ratr_bitmap, value[0], value[1]);
  1882. rtl92d_fill_h2c_cmd(hw, H2C_RA_MASK, 5, (u8 *) value);
  1883. if (macid != 0)
  1884. sta_entry->ratr_index = ratr_index;
  1885. }
  1886. void rtl92de_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1887. struct ieee80211_sta *sta, u8 rssi_level)
  1888. {
  1889. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1890. if (rtlpriv->dm.useramask)
  1891. rtl92de_update_hal_rate_mask(hw, sta, rssi_level);
  1892. else
  1893. rtl92de_update_hal_rate_table(hw, sta);
  1894. }
  1895. void rtl92de_update_channel_access_setting(struct ieee80211_hw *hw)
  1896. {
  1897. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1898. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1899. u16 sifs_timer;
  1900. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1901. (u8 *)&mac->slot_time);
  1902. if (!mac->ht_enable)
  1903. sifs_timer = 0x0a0a;
  1904. else
  1905. sifs_timer = 0x1010;
  1906. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1907. }
  1908. bool rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1909. {
  1910. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1911. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1912. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1913. enum rf_pwrstate e_rfpowerstate_toset;
  1914. u8 u1tmp;
  1915. bool actuallyset = false;
  1916. unsigned long flag;
  1917. if (rtlpci->being_init_adapter)
  1918. return false;
  1919. if (ppsc->swrf_processing)
  1920. return false;
  1921. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1922. if (ppsc->rfchange_inprogress) {
  1923. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1924. return false;
  1925. } else {
  1926. ppsc->rfchange_inprogress = true;
  1927. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1928. }
  1929. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1930. REG_MAC_PINMUX_CFG) & ~(BIT(3)));
  1931. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1932. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1933. if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
  1934. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1935. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1936. e_rfpowerstate_toset = ERFON;
  1937. ppsc->hwradiooff = false;
  1938. actuallyset = true;
  1939. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  1940. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1941. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1942. e_rfpowerstate_toset = ERFOFF;
  1943. ppsc->hwradiooff = true;
  1944. actuallyset = true;
  1945. }
  1946. if (actuallyset) {
  1947. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1948. ppsc->rfchange_inprogress = false;
  1949. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1950. } else {
  1951. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1952. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1953. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1954. ppsc->rfchange_inprogress = false;
  1955. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1956. }
  1957. *valid = 1;
  1958. return !ppsc->hwradiooff;
  1959. }
  1960. void rtl92de_set_key(struct ieee80211_hw *hw, u32 key_index,
  1961. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1962. bool is_wepkey, bool clear_all)
  1963. {
  1964. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1965. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1966. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1967. u8 *macaddr = p_macaddr;
  1968. u32 entry_id;
  1969. bool is_pairwise = false;
  1970. static u8 cam_const_addr[4][6] = {
  1971. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1972. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1973. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1974. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1975. };
  1976. static u8 cam_const_broad[] = {
  1977. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1978. };
  1979. if (clear_all) {
  1980. u8 idx;
  1981. u8 cam_offset = 0;
  1982. u8 clear_number = 5;
  1983. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1984. for (idx = 0; idx < clear_number; idx++) {
  1985. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1986. rtl_cam_empty_entry(hw, cam_offset + idx);
  1987. if (idx < 5) {
  1988. memset(rtlpriv->sec.key_buf[idx], 0,
  1989. MAX_KEY_LEN);
  1990. rtlpriv->sec.key_len[idx] = 0;
  1991. }
  1992. }
  1993. } else {
  1994. switch (enc_algo) {
  1995. case WEP40_ENCRYPTION:
  1996. enc_algo = CAM_WEP40;
  1997. break;
  1998. case WEP104_ENCRYPTION:
  1999. enc_algo = CAM_WEP104;
  2000. break;
  2001. case TKIP_ENCRYPTION:
  2002. enc_algo = CAM_TKIP;
  2003. break;
  2004. case AESCCMP_ENCRYPTION:
  2005. enc_algo = CAM_AES;
  2006. break;
  2007. default:
  2008. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  2009. "switch case not processed\n");
  2010. enc_algo = CAM_TKIP;
  2011. break;
  2012. }
  2013. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2014. macaddr = cam_const_addr[key_index];
  2015. entry_id = key_index;
  2016. } else {
  2017. if (is_group) {
  2018. macaddr = cam_const_broad;
  2019. entry_id = key_index;
  2020. } else {
  2021. if (mac->opmode == NL80211_IFTYPE_AP) {
  2022. entry_id = rtl_cam_get_free_entry(hw,
  2023. p_macaddr);
  2024. if (entry_id >= TOTAL_CAM_ENTRY) {
  2025. RT_TRACE(rtlpriv, COMP_SEC,
  2026. DBG_EMERG,
  2027. "Can not find free hw security cam entry\n");
  2028. return;
  2029. }
  2030. } else {
  2031. entry_id = CAM_PAIRWISE_KEY_POSITION;
  2032. }
  2033. key_index = PAIRWISE_KEYIDX;
  2034. is_pairwise = true;
  2035. }
  2036. }
  2037. if (rtlpriv->sec.key_len[key_index] == 0) {
  2038. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2039. "delete one entry, entry_id is %d\n",
  2040. entry_id);
  2041. if (mac->opmode == NL80211_IFTYPE_AP)
  2042. rtl_cam_del_entry(hw, p_macaddr);
  2043. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  2044. } else {
  2045. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  2046. "The insert KEY length is %d\n",
  2047. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
  2048. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  2049. "The insert KEY is %x %x\n",
  2050. rtlpriv->sec.key_buf[0][0],
  2051. rtlpriv->sec.key_buf[0][1]);
  2052. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2053. "add one entry\n");
  2054. if (is_pairwise) {
  2055. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  2056. "Pairwise Key content",
  2057. rtlpriv->sec.pairwise_key,
  2058. rtlpriv->
  2059. sec.key_len[PAIRWISE_KEYIDX]);
  2060. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2061. "set Pairwise key\n");
  2062. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2063. entry_id, enc_algo,
  2064. CAM_CONFIG_NO_USEDK,
  2065. rtlpriv->
  2066. sec.key_buf[key_index]);
  2067. } else {
  2068. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2069. "set group key\n");
  2070. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2071. rtl_cam_add_one_entry(hw,
  2072. rtlefuse->dev_addr,
  2073. PAIRWISE_KEYIDX,
  2074. CAM_PAIRWISE_KEY_POSITION,
  2075. enc_algo, CAM_CONFIG_NO_USEDK,
  2076. rtlpriv->sec.key_buf[entry_id]);
  2077. }
  2078. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2079. entry_id, enc_algo,
  2080. CAM_CONFIG_NO_USEDK,
  2081. rtlpriv->sec.key_buf
  2082. [entry_id]);
  2083. }
  2084. }
  2085. }
  2086. }
  2087. void rtl92de_suspend(struct ieee80211_hw *hw)
  2088. {
  2089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2090. rtlpriv->rtlhal.macphyctl_reg = rtl_read_byte(rtlpriv,
  2091. REG_MAC_PHY_CTRL_NORMAL);
  2092. }
  2093. void rtl92de_resume(struct ieee80211_hw *hw)
  2094. {
  2095. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2096. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL,
  2097. rtlpriv->rtlhal.macphyctl_reg);
  2098. }