hw.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "../rtl8192c/fw_common.h"
  40. #include "dm.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #define LLT_CONFIG 5
  44. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  45. u8 set_bits, u8 clear_bits)
  46. {
  47. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. rtlpci->reg_bcn_ctrl_val |= set_bits;
  50. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  51. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  52. }
  53. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  54. {
  55. struct rtl_priv *rtlpriv = rtl_priv(hw);
  56. u8 tmp1byte;
  57. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  58. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  59. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  60. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  61. tmp1byte &= ~(BIT(0));
  62. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  63. }
  64. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. u8 tmp1byte;
  68. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  69. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  70. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  71. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  72. tmp1byte |= BIT(0);
  73. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  74. }
  75. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  76. {
  77. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  78. }
  79. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  80. {
  81. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  82. }
  83. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  87. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  88. switch (variable) {
  89. case HW_VAR_RCR:
  90. *((u32 *) (val)) = rtlpci->receive_config;
  91. break;
  92. case HW_VAR_RF_STATE:
  93. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  94. break;
  95. case HW_VAR_FWLPS_RF_ON:{
  96. enum rf_pwrstate rfState;
  97. u32 val_rcr;
  98. rtlpriv->cfg->ops->get_hw_reg(hw,
  99. HW_VAR_RF_STATE,
  100. (u8 *) (&rfState));
  101. if (rfState == ERFOFF) {
  102. *((bool *) (val)) = true;
  103. } else {
  104. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  105. val_rcr &= 0x00070000;
  106. if (val_rcr)
  107. *((bool *) (val)) = false;
  108. else
  109. *((bool *) (val)) = true;
  110. }
  111. break;
  112. }
  113. case HW_VAR_FW_PSMODE_STATUS:
  114. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  115. break;
  116. case HW_VAR_CORRECT_TSF:{
  117. u64 tsf;
  118. u32 *ptsf_low = (u32 *)&tsf;
  119. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  120. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  121. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  122. *((u64 *) (val)) = tsf;
  123. break;
  124. }
  125. default:
  126. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  127. "switch case not processed\n");
  128. break;
  129. }
  130. }
  131. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  132. {
  133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  134. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  137. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  139. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  140. u8 idx;
  141. switch (variable) {
  142. case HW_VAR_ETHER_ADDR:{
  143. for (idx = 0; idx < ETH_ALEN; idx++) {
  144. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  145. val[idx]);
  146. }
  147. break;
  148. }
  149. case HW_VAR_BASIC_RATE:{
  150. u16 rate_cfg = ((u16 *) val)[0];
  151. u8 rate_index = 0;
  152. rate_cfg &= 0x15f;
  153. rate_cfg |= 0x01;
  154. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  155. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  156. (rate_cfg >> 8) & 0xff);
  157. while (rate_cfg > 0x1) {
  158. rate_cfg = (rate_cfg >> 1);
  159. rate_index++;
  160. }
  161. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  162. rate_index);
  163. break;
  164. }
  165. case HW_VAR_BSSID:{
  166. for (idx = 0; idx < ETH_ALEN; idx++) {
  167. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  168. val[idx]);
  169. }
  170. break;
  171. }
  172. case HW_VAR_SIFS:{
  173. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  174. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  175. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  176. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  177. if (!mac->ht_enable)
  178. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  179. 0x0e0e);
  180. else
  181. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  182. *((u16 *) val));
  183. break;
  184. }
  185. case HW_VAR_SLOT_TIME:{
  186. u8 e_aci;
  187. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  188. "HW_VAR_SLOT_TIME %x\n", val[0]);
  189. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  190. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  191. rtlpriv->cfg->ops->set_hw_reg(hw,
  192. HW_VAR_AC_PARAM,
  193. (u8 *) (&e_aci));
  194. }
  195. break;
  196. }
  197. case HW_VAR_ACK_PREAMBLE:{
  198. u8 reg_tmp;
  199. u8 short_preamble = (bool) (*(u8 *) val);
  200. reg_tmp = (mac->cur_40_prime_sc) << 5;
  201. if (short_preamble)
  202. reg_tmp |= 0x80;
  203. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  204. break;
  205. }
  206. case HW_VAR_AMPDU_MIN_SPACE:{
  207. u8 min_spacing_to_set;
  208. u8 sec_min_space;
  209. min_spacing_to_set = *((u8 *) val);
  210. if (min_spacing_to_set <= 7) {
  211. sec_min_space = 0;
  212. if (min_spacing_to_set < sec_min_space)
  213. min_spacing_to_set = sec_min_space;
  214. mac->min_space_cfg = ((mac->min_space_cfg &
  215. 0xf8) |
  216. min_spacing_to_set);
  217. *val = min_spacing_to_set;
  218. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  219. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  220. mac->min_space_cfg);
  221. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  222. mac->min_space_cfg);
  223. }
  224. break;
  225. }
  226. case HW_VAR_SHORTGI_DENSITY:{
  227. u8 density_to_set;
  228. density_to_set = *((u8 *) val);
  229. mac->min_space_cfg |= (density_to_set << 3);
  230. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  231. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  232. mac->min_space_cfg);
  233. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  234. mac->min_space_cfg);
  235. break;
  236. }
  237. case HW_VAR_AMPDU_FACTOR:{
  238. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  239. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  240. u8 factor_toset;
  241. u8 *p_regtoset = NULL;
  242. u8 index = 0;
  243. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  244. (rtlpcipriv->bt_coexist.bt_coexist_type ==
  245. BT_CSR_BC4))
  246. p_regtoset = regtoset_bt;
  247. else
  248. p_regtoset = regtoset_normal;
  249. factor_toset = *((u8 *) val);
  250. if (factor_toset <= 3) {
  251. factor_toset = (1 << (factor_toset + 2));
  252. if (factor_toset > 0xf)
  253. factor_toset = 0xf;
  254. for (index = 0; index < 4; index++) {
  255. if ((p_regtoset[index] & 0xf0) >
  256. (factor_toset << 4))
  257. p_regtoset[index] =
  258. (p_regtoset[index] & 0x0f) |
  259. (factor_toset << 4);
  260. if ((p_regtoset[index] & 0x0f) >
  261. factor_toset)
  262. p_regtoset[index] =
  263. (p_regtoset[index] & 0xf0) |
  264. (factor_toset);
  265. rtl_write_byte(rtlpriv,
  266. (REG_AGGLEN_LMT + index),
  267. p_regtoset[index]);
  268. }
  269. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  270. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  271. factor_toset);
  272. }
  273. break;
  274. }
  275. case HW_VAR_AC_PARAM:{
  276. u8 e_aci = *((u8 *) val);
  277. rtl92c_dm_init_edca_turbo(hw);
  278. if (rtlpci->acm_method != eAcmWay2_SW)
  279. rtlpriv->cfg->ops->set_hw_reg(hw,
  280. HW_VAR_ACM_CTRL,
  281. (u8 *) (&e_aci));
  282. break;
  283. }
  284. case HW_VAR_ACM_CTRL:{
  285. u8 e_aci = *((u8 *) val);
  286. union aci_aifsn *p_aci_aifsn =
  287. (union aci_aifsn *)(&(mac->ac[0].aifs));
  288. u8 acm = p_aci_aifsn->f.acm;
  289. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  290. acm_ctrl =
  291. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  292. if (acm) {
  293. switch (e_aci) {
  294. case AC0_BE:
  295. acm_ctrl |= AcmHw_BeqEn;
  296. break;
  297. case AC2_VI:
  298. acm_ctrl |= AcmHw_ViqEn;
  299. break;
  300. case AC3_VO:
  301. acm_ctrl |= AcmHw_VoqEn;
  302. break;
  303. default:
  304. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  305. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  306. acm);
  307. break;
  308. }
  309. } else {
  310. switch (e_aci) {
  311. case AC0_BE:
  312. acm_ctrl &= (~AcmHw_BeqEn);
  313. break;
  314. case AC2_VI:
  315. acm_ctrl &= (~AcmHw_ViqEn);
  316. break;
  317. case AC3_VO:
  318. acm_ctrl &= (~AcmHw_BeqEn);
  319. break;
  320. default:
  321. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  322. "switch case not processed\n");
  323. break;
  324. }
  325. }
  326. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  327. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  328. acm_ctrl);
  329. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  330. break;
  331. }
  332. case HW_VAR_RCR:{
  333. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  334. rtlpci->receive_config = ((u32 *) (val))[0];
  335. break;
  336. }
  337. case HW_VAR_RETRY_LIMIT:{
  338. u8 retry_limit = ((u8 *) (val))[0];
  339. rtl_write_word(rtlpriv, REG_RL,
  340. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  341. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  342. break;
  343. }
  344. case HW_VAR_DUAL_TSF_RST:
  345. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  346. break;
  347. case HW_VAR_EFUSE_BYTES:
  348. rtlefuse->efuse_usedbytes = *((u16 *) val);
  349. break;
  350. case HW_VAR_EFUSE_USAGE:
  351. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  352. break;
  353. case HW_VAR_IO_CMD:
  354. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  355. break;
  356. case HW_VAR_WPA_CONFIG:
  357. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  358. break;
  359. case HW_VAR_SET_RPWM:{
  360. u8 rpwm_val;
  361. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  362. udelay(1);
  363. if (rpwm_val & BIT(7)) {
  364. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  365. (*(u8 *) val));
  366. } else {
  367. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  368. ((*(u8 *) val) | BIT(7)));
  369. }
  370. break;
  371. }
  372. case HW_VAR_H2C_FW_PWRMODE:{
  373. u8 psmode = (*(u8 *) val);
  374. if ((psmode != FW_PS_ACTIVE_MODE) &&
  375. (!IS_92C_SERIAL(rtlhal->version))) {
  376. rtl92c_dm_rf_saving(hw, true);
  377. }
  378. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  379. break;
  380. }
  381. case HW_VAR_FW_PSMODE_STATUS:
  382. ppsc->fw_current_inpsmode = *((bool *) val);
  383. break;
  384. case HW_VAR_H2C_FW_JOINBSSRPT:{
  385. u8 mstatus = (*(u8 *) val);
  386. u8 tmp_regcr, tmp_reg422;
  387. bool recover = false;
  388. if (mstatus == RT_MEDIA_CONNECT) {
  389. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  390. NULL);
  391. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  392. rtl_write_byte(rtlpriv, REG_CR + 1,
  393. (tmp_regcr | BIT(0)));
  394. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  395. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  396. tmp_reg422 =
  397. rtl_read_byte(rtlpriv,
  398. REG_FWHW_TXQ_CTRL + 2);
  399. if (tmp_reg422 & BIT(6))
  400. recover = true;
  401. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  402. tmp_reg422 & (~BIT(6)));
  403. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  404. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  405. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  406. if (recover) {
  407. rtl_write_byte(rtlpriv,
  408. REG_FWHW_TXQ_CTRL + 2,
  409. tmp_reg422);
  410. }
  411. rtl_write_byte(rtlpriv, REG_CR + 1,
  412. (tmp_regcr & ~(BIT(0))));
  413. }
  414. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  415. break;
  416. }
  417. case HW_VAR_AID:{
  418. u16 u2btmp;
  419. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  420. u2btmp &= 0xC000;
  421. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  422. mac->assoc_id));
  423. break;
  424. }
  425. case HW_VAR_CORRECT_TSF:{
  426. u8 btype_ibss = ((u8 *) (val))[0];
  427. if (btype_ibss)
  428. _rtl92ce_stop_tx_beacon(hw);
  429. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  430. rtl_write_dword(rtlpriv, REG_TSFTR,
  431. (u32) (mac->tsf & 0xffffffff));
  432. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  433. (u32) ((mac->tsf >> 32) & 0xffffffff));
  434. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  435. if (btype_ibss)
  436. _rtl92ce_resume_tx_beacon(hw);
  437. break;
  438. }
  439. default:
  440. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  441. "switch case not processed\n");
  442. break;
  443. }
  444. }
  445. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  446. {
  447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  448. bool status = true;
  449. long count = 0;
  450. u32 value = _LLT_INIT_ADDR(address) |
  451. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  452. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  453. do {
  454. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  455. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  456. break;
  457. if (count > POLLING_LLT_THRESHOLD) {
  458. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  459. "Failed to polling write LLT done at address %d!\n",
  460. address);
  461. status = false;
  462. break;
  463. }
  464. } while (++count);
  465. return status;
  466. }
  467. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  468. {
  469. struct rtl_priv *rtlpriv = rtl_priv(hw);
  470. unsigned short i;
  471. u8 txpktbuf_bndy;
  472. u8 maxPage;
  473. bool status;
  474. #if LLT_CONFIG == 1
  475. maxPage = 255;
  476. txpktbuf_bndy = 252;
  477. #elif LLT_CONFIG == 2
  478. maxPage = 127;
  479. txpktbuf_bndy = 124;
  480. #elif LLT_CONFIG == 3
  481. maxPage = 255;
  482. txpktbuf_bndy = 174;
  483. #elif LLT_CONFIG == 4
  484. maxPage = 255;
  485. txpktbuf_bndy = 246;
  486. #elif LLT_CONFIG == 5
  487. maxPage = 255;
  488. txpktbuf_bndy = 246;
  489. #endif
  490. #if LLT_CONFIG == 1
  491. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  492. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  493. #elif LLT_CONFIG == 2
  494. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  495. #elif LLT_CONFIG == 3
  496. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  497. #elif LLT_CONFIG == 4
  498. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  499. #elif LLT_CONFIG == 5
  500. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  501. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  502. #endif
  503. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  504. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  505. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  506. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  507. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  508. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  509. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  510. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  511. status = _rtl92ce_llt_write(hw, i, i + 1);
  512. if (true != status)
  513. return status;
  514. }
  515. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  516. if (true != status)
  517. return status;
  518. for (i = txpktbuf_bndy; i < maxPage; i++) {
  519. status = _rtl92ce_llt_write(hw, i, (i + 1));
  520. if (true != status)
  521. return status;
  522. }
  523. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  524. if (true != status)
  525. return status;
  526. return true;
  527. }
  528. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  529. {
  530. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  531. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  532. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  533. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  534. if (rtlpci->up_first_time)
  535. return;
  536. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  537. rtl92ce_sw_led_on(hw, pLed0);
  538. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  539. rtl92ce_sw_led_on(hw, pLed0);
  540. else
  541. rtl92ce_sw_led_off(hw, pLed0);
  542. }
  543. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  544. {
  545. struct rtl_priv *rtlpriv = rtl_priv(hw);
  546. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  547. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  548. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  549. unsigned char bytetmp;
  550. unsigned short wordtmp;
  551. u16 retry;
  552. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  553. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  554. u32 value32;
  555. value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
  556. value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
  557. rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
  558. }
  559. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  560. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  561. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  562. u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  563. u4b_tmp &= (~0x00024800);
  564. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  565. }
  566. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  567. udelay(2);
  568. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  569. udelay(2);
  570. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  571. udelay(2);
  572. retry = 0;
  573. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  574. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  575. while ((bytetmp & BIT(0)) && retry < 1000) {
  576. retry++;
  577. udelay(50);
  578. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  579. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  580. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  581. udelay(50);
  582. }
  583. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  584. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  585. udelay(2);
  586. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  587. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
  588. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
  589. }
  590. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  591. if (!_rtl92ce_llt_table_init(hw))
  592. return false;
  593. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  594. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  595. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  596. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  597. wordtmp &= 0xf;
  598. wordtmp |= 0xF771;
  599. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  600. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  601. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  602. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  603. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  604. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  605. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  606. DMA_BIT_MASK(32));
  607. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  608. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  609. DMA_BIT_MASK(32));
  610. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  611. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  612. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  613. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  614. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  615. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  616. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  617. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  618. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  619. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  620. DMA_BIT_MASK(32));
  621. rtl_write_dword(rtlpriv, REG_RX_DESA,
  622. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  623. DMA_BIT_MASK(32));
  624. if (IS_92C_SERIAL(rtlhal->version))
  625. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  626. else
  627. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  628. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  629. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  630. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  631. do {
  632. retry++;
  633. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  634. } while ((retry < 200) && (bytetmp & BIT(7)));
  635. _rtl92ce_gen_refresh_led_state(hw);
  636. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  637. return true;
  638. }
  639. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  640. {
  641. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  642. struct rtl_priv *rtlpriv = rtl_priv(hw);
  643. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  644. u8 reg_bw_opmode;
  645. u32 reg_prsr;
  646. reg_bw_opmode = BW_OPMODE_20MHZ;
  647. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  648. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  649. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  650. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  651. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  652. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  653. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  654. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  655. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  656. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  657. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  658. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  659. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  660. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  661. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  662. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  663. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  664. else
  665. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  666. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  667. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  668. rtlpci->reg_bcn_ctrl_val = 0x1f;
  669. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  670. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  671. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  672. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  673. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  674. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  675. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  676. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  677. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  678. } else {
  679. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  680. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  681. }
  682. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  683. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  684. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  685. else
  686. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  687. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  688. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  689. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  690. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  691. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  692. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  693. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  694. }
  695. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  696. {
  697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  698. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  699. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  700. rtl_write_word(rtlpriv, 0x350, 0x870c);
  701. rtl_write_byte(rtlpriv, 0x352, 0x1);
  702. if (ppsc->support_backdoor)
  703. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  704. else
  705. rtl_write_byte(rtlpriv, 0x349, 0x03);
  706. rtl_write_word(rtlpriv, 0x350, 0x2718);
  707. rtl_write_byte(rtlpriv, 0x352, 0x1);
  708. }
  709. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  710. {
  711. struct rtl_priv *rtlpriv = rtl_priv(hw);
  712. u8 sec_reg_value;
  713. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  714. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  715. rtlpriv->sec.pairwise_enc_algorithm,
  716. rtlpriv->sec.group_enc_algorithm);
  717. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  718. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  719. "not open hw encryption\n");
  720. return;
  721. }
  722. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  723. if (rtlpriv->sec.use_defaultkey) {
  724. sec_reg_value |= SCR_TxUseDK;
  725. sec_reg_value |= SCR_RxUseDK;
  726. }
  727. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  728. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  729. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  730. "The SECR-value %x\n", sec_reg_value);
  731. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  732. }
  733. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  734. {
  735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  736. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  737. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  738. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  739. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  740. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  741. static bool iqk_initialized; /* initialized to false */
  742. bool rtstatus = true;
  743. bool is92c;
  744. int err;
  745. u8 tmp_u1b;
  746. rtlpci->being_init_adapter = true;
  747. rtlpriv->intf_ops->disable_aspm(hw);
  748. rtstatus = _rtl92ce_init_mac(hw);
  749. if (!rtstatus) {
  750. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  751. err = 1;
  752. return err;
  753. }
  754. err = rtl92c_download_fw(hw);
  755. if (err) {
  756. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  757. "Failed to download FW. Init HW without FW now..\n");
  758. err = 1;
  759. return err;
  760. }
  761. rtlhal->last_hmeboxnum = 0;
  762. rtl92c_phy_mac_config(hw);
  763. rtl92c_phy_bb_config(hw);
  764. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  765. rtl92c_phy_rf_config(hw);
  766. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  767. RF_CHNLBW, RFREG_OFFSET_MASK);
  768. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  769. RF_CHNLBW, RFREG_OFFSET_MASK);
  770. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  771. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  772. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  773. _rtl92ce_hw_configure(hw);
  774. rtl_cam_reset_all_entry(hw);
  775. rtl92ce_enable_hw_security_config(hw);
  776. ppsc->rfpwr_state = ERFON;
  777. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  778. _rtl92ce_enable_aspm_back_door(hw);
  779. rtlpriv->intf_ops->enable_aspm(hw);
  780. rtl8192ce_bt_hw_init(hw);
  781. if (ppsc->rfpwr_state == ERFON) {
  782. rtl92c_phy_set_rfpath_switch(hw, 1);
  783. if (iqk_initialized) {
  784. rtl92c_phy_iq_calibrate(hw, true);
  785. } else {
  786. rtl92c_phy_iq_calibrate(hw, false);
  787. iqk_initialized = true;
  788. }
  789. rtl92c_dm_check_txpower_tracking(hw);
  790. rtl92c_phy_lc_calibrate(hw);
  791. }
  792. is92c = IS_92C_SERIAL(rtlhal->version);
  793. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  794. if (!(tmp_u1b & BIT(0))) {
  795. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  796. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  797. }
  798. if (!(tmp_u1b & BIT(1)) && is92c) {
  799. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  800. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
  801. }
  802. if (!(tmp_u1b & BIT(4))) {
  803. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  804. tmp_u1b &= 0x0F;
  805. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  806. udelay(10);
  807. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  808. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  809. }
  810. rtl92c_dm_init(hw);
  811. rtlpci->being_init_adapter = false;
  812. return err;
  813. }
  814. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  815. {
  816. struct rtl_priv *rtlpriv = rtl_priv(hw);
  817. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  818. enum version_8192c version = VERSION_UNKNOWN;
  819. u32 value32;
  820. const char *versionid;
  821. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  822. if (value32 & TRP_VAUX_EN) {
  823. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  824. VERSION_A_CHIP_88C;
  825. } else {
  826. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  827. VERSION_B_CHIP_88C;
  828. }
  829. switch (version) {
  830. case VERSION_B_CHIP_92C:
  831. versionid = "B_CHIP_92C";
  832. break;
  833. case VERSION_B_CHIP_88C:
  834. versionid = "B_CHIP_88C";
  835. break;
  836. case VERSION_A_CHIP_92C:
  837. versionid = "A_CHIP_92C";
  838. break;
  839. case VERSION_A_CHIP_88C:
  840. versionid = "A_CHIP_88C";
  841. break;
  842. default:
  843. versionid = "Unknown. Bug?";
  844. break;
  845. }
  846. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  847. "Chip Version ID: %s\n", versionid);
  848. switch (version & 0x3) {
  849. case CHIP_88C:
  850. rtlphy->rf_type = RF_1T1R;
  851. break;
  852. case CHIP_92C:
  853. rtlphy->rf_type = RF_2T2R;
  854. break;
  855. case CHIP_92C_1T2R:
  856. rtlphy->rf_type = RF_1T2R;
  857. break;
  858. default:
  859. rtlphy->rf_type = RF_1T1R;
  860. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  861. "ERROR RF_Type is set!!\n");
  862. break;
  863. }
  864. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  865. rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
  866. return version;
  867. }
  868. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  869. enum nl80211_iftype type)
  870. {
  871. struct rtl_priv *rtlpriv = rtl_priv(hw);
  872. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  873. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  874. bt_msr &= 0xfc;
  875. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  876. type == NL80211_IFTYPE_STATION) {
  877. _rtl92ce_stop_tx_beacon(hw);
  878. _rtl92ce_enable_bcn_sub_func(hw);
  879. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  880. _rtl92ce_resume_tx_beacon(hw);
  881. _rtl92ce_disable_bcn_sub_func(hw);
  882. } else {
  883. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  884. "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
  885. type);
  886. }
  887. switch (type) {
  888. case NL80211_IFTYPE_UNSPECIFIED:
  889. bt_msr |= MSR_NOLINK;
  890. ledaction = LED_CTL_LINK;
  891. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  892. "Set Network type to NO LINK!\n");
  893. break;
  894. case NL80211_IFTYPE_ADHOC:
  895. bt_msr |= MSR_ADHOC;
  896. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  897. "Set Network type to Ad Hoc!\n");
  898. break;
  899. case NL80211_IFTYPE_STATION:
  900. bt_msr |= MSR_INFRA;
  901. ledaction = LED_CTL_LINK;
  902. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  903. "Set Network type to STA!\n");
  904. break;
  905. case NL80211_IFTYPE_AP:
  906. bt_msr |= MSR_AP;
  907. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  908. "Set Network type to AP!\n");
  909. break;
  910. default:
  911. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  912. "Network type %d not supported!\n", type);
  913. return 1;
  914. break;
  915. }
  916. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  917. rtlpriv->cfg->ops->led_control(hw, ledaction);
  918. if ((bt_msr & 0xfc) == MSR_AP)
  919. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  920. else
  921. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  922. return 0;
  923. }
  924. void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  925. {
  926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  927. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  928. if (rtlpriv->psc.rfpwr_state != ERFON)
  929. return;
  930. if (check_bssid) {
  931. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  932. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  933. (u8 *) (&reg_rcr));
  934. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  935. } else if (!check_bssid) {
  936. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  937. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  938. rtlpriv->cfg->ops->set_hw_reg(hw,
  939. HW_VAR_RCR, (u8 *) (&reg_rcr));
  940. }
  941. }
  942. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  943. {
  944. struct rtl_priv *rtlpriv = rtl_priv(hw);
  945. if (_rtl92ce_set_media_status(hw, type))
  946. return -EOPNOTSUPP;
  947. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  948. if (type != NL80211_IFTYPE_AP)
  949. rtl92ce_set_check_bssid(hw, true);
  950. } else {
  951. rtl92ce_set_check_bssid(hw, false);
  952. }
  953. return 0;
  954. }
  955. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  956. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  957. {
  958. struct rtl_priv *rtlpriv = rtl_priv(hw);
  959. rtl92c_dm_init_edca_turbo(hw);
  960. switch (aci) {
  961. case AC1_BK:
  962. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  963. break;
  964. case AC0_BE:
  965. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  966. break;
  967. case AC2_VI:
  968. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  969. break;
  970. case AC3_VO:
  971. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  972. break;
  973. default:
  974. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  975. break;
  976. }
  977. }
  978. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  979. {
  980. struct rtl_priv *rtlpriv = rtl_priv(hw);
  981. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  982. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  983. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  984. }
  985. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  986. {
  987. struct rtl_priv *rtlpriv = rtl_priv(hw);
  988. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  989. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  990. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  991. synchronize_irq(rtlpci->pdev->irq);
  992. }
  993. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  994. {
  995. struct rtl_priv *rtlpriv = rtl_priv(hw);
  996. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  997. u8 u1b_tmp;
  998. u32 u4b_tmp;
  999. rtlpriv->intf_ops->enable_aspm(hw);
  1000. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1001. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1002. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1003. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1004. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1005. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1006. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
  1007. rtl92c_firmware_selfreset(hw);
  1008. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1009. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1010. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1011. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1012. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1013. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1014. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
  1015. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
  1016. (u1b_tmp << 8));
  1017. } else {
  1018. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1019. (u1b_tmp << 8));
  1020. }
  1021. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1022. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1023. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1024. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1025. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1026. u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  1027. u4b_tmp |= 0x03824800;
  1028. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  1029. } else {
  1030. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1031. }
  1032. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1033. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1034. }
  1035. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1036. {
  1037. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1038. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1039. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1040. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1041. enum nl80211_iftype opmode;
  1042. mac->link_state = MAC80211_NOLINK;
  1043. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1044. _rtl92ce_set_media_status(hw, opmode);
  1045. if (rtlpci->driver_is_goingto_unload ||
  1046. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1047. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1048. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1049. _rtl92ce_poweroff_adapter(hw);
  1050. }
  1051. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1052. u32 *p_inta, u32 *p_intb)
  1053. {
  1054. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1055. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1056. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1057. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1058. /*
  1059. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1060. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1061. */
  1062. }
  1063. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1064. {
  1065. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1066. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1067. u16 bcn_interval, atim_window;
  1068. bcn_interval = mac->beacon_interval;
  1069. atim_window = 2; /*FIX MERGE */
  1070. rtl92ce_disable_interrupt(hw);
  1071. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1072. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1073. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1074. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1075. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1076. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1077. rtl92ce_enable_interrupt(hw);
  1078. }
  1079. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1080. {
  1081. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1082. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1083. u16 bcn_interval = mac->beacon_interval;
  1084. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1085. "beacon_interval:%d\n", bcn_interval);
  1086. rtl92ce_disable_interrupt(hw);
  1087. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1088. rtl92ce_enable_interrupt(hw);
  1089. }
  1090. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1091. u32 add_msr, u32 rm_msr)
  1092. {
  1093. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1094. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1095. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
  1096. add_msr, rm_msr);
  1097. if (add_msr)
  1098. rtlpci->irq_mask[0] |= add_msr;
  1099. if (rm_msr)
  1100. rtlpci->irq_mask[0] &= (~rm_msr);
  1101. rtl92ce_disable_interrupt(hw);
  1102. rtl92ce_enable_interrupt(hw);
  1103. }
  1104. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1105. bool autoload_fail,
  1106. u8 *hwinfo)
  1107. {
  1108. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1109. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1110. u8 rf_path, index, tempval;
  1111. u16 i;
  1112. for (rf_path = 0; rf_path < 2; rf_path++) {
  1113. for (i = 0; i < 3; i++) {
  1114. if (!autoload_fail) {
  1115. rtlefuse->
  1116. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1117. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1118. rtlefuse->
  1119. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1120. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1121. i];
  1122. } else {
  1123. rtlefuse->
  1124. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1125. EEPROM_DEFAULT_TXPOWERLEVEL;
  1126. rtlefuse->
  1127. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1128. EEPROM_DEFAULT_TXPOWERLEVEL;
  1129. }
  1130. }
  1131. }
  1132. for (i = 0; i < 3; i++) {
  1133. if (!autoload_fail)
  1134. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1135. else
  1136. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1137. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1138. (tempval & 0xf);
  1139. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1140. ((tempval & 0xf0) >> 4);
  1141. }
  1142. for (rf_path = 0; rf_path < 2; rf_path++)
  1143. for (i = 0; i < 3; i++)
  1144. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1145. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  1146. rf_path, i,
  1147. rtlefuse->
  1148. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  1149. for (rf_path = 0; rf_path < 2; rf_path++)
  1150. for (i = 0; i < 3; i++)
  1151. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1152. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1153. rf_path, i,
  1154. rtlefuse->
  1155. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  1156. for (rf_path = 0; rf_path < 2; rf_path++)
  1157. for (i = 0; i < 3; i++)
  1158. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1159. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1160. rf_path, i,
  1161. rtlefuse->
  1162. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][i]);
  1163. for (rf_path = 0; rf_path < 2; rf_path++) {
  1164. for (i = 0; i < 14; i++) {
  1165. index = _rtl92c_get_chnl_group((u8) i);
  1166. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1167. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1168. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1169. rtlefuse->
  1170. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1171. if ((rtlefuse->
  1172. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1173. rtlefuse->
  1174. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1175. > 0) {
  1176. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1177. rtlefuse->
  1178. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1179. [index] -
  1180. rtlefuse->
  1181. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1182. [index];
  1183. } else {
  1184. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1185. }
  1186. }
  1187. for (i = 0; i < 14; i++) {
  1188. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1189. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
  1190. rf_path, i,
  1191. rtlefuse->txpwrlevel_cck[rf_path][i],
  1192. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1193. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1194. }
  1195. }
  1196. for (i = 0; i < 3; i++) {
  1197. if (!autoload_fail) {
  1198. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1199. hwinfo[EEPROM_TXPWR_GROUP + i];
  1200. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1201. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1202. } else {
  1203. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1204. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1205. }
  1206. }
  1207. for (rf_path = 0; rf_path < 2; rf_path++) {
  1208. for (i = 0; i < 14; i++) {
  1209. index = _rtl92c_get_chnl_group((u8) i);
  1210. if (rf_path == RF90_PATH_A) {
  1211. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1212. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1213. & 0xf);
  1214. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1215. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1216. & 0xf);
  1217. } else if (rf_path == RF90_PATH_B) {
  1218. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1219. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1220. & 0xf0) >> 4);
  1221. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1222. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1223. & 0xf0) >> 4);
  1224. }
  1225. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1226. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1227. rf_path, i,
  1228. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1229. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1230. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1231. rf_path, i,
  1232. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1233. }
  1234. }
  1235. for (i = 0; i < 14; i++) {
  1236. index = _rtl92c_get_chnl_group((u8) i);
  1237. if (!autoload_fail)
  1238. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1239. else
  1240. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1241. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1242. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1243. ((tempval >> 4) & 0xF);
  1244. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1245. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1246. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1247. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1248. index = _rtl92c_get_chnl_group((u8) i);
  1249. if (!autoload_fail)
  1250. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1251. else
  1252. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1253. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1254. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1255. ((tempval >> 4) & 0xF);
  1256. }
  1257. rtlefuse->legacy_ht_txpowerdiff =
  1258. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1259. for (i = 0; i < 14; i++)
  1260. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1261. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  1262. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1263. for (i = 0; i < 14; i++)
  1264. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1265. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  1266. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1267. for (i = 0; i < 14; i++)
  1268. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1269. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  1270. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1271. for (i = 0; i < 14; i++)
  1272. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1273. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  1274. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1275. if (!autoload_fail)
  1276. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1277. else
  1278. rtlefuse->eeprom_regulatory = 0;
  1279. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1280. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1281. if (!autoload_fail) {
  1282. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1283. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1284. } else {
  1285. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1286. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1287. }
  1288. RTPRINT(rtlpriv, FINIT, INIT_TxPower, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1289. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1290. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1291. if (!autoload_fail)
  1292. tempval = hwinfo[EEPROM_THERMAL_METER];
  1293. else
  1294. tempval = EEPROM_DEFAULT_THERMALMETER;
  1295. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1296. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1297. rtlefuse->apk_thermalmeterignore = true;
  1298. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1299. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1300. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1301. }
  1302. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1303. {
  1304. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1305. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1306. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1307. u16 i, usvalue;
  1308. u8 hwinfo[HWSET_MAX_SIZE];
  1309. u16 eeprom_id;
  1310. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1311. rtl_efuse_shadow_map_update(hw);
  1312. memcpy((void *)hwinfo,
  1313. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1314. HWSET_MAX_SIZE);
  1315. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1316. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1317. "RTL819X Not boot from eeprom, check it !!");
  1318. }
  1319. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
  1320. hwinfo, HWSET_MAX_SIZE);
  1321. eeprom_id = *((u16 *)&hwinfo[0]);
  1322. if (eeprom_id != RTL8190_EEPROM_ID) {
  1323. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1324. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1325. rtlefuse->autoload_failflag = true;
  1326. } else {
  1327. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1328. rtlefuse->autoload_failflag = false;
  1329. }
  1330. if (rtlefuse->autoload_failflag)
  1331. return;
  1332. for (i = 0; i < 6; i += 2) {
  1333. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1334. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1335. }
  1336. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
  1337. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1338. rtlefuse->autoload_failflag,
  1339. hwinfo);
  1340. rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
  1341. rtlefuse->autoload_failflag,
  1342. hwinfo);
  1343. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1344. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1345. rtlefuse->txpwr_fromeprom = true;
  1346. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1347. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1348. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1349. /* set channel paln to world wide 13 */
  1350. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1351. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1352. switch (rtlefuse->eeprom_oemid) {
  1353. case EEPROM_CID_DEFAULT:
  1354. if (rtlefuse->eeprom_did == 0x8176) {
  1355. if ((rtlefuse->eeprom_svid == 0x103C &&
  1356. rtlefuse->eeprom_smid == 0x1629))
  1357. rtlhal->oem_id = RT_CID_819x_HP;
  1358. else
  1359. rtlhal->oem_id = RT_CID_DEFAULT;
  1360. } else {
  1361. rtlhal->oem_id = RT_CID_DEFAULT;
  1362. }
  1363. break;
  1364. case EEPROM_CID_TOSHIBA:
  1365. rtlhal->oem_id = RT_CID_TOSHIBA;
  1366. break;
  1367. case EEPROM_CID_QMI:
  1368. rtlhal->oem_id = RT_CID_819x_QMI;
  1369. break;
  1370. case EEPROM_CID_WHQL:
  1371. default:
  1372. rtlhal->oem_id = RT_CID_DEFAULT;
  1373. break;
  1374. }
  1375. }
  1376. }
  1377. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1378. {
  1379. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1380. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1381. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1382. switch (rtlhal->oem_id) {
  1383. case RT_CID_819x_HP:
  1384. pcipriv->ledctl.led_opendrain = true;
  1385. break;
  1386. case RT_CID_819x_Lenovo:
  1387. case RT_CID_DEFAULT:
  1388. case RT_CID_TOSHIBA:
  1389. case RT_CID_CCX:
  1390. case RT_CID_819x_Acer:
  1391. case RT_CID_WHQL:
  1392. default:
  1393. break;
  1394. }
  1395. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1396. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1397. }
  1398. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1399. {
  1400. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1401. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1402. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1403. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1404. u8 tmp_u1b;
  1405. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1406. if (get_rf_type(rtlphy) == RF_1T1R)
  1407. rtlpriv->dm.rfpath_rxenable[0] = true;
  1408. else
  1409. rtlpriv->dm.rfpath_rxenable[0] =
  1410. rtlpriv->dm.rfpath_rxenable[1] = true;
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1412. rtlhal->version);
  1413. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1414. if (tmp_u1b & BIT(4)) {
  1415. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1416. rtlefuse->epromtype = EEPROM_93C46;
  1417. } else {
  1418. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1419. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1420. }
  1421. if (tmp_u1b & BIT(5)) {
  1422. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1423. rtlefuse->autoload_failflag = false;
  1424. _rtl92ce_read_adapter_info(hw);
  1425. } else {
  1426. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1427. }
  1428. _rtl92ce_hal_customized_behavior(hw);
  1429. }
  1430. static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
  1431. struct ieee80211_sta *sta)
  1432. {
  1433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1434. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1435. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1436. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1437. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1438. u32 ratr_value;
  1439. u8 ratr_index = 0;
  1440. u8 nmode = mac->ht_enable;
  1441. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1442. u16 shortgi_rate;
  1443. u32 tmp_ratr_value;
  1444. u8 curtxbw_40mhz = mac->bw_40;
  1445. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1446. 1 : 0;
  1447. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1448. 1 : 0;
  1449. enum wireless_mode wirelessmode = mac->mode;
  1450. if (rtlhal->current_bandtype == BAND_ON_5G)
  1451. ratr_value = sta->supp_rates[1] << 4;
  1452. else
  1453. ratr_value = sta->supp_rates[0];
  1454. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1455. sta->ht_cap.mcs.rx_mask[0] << 12);
  1456. switch (wirelessmode) {
  1457. case WIRELESS_MODE_B:
  1458. if (ratr_value & 0x0000000c)
  1459. ratr_value &= 0x0000000d;
  1460. else
  1461. ratr_value &= 0x0000000f;
  1462. break;
  1463. case WIRELESS_MODE_G:
  1464. ratr_value &= 0x00000FF5;
  1465. break;
  1466. case WIRELESS_MODE_N_24G:
  1467. case WIRELESS_MODE_N_5G:
  1468. nmode = 1;
  1469. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1470. ratr_value &= 0x0007F005;
  1471. } else {
  1472. u32 ratr_mask;
  1473. if (get_rf_type(rtlphy) == RF_1T2R ||
  1474. get_rf_type(rtlphy) == RF_1T1R)
  1475. ratr_mask = 0x000ff005;
  1476. else
  1477. ratr_mask = 0x0f0ff005;
  1478. ratr_value &= ratr_mask;
  1479. }
  1480. break;
  1481. default:
  1482. if (rtlphy->rf_type == RF_1T2R)
  1483. ratr_value &= 0x000ff0ff;
  1484. else
  1485. ratr_value &= 0x0f0ff0ff;
  1486. break;
  1487. }
  1488. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1489. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1490. (rtlpcipriv->bt_coexist.bt_cur_state) &&
  1491. (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
  1492. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
  1493. (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
  1494. ratr_value &= 0x0fffcfc0;
  1495. else
  1496. ratr_value &= 0x0FFFFFFF;
  1497. if (nmode && ((curtxbw_40mhz &&
  1498. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1499. curshortgi_20mhz))) {
  1500. ratr_value |= 0x10000000;
  1501. tmp_ratr_value = (ratr_value >> 12);
  1502. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1503. if ((1 << shortgi_rate) & tmp_ratr_value)
  1504. break;
  1505. }
  1506. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1507. (shortgi_rate << 4) | (shortgi_rate);
  1508. }
  1509. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1510. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1511. rtl_read_dword(rtlpriv, REG_ARFR0));
  1512. }
  1513. static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
  1514. struct ieee80211_sta *sta, u8 rssi_level)
  1515. {
  1516. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1517. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1518. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1519. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1520. struct rtl_sta_info *sta_entry = NULL;
  1521. u32 ratr_bitmap;
  1522. u8 ratr_index;
  1523. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1524. ? 1 : 0;
  1525. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1526. 1 : 0;
  1527. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1528. 1 : 0;
  1529. enum wireless_mode wirelessmode = 0;
  1530. bool shortgi = false;
  1531. u8 rate_mask[5];
  1532. u8 macid = 0;
  1533. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1534. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1535. wirelessmode = sta_entry->wireless_mode;
  1536. if (mac->opmode == NL80211_IFTYPE_STATION)
  1537. curtxbw_40mhz = mac->bw_40;
  1538. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1539. mac->opmode == NL80211_IFTYPE_ADHOC)
  1540. macid = sta->aid + 1;
  1541. if (rtlhal->current_bandtype == BAND_ON_5G)
  1542. ratr_bitmap = sta->supp_rates[1] << 4;
  1543. else
  1544. ratr_bitmap = sta->supp_rates[0];
  1545. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1546. sta->ht_cap.mcs.rx_mask[0] << 12);
  1547. switch (wirelessmode) {
  1548. case WIRELESS_MODE_B:
  1549. ratr_index = RATR_INX_WIRELESS_B;
  1550. if (ratr_bitmap & 0x0000000c)
  1551. ratr_bitmap &= 0x0000000d;
  1552. else
  1553. ratr_bitmap &= 0x0000000f;
  1554. break;
  1555. case WIRELESS_MODE_G:
  1556. ratr_index = RATR_INX_WIRELESS_GB;
  1557. if (rssi_level == 1)
  1558. ratr_bitmap &= 0x00000f00;
  1559. else if (rssi_level == 2)
  1560. ratr_bitmap &= 0x00000ff0;
  1561. else
  1562. ratr_bitmap &= 0x00000ff5;
  1563. break;
  1564. case WIRELESS_MODE_A:
  1565. ratr_index = RATR_INX_WIRELESS_A;
  1566. ratr_bitmap &= 0x00000ff0;
  1567. break;
  1568. case WIRELESS_MODE_N_24G:
  1569. case WIRELESS_MODE_N_5G:
  1570. ratr_index = RATR_INX_WIRELESS_NGB;
  1571. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1572. if (rssi_level == 1)
  1573. ratr_bitmap &= 0x00070000;
  1574. else if (rssi_level == 2)
  1575. ratr_bitmap &= 0x0007f000;
  1576. else
  1577. ratr_bitmap &= 0x0007f005;
  1578. } else {
  1579. if (rtlphy->rf_type == RF_1T2R ||
  1580. rtlphy->rf_type == RF_1T1R) {
  1581. if (curtxbw_40mhz) {
  1582. if (rssi_level == 1)
  1583. ratr_bitmap &= 0x000f0000;
  1584. else if (rssi_level == 2)
  1585. ratr_bitmap &= 0x000ff000;
  1586. else
  1587. ratr_bitmap &= 0x000ff015;
  1588. } else {
  1589. if (rssi_level == 1)
  1590. ratr_bitmap &= 0x000f0000;
  1591. else if (rssi_level == 2)
  1592. ratr_bitmap &= 0x000ff000;
  1593. else
  1594. ratr_bitmap &= 0x000ff005;
  1595. }
  1596. } else {
  1597. if (curtxbw_40mhz) {
  1598. if (rssi_level == 1)
  1599. ratr_bitmap &= 0x0f0f0000;
  1600. else if (rssi_level == 2)
  1601. ratr_bitmap &= 0x0f0ff000;
  1602. else
  1603. ratr_bitmap &= 0x0f0ff015;
  1604. } else {
  1605. if (rssi_level == 1)
  1606. ratr_bitmap &= 0x0f0f0000;
  1607. else if (rssi_level == 2)
  1608. ratr_bitmap &= 0x0f0ff000;
  1609. else
  1610. ratr_bitmap &= 0x0f0ff005;
  1611. }
  1612. }
  1613. }
  1614. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1615. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1616. if (macid == 0)
  1617. shortgi = true;
  1618. else if (macid == 1)
  1619. shortgi = false;
  1620. }
  1621. break;
  1622. default:
  1623. ratr_index = RATR_INX_WIRELESS_NGB;
  1624. if (rtlphy->rf_type == RF_1T2R)
  1625. ratr_bitmap &= 0x000ff0ff;
  1626. else
  1627. ratr_bitmap &= 0x0f0ff0ff;
  1628. break;
  1629. }
  1630. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1631. "ratr_bitmap :%x\n", ratr_bitmap);
  1632. *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  1633. (ratr_index << 28));
  1634. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1635. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1636. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
  1637. ratr_index, ratr_bitmap,
  1638. rate_mask[0], rate_mask[1], rate_mask[2], rate_mask[3],
  1639. rate_mask[4]);
  1640. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1641. if (macid != 0)
  1642. sta_entry->ratr_index = ratr_index;
  1643. }
  1644. void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1645. struct ieee80211_sta *sta, u8 rssi_level)
  1646. {
  1647. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1648. if (rtlpriv->dm.useramask)
  1649. rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
  1650. else
  1651. rtl92ce_update_hal_rate_table(hw, sta);
  1652. }
  1653. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1654. {
  1655. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1656. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1657. u16 sifs_timer;
  1658. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1659. (u8 *)&mac->slot_time);
  1660. if (!mac->ht_enable)
  1661. sifs_timer = 0x0a0a;
  1662. else
  1663. sifs_timer = 0x1010;
  1664. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1665. }
  1666. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1667. {
  1668. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1669. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1670. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1671. enum rf_pwrstate e_rfpowerstate_toset;
  1672. u8 u1tmp;
  1673. bool actuallyset = false;
  1674. unsigned long flag;
  1675. if (rtlpci->being_init_adapter)
  1676. return false;
  1677. if (ppsc->swrf_processing)
  1678. return false;
  1679. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1680. if (ppsc->rfchange_inprogress) {
  1681. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1682. return false;
  1683. } else {
  1684. ppsc->rfchange_inprogress = true;
  1685. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1686. }
  1687. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1688. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1689. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1690. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1691. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  1692. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1693. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1694. e_rfpowerstate_toset = ERFON;
  1695. ppsc->hwradiooff = false;
  1696. actuallyset = true;
  1697. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  1698. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1699. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1700. e_rfpowerstate_toset = ERFOFF;
  1701. ppsc->hwradiooff = true;
  1702. actuallyset = true;
  1703. }
  1704. if (actuallyset) {
  1705. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1706. ppsc->rfchange_inprogress = false;
  1707. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1708. } else {
  1709. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1710. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1711. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1712. ppsc->rfchange_inprogress = false;
  1713. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1714. }
  1715. *valid = 1;
  1716. return !ppsc->hwradiooff;
  1717. }
  1718. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1719. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1720. bool is_wepkey, bool clear_all)
  1721. {
  1722. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1723. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1724. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1725. u8 *macaddr = p_macaddr;
  1726. u32 entry_id = 0;
  1727. bool is_pairwise = false;
  1728. static u8 cam_const_addr[4][6] = {
  1729. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1730. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1731. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1732. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1733. };
  1734. static u8 cam_const_broad[] = {
  1735. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1736. };
  1737. if (clear_all) {
  1738. u8 idx = 0;
  1739. u8 cam_offset = 0;
  1740. u8 clear_number = 5;
  1741. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1742. for (idx = 0; idx < clear_number; idx++) {
  1743. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1744. rtl_cam_empty_entry(hw, cam_offset + idx);
  1745. if (idx < 5) {
  1746. memset(rtlpriv->sec.key_buf[idx], 0,
  1747. MAX_KEY_LEN);
  1748. rtlpriv->sec.key_len[idx] = 0;
  1749. }
  1750. }
  1751. } else {
  1752. switch (enc_algo) {
  1753. case WEP40_ENCRYPTION:
  1754. enc_algo = CAM_WEP40;
  1755. break;
  1756. case WEP104_ENCRYPTION:
  1757. enc_algo = CAM_WEP104;
  1758. break;
  1759. case TKIP_ENCRYPTION:
  1760. enc_algo = CAM_TKIP;
  1761. break;
  1762. case AESCCMP_ENCRYPTION:
  1763. enc_algo = CAM_AES;
  1764. break;
  1765. default:
  1766. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1767. "switch case not processed\n");
  1768. enc_algo = CAM_TKIP;
  1769. break;
  1770. }
  1771. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1772. macaddr = cam_const_addr[key_index];
  1773. entry_id = key_index;
  1774. } else {
  1775. if (is_group) {
  1776. macaddr = cam_const_broad;
  1777. entry_id = key_index;
  1778. } else {
  1779. if (mac->opmode == NL80211_IFTYPE_AP) {
  1780. entry_id = rtl_cam_get_free_entry(hw,
  1781. p_macaddr);
  1782. if (entry_id >= TOTAL_CAM_ENTRY) {
  1783. RT_TRACE(rtlpriv, COMP_SEC,
  1784. DBG_EMERG,
  1785. "Can not find free hw security cam entry\n");
  1786. return;
  1787. }
  1788. } else {
  1789. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1790. }
  1791. key_index = PAIRWISE_KEYIDX;
  1792. is_pairwise = true;
  1793. }
  1794. }
  1795. if (rtlpriv->sec.key_len[key_index] == 0) {
  1796. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1797. "delete one entry, entry_id is %d\n",
  1798. entry_id);
  1799. if (mac->opmode == NL80211_IFTYPE_AP)
  1800. rtl_cam_del_entry(hw, p_macaddr);
  1801. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1802. } else {
  1803. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1804. "The insert KEY length is %d\n",
  1805. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
  1806. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1807. "The insert KEY is %x %x\n",
  1808. rtlpriv->sec.key_buf[0][0],
  1809. rtlpriv->sec.key_buf[0][1]);
  1810. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1811. "add one entry\n");
  1812. if (is_pairwise) {
  1813. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1814. "Pairwise Key content",
  1815. rtlpriv->sec.pairwise_key,
  1816. rtlpriv->sec.
  1817. key_len[PAIRWISE_KEYIDX]);
  1818. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1819. "set Pairwise key\n");
  1820. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1821. entry_id, enc_algo,
  1822. CAM_CONFIG_NO_USEDK,
  1823. rtlpriv->sec.
  1824. key_buf[key_index]);
  1825. } else {
  1826. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1827. "set group key\n");
  1828. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1829. rtl_cam_add_one_entry(hw,
  1830. rtlefuse->dev_addr,
  1831. PAIRWISE_KEYIDX,
  1832. CAM_PAIRWISE_KEY_POSITION,
  1833. enc_algo,
  1834. CAM_CONFIG_NO_USEDK,
  1835. rtlpriv->sec.key_buf
  1836. [entry_id]);
  1837. }
  1838. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1839. entry_id, enc_algo,
  1840. CAM_CONFIG_NO_USEDK,
  1841. rtlpriv->sec.key_buf[entry_id]);
  1842. }
  1843. }
  1844. }
  1845. }
  1846. static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
  1847. {
  1848. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1849. rtlpcipriv->bt_coexist.bt_coexistence =
  1850. rtlpcipriv->bt_coexist.eeprom_bt_coexist;
  1851. rtlpcipriv->bt_coexist.bt_ant_num =
  1852. rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
  1853. rtlpcipriv->bt_coexist.bt_coexist_type =
  1854. rtlpcipriv->bt_coexist.eeprom_bt_type;
  1855. if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
  1856. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1857. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation;
  1858. else
  1859. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1860. rtlpcipriv->bt_coexist.reg_bt_iso;
  1861. rtlpcipriv->bt_coexist.bt_radio_shared_type =
  1862. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
  1863. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1864. if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
  1865. rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
  1866. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
  1867. rtlpcipriv->bt_coexist.bt_service = BT_SCO;
  1868. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
  1869. rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
  1870. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
  1871. rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
  1872. else
  1873. rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
  1874. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1875. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1876. rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
  1877. }
  1878. }
  1879. void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1880. bool auto_load_fail, u8 *hwinfo)
  1881. {
  1882. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1883. u8 value;
  1884. if (!auto_load_fail) {
  1885. rtlpcipriv->bt_coexist.eeprom_bt_coexist =
  1886. ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
  1887. value = hwinfo[RF_OPTION4];
  1888. rtlpcipriv->bt_coexist.eeprom_bt_type = ((value & 0xe) >> 1);
  1889. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
  1890. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation =
  1891. ((value & 0x10) >> 4);
  1892. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
  1893. ((value & 0x20) >> 5);
  1894. } else {
  1895. rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
  1896. rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
  1897. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  1898. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation = 0;
  1899. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  1900. }
  1901. rtl8192ce_bt_var_init(hw);
  1902. }
  1903. void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
  1904. {
  1905. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1906. /* 0:Low, 1:High, 2:From Efuse. */
  1907. rtlpcipriv->bt_coexist.reg_bt_iso = 2;
  1908. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  1909. rtlpcipriv->bt_coexist.reg_bt_sco = 3;
  1910. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  1911. rtlpcipriv->bt_coexist.reg_bt_sco = 0;
  1912. }
  1913. void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
  1914. {
  1915. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1916. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1917. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1918. u8 u1_tmp;
  1919. if (rtlpcipriv->bt_coexist.bt_coexistence &&
  1920. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1921. rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
  1922. if (rtlpcipriv->bt_coexist.bt_ant_isolation)
  1923. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1924. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  1925. BIT_OFFSET_LEN_MASK_32(0, 1);
  1926. u1_tmp = u1_tmp |
  1927. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1928. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1929. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
  1930. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  1931. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  1932. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  1933. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  1934. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  1935. /* Config to 1T1R. */
  1936. if (rtlphy->rf_type == RF_1T1R) {
  1937. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  1938. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1939. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  1940. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  1941. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1942. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  1943. }
  1944. }
  1945. }
  1946. void rtl92ce_suspend(struct ieee80211_hw *hw)
  1947. {
  1948. }
  1949. void rtl92ce_resume(struct ieee80211_hw *hw)
  1950. {
  1951. }