iwl-trans-pcie.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-trans-pcie-int.h"
  73. #include "iwl-csr.h"
  74. #include "iwl-prph.h"
  75. #include "iwl-eeprom.h"
  76. #include "iwl-agn-hw.h"
  77. /* FIXME: need to abstract out TX command (once we know what it looks like) */
  78. #include "iwl-commands.h"
  79. #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  80. #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
  81. (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
  82. (~(1<<(trans_pcie)->cmd_queue)))
  83. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  84. {
  85. struct iwl_trans_pcie *trans_pcie =
  86. IWL_TRANS_GET_PCIE_TRANS(trans);
  87. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  88. struct device *dev = trans->dev;
  89. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  90. spin_lock_init(&rxq->lock);
  91. if (WARN_ON(rxq->bd || rxq->rb_stts))
  92. return -EINVAL;
  93. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  94. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  95. &rxq->bd_dma, GFP_KERNEL);
  96. if (!rxq->bd)
  97. goto err_bd;
  98. /*Allocate the driver's pointer to receive buffer status */
  99. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  100. &rxq->rb_stts_dma, GFP_KERNEL);
  101. if (!rxq->rb_stts)
  102. goto err_rb_stts;
  103. return 0;
  104. err_rb_stts:
  105. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  106. rxq->bd, rxq->bd_dma);
  107. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  108. rxq->bd = NULL;
  109. err_bd:
  110. return -ENOMEM;
  111. }
  112. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  113. {
  114. struct iwl_trans_pcie *trans_pcie =
  115. IWL_TRANS_GET_PCIE_TRANS(trans);
  116. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  117. int i;
  118. /* Fill the rx_used queue with _all_ of the Rx buffers */
  119. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  120. /* In the reset function, these buffers may have been allocated
  121. * to an SKB, so we need to unmap and free potential storage */
  122. if (rxq->pool[i].page != NULL) {
  123. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  124. PAGE_SIZE << trans_pcie->rx_page_order,
  125. DMA_FROM_DEVICE);
  126. __free_pages(rxq->pool[i].page,
  127. trans_pcie->rx_page_order);
  128. rxq->pool[i].page = NULL;
  129. }
  130. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  131. }
  132. }
  133. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  134. struct iwl_rx_queue *rxq)
  135. {
  136. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  137. u32 rb_size;
  138. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  139. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  140. if (trans_pcie->rx_buf_size_8k)
  141. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  142. else
  143. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  144. /* Stop Rx DMA */
  145. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  146. /* Reset driver's Rx queue write index */
  147. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  148. /* Tell device where to find RBD circular buffer in DRAM */
  149. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  150. (u32)(rxq->bd_dma >> 8));
  151. /* Tell device where in DRAM to update its Rx status */
  152. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  153. rxq->rb_stts_dma >> 4);
  154. /* Enable Rx DMA
  155. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  156. * the credit mechanism in 5000 HW RX FIFO
  157. * Direct rx interrupts to hosts
  158. * Rx buffer size 4 or 8k
  159. * RB timeout 0x10
  160. * 256 RBDs
  161. */
  162. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  163. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  164. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  165. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  166. rb_size|
  167. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  168. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  169. /* Set interrupt coalescing timer to default (2048 usecs) */
  170. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  171. }
  172. static int iwl_rx_init(struct iwl_trans *trans)
  173. {
  174. struct iwl_trans_pcie *trans_pcie =
  175. IWL_TRANS_GET_PCIE_TRANS(trans);
  176. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  177. int i, err;
  178. unsigned long flags;
  179. if (!rxq->bd) {
  180. err = iwl_trans_rx_alloc(trans);
  181. if (err)
  182. return err;
  183. }
  184. spin_lock_irqsave(&rxq->lock, flags);
  185. INIT_LIST_HEAD(&rxq->rx_free);
  186. INIT_LIST_HEAD(&rxq->rx_used);
  187. iwl_trans_rxq_free_rx_bufs(trans);
  188. for (i = 0; i < RX_QUEUE_SIZE; i++)
  189. rxq->queue[i] = NULL;
  190. /* Set us so that we have processed and used all buffers, but have
  191. * not restocked the Rx queue with fresh buffers */
  192. rxq->read = rxq->write = 0;
  193. rxq->write_actual = 0;
  194. rxq->free_count = 0;
  195. spin_unlock_irqrestore(&rxq->lock, flags);
  196. iwlagn_rx_replenish(trans);
  197. iwl_trans_rx_hw_init(trans, rxq);
  198. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  199. rxq->need_update = 1;
  200. iwl_rx_queue_update_write_ptr(trans, rxq);
  201. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  202. return 0;
  203. }
  204. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  205. {
  206. struct iwl_trans_pcie *trans_pcie =
  207. IWL_TRANS_GET_PCIE_TRANS(trans);
  208. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  209. unsigned long flags;
  210. /*if rxq->bd is NULL, it means that nothing has been allocated,
  211. * exit now */
  212. if (!rxq->bd) {
  213. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  214. return;
  215. }
  216. spin_lock_irqsave(&rxq->lock, flags);
  217. iwl_trans_rxq_free_rx_bufs(trans);
  218. spin_unlock_irqrestore(&rxq->lock, flags);
  219. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  220. rxq->bd, rxq->bd_dma);
  221. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  222. rxq->bd = NULL;
  223. if (rxq->rb_stts)
  224. dma_free_coherent(trans->dev,
  225. sizeof(struct iwl_rb_status),
  226. rxq->rb_stts, rxq->rb_stts_dma);
  227. else
  228. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  229. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  230. rxq->rb_stts = NULL;
  231. }
  232. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  233. {
  234. /* stop Rx DMA */
  235. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  236. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  237. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  238. }
  239. static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  240. struct iwl_dma_ptr *ptr, size_t size)
  241. {
  242. if (WARN_ON(ptr->addr))
  243. return -EINVAL;
  244. ptr->addr = dma_alloc_coherent(trans->dev, size,
  245. &ptr->dma, GFP_KERNEL);
  246. if (!ptr->addr)
  247. return -ENOMEM;
  248. ptr->size = size;
  249. return 0;
  250. }
  251. static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  252. struct iwl_dma_ptr *ptr)
  253. {
  254. if (unlikely(!ptr->addr))
  255. return;
  256. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  257. memset(ptr, 0, sizeof(*ptr));
  258. }
  259. static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
  260. {
  261. struct iwl_tx_queue *txq = (void *)data;
  262. struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
  263. struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
  264. spin_lock(&txq->lock);
  265. /* check if triggered erroneously */
  266. if (txq->q.read_ptr == txq->q.write_ptr) {
  267. spin_unlock(&txq->lock);
  268. return;
  269. }
  270. spin_unlock(&txq->lock);
  271. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
  272. jiffies_to_msecs(trans_pcie->wd_timeout));
  273. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  274. txq->q.read_ptr, txq->q.write_ptr);
  275. IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
  276. iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
  277. & (TFD_QUEUE_SIZE_MAX - 1),
  278. iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
  279. iwl_op_mode_nic_error(trans->op_mode);
  280. }
  281. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  282. struct iwl_tx_queue *txq, int slots_num,
  283. u32 txq_id)
  284. {
  285. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  286. int i;
  287. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  288. if (WARN_ON(txq->entries || txq->tfds))
  289. return -EINVAL;
  290. setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
  291. (unsigned long)txq);
  292. txq->trans_pcie = trans_pcie;
  293. txq->q.n_window = slots_num;
  294. txq->entries = kcalloc(slots_num,
  295. sizeof(struct iwl_pcie_tx_queue_entry),
  296. GFP_KERNEL);
  297. if (!txq->entries)
  298. goto error;
  299. if (txq_id == trans_pcie->cmd_queue)
  300. for (i = 0; i < slots_num; i++) {
  301. txq->entries[i].cmd =
  302. kmalloc(sizeof(struct iwl_device_cmd),
  303. GFP_KERNEL);
  304. if (!txq->entries[i].cmd)
  305. goto error;
  306. }
  307. /* Circular buffer of transmit frame descriptors (TFDs),
  308. * shared with device */
  309. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  310. &txq->q.dma_addr, GFP_KERNEL);
  311. if (!txq->tfds) {
  312. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  313. goto error;
  314. }
  315. txq->q.id = txq_id;
  316. return 0;
  317. error:
  318. if (txq->entries && txq_id == trans_pcie->cmd_queue)
  319. for (i = 0; i < slots_num; i++)
  320. kfree(txq->entries[i].cmd);
  321. kfree(txq->entries);
  322. txq->entries = NULL;
  323. return -ENOMEM;
  324. }
  325. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  326. int slots_num, u32 txq_id)
  327. {
  328. int ret;
  329. txq->need_update = 0;
  330. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  331. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  332. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  333. /* Initialize queue's high/low-water marks, and head/tail indexes */
  334. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  335. txq_id);
  336. if (ret)
  337. return ret;
  338. spin_lock_init(&txq->lock);
  339. /*
  340. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  341. * given Tx queue, and enable the DMA channel used for that queue.
  342. * Circular buffer (TFD queue in DRAM) physical base address */
  343. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  344. txq->q.dma_addr >> 8);
  345. return 0;
  346. }
  347. /**
  348. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  349. */
  350. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  351. {
  352. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  353. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  354. struct iwl_queue *q = &txq->q;
  355. enum dma_data_direction dma_dir;
  356. if (!q->n_bd)
  357. return;
  358. /* In the command queue, all the TBs are mapped as BIDI
  359. * so unmap them as such.
  360. */
  361. if (txq_id == trans_pcie->cmd_queue)
  362. dma_dir = DMA_BIDIRECTIONAL;
  363. else
  364. dma_dir = DMA_TO_DEVICE;
  365. spin_lock_bh(&txq->lock);
  366. while (q->write_ptr != q->read_ptr) {
  367. /* The read_ptr needs to bound by q->n_window */
  368. iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
  369. dma_dir);
  370. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  371. }
  372. spin_unlock_bh(&txq->lock);
  373. }
  374. /**
  375. * iwl_tx_queue_free - Deallocate DMA queue.
  376. * @txq: Transmit queue to deallocate.
  377. *
  378. * Empty queue by removing and destroying all BD's.
  379. * Free all buffers.
  380. * 0-fill, but do not free "txq" descriptor structure.
  381. */
  382. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  383. {
  384. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  385. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  386. struct device *dev = trans->dev;
  387. int i;
  388. if (WARN_ON(!txq))
  389. return;
  390. iwl_tx_queue_unmap(trans, txq_id);
  391. /* De-alloc array of command/tx buffers */
  392. if (txq_id == trans_pcie->cmd_queue)
  393. for (i = 0; i < txq->q.n_window; i++)
  394. kfree(txq->entries[i].cmd);
  395. /* De-alloc circular buffer of TFDs */
  396. if (txq->q.n_bd) {
  397. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  398. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  399. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  400. }
  401. kfree(txq->entries);
  402. txq->entries = NULL;
  403. del_timer_sync(&txq->stuck_timer);
  404. /* 0-fill queue descriptor structure */
  405. memset(txq, 0, sizeof(*txq));
  406. }
  407. /**
  408. * iwl_trans_tx_free - Free TXQ Context
  409. *
  410. * Destroy all TX DMA queues and structures
  411. */
  412. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  413. {
  414. int txq_id;
  415. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  416. /* Tx queues */
  417. if (trans_pcie->txq) {
  418. for (txq_id = 0;
  419. txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
  420. iwl_tx_queue_free(trans, txq_id);
  421. }
  422. kfree(trans_pcie->txq);
  423. trans_pcie->txq = NULL;
  424. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  425. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  426. }
  427. /**
  428. * iwl_trans_tx_alloc - allocate TX context
  429. * Allocate all Tx DMA structures and initialize them
  430. *
  431. * @param priv
  432. * @return error code
  433. */
  434. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  435. {
  436. int ret;
  437. int txq_id, slots_num;
  438. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  439. u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
  440. sizeof(struct iwlagn_scd_bc_tbl);
  441. /*It is not allowed to alloc twice, so warn when this happens.
  442. * We cannot rely on the previous allocation, so free and fail */
  443. if (WARN_ON(trans_pcie->txq)) {
  444. ret = -EINVAL;
  445. goto error;
  446. }
  447. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  448. scd_bc_tbls_size);
  449. if (ret) {
  450. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  451. goto error;
  452. }
  453. /* Alloc keep-warm buffer */
  454. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  455. if (ret) {
  456. IWL_ERR(trans, "Keep Warm allocation failed\n");
  457. goto error;
  458. }
  459. trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
  460. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  461. if (!trans_pcie->txq) {
  462. IWL_ERR(trans, "Not enough memory for txq\n");
  463. ret = ENOMEM;
  464. goto error;
  465. }
  466. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  467. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  468. txq_id++) {
  469. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  470. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  471. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  472. slots_num, txq_id);
  473. if (ret) {
  474. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  475. goto error;
  476. }
  477. }
  478. return 0;
  479. error:
  480. iwl_trans_pcie_tx_free(trans);
  481. return ret;
  482. }
  483. static int iwl_tx_init(struct iwl_trans *trans)
  484. {
  485. int ret;
  486. int txq_id, slots_num;
  487. unsigned long flags;
  488. bool alloc = false;
  489. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  490. if (!trans_pcie->txq) {
  491. ret = iwl_trans_tx_alloc(trans);
  492. if (ret)
  493. goto error;
  494. alloc = true;
  495. }
  496. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  497. /* Turn off all Tx DMA fifos */
  498. iwl_write_prph(trans, SCD_TXFACT, 0);
  499. /* Tell NIC where to find the "keep warm" buffer */
  500. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  501. trans_pcie->kw.dma >> 4);
  502. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  503. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  504. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  505. txq_id++) {
  506. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  507. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  508. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  509. slots_num, txq_id);
  510. if (ret) {
  511. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  512. goto error;
  513. }
  514. }
  515. return 0;
  516. error:
  517. /*Upon error, free only if we allocated something */
  518. if (alloc)
  519. iwl_trans_pcie_tx_free(trans);
  520. return ret;
  521. }
  522. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  523. {
  524. /*
  525. * (for documentation purposes)
  526. * to set power to V_AUX, do:
  527. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  528. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  529. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  530. ~APMG_PS_CTRL_MSK_PWR_SRC);
  531. */
  532. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  533. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  534. ~APMG_PS_CTRL_MSK_PWR_SRC);
  535. }
  536. /* PCI registers */
  537. #define PCI_CFG_RETRY_TIMEOUT 0x041
  538. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  539. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  540. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  541. {
  542. int pos;
  543. u16 pci_lnk_ctl;
  544. struct iwl_trans_pcie *trans_pcie =
  545. IWL_TRANS_GET_PCIE_TRANS(trans);
  546. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  547. pos = pci_pcie_cap(pci_dev);
  548. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  549. return pci_lnk_ctl;
  550. }
  551. static void iwl_apm_config(struct iwl_trans *trans)
  552. {
  553. /*
  554. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  555. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  556. * If so (likely), disable L0S, so device moves directly L0->L1;
  557. * costs negligible amount of power savings.
  558. * If not (unlikely), enable L0S, so there is at least some
  559. * power savings, even without L1.
  560. */
  561. u16 lctl = iwl_pciexp_link_ctrl(trans);
  562. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  563. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  564. /* L1-ASPM enabled; disable(!) L0S */
  565. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  566. dev_printk(KERN_INFO, trans->dev,
  567. "L1 Enabled; Disabling L0S\n");
  568. } else {
  569. /* L1-ASPM disabled; enable(!) L0S */
  570. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  571. dev_printk(KERN_INFO, trans->dev,
  572. "L1 Disabled; Enabling L0S\n");
  573. }
  574. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  575. }
  576. /*
  577. * Start up NIC's basic functionality after it has been reset
  578. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  579. * NOTE: This does not load uCode nor start the embedded processor
  580. */
  581. static int iwl_apm_init(struct iwl_trans *trans)
  582. {
  583. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  584. int ret = 0;
  585. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  586. /*
  587. * Use "set_bit" below rather than "write", to preserve any hardware
  588. * bits already set by default after reset.
  589. */
  590. /* Disable L0S exit timer (platform NMI Work/Around) */
  591. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  592. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  593. /*
  594. * Disable L0s without affecting L1;
  595. * don't wait for ICH L0s (ICH bug W/A)
  596. */
  597. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  598. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  599. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  600. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  601. /*
  602. * Enable HAP INTA (interrupt from management bus) to
  603. * wake device's PCI Express link L1a -> L0s
  604. */
  605. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  606. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  607. iwl_apm_config(trans);
  608. /* Configure analog phase-lock-loop before activating to D0A */
  609. if (trans->cfg->base_params->pll_cfg_val)
  610. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  611. trans->cfg->base_params->pll_cfg_val);
  612. /*
  613. * Set "initialization complete" bit to move adapter from
  614. * D0U* --> D0A* (powered-up active) state.
  615. */
  616. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  617. /*
  618. * Wait for clock stabilization; once stabilized, access to
  619. * device-internal resources is supported, e.g. iwl_write_prph()
  620. * and accesses to uCode SRAM.
  621. */
  622. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  623. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  624. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  625. if (ret < 0) {
  626. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  627. goto out;
  628. }
  629. /*
  630. * Enable DMA clock and wait for it to stabilize.
  631. *
  632. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  633. * do not disable clocks. This preserves any hardware bits already
  634. * set by default in "CLK_CTRL_REG" after reset.
  635. */
  636. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  637. udelay(20);
  638. /* Disable L1-Active */
  639. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  640. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  641. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  642. out:
  643. return ret;
  644. }
  645. static int iwl_apm_stop_master(struct iwl_trans *trans)
  646. {
  647. int ret = 0;
  648. /* stop device's busmaster DMA activity */
  649. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  650. ret = iwl_poll_bit(trans, CSR_RESET,
  651. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  652. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  653. if (ret)
  654. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  655. IWL_DEBUG_INFO(trans, "stop master\n");
  656. return ret;
  657. }
  658. static void iwl_apm_stop(struct iwl_trans *trans)
  659. {
  660. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  661. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  662. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  663. /* Stop device's DMA activity */
  664. iwl_apm_stop_master(trans);
  665. /* Reset the entire device */
  666. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  667. udelay(10);
  668. /*
  669. * Clear "initialization complete" bit to move adapter from
  670. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  671. */
  672. iwl_clear_bit(trans, CSR_GP_CNTRL,
  673. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  674. }
  675. static int iwl_nic_init(struct iwl_trans *trans)
  676. {
  677. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  678. unsigned long flags;
  679. /* nic_init */
  680. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  681. iwl_apm_init(trans);
  682. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  683. iwl_write8(trans, CSR_INT_COALESCING,
  684. IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  685. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  686. iwl_set_pwr_vmain(trans);
  687. iwl_op_mode_nic_config(trans->op_mode);
  688. #ifndef CONFIG_IWLWIFI_IDI
  689. /* Allocate the RX queue, or reset if it is already allocated */
  690. iwl_rx_init(trans);
  691. #endif
  692. /* Allocate or reset and init all Tx and Command queues */
  693. if (iwl_tx_init(trans))
  694. return -ENOMEM;
  695. if (trans->cfg->base_params->shadow_reg_enable) {
  696. /* enable shadow regs in HW */
  697. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
  698. 0x800FFFFF);
  699. }
  700. return 0;
  701. }
  702. #define HW_READY_TIMEOUT (50)
  703. /* Note: returns poll_bit return value, which is >= 0 if success */
  704. static int iwl_set_hw_ready(struct iwl_trans *trans)
  705. {
  706. int ret;
  707. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  708. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  709. /* See if we got it */
  710. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  711. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  712. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  713. HW_READY_TIMEOUT);
  714. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  715. return ret;
  716. }
  717. /* Note: returns standard 0/-ERROR code */
  718. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  719. {
  720. int ret;
  721. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  722. ret = iwl_set_hw_ready(trans);
  723. /* If the card is ready, exit 0 */
  724. if (ret >= 0)
  725. return 0;
  726. /* If HW is not ready, prepare the conditions to check again */
  727. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  728. CSR_HW_IF_CONFIG_REG_PREPARE);
  729. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  730. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  731. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  732. if (ret < 0)
  733. return ret;
  734. /* HW should be ready by now, check again. */
  735. ret = iwl_set_hw_ready(trans);
  736. if (ret >= 0)
  737. return 0;
  738. return ret;
  739. }
  740. /*
  741. * ucode
  742. */
  743. static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
  744. const struct fw_desc *section)
  745. {
  746. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  747. dma_addr_t phy_addr = section->p_addr;
  748. u32 byte_cnt = section->len;
  749. u32 dst_addr = section->offset;
  750. int ret;
  751. trans_pcie->ucode_write_complete = false;
  752. iwl_write_direct32(trans,
  753. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  754. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  755. iwl_write_direct32(trans,
  756. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  757. iwl_write_direct32(trans,
  758. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  759. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  760. iwl_write_direct32(trans,
  761. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  762. (iwl_get_dma_hi_addr(phy_addr)
  763. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  764. iwl_write_direct32(trans,
  765. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  766. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  767. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  768. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  769. iwl_write_direct32(trans,
  770. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  771. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  772. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  773. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  774. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  775. section_num);
  776. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  777. trans_pcie->ucode_write_complete, 5 * HZ);
  778. if (!ret) {
  779. IWL_ERR(trans, "Could not load the [%d] uCode section\n",
  780. section_num);
  781. return -ETIMEDOUT;
  782. }
  783. return 0;
  784. }
  785. static int iwl_load_given_ucode(struct iwl_trans *trans,
  786. const struct fw_img *image)
  787. {
  788. int ret = 0;
  789. int i;
  790. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  791. if (!image->sec[i].p_addr)
  792. break;
  793. ret = iwl_load_section(trans, i, &image->sec[i]);
  794. if (ret)
  795. return ret;
  796. }
  797. /* Remove all resets to allow NIC to operate */
  798. iwl_write32(trans, CSR_RESET, 0);
  799. return 0;
  800. }
  801. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  802. const struct fw_img *fw)
  803. {
  804. int ret;
  805. bool hw_rfkill;
  806. /* This may fail if AMT took ownership of the device */
  807. if (iwl_prepare_card_hw(trans)) {
  808. IWL_WARN(trans, "Exit HW not ready\n");
  809. return -EIO;
  810. }
  811. iwl_enable_rfkill_int(trans);
  812. /* If platform's RF_KILL switch is NOT set to KILL */
  813. hw_rfkill = iwl_is_rfkill_set(trans);
  814. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  815. if (hw_rfkill)
  816. return -ERFKILL;
  817. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  818. ret = iwl_nic_init(trans);
  819. if (ret) {
  820. IWL_ERR(trans, "Unable to init nic\n");
  821. return ret;
  822. }
  823. /* make sure rfkill handshake bits are cleared */
  824. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  825. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  826. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  827. /* clear (again), then enable host interrupts */
  828. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  829. iwl_enable_interrupts(trans);
  830. /* really make sure rfkill handshake bits are cleared */
  831. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  832. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  833. /* Load the given image to the HW */
  834. return iwl_load_given_ucode(trans, fw);
  835. }
  836. /*
  837. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  838. * must be called under the irq lock and with MAC access
  839. */
  840. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  841. {
  842. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  843. IWL_TRANS_GET_PCIE_TRANS(trans);
  844. lockdep_assert_held(&trans_pcie->irq_lock);
  845. iwl_write_prph(trans, SCD_TXFACT, mask);
  846. }
  847. static void iwl_tx_start(struct iwl_trans *trans)
  848. {
  849. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  850. u32 a;
  851. unsigned long flags;
  852. int i, chan;
  853. u32 reg_val;
  854. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  855. trans_pcie->scd_base_addr =
  856. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  857. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  858. /* reset conext data memory */
  859. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  860. a += 4)
  861. iwl_write_targ_mem(trans, a, 0);
  862. /* reset tx status memory */
  863. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  864. a += 4)
  865. iwl_write_targ_mem(trans, a, 0);
  866. for (; a < trans_pcie->scd_base_addr +
  867. SCD_TRANS_TBL_OFFSET_QUEUE(
  868. trans->cfg->base_params->num_of_queues);
  869. a += 4)
  870. iwl_write_targ_mem(trans, a, 0);
  871. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  872. trans_pcie->scd_bc_tbls.dma >> 10);
  873. /* Enable DMA channel */
  874. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  875. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  876. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  877. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  878. /* Update FH chicken bits */
  879. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  880. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  881. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  882. iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
  883. SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
  884. iwl_write_prph(trans, SCD_AGGR_SEL, 0);
  885. /* initiate the queues */
  886. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
  887. iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
  888. iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
  889. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  890. SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  891. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  892. SCD_CONTEXT_QUEUE_OFFSET(i) +
  893. sizeof(u32),
  894. ((SCD_WIN_SIZE <<
  895. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  896. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  897. ((SCD_FRAME_LIMIT <<
  898. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  899. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  900. }
  901. iwl_write_prph(trans, SCD_INTERRUPT_MASK,
  902. IWL_MASK(0, trans->cfg->base_params->num_of_queues));
  903. /* Activate all Tx DMA/FIFO channels */
  904. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  905. iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
  906. /* make sure all queue are not stopped/used */
  907. memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
  908. memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
  909. for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
  910. int fifo = trans_pcie->setup_q_to_fifo[i];
  911. set_bit(i, trans_pcie->queue_used);
  912. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
  913. fifo, true);
  914. }
  915. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  916. /* Enable L1-Active */
  917. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  918. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  919. }
  920. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  921. {
  922. iwl_reset_ict(trans);
  923. iwl_tx_start(trans);
  924. }
  925. /**
  926. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  927. */
  928. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  929. {
  930. int ch, txq_id, ret;
  931. unsigned long flags;
  932. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  933. /* Turn off all Tx DMA fifos */
  934. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  935. iwl_trans_txq_set_sched(trans, 0);
  936. /* Stop each Tx DMA channel, and wait for it to be idle */
  937. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  938. iwl_write_direct32(trans,
  939. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  940. ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  941. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  942. 1000);
  943. if (ret < 0)
  944. IWL_ERR(trans, "Failing on timeout while stopping"
  945. " DMA channel %d [0x%08x]", ch,
  946. iwl_read_direct32(trans,
  947. FH_TSSR_TX_STATUS_REG));
  948. }
  949. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  950. if (!trans_pcie->txq) {
  951. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  952. return 0;
  953. }
  954. /* Unmap DMA from host system and free skb's */
  955. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  956. txq_id++)
  957. iwl_tx_queue_unmap(trans, txq_id);
  958. return 0;
  959. }
  960. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  961. {
  962. unsigned long flags;
  963. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  964. /* tell the device to stop sending interrupts */
  965. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  966. iwl_disable_interrupts(trans);
  967. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  968. /* device going down, Stop using ICT table */
  969. iwl_disable_ict(trans);
  970. /*
  971. * If a HW restart happens during firmware loading,
  972. * then the firmware loading might call this function
  973. * and later it might be called again due to the
  974. * restart. So don't process again if the device is
  975. * already dead.
  976. */
  977. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  978. iwl_trans_tx_stop(trans);
  979. #ifndef CONFIG_IWLWIFI_IDI
  980. iwl_trans_rx_stop(trans);
  981. #endif
  982. /* Power-down device's busmaster DMA clocks */
  983. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  984. APMG_CLK_VAL_DMA_CLK_RQT);
  985. udelay(5);
  986. }
  987. /* Make sure (redundant) we've released our request to stay awake */
  988. iwl_clear_bit(trans, CSR_GP_CNTRL,
  989. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  990. /* Stop the device, and put it in low power state */
  991. iwl_apm_stop(trans);
  992. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  993. * Clean again the interrupt here
  994. */
  995. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  996. iwl_disable_interrupts(trans);
  997. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  998. iwl_enable_rfkill_int(trans);
  999. /* wait to make sure we flush pending tasklet*/
  1000. synchronize_irq(trans_pcie->irq);
  1001. tasklet_kill(&trans_pcie->irq_tasklet);
  1002. cancel_work_sync(&trans_pcie->rx_replenish);
  1003. /* stop and reset the on-board processor */
  1004. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1005. /* clear all status bits */
  1006. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  1007. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  1008. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  1009. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1010. }
  1011. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1012. {
  1013. /* let the ucode operate on its own */
  1014. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1015. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1016. iwl_disable_interrupts(trans);
  1017. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1018. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1019. }
  1020. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1021. struct iwl_device_cmd *dev_cmd, int txq_id)
  1022. {
  1023. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1024. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1025. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1026. struct iwl_cmd_meta *out_meta;
  1027. struct iwl_tx_queue *txq;
  1028. struct iwl_queue *q;
  1029. dma_addr_t phys_addr = 0;
  1030. dma_addr_t txcmd_phys;
  1031. dma_addr_t scratch_phys;
  1032. u16 len, firstlen, secondlen;
  1033. u8 wait_write_ptr = 0;
  1034. __le16 fc = hdr->frame_control;
  1035. u8 hdr_len = ieee80211_hdrlen(fc);
  1036. u16 __maybe_unused wifi_seq;
  1037. txq = &trans_pcie->txq[txq_id];
  1038. q = &txq->q;
  1039. if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
  1040. WARN_ON_ONCE(1);
  1041. return -EINVAL;
  1042. }
  1043. spin_lock(&txq->lock);
  1044. /* Set up driver data for this TFD */
  1045. txq->entries[q->write_ptr].skb = skb;
  1046. txq->entries[q->write_ptr].cmd = dev_cmd;
  1047. dev_cmd->hdr.cmd = REPLY_TX;
  1048. dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1049. INDEX_TO_SEQ(q->write_ptr)));
  1050. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1051. out_meta = &txq->entries[q->write_ptr].meta;
  1052. /*
  1053. * Use the first empty entry in this queue's command buffer array
  1054. * to contain the Tx command and MAC header concatenated together
  1055. * (payload data will be in another buffer).
  1056. * Size of this varies, due to varying MAC header length.
  1057. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1058. * of the MAC header (device reads on dword boundaries).
  1059. * We'll tell device about this padding later.
  1060. */
  1061. len = sizeof(struct iwl_tx_cmd) +
  1062. sizeof(struct iwl_cmd_header) + hdr_len;
  1063. firstlen = (len + 3) & ~3;
  1064. /* Tell NIC about any 2-byte padding after MAC header */
  1065. if (firstlen != len)
  1066. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1067. /* Physical address of this Tx command's header (not MAC header!),
  1068. * within command buffer array. */
  1069. txcmd_phys = dma_map_single(trans->dev,
  1070. &dev_cmd->hdr, firstlen,
  1071. DMA_BIDIRECTIONAL);
  1072. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1073. goto out_err;
  1074. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1075. dma_unmap_len_set(out_meta, len, firstlen);
  1076. if (!ieee80211_has_morefrags(fc)) {
  1077. txq->need_update = 1;
  1078. } else {
  1079. wait_write_ptr = 1;
  1080. txq->need_update = 0;
  1081. }
  1082. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1083. * if any (802.11 null frames have no payload). */
  1084. secondlen = skb->len - hdr_len;
  1085. if (secondlen > 0) {
  1086. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1087. secondlen, DMA_TO_DEVICE);
  1088. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1089. dma_unmap_single(trans->dev,
  1090. dma_unmap_addr(out_meta, mapping),
  1091. dma_unmap_len(out_meta, len),
  1092. DMA_BIDIRECTIONAL);
  1093. goto out_err;
  1094. }
  1095. }
  1096. /* Attach buffers to TFD */
  1097. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1098. if (secondlen > 0)
  1099. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1100. secondlen, 0);
  1101. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1102. offsetof(struct iwl_tx_cmd, scratch);
  1103. /* take back ownership of DMA buffer to enable update */
  1104. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1105. DMA_BIDIRECTIONAL);
  1106. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1107. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1108. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1109. le16_to_cpu(dev_cmd->hdr.sequence));
  1110. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1111. /* Set up entry for this TFD in Tx byte-count array */
  1112. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1113. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1114. DMA_BIDIRECTIONAL);
  1115. trace_iwlwifi_dev_tx(trans->dev,
  1116. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1117. sizeof(struct iwl_tfd),
  1118. &dev_cmd->hdr, firstlen,
  1119. skb->data + hdr_len, secondlen);
  1120. /* start timer if queue currently empty */
  1121. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  1122. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  1123. /* Tell device the write index *just past* this latest filled TFD */
  1124. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1125. iwl_txq_update_write_ptr(trans, txq);
  1126. /*
  1127. * At this point the frame is "transmitted" successfully
  1128. * and we will get a TX status notification eventually,
  1129. * regardless of the value of ret. "ret" only indicates
  1130. * whether or not we should update the write pointer.
  1131. */
  1132. if (iwl_queue_space(q) < q->high_mark) {
  1133. if (wait_write_ptr) {
  1134. txq->need_update = 1;
  1135. iwl_txq_update_write_ptr(trans, txq);
  1136. } else {
  1137. iwl_stop_queue(trans, txq);
  1138. }
  1139. }
  1140. spin_unlock(&txq->lock);
  1141. return 0;
  1142. out_err:
  1143. spin_unlock(&txq->lock);
  1144. return -1;
  1145. }
  1146. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1147. {
  1148. struct iwl_trans_pcie *trans_pcie =
  1149. IWL_TRANS_GET_PCIE_TRANS(trans);
  1150. int err;
  1151. bool hw_rfkill;
  1152. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1153. if (!trans_pcie->irq_requested) {
  1154. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1155. iwl_irq_tasklet, (unsigned long)trans);
  1156. iwl_alloc_isr_ict(trans);
  1157. err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
  1158. DRV_NAME, trans);
  1159. if (err) {
  1160. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1161. trans_pcie->irq);
  1162. goto error;
  1163. }
  1164. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1165. trans_pcie->irq_requested = true;
  1166. }
  1167. err = iwl_prepare_card_hw(trans);
  1168. if (err) {
  1169. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1170. goto err_free_irq;
  1171. }
  1172. iwl_apm_init(trans);
  1173. /* From now on, the op_mode will be kept updated about RF kill state */
  1174. iwl_enable_rfkill_int(trans);
  1175. hw_rfkill = iwl_is_rfkill_set(trans);
  1176. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1177. return err;
  1178. err_free_irq:
  1179. free_irq(trans_pcie->irq, trans);
  1180. error:
  1181. iwl_free_isr_ict(trans);
  1182. tasklet_kill(&trans_pcie->irq_tasklet);
  1183. return err;
  1184. }
  1185. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  1186. bool op_mode_leaving)
  1187. {
  1188. bool hw_rfkill;
  1189. unsigned long flags;
  1190. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1191. iwl_apm_stop(trans);
  1192. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1193. iwl_disable_interrupts(trans);
  1194. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1195. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1196. if (!op_mode_leaving) {
  1197. /*
  1198. * Even if we stop the HW, we still want the RF kill
  1199. * interrupt
  1200. */
  1201. iwl_enable_rfkill_int(trans);
  1202. /*
  1203. * Check again since the RF kill state may have changed while
  1204. * all the interrupts were disabled, in this case we couldn't
  1205. * receive the RF kill interrupt and update the state in the
  1206. * op_mode.
  1207. */
  1208. hw_rfkill = iwl_is_rfkill_set(trans);
  1209. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1210. }
  1211. }
  1212. static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  1213. struct sk_buff_head *skbs)
  1214. {
  1215. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1216. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1217. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1218. int tfd_num = ssn & (txq->q.n_bd - 1);
  1219. int freed = 0;
  1220. spin_lock(&txq->lock);
  1221. if (txq->q.read_ptr != tfd_num) {
  1222. IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
  1223. txq_id, txq->q.read_ptr, tfd_num, ssn);
  1224. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1225. if (iwl_queue_space(&txq->q) > txq->q.low_mark)
  1226. iwl_wake_queue(trans, txq);
  1227. }
  1228. spin_unlock(&txq->lock);
  1229. }
  1230. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1231. {
  1232. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1233. }
  1234. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1235. {
  1236. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1237. }
  1238. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1239. {
  1240. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1241. }
  1242. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  1243. const struct iwl_trans_config *trans_cfg)
  1244. {
  1245. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1246. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  1247. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  1248. trans_pcie->n_no_reclaim_cmds = 0;
  1249. else
  1250. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  1251. if (trans_pcie->n_no_reclaim_cmds)
  1252. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  1253. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  1254. trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
  1255. if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
  1256. trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
  1257. /* at least the command queue must be mapped */
  1258. WARN_ON(!trans_pcie->n_q_to_fifo);
  1259. memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
  1260. trans_pcie->n_q_to_fifo * sizeof(u8));
  1261. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  1262. if (trans_pcie->rx_buf_size_8k)
  1263. trans_pcie->rx_page_order = get_order(8 * 1024);
  1264. else
  1265. trans_pcie->rx_page_order = get_order(4 * 1024);
  1266. trans_pcie->wd_timeout =
  1267. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  1268. trans_pcie->command_names = trans_cfg->command_names;
  1269. }
  1270. void iwl_trans_pcie_free(struct iwl_trans *trans)
  1271. {
  1272. struct iwl_trans_pcie *trans_pcie =
  1273. IWL_TRANS_GET_PCIE_TRANS(trans);
  1274. iwl_trans_pcie_tx_free(trans);
  1275. #ifndef CONFIG_IWLWIFI_IDI
  1276. iwl_trans_pcie_rx_free(trans);
  1277. #endif
  1278. if (trans_pcie->irq_requested == true) {
  1279. free_irq(trans_pcie->irq, trans);
  1280. iwl_free_isr_ict(trans);
  1281. }
  1282. pci_disable_msi(trans_pcie->pci_dev);
  1283. iounmap(trans_pcie->hw_base);
  1284. pci_release_regions(trans_pcie->pci_dev);
  1285. pci_disable_device(trans_pcie->pci_dev);
  1286. kfree(trans);
  1287. }
  1288. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  1289. {
  1290. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1291. if (state)
  1292. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1293. else
  1294. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1295. }
  1296. #ifdef CONFIG_PM_SLEEP
  1297. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1298. {
  1299. return 0;
  1300. }
  1301. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1302. {
  1303. bool hw_rfkill;
  1304. iwl_enable_rfkill_int(trans);
  1305. hw_rfkill = iwl_is_rfkill_set(trans);
  1306. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1307. if (!hw_rfkill)
  1308. iwl_enable_interrupts(trans);
  1309. return 0;
  1310. }
  1311. #endif /* CONFIG_PM_SLEEP */
  1312. #define IWL_FLUSH_WAIT_MS 2000
  1313. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1314. {
  1315. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1316. struct iwl_tx_queue *txq;
  1317. struct iwl_queue *q;
  1318. int cnt;
  1319. unsigned long now = jiffies;
  1320. int ret = 0;
  1321. /* waiting for all the tx frames complete might take a while */
  1322. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1323. if (cnt == trans_pcie->cmd_queue)
  1324. continue;
  1325. txq = &trans_pcie->txq[cnt];
  1326. q = &txq->q;
  1327. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1328. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1329. msleep(1);
  1330. if (q->read_ptr != q->write_ptr) {
  1331. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1332. ret = -ETIMEDOUT;
  1333. break;
  1334. }
  1335. }
  1336. return ret;
  1337. }
  1338. static const char *get_fh_string(int cmd)
  1339. {
  1340. #define IWL_CMD(x) case x: return #x
  1341. switch (cmd) {
  1342. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1343. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1344. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1345. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1346. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1347. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1348. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1349. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1350. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1351. default:
  1352. return "UNKNOWN";
  1353. }
  1354. #undef IWL_CMD
  1355. }
  1356. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1357. {
  1358. int i;
  1359. #ifdef CONFIG_IWLWIFI_DEBUG
  1360. int pos = 0;
  1361. size_t bufsz = 0;
  1362. #endif
  1363. static const u32 fh_tbl[] = {
  1364. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1365. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1366. FH_RSCSR_CHNL0_WPTR,
  1367. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1368. FH_MEM_RSSR_SHARED_CTRL_REG,
  1369. FH_MEM_RSSR_RX_STATUS_REG,
  1370. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1371. FH_TSSR_TX_STATUS_REG,
  1372. FH_TSSR_TX_ERROR_REG
  1373. };
  1374. #ifdef CONFIG_IWLWIFI_DEBUG
  1375. if (display) {
  1376. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1377. *buf = kmalloc(bufsz, GFP_KERNEL);
  1378. if (!*buf)
  1379. return -ENOMEM;
  1380. pos += scnprintf(*buf + pos, bufsz - pos,
  1381. "FH register values:\n");
  1382. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1383. pos += scnprintf(*buf + pos, bufsz - pos,
  1384. " %34s: 0X%08x\n",
  1385. get_fh_string(fh_tbl[i]),
  1386. iwl_read_direct32(trans, fh_tbl[i]));
  1387. }
  1388. return pos;
  1389. }
  1390. #endif
  1391. IWL_ERR(trans, "FH register values:\n");
  1392. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1393. IWL_ERR(trans, " %34s: 0X%08x\n",
  1394. get_fh_string(fh_tbl[i]),
  1395. iwl_read_direct32(trans, fh_tbl[i]));
  1396. }
  1397. return 0;
  1398. }
  1399. static const char *get_csr_string(int cmd)
  1400. {
  1401. #define IWL_CMD(x) case x: return #x
  1402. switch (cmd) {
  1403. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1404. IWL_CMD(CSR_INT_COALESCING);
  1405. IWL_CMD(CSR_INT);
  1406. IWL_CMD(CSR_INT_MASK);
  1407. IWL_CMD(CSR_FH_INT_STATUS);
  1408. IWL_CMD(CSR_GPIO_IN);
  1409. IWL_CMD(CSR_RESET);
  1410. IWL_CMD(CSR_GP_CNTRL);
  1411. IWL_CMD(CSR_HW_REV);
  1412. IWL_CMD(CSR_EEPROM_REG);
  1413. IWL_CMD(CSR_EEPROM_GP);
  1414. IWL_CMD(CSR_OTP_GP_REG);
  1415. IWL_CMD(CSR_GIO_REG);
  1416. IWL_CMD(CSR_GP_UCODE_REG);
  1417. IWL_CMD(CSR_GP_DRIVER_REG);
  1418. IWL_CMD(CSR_UCODE_DRV_GP1);
  1419. IWL_CMD(CSR_UCODE_DRV_GP2);
  1420. IWL_CMD(CSR_LED_REG);
  1421. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1422. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1423. IWL_CMD(CSR_ANA_PLL_CFG);
  1424. IWL_CMD(CSR_HW_REV_WA_REG);
  1425. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1426. default:
  1427. return "UNKNOWN";
  1428. }
  1429. #undef IWL_CMD
  1430. }
  1431. void iwl_dump_csr(struct iwl_trans *trans)
  1432. {
  1433. int i;
  1434. static const u32 csr_tbl[] = {
  1435. CSR_HW_IF_CONFIG_REG,
  1436. CSR_INT_COALESCING,
  1437. CSR_INT,
  1438. CSR_INT_MASK,
  1439. CSR_FH_INT_STATUS,
  1440. CSR_GPIO_IN,
  1441. CSR_RESET,
  1442. CSR_GP_CNTRL,
  1443. CSR_HW_REV,
  1444. CSR_EEPROM_REG,
  1445. CSR_EEPROM_GP,
  1446. CSR_OTP_GP_REG,
  1447. CSR_GIO_REG,
  1448. CSR_GP_UCODE_REG,
  1449. CSR_GP_DRIVER_REG,
  1450. CSR_UCODE_DRV_GP1,
  1451. CSR_UCODE_DRV_GP2,
  1452. CSR_LED_REG,
  1453. CSR_DRAM_INT_TBL_REG,
  1454. CSR_GIO_CHICKEN_BITS,
  1455. CSR_ANA_PLL_CFG,
  1456. CSR_HW_REV_WA_REG,
  1457. CSR_DBG_HPET_MEM_REG
  1458. };
  1459. IWL_ERR(trans, "CSR values:\n");
  1460. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1461. "CSR_INT_PERIODIC_REG)\n");
  1462. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1463. IWL_ERR(trans, " %25s: 0X%08x\n",
  1464. get_csr_string(csr_tbl[i]),
  1465. iwl_read32(trans, csr_tbl[i]));
  1466. }
  1467. }
  1468. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1469. /* create and remove of files */
  1470. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1471. if (!debugfs_create_file(#name, mode, parent, trans, \
  1472. &iwl_dbgfs_##name##_ops)) \
  1473. return -ENOMEM; \
  1474. } while (0)
  1475. /* file operation */
  1476. #define DEBUGFS_READ_FUNC(name) \
  1477. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1478. char __user *user_buf, \
  1479. size_t count, loff_t *ppos);
  1480. #define DEBUGFS_WRITE_FUNC(name) \
  1481. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1482. const char __user *user_buf, \
  1483. size_t count, loff_t *ppos);
  1484. #define DEBUGFS_READ_FILE_OPS(name) \
  1485. DEBUGFS_READ_FUNC(name); \
  1486. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1487. .read = iwl_dbgfs_##name##_read, \
  1488. .open = simple_open, \
  1489. .llseek = generic_file_llseek, \
  1490. };
  1491. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1492. DEBUGFS_WRITE_FUNC(name); \
  1493. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1494. .write = iwl_dbgfs_##name##_write, \
  1495. .open = simple_open, \
  1496. .llseek = generic_file_llseek, \
  1497. };
  1498. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1499. DEBUGFS_READ_FUNC(name); \
  1500. DEBUGFS_WRITE_FUNC(name); \
  1501. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1502. .write = iwl_dbgfs_##name##_write, \
  1503. .read = iwl_dbgfs_##name##_read, \
  1504. .open = simple_open, \
  1505. .llseek = generic_file_llseek, \
  1506. };
  1507. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1508. char __user *user_buf,
  1509. size_t count, loff_t *ppos)
  1510. {
  1511. struct iwl_trans *trans = file->private_data;
  1512. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1513. struct iwl_tx_queue *txq;
  1514. struct iwl_queue *q;
  1515. char *buf;
  1516. int pos = 0;
  1517. int cnt;
  1518. int ret;
  1519. size_t bufsz;
  1520. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1521. if (!trans_pcie->txq)
  1522. return -EAGAIN;
  1523. buf = kzalloc(bufsz, GFP_KERNEL);
  1524. if (!buf)
  1525. return -ENOMEM;
  1526. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1527. txq = &trans_pcie->txq[cnt];
  1528. q = &txq->q;
  1529. pos += scnprintf(buf + pos, bufsz - pos,
  1530. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1531. cnt, q->read_ptr, q->write_ptr,
  1532. !!test_bit(cnt, trans_pcie->queue_used),
  1533. !!test_bit(cnt, trans_pcie->queue_stopped));
  1534. }
  1535. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1536. kfree(buf);
  1537. return ret;
  1538. }
  1539. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1540. char __user *user_buf,
  1541. size_t count, loff_t *ppos) {
  1542. struct iwl_trans *trans = file->private_data;
  1543. struct iwl_trans_pcie *trans_pcie =
  1544. IWL_TRANS_GET_PCIE_TRANS(trans);
  1545. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1546. char buf[256];
  1547. int pos = 0;
  1548. const size_t bufsz = sizeof(buf);
  1549. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1550. rxq->read);
  1551. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1552. rxq->write);
  1553. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1554. rxq->free_count);
  1555. if (rxq->rb_stts) {
  1556. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1557. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1558. } else {
  1559. pos += scnprintf(buf + pos, bufsz - pos,
  1560. "closed_rb_num: Not Allocated\n");
  1561. }
  1562. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1563. }
  1564. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1565. char __user *user_buf,
  1566. size_t count, loff_t *ppos) {
  1567. struct iwl_trans *trans = file->private_data;
  1568. struct iwl_trans_pcie *trans_pcie =
  1569. IWL_TRANS_GET_PCIE_TRANS(trans);
  1570. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1571. int pos = 0;
  1572. char *buf;
  1573. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1574. ssize_t ret;
  1575. buf = kzalloc(bufsz, GFP_KERNEL);
  1576. if (!buf)
  1577. return -ENOMEM;
  1578. pos += scnprintf(buf + pos, bufsz - pos,
  1579. "Interrupt Statistics Report:\n");
  1580. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1581. isr_stats->hw);
  1582. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1583. isr_stats->sw);
  1584. if (isr_stats->sw || isr_stats->hw) {
  1585. pos += scnprintf(buf + pos, bufsz - pos,
  1586. "\tLast Restarting Code: 0x%X\n",
  1587. isr_stats->err_code);
  1588. }
  1589. #ifdef CONFIG_IWLWIFI_DEBUG
  1590. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1591. isr_stats->sch);
  1592. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1593. isr_stats->alive);
  1594. #endif
  1595. pos += scnprintf(buf + pos, bufsz - pos,
  1596. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1597. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1598. isr_stats->ctkill);
  1599. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1600. isr_stats->wakeup);
  1601. pos += scnprintf(buf + pos, bufsz - pos,
  1602. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1603. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1604. isr_stats->tx);
  1605. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1606. isr_stats->unhandled);
  1607. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1608. kfree(buf);
  1609. return ret;
  1610. }
  1611. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1612. const char __user *user_buf,
  1613. size_t count, loff_t *ppos)
  1614. {
  1615. struct iwl_trans *trans = file->private_data;
  1616. struct iwl_trans_pcie *trans_pcie =
  1617. IWL_TRANS_GET_PCIE_TRANS(trans);
  1618. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1619. char buf[8];
  1620. int buf_size;
  1621. u32 reset_flag;
  1622. memset(buf, 0, sizeof(buf));
  1623. buf_size = min(count, sizeof(buf) - 1);
  1624. if (copy_from_user(buf, user_buf, buf_size))
  1625. return -EFAULT;
  1626. if (sscanf(buf, "%x", &reset_flag) != 1)
  1627. return -EFAULT;
  1628. if (reset_flag == 0)
  1629. memset(isr_stats, 0, sizeof(*isr_stats));
  1630. return count;
  1631. }
  1632. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1633. const char __user *user_buf,
  1634. size_t count, loff_t *ppos)
  1635. {
  1636. struct iwl_trans *trans = file->private_data;
  1637. char buf[8];
  1638. int buf_size;
  1639. int csr;
  1640. memset(buf, 0, sizeof(buf));
  1641. buf_size = min(count, sizeof(buf) - 1);
  1642. if (copy_from_user(buf, user_buf, buf_size))
  1643. return -EFAULT;
  1644. if (sscanf(buf, "%d", &csr) != 1)
  1645. return -EFAULT;
  1646. iwl_dump_csr(trans);
  1647. return count;
  1648. }
  1649. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1650. char __user *user_buf,
  1651. size_t count, loff_t *ppos)
  1652. {
  1653. struct iwl_trans *trans = file->private_data;
  1654. char *buf;
  1655. int pos = 0;
  1656. ssize_t ret = -EFAULT;
  1657. ret = pos = iwl_dump_fh(trans, &buf, true);
  1658. if (buf) {
  1659. ret = simple_read_from_buffer(user_buf,
  1660. count, ppos, buf, pos);
  1661. kfree(buf);
  1662. }
  1663. return ret;
  1664. }
  1665. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  1666. const char __user *user_buf,
  1667. size_t count, loff_t *ppos)
  1668. {
  1669. struct iwl_trans *trans = file->private_data;
  1670. if (!trans->op_mode)
  1671. return -EAGAIN;
  1672. iwl_op_mode_nic_error(trans->op_mode);
  1673. return count;
  1674. }
  1675. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1676. DEBUGFS_READ_FILE_OPS(fh_reg);
  1677. DEBUGFS_READ_FILE_OPS(rx_queue);
  1678. DEBUGFS_READ_FILE_OPS(tx_queue);
  1679. DEBUGFS_WRITE_FILE_OPS(csr);
  1680. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  1681. /*
  1682. * Create the debugfs files and directories
  1683. *
  1684. */
  1685. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1686. struct dentry *dir)
  1687. {
  1688. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1689. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1690. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1691. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1692. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1693. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  1694. return 0;
  1695. }
  1696. #else
  1697. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1698. struct dentry *dir)
  1699. { return 0; }
  1700. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1701. static const struct iwl_trans_ops trans_ops_pcie = {
  1702. .start_hw = iwl_trans_pcie_start_hw,
  1703. .stop_hw = iwl_trans_pcie_stop_hw,
  1704. .fw_alive = iwl_trans_pcie_fw_alive,
  1705. .start_fw = iwl_trans_pcie_start_fw,
  1706. .stop_device = iwl_trans_pcie_stop_device,
  1707. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1708. .send_cmd = iwl_trans_pcie_send_cmd,
  1709. .tx = iwl_trans_pcie_tx,
  1710. .reclaim = iwl_trans_pcie_reclaim,
  1711. .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
  1712. .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
  1713. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1714. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1715. #ifdef CONFIG_PM_SLEEP
  1716. .suspend = iwl_trans_pcie_suspend,
  1717. .resume = iwl_trans_pcie_resume,
  1718. #endif
  1719. .write8 = iwl_trans_pcie_write8,
  1720. .write32 = iwl_trans_pcie_write32,
  1721. .read32 = iwl_trans_pcie_read32,
  1722. .configure = iwl_trans_pcie_configure,
  1723. .set_pmi = iwl_trans_pcie_set_pmi,
  1724. };
  1725. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1726. const struct pci_device_id *ent,
  1727. const struct iwl_cfg *cfg)
  1728. {
  1729. struct iwl_trans_pcie *trans_pcie;
  1730. struct iwl_trans *trans;
  1731. u16 pci_cmd;
  1732. int err;
  1733. trans = kzalloc(sizeof(struct iwl_trans) +
  1734. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1735. if (WARN_ON(!trans))
  1736. return NULL;
  1737. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1738. trans->ops = &trans_ops_pcie;
  1739. trans->cfg = cfg;
  1740. trans_pcie->trans = trans;
  1741. spin_lock_init(&trans_pcie->irq_lock);
  1742. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1743. /* W/A - seems to solve weird behavior. We need to remove this if we
  1744. * don't want to stay in L1 all the time. This wastes a lot of power */
  1745. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1746. PCIE_LINK_STATE_CLKPM);
  1747. if (pci_enable_device(pdev)) {
  1748. err = -ENODEV;
  1749. goto out_no_pci;
  1750. }
  1751. pci_set_master(pdev);
  1752. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1753. if (!err)
  1754. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1755. if (err) {
  1756. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1757. if (!err)
  1758. err = pci_set_consistent_dma_mask(pdev,
  1759. DMA_BIT_MASK(32));
  1760. /* both attempts failed: */
  1761. if (err) {
  1762. dev_printk(KERN_ERR, &pdev->dev,
  1763. "No suitable DMA available.\n");
  1764. goto out_pci_disable_device;
  1765. }
  1766. }
  1767. err = pci_request_regions(pdev, DRV_NAME);
  1768. if (err) {
  1769. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1770. goto out_pci_disable_device;
  1771. }
  1772. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1773. if (!trans_pcie->hw_base) {
  1774. dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
  1775. err = -ENODEV;
  1776. goto out_pci_release_regions;
  1777. }
  1778. dev_printk(KERN_INFO, &pdev->dev,
  1779. "pci_resource_len = 0x%08llx\n",
  1780. (unsigned long long) pci_resource_len(pdev, 0));
  1781. dev_printk(KERN_INFO, &pdev->dev,
  1782. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1783. dev_printk(KERN_INFO, &pdev->dev,
  1784. "HW Revision ID = 0x%X\n", pdev->revision);
  1785. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1786. * PCI Tx retries from interfering with C3 CPU state */
  1787. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1788. err = pci_enable_msi(pdev);
  1789. if (err)
  1790. dev_printk(KERN_ERR, &pdev->dev,
  1791. "pci_enable_msi failed(0X%x)", err);
  1792. trans->dev = &pdev->dev;
  1793. trans_pcie->irq = pdev->irq;
  1794. trans_pcie->pci_dev = pdev;
  1795. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1796. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1797. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1798. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1799. /* TODO: Move this away, not needed if not MSI */
  1800. /* enable rfkill interrupt: hw bug w/a */
  1801. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1802. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1803. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1804. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1805. }
  1806. /* Initialize the wait queue for commands */
  1807. init_waitqueue_head(&trans->wait_command_queue);
  1808. return trans;
  1809. out_pci_release_regions:
  1810. pci_release_regions(pdev);
  1811. out_pci_disable_device:
  1812. pci_disable_device(pdev);
  1813. out_no_pci:
  1814. kfree(trans);
  1815. return NULL;
  1816. }