iwl-trans-pcie-tx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/slab.h>
  31. #include <linux/sched.h>
  32. #include "iwl-debug.h"
  33. #include "iwl-csr.h"
  34. #include "iwl-prph.h"
  35. #include "iwl-io.h"
  36. #include "iwl-agn-hw.h"
  37. #include "iwl-op-mode.h"
  38. #include "iwl-trans-pcie-int.h"
  39. /* FIXME: need to abstract out TX command (once we know what it looks like) */
  40. #include "iwl-commands.h"
  41. #define IWL_TX_CRC_SIZE 4
  42. #define IWL_TX_DELIMITER_SIZE 4
  43. /**
  44. * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  45. */
  46. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  47. struct iwl_tx_queue *txq,
  48. u16 byte_cnt)
  49. {
  50. struct iwlagn_scd_bc_tbl *scd_bc_tbl;
  51. struct iwl_trans_pcie *trans_pcie =
  52. IWL_TRANS_GET_PCIE_TRANS(trans);
  53. int write_ptr = txq->q.write_ptr;
  54. int txq_id = txq->q.id;
  55. u8 sec_ctl = 0;
  56. u8 sta_id = 0;
  57. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  58. __le16 bc_ent;
  59. struct iwl_tx_cmd *tx_cmd =
  60. (void *) txq->entries[txq->q.write_ptr].cmd->payload;
  61. scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  62. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  63. sta_id = tx_cmd->sta_id;
  64. sec_ctl = tx_cmd->sec_ctl;
  65. switch (sec_ctl & TX_CMD_SEC_MSK) {
  66. case TX_CMD_SEC_CCM:
  67. len += CCMP_MIC_LEN;
  68. break;
  69. case TX_CMD_SEC_TKIP:
  70. len += TKIP_ICV_LEN;
  71. break;
  72. case TX_CMD_SEC_WEP:
  73. len += WEP_IV_LEN + WEP_ICV_LEN;
  74. break;
  75. }
  76. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  77. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  78. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  79. scd_bc_tbl[txq_id].
  80. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  81. }
  82. /**
  83. * iwl_txq_update_write_ptr - Send new write index to hardware
  84. */
  85. void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
  86. {
  87. u32 reg = 0;
  88. int txq_id = txq->q.id;
  89. if (txq->need_update == 0)
  90. return;
  91. if (trans->cfg->base_params->shadow_reg_enable) {
  92. /* shadow register enabled */
  93. iwl_write32(trans, HBUS_TARG_WRPTR,
  94. txq->q.write_ptr | (txq_id << 8));
  95. } else {
  96. struct iwl_trans_pcie *trans_pcie =
  97. IWL_TRANS_GET_PCIE_TRANS(trans);
  98. /* if we're trying to save power */
  99. if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
  100. /* wake up nic if it's powered down ...
  101. * uCode will wake up, and interrupt us again, so next
  102. * time we'll skip this part. */
  103. reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
  104. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  105. IWL_DEBUG_INFO(trans,
  106. "Tx queue %d requesting wakeup,"
  107. " GP1 = 0x%x\n", txq_id, reg);
  108. iwl_set_bit(trans, CSR_GP_CNTRL,
  109. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  110. return;
  111. }
  112. iwl_write_direct32(trans, HBUS_TARG_WRPTR,
  113. txq->q.write_ptr | (txq_id << 8));
  114. /*
  115. * else not in power-save mode,
  116. * uCode will never sleep when we're
  117. * trying to tx (during RFKILL, we're not trying to tx).
  118. */
  119. } else
  120. iwl_write32(trans, HBUS_TARG_WRPTR,
  121. txq->q.write_ptr | (txq_id << 8));
  122. }
  123. txq->need_update = 0;
  124. }
  125. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  126. {
  127. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  128. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  129. if (sizeof(dma_addr_t) > sizeof(u32))
  130. addr |=
  131. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  132. return addr;
  133. }
  134. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  135. {
  136. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  137. return le16_to_cpu(tb->hi_n_len) >> 4;
  138. }
  139. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  140. dma_addr_t addr, u16 len)
  141. {
  142. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  143. u16 hi_n_len = len << 4;
  144. put_unaligned_le32(addr, &tb->lo);
  145. if (sizeof(dma_addr_t) > sizeof(u32))
  146. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  147. tb->hi_n_len = cpu_to_le16(hi_n_len);
  148. tfd->num_tbs = idx + 1;
  149. }
  150. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  151. {
  152. return tfd->num_tbs & 0x1f;
  153. }
  154. static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
  155. struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
  156. {
  157. int i;
  158. int num_tbs;
  159. /* Sanity check on number of chunks */
  160. num_tbs = iwl_tfd_get_num_tbs(tfd);
  161. if (num_tbs >= IWL_NUM_OF_TBS) {
  162. IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
  163. /* @todo issue fatal error, it is quite serious situation */
  164. return;
  165. }
  166. /* Unmap tx_cmd */
  167. if (num_tbs)
  168. dma_unmap_single(trans->dev,
  169. dma_unmap_addr(meta, mapping),
  170. dma_unmap_len(meta, len),
  171. DMA_BIDIRECTIONAL);
  172. /* Unmap chunks, if any. */
  173. for (i = 1; i < num_tbs; i++)
  174. dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
  175. iwl_tfd_tb_get_len(tfd, i), dma_dir);
  176. }
  177. /**
  178. * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  179. * @trans - transport private data
  180. * @txq - tx queue
  181. * @index - the index of the TFD to be freed
  182. *@dma_dir - the direction of the DMA mapping
  183. *
  184. * Does NOT advance any TFD circular buffer read/write indexes
  185. * Does NOT free the TFD itself (which is within circular buffer)
  186. */
  187. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  188. int index, enum dma_data_direction dma_dir)
  189. {
  190. struct iwl_tfd *tfd_tmp = txq->tfds;
  191. lockdep_assert_held(&txq->lock);
  192. iwlagn_unmap_tfd(trans, &txq->entries[index].meta,
  193. &tfd_tmp[index], dma_dir);
  194. /* free SKB */
  195. if (txq->entries) {
  196. struct sk_buff *skb;
  197. skb = txq->entries[index].skb;
  198. /* Can be called from irqs-disabled context
  199. * If skb is not NULL, it means that the whole queue is being
  200. * freed and that the queue is not empty - free the skb
  201. */
  202. if (skb) {
  203. iwl_op_mode_free_skb(trans->op_mode, skb);
  204. txq->entries[index].skb = NULL;
  205. }
  206. }
  207. }
  208. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  209. struct iwl_tx_queue *txq,
  210. dma_addr_t addr, u16 len,
  211. u8 reset)
  212. {
  213. struct iwl_queue *q;
  214. struct iwl_tfd *tfd, *tfd_tmp;
  215. u32 num_tbs;
  216. q = &txq->q;
  217. tfd_tmp = txq->tfds;
  218. tfd = &tfd_tmp[q->write_ptr];
  219. if (reset)
  220. memset(tfd, 0, sizeof(*tfd));
  221. num_tbs = iwl_tfd_get_num_tbs(tfd);
  222. /* Each TFD can point to a maximum 20 Tx buffers */
  223. if (num_tbs >= IWL_NUM_OF_TBS) {
  224. IWL_ERR(trans, "Error can not send more than %d chunks\n",
  225. IWL_NUM_OF_TBS);
  226. return -EINVAL;
  227. }
  228. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  229. return -EINVAL;
  230. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  231. IWL_ERR(trans, "Unaligned address = %llx\n",
  232. (unsigned long long)addr);
  233. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  234. return 0;
  235. }
  236. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  237. * DMA services
  238. *
  239. * Theory of operation
  240. *
  241. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  242. * of buffer descriptors, each of which points to one or more data buffers for
  243. * the device to read from or fill. Driver and device exchange status of each
  244. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  245. * entries in each circular buffer, to protect against confusing empty and full
  246. * queue states.
  247. *
  248. * The device reads or writes the data in the queues via the device's several
  249. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  250. *
  251. * For Tx queue, there are low mark and high mark limits. If, after queuing
  252. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  253. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  254. * Tx queue resumed.
  255. *
  256. ***************************************************/
  257. int iwl_queue_space(const struct iwl_queue *q)
  258. {
  259. int s = q->read_ptr - q->write_ptr;
  260. if (q->read_ptr > q->write_ptr)
  261. s -= q->n_bd;
  262. if (s <= 0)
  263. s += q->n_window;
  264. /* keep some reserve to not confuse empty and full situations */
  265. s -= 2;
  266. if (s < 0)
  267. s = 0;
  268. return s;
  269. }
  270. /**
  271. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  272. */
  273. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
  274. {
  275. q->n_bd = count;
  276. q->n_window = slots_num;
  277. q->id = id;
  278. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  279. * and iwl_queue_dec_wrap are broken. */
  280. if (WARN_ON(!is_power_of_2(count)))
  281. return -EINVAL;
  282. /* slots_num must be power-of-two size, otherwise
  283. * get_cmd_index is broken. */
  284. if (WARN_ON(!is_power_of_2(slots_num)))
  285. return -EINVAL;
  286. q->low_mark = q->n_window / 4;
  287. if (q->low_mark < 4)
  288. q->low_mark = 4;
  289. q->high_mark = q->n_window / 8;
  290. if (q->high_mark < 2)
  291. q->high_mark = 2;
  292. q->write_ptr = q->read_ptr = 0;
  293. return 0;
  294. }
  295. static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
  296. struct iwl_tx_queue *txq)
  297. {
  298. struct iwl_trans_pcie *trans_pcie =
  299. IWL_TRANS_GET_PCIE_TRANS(trans);
  300. struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  301. int txq_id = txq->q.id;
  302. int read_ptr = txq->q.read_ptr;
  303. u8 sta_id = 0;
  304. __le16 bc_ent;
  305. struct iwl_tx_cmd *tx_cmd =
  306. (void *)txq->entries[txq->q.read_ptr].cmd->payload;
  307. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  308. if (txq_id != trans_pcie->cmd_queue)
  309. sta_id = tx_cmd->sta_id;
  310. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  311. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  312. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  313. scd_bc_tbl[txq_id].
  314. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  315. }
  316. static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
  317. u16 txq_id)
  318. {
  319. u32 tbl_dw_addr;
  320. u32 tbl_dw;
  321. u16 scd_q2ratid;
  322. struct iwl_trans_pcie *trans_pcie =
  323. IWL_TRANS_GET_PCIE_TRANS(trans);
  324. scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  325. tbl_dw_addr = trans_pcie->scd_base_addr +
  326. SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
  327. tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
  328. if (txq_id & 0x1)
  329. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  330. else
  331. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  332. iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
  333. return 0;
  334. }
  335. static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
  336. {
  337. /* Simply stop the queue, but don't change any configuration;
  338. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  339. iwl_write_prph(trans,
  340. SCD_QUEUE_STATUS_BITS(txq_id),
  341. (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  342. (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  343. }
  344. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
  345. int txq_id, u32 index)
  346. {
  347. IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
  348. iwl_write_direct32(trans, HBUS_TARG_WRPTR,
  349. (index & 0xff) | (txq_id << 8));
  350. iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
  351. }
  352. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  353. struct iwl_tx_queue *txq,
  354. int tx_fifo_id, bool active)
  355. {
  356. int txq_id = txq->q.id;
  357. iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
  358. (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  359. (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
  360. (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
  361. SCD_QUEUE_STTS_REG_MSK);
  362. if (active)
  363. IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
  364. txq_id, tx_fifo_id);
  365. else
  366. IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
  367. }
  368. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
  369. int sta_id, int tid, int frame_limit, u16 ssn)
  370. {
  371. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  372. unsigned long flags;
  373. u16 ra_tid = BUILD_RAxTID(sta_id, tid);
  374. if (test_and_set_bit(txq_id, trans_pcie->queue_used))
  375. WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
  376. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  377. /* Stop this Tx queue before configuring it */
  378. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  379. /* Map receiver-address / traffic-ID to this queue */
  380. iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
  381. /* Set this queue as a chain-building queue */
  382. iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
  383. /* enable aggregations for the queue */
  384. iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
  385. /* Place first TFD at index corresponding to start sequence number.
  386. * Assumes that ssn_idx is valid (!= 0xFFF) */
  387. trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
  388. trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
  389. iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
  390. /* Set up Tx window size and frame limit for this queue */
  391. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  392. SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  393. ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  394. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  395. ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  396. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  397. iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
  398. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  399. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  400. fifo, true);
  401. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  402. }
  403. void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
  404. {
  405. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  406. if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
  407. WARN_ONCE(1, "queue %d not used", txq_id);
  408. return;
  409. }
  410. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  411. iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
  412. trans_pcie->txq[txq_id].q.read_ptr = 0;
  413. trans_pcie->txq[txq_id].q.write_ptr = 0;
  414. iwl_trans_set_wr_ptrs(trans, txq_id, 0);
  415. iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
  416. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  417. 0, false);
  418. }
  419. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  420. /**
  421. * iwl_enqueue_hcmd - enqueue a uCode command
  422. * @priv: device private data point
  423. * @cmd: a point to the ucode command structure
  424. *
  425. * The function returns < 0 values to indicate the operation is
  426. * failed. On success, it turns the index (> 0) of command in the
  427. * command queue.
  428. */
  429. static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  430. {
  431. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  432. struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  433. struct iwl_queue *q = &txq->q;
  434. struct iwl_device_cmd *out_cmd;
  435. struct iwl_cmd_meta *out_meta;
  436. dma_addr_t phys_addr;
  437. u32 idx;
  438. u16 copy_size, cmd_size;
  439. bool had_nocopy = false;
  440. int i;
  441. u8 *cmd_dest;
  442. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  443. const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
  444. int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
  445. int trace_idx;
  446. #endif
  447. copy_size = sizeof(out_cmd->hdr);
  448. cmd_size = sizeof(out_cmd->hdr);
  449. /* need one for the header if the first is NOCOPY */
  450. BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
  451. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  452. if (!cmd->len[i])
  453. continue;
  454. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
  455. had_nocopy = true;
  456. } else {
  457. /* NOCOPY must not be followed by normal! */
  458. if (WARN_ON(had_nocopy))
  459. return -EINVAL;
  460. copy_size += cmd->len[i];
  461. }
  462. cmd_size += cmd->len[i];
  463. }
  464. /*
  465. * If any of the command structures end up being larger than
  466. * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
  467. * allocated into separate TFDs, then we will need to
  468. * increase the size of the buffers.
  469. */
  470. if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
  471. return -EINVAL;
  472. spin_lock_bh(&txq->lock);
  473. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  474. spin_unlock_bh(&txq->lock);
  475. IWL_ERR(trans, "No space in command queue\n");
  476. iwl_op_mode_cmd_queue_full(trans->op_mode);
  477. return -ENOSPC;
  478. }
  479. idx = get_cmd_index(q, q->write_ptr);
  480. out_cmd = txq->entries[idx].cmd;
  481. out_meta = &txq->entries[idx].meta;
  482. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  483. if (cmd->flags & CMD_WANT_SKB)
  484. out_meta->source = cmd;
  485. /* set up the header */
  486. out_cmd->hdr.cmd = cmd->id;
  487. out_cmd->hdr.flags = 0;
  488. out_cmd->hdr.sequence =
  489. cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
  490. INDEX_TO_SEQ(q->write_ptr));
  491. /* and copy the data that needs to be copied */
  492. cmd_dest = out_cmd->payload;
  493. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  494. if (!cmd->len[i])
  495. continue;
  496. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
  497. break;
  498. memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
  499. cmd_dest += cmd->len[i];
  500. }
  501. IWL_DEBUG_HC(trans,
  502. "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
  503. trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
  504. out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
  505. q->write_ptr, idx, trans_pcie->cmd_queue);
  506. phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
  507. DMA_BIDIRECTIONAL);
  508. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  509. idx = -ENOMEM;
  510. goto out;
  511. }
  512. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  513. dma_unmap_len_set(out_meta, len, copy_size);
  514. iwlagn_txq_attach_buf_to_tfd(trans, txq,
  515. phys_addr, copy_size, 1);
  516. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  517. trace_bufs[0] = &out_cmd->hdr;
  518. trace_lens[0] = copy_size;
  519. trace_idx = 1;
  520. #endif
  521. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  522. if (!cmd->len[i])
  523. continue;
  524. if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
  525. continue;
  526. phys_addr = dma_map_single(trans->dev,
  527. (void *)cmd->data[i],
  528. cmd->len[i], DMA_BIDIRECTIONAL);
  529. if (dma_mapping_error(trans->dev, phys_addr)) {
  530. iwlagn_unmap_tfd(trans, out_meta,
  531. &txq->tfds[q->write_ptr],
  532. DMA_BIDIRECTIONAL);
  533. idx = -ENOMEM;
  534. goto out;
  535. }
  536. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  537. cmd->len[i], 0);
  538. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  539. trace_bufs[trace_idx] = cmd->data[i];
  540. trace_lens[trace_idx] = cmd->len[i];
  541. trace_idx++;
  542. #endif
  543. }
  544. out_meta->flags = cmd->flags;
  545. txq->need_update = 1;
  546. /* check that tracing gets all possible blocks */
  547. BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
  548. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  549. trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
  550. trace_bufs[0], trace_lens[0],
  551. trace_bufs[1], trace_lens[1],
  552. trace_bufs[2], trace_lens[2]);
  553. #endif
  554. /* start timer if queue currently empty */
  555. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  556. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  557. /* Increment and update queue's write index */
  558. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  559. iwl_txq_update_write_ptr(trans, txq);
  560. out:
  561. spin_unlock_bh(&txq->lock);
  562. return idx;
  563. }
  564. static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
  565. struct iwl_tx_queue *txq)
  566. {
  567. if (!trans_pcie->wd_timeout)
  568. return;
  569. /*
  570. * if empty delete timer, otherwise move timer forward
  571. * since we're making progress on this queue
  572. */
  573. if (txq->q.read_ptr == txq->q.write_ptr)
  574. del_timer(&txq->stuck_timer);
  575. else
  576. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  577. }
  578. /**
  579. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  580. *
  581. * When FW advances 'R' index, all entries between old and new 'R' index
  582. * need to be reclaimed. As result, some free space forms. If there is
  583. * enough free space (> low mark), wake the stack that feeds us.
  584. */
  585. static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
  586. int idx)
  587. {
  588. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  589. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  590. struct iwl_queue *q = &txq->q;
  591. int nfreed = 0;
  592. lockdep_assert_held(&txq->lock);
  593. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  594. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  595. "index %d is out of range [0-%d] %d %d.\n", __func__,
  596. txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
  597. return;
  598. }
  599. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  600. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  601. if (nfreed++ > 0) {
  602. IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
  603. q->write_ptr, q->read_ptr);
  604. iwl_op_mode_nic_error(trans->op_mode);
  605. }
  606. }
  607. iwl_queue_progress(trans_pcie, txq);
  608. }
  609. /**
  610. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  611. * @rxb: Rx buffer to reclaim
  612. * @handler_status: return value of the handler of the command
  613. * (put in setup_rx_handlers)
  614. *
  615. * If an Rx buffer has an async callback associated with it the callback
  616. * will be executed. The attached skb (if present) will only be freed
  617. * if the callback returns 1
  618. */
  619. void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
  620. int handler_status)
  621. {
  622. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  623. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  624. int txq_id = SEQ_TO_QUEUE(sequence);
  625. int index = SEQ_TO_INDEX(sequence);
  626. int cmd_index;
  627. struct iwl_device_cmd *cmd;
  628. struct iwl_cmd_meta *meta;
  629. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  630. struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  631. /* If a Tx command is being handled and it isn't in the actual
  632. * command queue then there a command routing bug has been introduced
  633. * in the queue management code. */
  634. if (WARN(txq_id != trans_pcie->cmd_queue,
  635. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  636. txq_id, trans_pcie->cmd_queue, sequence,
  637. trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
  638. trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
  639. iwl_print_hex_error(trans, pkt, 32);
  640. return;
  641. }
  642. spin_lock(&txq->lock);
  643. cmd_index = get_cmd_index(&txq->q, index);
  644. cmd = txq->entries[cmd_index].cmd;
  645. meta = &txq->entries[cmd_index].meta;
  646. iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
  647. DMA_BIDIRECTIONAL);
  648. /* Input error checking is done when commands are added to queue. */
  649. if (meta->flags & CMD_WANT_SKB) {
  650. struct page *p = rxb_steal_page(rxb);
  651. meta->source->resp_pkt = pkt;
  652. meta->source->_rx_page_addr = (unsigned long)page_address(p);
  653. meta->source->_rx_page_order = trans_pcie->rx_page_order;
  654. meta->source->handler_status = handler_status;
  655. }
  656. iwl_hcmd_queue_reclaim(trans, txq_id, index);
  657. if (!(meta->flags & CMD_ASYNC)) {
  658. if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
  659. IWL_WARN(trans,
  660. "HCMD_ACTIVE already clear for command %s\n",
  661. trans_pcie_get_cmd_string(trans_pcie,
  662. cmd->hdr.cmd));
  663. }
  664. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  665. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
  666. trans_pcie_get_cmd_string(trans_pcie,
  667. cmd->hdr.cmd));
  668. wake_up(&trans->wait_command_queue);
  669. }
  670. meta->flags = 0;
  671. spin_unlock(&txq->lock);
  672. }
  673. #define HOST_COMPLETE_TIMEOUT (2 * HZ)
  674. static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  675. {
  676. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  677. int ret;
  678. /* An asynchronous command can not expect an SKB to be set. */
  679. if (WARN_ON(cmd->flags & CMD_WANT_SKB))
  680. return -EINVAL;
  681. ret = iwl_enqueue_hcmd(trans, cmd);
  682. if (ret < 0) {
  683. IWL_ERR(trans,
  684. "Error sending %s: enqueue_hcmd failed: %d\n",
  685. trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
  686. return ret;
  687. }
  688. return 0;
  689. }
  690. static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  691. {
  692. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  693. int cmd_idx;
  694. int ret;
  695. IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
  696. trans_pcie_get_cmd_string(trans_pcie, cmd->id));
  697. if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
  698. &trans_pcie->status))) {
  699. IWL_ERR(trans, "Command %s: a command is already active!\n",
  700. trans_pcie_get_cmd_string(trans_pcie, cmd->id));
  701. return -EIO;
  702. }
  703. IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
  704. trans_pcie_get_cmd_string(trans_pcie, cmd->id));
  705. cmd_idx = iwl_enqueue_hcmd(trans, cmd);
  706. if (cmd_idx < 0) {
  707. ret = cmd_idx;
  708. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  709. IWL_ERR(trans,
  710. "Error sending %s: enqueue_hcmd failed: %d\n",
  711. trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
  712. return ret;
  713. }
  714. ret = wait_event_timeout(trans->wait_command_queue,
  715. !test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status),
  716. HOST_COMPLETE_TIMEOUT);
  717. if (!ret) {
  718. if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
  719. struct iwl_tx_queue *txq =
  720. &trans_pcie->txq[trans_pcie->cmd_queue];
  721. struct iwl_queue *q = &txq->q;
  722. IWL_ERR(trans,
  723. "Error sending %s: time out after %dms.\n",
  724. trans_pcie_get_cmd_string(trans_pcie, cmd->id),
  725. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  726. IWL_ERR(trans,
  727. "Current CMD queue read_ptr %d write_ptr %d\n",
  728. q->read_ptr, q->write_ptr);
  729. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  730. IWL_DEBUG_INFO(trans,
  731. "Clearing HCMD_ACTIVE for command %s\n",
  732. trans_pcie_get_cmd_string(trans_pcie,
  733. cmd->id));
  734. ret = -ETIMEDOUT;
  735. goto cancel;
  736. }
  737. }
  738. if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
  739. IWL_ERR(trans, "Error: Response NULL in '%s'\n",
  740. trans_pcie_get_cmd_string(trans_pcie, cmd->id));
  741. ret = -EIO;
  742. goto cancel;
  743. }
  744. return 0;
  745. cancel:
  746. if (cmd->flags & CMD_WANT_SKB) {
  747. /*
  748. * Cancel the CMD_WANT_SKB flag for the cmd in the
  749. * TX cmd queue. Otherwise in case the cmd comes
  750. * in later, it will possibly set an invalid
  751. * address (cmd->meta.source).
  752. */
  753. trans_pcie->txq[trans_pcie->cmd_queue].
  754. entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
  755. }
  756. if (cmd->resp_pkt) {
  757. iwl_free_resp(cmd);
  758. cmd->resp_pkt = NULL;
  759. }
  760. return ret;
  761. }
  762. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  763. {
  764. if (cmd->flags & CMD_ASYNC)
  765. return iwl_send_cmd_async(trans, cmd);
  766. return iwl_send_cmd_sync(trans, cmd);
  767. }
  768. /* Frees buffers until index _not_ inclusive */
  769. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  770. struct sk_buff_head *skbs)
  771. {
  772. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  773. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  774. struct iwl_queue *q = &txq->q;
  775. int last_to_free;
  776. int freed = 0;
  777. /* This function is not meant to release cmd queue*/
  778. if (WARN_ON(txq_id == trans_pcie->cmd_queue))
  779. return 0;
  780. lockdep_assert_held(&txq->lock);
  781. /*Since we free until index _not_ inclusive, the one before index is
  782. * the last we will free. This one must be used */
  783. last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
  784. if ((index >= q->n_bd) ||
  785. (iwl_queue_used(q, last_to_free) == 0)) {
  786. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  787. "last_to_free %d is out of range [0-%d] %d %d.\n",
  788. __func__, txq_id, last_to_free, q->n_bd,
  789. q->write_ptr, q->read_ptr);
  790. return 0;
  791. }
  792. if (WARN_ON(!skb_queue_empty(skbs)))
  793. return 0;
  794. for (;
  795. q->read_ptr != index;
  796. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  797. if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
  798. continue;
  799. __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
  800. txq->entries[txq->q.read_ptr].skb = NULL;
  801. iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
  802. iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
  803. freed++;
  804. }
  805. iwl_queue_progress(trans_pcie, txq);
  806. return freed;
  807. }