htc_drv_init.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include "htc.h"
  18. MODULE_AUTHOR("Atheros Communications");
  19. MODULE_LICENSE("Dual BSD/GPL");
  20. MODULE_DESCRIPTION("Atheros driver 802.11n HTC based wireless devices");
  21. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  22. module_param_named(debug, ath9k_debug, uint, 0);
  23. MODULE_PARM_DESC(debug, "Debugging mask");
  24. int htc_modparam_nohwcrypt;
  25. module_param_named(nohwcrypt, htc_modparam_nohwcrypt, int, 0444);
  26. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  27. #define CHAN2G(_freq, _idx) { \
  28. .center_freq = (_freq), \
  29. .hw_value = (_idx), \
  30. .max_power = 20, \
  31. }
  32. #define CHAN5G(_freq, _idx) { \
  33. .band = IEEE80211_BAND_5GHZ, \
  34. .center_freq = (_freq), \
  35. .hw_value = (_idx), \
  36. .max_power = 20, \
  37. }
  38. static struct ieee80211_channel ath9k_2ghz_channels[] = {
  39. CHAN2G(2412, 0), /* Channel 1 */
  40. CHAN2G(2417, 1), /* Channel 2 */
  41. CHAN2G(2422, 2), /* Channel 3 */
  42. CHAN2G(2427, 3), /* Channel 4 */
  43. CHAN2G(2432, 4), /* Channel 5 */
  44. CHAN2G(2437, 5), /* Channel 6 */
  45. CHAN2G(2442, 6), /* Channel 7 */
  46. CHAN2G(2447, 7), /* Channel 8 */
  47. CHAN2G(2452, 8), /* Channel 9 */
  48. CHAN2G(2457, 9), /* Channel 10 */
  49. CHAN2G(2462, 10), /* Channel 11 */
  50. CHAN2G(2467, 11), /* Channel 12 */
  51. CHAN2G(2472, 12), /* Channel 13 */
  52. CHAN2G(2484, 13), /* Channel 14 */
  53. };
  54. static struct ieee80211_channel ath9k_5ghz_channels[] = {
  55. /* _We_ call this UNII 1 */
  56. CHAN5G(5180, 14), /* Channel 36 */
  57. CHAN5G(5200, 15), /* Channel 40 */
  58. CHAN5G(5220, 16), /* Channel 44 */
  59. CHAN5G(5240, 17), /* Channel 48 */
  60. /* _We_ call this UNII 2 */
  61. CHAN5G(5260, 18), /* Channel 52 */
  62. CHAN5G(5280, 19), /* Channel 56 */
  63. CHAN5G(5300, 20), /* Channel 60 */
  64. CHAN5G(5320, 21), /* Channel 64 */
  65. /* _We_ call this "Middle band" */
  66. CHAN5G(5500, 22), /* Channel 100 */
  67. CHAN5G(5520, 23), /* Channel 104 */
  68. CHAN5G(5540, 24), /* Channel 108 */
  69. CHAN5G(5560, 25), /* Channel 112 */
  70. CHAN5G(5580, 26), /* Channel 116 */
  71. CHAN5G(5600, 27), /* Channel 120 */
  72. CHAN5G(5620, 28), /* Channel 124 */
  73. CHAN5G(5640, 29), /* Channel 128 */
  74. CHAN5G(5660, 30), /* Channel 132 */
  75. CHAN5G(5680, 31), /* Channel 136 */
  76. CHAN5G(5700, 32), /* Channel 140 */
  77. /* _We_ call this UNII 3 */
  78. CHAN5G(5745, 33), /* Channel 149 */
  79. CHAN5G(5765, 34), /* Channel 153 */
  80. CHAN5G(5785, 35), /* Channel 157 */
  81. CHAN5G(5805, 36), /* Channel 161 */
  82. CHAN5G(5825, 37), /* Channel 165 */
  83. };
  84. /* Atheros hardware rate code addition for short premble */
  85. #define SHPCHECK(__hw_rate, __flags) \
  86. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04) : 0)
  87. #define RATE(_bitrate, _hw_rate, _flags) { \
  88. .bitrate = (_bitrate), \
  89. .flags = (_flags), \
  90. .hw_value = (_hw_rate), \
  91. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  92. }
  93. static struct ieee80211_rate ath9k_legacy_rates[] = {
  94. RATE(10, 0x1b, 0),
  95. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp : 0x1e */
  96. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp: 0x1d */
  97. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE), /* short: 0x1c */
  98. RATE(60, 0x0b, 0),
  99. RATE(90, 0x0f, 0),
  100. RATE(120, 0x0a, 0),
  101. RATE(180, 0x0e, 0),
  102. RATE(240, 0x09, 0),
  103. RATE(360, 0x0d, 0),
  104. RATE(480, 0x08, 0),
  105. RATE(540, 0x0c, 0),
  106. };
  107. #ifdef CONFIG_MAC80211_LEDS
  108. static const struct ieee80211_tpt_blink ath9k_htc_tpt_blink[] = {
  109. { .throughput = 0 * 1024, .blink_time = 334 },
  110. { .throughput = 1 * 1024, .blink_time = 260 },
  111. { .throughput = 5 * 1024, .blink_time = 220 },
  112. { .throughput = 10 * 1024, .blink_time = 190 },
  113. { .throughput = 20 * 1024, .blink_time = 170 },
  114. { .throughput = 50 * 1024, .blink_time = 150 },
  115. { .throughput = 70 * 1024, .blink_time = 130 },
  116. { .throughput = 100 * 1024, .blink_time = 110 },
  117. { .throughput = 200 * 1024, .blink_time = 80 },
  118. { .throughput = 300 * 1024, .blink_time = 50 },
  119. };
  120. #endif
  121. static int ath9k_htc_wait_for_target(struct ath9k_htc_priv *priv)
  122. {
  123. int time_left;
  124. if (atomic_read(&priv->htc->tgt_ready) > 0) {
  125. atomic_dec(&priv->htc->tgt_ready);
  126. return 0;
  127. }
  128. /* Firmware can take up to 50ms to get ready, to be safe use 1 second */
  129. time_left = wait_for_completion_timeout(&priv->htc->target_wait, HZ);
  130. if (!time_left) {
  131. dev_err(priv->dev, "ath9k_htc: Target is unresponsive\n");
  132. return -ETIMEDOUT;
  133. }
  134. atomic_dec(&priv->htc->tgt_ready);
  135. return 0;
  136. }
  137. static void ath9k_deinit_priv(struct ath9k_htc_priv *priv)
  138. {
  139. ath9k_hw_deinit(priv->ah);
  140. kfree(priv->ah);
  141. priv->ah = NULL;
  142. }
  143. static void ath9k_deinit_device(struct ath9k_htc_priv *priv)
  144. {
  145. struct ieee80211_hw *hw = priv->hw;
  146. wiphy_rfkill_stop_polling(hw->wiphy);
  147. ath9k_deinit_leds(priv);
  148. ieee80211_unregister_hw(hw);
  149. ath9k_rx_cleanup(priv);
  150. ath9k_tx_cleanup(priv);
  151. ath9k_deinit_priv(priv);
  152. }
  153. static inline int ath9k_htc_connect_svc(struct ath9k_htc_priv *priv,
  154. u16 service_id,
  155. void (*tx) (void *,
  156. struct sk_buff *,
  157. enum htc_endpoint_id,
  158. bool txok),
  159. enum htc_endpoint_id *ep_id)
  160. {
  161. struct htc_service_connreq req;
  162. memset(&req, 0, sizeof(struct htc_service_connreq));
  163. req.service_id = service_id;
  164. req.ep_callbacks.priv = priv;
  165. req.ep_callbacks.rx = ath9k_htc_rxep;
  166. req.ep_callbacks.tx = tx;
  167. return htc_connect_service(priv->htc, &req, ep_id);
  168. }
  169. static int ath9k_init_htc_services(struct ath9k_htc_priv *priv, u16 devid,
  170. u32 drv_info)
  171. {
  172. int ret;
  173. /* WMI CMD*/
  174. ret = ath9k_wmi_connect(priv->htc, priv->wmi, &priv->wmi_cmd_ep);
  175. if (ret)
  176. goto err;
  177. /* Beacon */
  178. ret = ath9k_htc_connect_svc(priv, WMI_BEACON_SVC, ath9k_htc_beaconep,
  179. &priv->beacon_ep);
  180. if (ret)
  181. goto err;
  182. /* CAB */
  183. ret = ath9k_htc_connect_svc(priv, WMI_CAB_SVC, ath9k_htc_txep,
  184. &priv->cab_ep);
  185. if (ret)
  186. goto err;
  187. /* UAPSD */
  188. ret = ath9k_htc_connect_svc(priv, WMI_UAPSD_SVC, ath9k_htc_txep,
  189. &priv->uapsd_ep);
  190. if (ret)
  191. goto err;
  192. /* MGMT */
  193. ret = ath9k_htc_connect_svc(priv, WMI_MGMT_SVC, ath9k_htc_txep,
  194. &priv->mgmt_ep);
  195. if (ret)
  196. goto err;
  197. /* DATA BE */
  198. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BE_SVC, ath9k_htc_txep,
  199. &priv->data_be_ep);
  200. if (ret)
  201. goto err;
  202. /* DATA BK */
  203. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BK_SVC, ath9k_htc_txep,
  204. &priv->data_bk_ep);
  205. if (ret)
  206. goto err;
  207. /* DATA VI */
  208. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VI_SVC, ath9k_htc_txep,
  209. &priv->data_vi_ep);
  210. if (ret)
  211. goto err;
  212. /* DATA VO */
  213. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VO_SVC, ath9k_htc_txep,
  214. &priv->data_vo_ep);
  215. if (ret)
  216. goto err;
  217. /*
  218. * Setup required credits before initializing HTC.
  219. * This is a bit hacky, but, since queuing is done in
  220. * the HIF layer, shouldn't matter much.
  221. */
  222. if (IS_AR7010_DEVICE(drv_info))
  223. priv->htc->credits = 45;
  224. else
  225. priv->htc->credits = 33;
  226. ret = htc_init(priv->htc);
  227. if (ret)
  228. goto err;
  229. dev_info(priv->dev, "ath9k_htc: HTC initialized with %d credits\n",
  230. priv->htc->credits);
  231. return 0;
  232. err:
  233. dev_err(priv->dev, "ath9k_htc: Unable to initialize HTC services\n");
  234. return ret;
  235. }
  236. static int ath9k_reg_notifier(struct wiphy *wiphy,
  237. struct regulatory_request *request)
  238. {
  239. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  240. struct ath9k_htc_priv *priv = hw->priv;
  241. return ath_reg_notifier_apply(wiphy, request,
  242. ath9k_hw_regulatory(priv->ah));
  243. }
  244. static unsigned int ath9k_regread(void *hw_priv, u32 reg_offset)
  245. {
  246. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  247. struct ath_common *common = ath9k_hw_common(ah);
  248. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  249. __be32 val, reg = cpu_to_be32(reg_offset);
  250. int r;
  251. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  252. (u8 *) &reg, sizeof(reg),
  253. (u8 *) &val, sizeof(val),
  254. 100);
  255. if (unlikely(r)) {
  256. ath_dbg(common, WMI, "REGISTER READ FAILED: (0x%04x, %d)\n",
  257. reg_offset, r);
  258. return -EIO;
  259. }
  260. return be32_to_cpu(val);
  261. }
  262. static void ath9k_multi_regread(void *hw_priv, u32 *addr,
  263. u32 *val, u16 count)
  264. {
  265. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  266. struct ath_common *common = ath9k_hw_common(ah);
  267. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  268. __be32 tmpaddr[8];
  269. __be32 tmpval[8];
  270. int i, ret;
  271. for (i = 0; i < count; i++) {
  272. tmpaddr[i] = cpu_to_be32(addr[i]);
  273. }
  274. ret = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  275. (u8 *)tmpaddr , sizeof(u32) * count,
  276. (u8 *)tmpval, sizeof(u32) * count,
  277. 100);
  278. if (unlikely(ret)) {
  279. ath_dbg(common, WMI,
  280. "Multiple REGISTER READ FAILED (count: %d)\n", count);
  281. }
  282. for (i = 0; i < count; i++) {
  283. val[i] = be32_to_cpu(tmpval[i]);
  284. }
  285. }
  286. static void ath9k_regwrite_single(void *hw_priv, u32 val, u32 reg_offset)
  287. {
  288. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  289. struct ath_common *common = ath9k_hw_common(ah);
  290. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  291. const __be32 buf[2] = {
  292. cpu_to_be32(reg_offset),
  293. cpu_to_be32(val),
  294. };
  295. int r;
  296. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  297. (u8 *) &buf, sizeof(buf),
  298. (u8 *) &val, sizeof(val),
  299. 100);
  300. if (unlikely(r)) {
  301. ath_dbg(common, WMI, "REGISTER WRITE FAILED:(0x%04x, %d)\n",
  302. reg_offset, r);
  303. }
  304. }
  305. static void ath9k_regwrite_buffer(void *hw_priv, u32 val, u32 reg_offset)
  306. {
  307. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  308. struct ath_common *common = ath9k_hw_common(ah);
  309. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  310. u32 rsp_status;
  311. int r;
  312. mutex_lock(&priv->wmi->multi_write_mutex);
  313. /* Store the register/value */
  314. priv->wmi->multi_write[priv->wmi->multi_write_idx].reg =
  315. cpu_to_be32(reg_offset);
  316. priv->wmi->multi_write[priv->wmi->multi_write_idx].val =
  317. cpu_to_be32(val);
  318. priv->wmi->multi_write_idx++;
  319. /* If the buffer is full, send it out. */
  320. if (priv->wmi->multi_write_idx == MAX_CMD_NUMBER) {
  321. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  322. (u8 *) &priv->wmi->multi_write,
  323. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  324. (u8 *) &rsp_status, sizeof(rsp_status),
  325. 100);
  326. if (unlikely(r)) {
  327. ath_dbg(common, WMI,
  328. "REGISTER WRITE FAILED, multi len: %d\n",
  329. priv->wmi->multi_write_idx);
  330. }
  331. priv->wmi->multi_write_idx = 0;
  332. }
  333. mutex_unlock(&priv->wmi->multi_write_mutex);
  334. }
  335. static void ath9k_regwrite(void *hw_priv, u32 val, u32 reg_offset)
  336. {
  337. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  338. struct ath_common *common = ath9k_hw_common(ah);
  339. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  340. if (atomic_read(&priv->wmi->mwrite_cnt))
  341. ath9k_regwrite_buffer(hw_priv, val, reg_offset);
  342. else
  343. ath9k_regwrite_single(hw_priv, val, reg_offset);
  344. }
  345. static void ath9k_enable_regwrite_buffer(void *hw_priv)
  346. {
  347. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  348. struct ath_common *common = ath9k_hw_common(ah);
  349. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  350. atomic_inc(&priv->wmi->mwrite_cnt);
  351. }
  352. static void ath9k_regwrite_flush(void *hw_priv)
  353. {
  354. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  355. struct ath_common *common = ath9k_hw_common(ah);
  356. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  357. u32 rsp_status;
  358. int r;
  359. atomic_dec(&priv->wmi->mwrite_cnt);
  360. mutex_lock(&priv->wmi->multi_write_mutex);
  361. if (priv->wmi->multi_write_idx) {
  362. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  363. (u8 *) &priv->wmi->multi_write,
  364. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  365. (u8 *) &rsp_status, sizeof(rsp_status),
  366. 100);
  367. if (unlikely(r)) {
  368. ath_dbg(common, WMI,
  369. "REGISTER WRITE FAILED, multi len: %d\n",
  370. priv->wmi->multi_write_idx);
  371. }
  372. priv->wmi->multi_write_idx = 0;
  373. }
  374. mutex_unlock(&priv->wmi->multi_write_mutex);
  375. }
  376. static u32 ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
  377. {
  378. u32 val;
  379. val = ath9k_regread(hw_priv, reg_offset);
  380. val &= ~clr;
  381. val |= set;
  382. ath9k_regwrite(hw_priv, val, reg_offset);
  383. return val;
  384. }
  385. static void ath_usb_read_cachesize(struct ath_common *common, int *csz)
  386. {
  387. *csz = L1_CACHE_BYTES >> 2;
  388. }
  389. static bool ath_usb_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  390. {
  391. struct ath_hw *ah = (struct ath_hw *) common->ah;
  392. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  393. if (!ath9k_hw_wait(ah,
  394. AR_EEPROM_STATUS_DATA,
  395. AR_EEPROM_STATUS_DATA_BUSY |
  396. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  397. AH_WAIT_TIMEOUT))
  398. return false;
  399. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  400. AR_EEPROM_STATUS_DATA_VAL);
  401. return true;
  402. }
  403. static const struct ath_bus_ops ath9k_usb_bus_ops = {
  404. .ath_bus_type = ATH_USB,
  405. .read_cachesize = ath_usb_read_cachesize,
  406. .eeprom_read = ath_usb_eeprom_read,
  407. };
  408. static void setup_ht_cap(struct ath9k_htc_priv *priv,
  409. struct ieee80211_sta_ht_cap *ht_info)
  410. {
  411. struct ath_common *common = ath9k_hw_common(priv->ah);
  412. u8 tx_streams, rx_streams;
  413. int i;
  414. ht_info->ht_supported = true;
  415. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  416. IEEE80211_HT_CAP_SM_PS |
  417. IEEE80211_HT_CAP_SGI_40 |
  418. IEEE80211_HT_CAP_DSSSCCK40;
  419. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  420. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  421. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  422. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  423. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  424. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  425. /* ath9k_htc supports only 1 or 2 stream devices */
  426. tx_streams = ath9k_cmn_count_streams(priv->ah->txchainmask, 2);
  427. rx_streams = ath9k_cmn_count_streams(priv->ah->rxchainmask, 2);
  428. ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
  429. tx_streams, rx_streams);
  430. if (tx_streams != rx_streams) {
  431. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  432. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  433. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  434. }
  435. for (i = 0; i < rx_streams; i++)
  436. ht_info->mcs.rx_mask[i] = 0xff;
  437. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  438. }
  439. static int ath9k_init_queues(struct ath9k_htc_priv *priv)
  440. {
  441. struct ath_common *common = ath9k_hw_common(priv->ah);
  442. int i;
  443. for (i = 0; i < ARRAY_SIZE(priv->hwq_map); i++)
  444. priv->hwq_map[i] = -1;
  445. priv->beaconq = ath9k_hw_beaconq_setup(priv->ah);
  446. if (priv->beaconq == -1) {
  447. ath_err(common, "Unable to setup BEACON xmit queue\n");
  448. goto err;
  449. }
  450. priv->cabq = ath9k_htc_cabq_setup(priv);
  451. if (priv->cabq == -1) {
  452. ath_err(common, "Unable to setup CAB xmit queue\n");
  453. goto err;
  454. }
  455. if (!ath9k_htc_txq_setup(priv, WME_AC_BE)) {
  456. ath_err(common, "Unable to setup xmit queue for BE traffic\n");
  457. goto err;
  458. }
  459. if (!ath9k_htc_txq_setup(priv, WME_AC_BK)) {
  460. ath_err(common, "Unable to setup xmit queue for BK traffic\n");
  461. goto err;
  462. }
  463. if (!ath9k_htc_txq_setup(priv, WME_AC_VI)) {
  464. ath_err(common, "Unable to setup xmit queue for VI traffic\n");
  465. goto err;
  466. }
  467. if (!ath9k_htc_txq_setup(priv, WME_AC_VO)) {
  468. ath_err(common, "Unable to setup xmit queue for VO traffic\n");
  469. goto err;
  470. }
  471. return 0;
  472. err:
  473. return -EINVAL;
  474. }
  475. static void ath9k_init_channels_rates(struct ath9k_htc_priv *priv)
  476. {
  477. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
  478. priv->sbands[IEEE80211_BAND_2GHZ].channels =
  479. ath9k_2ghz_channels;
  480. priv->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  481. priv->sbands[IEEE80211_BAND_2GHZ].n_channels =
  482. ARRAY_SIZE(ath9k_2ghz_channels);
  483. priv->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  484. priv->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  485. ARRAY_SIZE(ath9k_legacy_rates);
  486. }
  487. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
  488. priv->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_channels;
  489. priv->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  490. priv->sbands[IEEE80211_BAND_5GHZ].n_channels =
  491. ARRAY_SIZE(ath9k_5ghz_channels);
  492. priv->sbands[IEEE80211_BAND_5GHZ].bitrates =
  493. ath9k_legacy_rates + 4;
  494. priv->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  495. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  496. }
  497. }
  498. static void ath9k_init_misc(struct ath9k_htc_priv *priv)
  499. {
  500. struct ath_common *common = ath9k_hw_common(priv->ah);
  501. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  502. priv->ah->opmode = NL80211_IFTYPE_STATION;
  503. }
  504. static int ath9k_init_priv(struct ath9k_htc_priv *priv,
  505. u16 devid, char *product,
  506. u32 drv_info)
  507. {
  508. struct ath_hw *ah = NULL;
  509. struct ath_common *common;
  510. int i, ret = 0, csz = 0;
  511. priv->op_flags |= OP_INVALID;
  512. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  513. if (!ah)
  514. return -ENOMEM;
  515. ah->hw_version.devid = devid;
  516. ah->hw_version.usbdev = drv_info;
  517. ah->ah_flags |= AH_USE_EEPROM;
  518. ah->reg_ops.read = ath9k_regread;
  519. ah->reg_ops.multi_read = ath9k_multi_regread;
  520. ah->reg_ops.write = ath9k_regwrite;
  521. ah->reg_ops.enable_write_buffer = ath9k_enable_regwrite_buffer;
  522. ah->reg_ops.write_flush = ath9k_regwrite_flush;
  523. ah->reg_ops.rmw = ath9k_reg_rmw;
  524. priv->ah = ah;
  525. common = ath9k_hw_common(ah);
  526. common->ops = &ah->reg_ops;
  527. common->bus_ops = &ath9k_usb_bus_ops;
  528. common->ah = ah;
  529. common->hw = priv->hw;
  530. common->priv = priv;
  531. common->debug_mask = ath9k_debug;
  532. spin_lock_init(&priv->beacon_lock);
  533. spin_lock_init(&priv->tx.tx_lock);
  534. mutex_init(&priv->mutex);
  535. mutex_init(&priv->htc_pm_lock);
  536. tasklet_init(&priv->rx_tasklet, ath9k_rx_tasklet,
  537. (unsigned long)priv);
  538. tasklet_init(&priv->tx_failed_tasklet, ath9k_tx_failed_tasklet,
  539. (unsigned long)priv);
  540. INIT_DELAYED_WORK(&priv->ani_work, ath9k_htc_ani_work);
  541. INIT_WORK(&priv->ps_work, ath9k_ps_work);
  542. INIT_WORK(&priv->fatal_work, ath9k_fatal_work);
  543. setup_timer(&priv->tx.cleanup_timer, ath9k_htc_tx_cleanup_timer,
  544. (unsigned long)priv);
  545. /*
  546. * Cache line size is used to size and align various
  547. * structures used to communicate with the hardware.
  548. */
  549. ath_read_cachesize(common, &csz);
  550. common->cachelsz = csz << 2; /* convert to bytes */
  551. ret = ath9k_hw_init(ah);
  552. if (ret) {
  553. ath_err(common,
  554. "Unable to initialize hardware; initialization status: %d\n",
  555. ret);
  556. goto err_hw;
  557. }
  558. ret = ath9k_init_queues(priv);
  559. if (ret)
  560. goto err_queues;
  561. for (i = 0; i < ATH9K_HTC_MAX_BCN_VIF; i++)
  562. priv->cur_beacon_conf.bslot[i] = NULL;
  563. ath9k_cmn_init_crypto(ah);
  564. ath9k_init_channels_rates(priv);
  565. ath9k_init_misc(priv);
  566. ath9k_htc_init_btcoex(priv, product);
  567. return 0;
  568. err_queues:
  569. ath9k_hw_deinit(ah);
  570. err_hw:
  571. kfree(ah);
  572. priv->ah = NULL;
  573. return ret;
  574. }
  575. static void ath9k_set_hw_capab(struct ath9k_htc_priv *priv,
  576. struct ieee80211_hw *hw)
  577. {
  578. struct ath_common *common = ath9k_hw_common(priv->ah);
  579. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  580. IEEE80211_HW_AMPDU_AGGREGATION |
  581. IEEE80211_HW_SPECTRUM_MGMT |
  582. IEEE80211_HW_HAS_RATE_CONTROL |
  583. IEEE80211_HW_RX_INCLUDES_FCS |
  584. IEEE80211_HW_SUPPORTS_PS |
  585. IEEE80211_HW_PS_NULLFUNC_STACK |
  586. IEEE80211_HW_REPORTS_TX_ACK_STATUS |
  587. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  588. hw->wiphy->interface_modes =
  589. BIT(NL80211_IFTYPE_STATION) |
  590. BIT(NL80211_IFTYPE_ADHOC) |
  591. BIT(NL80211_IFTYPE_AP) |
  592. BIT(NL80211_IFTYPE_P2P_GO) |
  593. BIT(NL80211_IFTYPE_P2P_CLIENT);
  594. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  595. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN |
  596. WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
  597. hw->queues = 4;
  598. hw->channel_change_time = 5000;
  599. hw->max_listen_interval = 10;
  600. hw->vif_data_size = sizeof(struct ath9k_htc_vif);
  601. hw->sta_data_size = sizeof(struct ath9k_htc_sta);
  602. /* tx_frame_hdr is larger than tx_mgmt_hdr anyway */
  603. hw->extra_tx_headroom = sizeof(struct tx_frame_hdr) +
  604. sizeof(struct htc_frame_hdr) + 4;
  605. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  606. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  607. &priv->sbands[IEEE80211_BAND_2GHZ];
  608. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  609. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  610. &priv->sbands[IEEE80211_BAND_5GHZ];
  611. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  612. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  613. setup_ht_cap(priv,
  614. &priv->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  615. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  616. setup_ht_cap(priv,
  617. &priv->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  618. }
  619. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  620. }
  621. static int ath9k_init_firmware_version(struct ath9k_htc_priv *priv)
  622. {
  623. struct ieee80211_hw *hw = priv->hw;
  624. struct wmi_fw_version cmd_rsp;
  625. int ret;
  626. memset(&cmd_rsp, 0, sizeof(cmd_rsp));
  627. WMI_CMD(WMI_GET_FW_VERSION);
  628. if (ret)
  629. return -EINVAL;
  630. priv->fw_version_major = be16_to_cpu(cmd_rsp.major);
  631. priv->fw_version_minor = be16_to_cpu(cmd_rsp.minor);
  632. snprintf(hw->wiphy->fw_version, ETHTOOL_BUSINFO_LEN, "%d.%d",
  633. priv->fw_version_major,
  634. priv->fw_version_minor);
  635. dev_info(priv->dev, "ath9k_htc: FW Version: %d.%d\n",
  636. priv->fw_version_major,
  637. priv->fw_version_minor);
  638. /*
  639. * Check if the available FW matches the driver's
  640. * required version.
  641. */
  642. if (priv->fw_version_major != MAJOR_VERSION_REQ ||
  643. priv->fw_version_minor != MINOR_VERSION_REQ) {
  644. dev_err(priv->dev, "ath9k_htc: Please upgrade to FW version %d.%d\n",
  645. MAJOR_VERSION_REQ, MINOR_VERSION_REQ);
  646. return -EINVAL;
  647. }
  648. return 0;
  649. }
  650. static int ath9k_init_device(struct ath9k_htc_priv *priv,
  651. u16 devid, char *product, u32 drv_info)
  652. {
  653. struct ieee80211_hw *hw = priv->hw;
  654. struct ath_common *common;
  655. struct ath_hw *ah;
  656. int error = 0;
  657. struct ath_regulatory *reg;
  658. char hw_name[64];
  659. /* Bring up device */
  660. error = ath9k_init_priv(priv, devid, product, drv_info);
  661. if (error != 0)
  662. goto err_init;
  663. ah = priv->ah;
  664. common = ath9k_hw_common(ah);
  665. ath9k_set_hw_capab(priv, hw);
  666. error = ath9k_init_firmware_version(priv);
  667. if (error != 0)
  668. goto err_fw;
  669. /* Initialize regulatory */
  670. error = ath_regd_init(&common->regulatory, priv->hw->wiphy,
  671. ath9k_reg_notifier);
  672. if (error)
  673. goto err_regd;
  674. reg = &common->regulatory;
  675. /* Setup TX */
  676. error = ath9k_tx_init(priv);
  677. if (error != 0)
  678. goto err_tx;
  679. /* Setup RX */
  680. error = ath9k_rx_init(priv);
  681. if (error != 0)
  682. goto err_rx;
  683. #ifdef CONFIG_MAC80211_LEDS
  684. /* must be initialized before ieee80211_register_hw */
  685. priv->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(priv->hw,
  686. IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_htc_tpt_blink,
  687. ARRAY_SIZE(ath9k_htc_tpt_blink));
  688. #endif
  689. /* Register with mac80211 */
  690. error = ieee80211_register_hw(hw);
  691. if (error)
  692. goto err_register;
  693. /* Handle world regulatory */
  694. if (!ath_is_world_regd(reg)) {
  695. error = regulatory_hint(hw->wiphy, reg->alpha2);
  696. if (error)
  697. goto err_world;
  698. }
  699. error = ath9k_htc_init_debug(priv->ah);
  700. if (error) {
  701. ath_err(common, "Unable to create debugfs files\n");
  702. goto err_world;
  703. }
  704. ath_dbg(common, CONFIG,
  705. "WMI:%d, BCN:%d, CAB:%d, UAPSD:%d, MGMT:%d, BE:%d, BK:%d, VI:%d, VO:%d\n",
  706. priv->wmi_cmd_ep,
  707. priv->beacon_ep,
  708. priv->cab_ep,
  709. priv->uapsd_ep,
  710. priv->mgmt_ep,
  711. priv->data_be_ep,
  712. priv->data_bk_ep,
  713. priv->data_vi_ep,
  714. priv->data_vo_ep);
  715. ath9k_hw_name(priv->ah, hw_name, sizeof(hw_name));
  716. wiphy_info(hw->wiphy, "%s\n", hw_name);
  717. ath9k_init_leds(priv);
  718. ath9k_start_rfkill_poll(priv);
  719. return 0;
  720. err_world:
  721. ieee80211_unregister_hw(hw);
  722. err_register:
  723. ath9k_rx_cleanup(priv);
  724. err_rx:
  725. ath9k_tx_cleanup(priv);
  726. err_tx:
  727. /* Nothing */
  728. err_regd:
  729. /* Nothing */
  730. err_fw:
  731. ath9k_deinit_priv(priv);
  732. err_init:
  733. return error;
  734. }
  735. int ath9k_htc_probe_device(struct htc_target *htc_handle, struct device *dev,
  736. u16 devid, char *product, u32 drv_info)
  737. {
  738. struct ieee80211_hw *hw;
  739. struct ath9k_htc_priv *priv;
  740. int ret;
  741. hw = ieee80211_alloc_hw(sizeof(struct ath9k_htc_priv), &ath9k_htc_ops);
  742. if (!hw)
  743. return -ENOMEM;
  744. priv = hw->priv;
  745. priv->hw = hw;
  746. priv->htc = htc_handle;
  747. priv->dev = dev;
  748. htc_handle->drv_priv = priv;
  749. SET_IEEE80211_DEV(hw, priv->dev);
  750. ret = ath9k_htc_wait_for_target(priv);
  751. if (ret)
  752. goto err_free;
  753. priv->wmi = ath9k_init_wmi(priv);
  754. if (!priv->wmi) {
  755. ret = -EINVAL;
  756. goto err_free;
  757. }
  758. ret = ath9k_init_htc_services(priv, devid, drv_info);
  759. if (ret)
  760. goto err_init;
  761. ret = ath9k_init_device(priv, devid, product, drv_info);
  762. if (ret)
  763. goto err_init;
  764. return 0;
  765. err_init:
  766. ath9k_deinit_wmi(priv);
  767. err_free:
  768. ieee80211_free_hw(hw);
  769. return ret;
  770. }
  771. void ath9k_htc_disconnect_device(struct htc_target *htc_handle, bool hotunplug)
  772. {
  773. if (htc_handle->drv_priv) {
  774. /* Check if the device has been yanked out. */
  775. if (hotunplug)
  776. htc_handle->drv_priv->ah->ah_flags |= AH_UNPLUGGED;
  777. ath9k_deinit_device(htc_handle->drv_priv);
  778. ath9k_deinit_wmi(htc_handle->drv_priv);
  779. ieee80211_free_hw(htc_handle->drv_priv->hw);
  780. }
  781. }
  782. #ifdef CONFIG_PM
  783. void ath9k_htc_suspend(struct htc_target *htc_handle)
  784. {
  785. ath9k_htc_setpower(htc_handle->drv_priv, ATH9K_PM_FULL_SLEEP);
  786. }
  787. int ath9k_htc_resume(struct htc_target *htc_handle)
  788. {
  789. struct ath9k_htc_priv *priv = htc_handle->drv_priv;
  790. int ret;
  791. ret = ath9k_htc_wait_for_target(priv);
  792. if (ret)
  793. return ret;
  794. ret = ath9k_init_htc_services(priv, priv->ah->hw_version.devid,
  795. priv->ah->hw_version.usbdev);
  796. return ret;
  797. }
  798. #endif
  799. static int __init ath9k_htc_init(void)
  800. {
  801. if (ath9k_hif_usb_init() < 0) {
  802. pr_err("No USB devices found, driver not installed\n");
  803. return -ENODEV;
  804. }
  805. return 0;
  806. }
  807. module_init(ath9k_htc_init);
  808. static void __exit ath9k_htc_exit(void)
  809. {
  810. ath9k_hif_usb_exit();
  811. pr_info("Driver unloaded\n");
  812. }
  813. module_exit(ath9k_htc_exit);