eeprom.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef EEPROM_H
  17. #define EEPROM_H
  18. #define AR_EEPROM_MODAL_SPURS 5
  19. #include "../ath.h"
  20. #include <net/cfg80211.h>
  21. #include "ar9003_eeprom.h"
  22. #ifdef __BIG_ENDIAN
  23. #define AR5416_EEPROM_MAGIC 0x5aa5
  24. #else
  25. #define AR5416_EEPROM_MAGIC 0xa55a
  26. #endif
  27. #define CTRY_DEBUG 0x1ff
  28. #define CTRY_DEFAULT 0
  29. #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
  30. #define AR_EEPROM_EEPCAP_AES_DIS 0x0002
  31. #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
  32. #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
  33. #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
  34. #define AR_EEPROM_EEPCAP_MAXQCU_S 4
  35. #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
  36. #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
  37. #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
  38. #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  39. #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  40. #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  41. #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  42. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  43. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  44. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
  45. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
  46. #define AR5416_EEPROM_MAGIC_OFFSET 0x0
  47. #define AR5416_EEPROM_S 2
  48. #define AR5416_EEPROM_OFFSET 0x2000
  49. #define AR5416_EEPROM_MAX 0xae0
  50. #define AR5416_EEPROM_START_ADDR \
  51. (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
  52. #define SD_NO_CTL 0xE0
  53. #define NO_CTL 0xff
  54. #define CTL_MODE_M 0xf
  55. #define CTL_11A 0
  56. #define CTL_11B 1
  57. #define CTL_11G 2
  58. #define CTL_2GHT20 5
  59. #define CTL_5GHT20 6
  60. #define CTL_2GHT40 7
  61. #define CTL_5GHT40 8
  62. #define EXT_ADDITIVE (0x8000)
  63. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  64. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  65. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  66. #define SUB_NUM_CTL_MODES_AT_5G_40 2
  67. #define SUB_NUM_CTL_MODES_AT_2G_40 3
  68. #define POWER_CORRECTION_FOR_TWO_CHAIN 6 /* 10*log10(2)*2 */
  69. #define POWER_CORRECTION_FOR_THREE_CHAIN 10 /* 10*log10(3)*2 */
  70. /*
  71. * For AR9285 and later chipsets, the following bits are not being programmed
  72. * in EEPROM and so need to be enabled always.
  73. *
  74. * Bit 0: en_fcc_mid
  75. * Bit 1: en_jap_mid
  76. * Bit 2: en_fcc_dfs_ht40
  77. * Bit 3: en_jap_ht40
  78. * Bit 4: en_jap_dfs_ht40
  79. */
  80. #define AR9285_RDEXT_DEFAULT 0x1F
  81. #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  82. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  83. #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
  84. #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
  85. #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
  86. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  87. #define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_11_OR_LATER(ah) && \
  88. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  89. #define EEP_RFSILENT_ENABLED 0x0001
  90. #define EEP_RFSILENT_ENABLED_S 0
  91. #define EEP_RFSILENT_POLARITY 0x0002
  92. #define EEP_RFSILENT_POLARITY_S 1
  93. #define EEP_RFSILENT_GPIO_SEL (AR_SREV_9462(ah) ? 0x00fc : 0x001c)
  94. #define EEP_RFSILENT_GPIO_SEL_S 2
  95. #define AR5416_OPFLAGS_11A 0x01
  96. #define AR5416_OPFLAGS_11G 0x02
  97. #define AR5416_OPFLAGS_N_5G_HT40 0x04
  98. #define AR5416_OPFLAGS_N_2G_HT40 0x08
  99. #define AR5416_OPFLAGS_N_5G_HT20 0x10
  100. #define AR5416_OPFLAGS_N_2G_HT20 0x20
  101. #define AR5416_EEP_NO_BACK_VER 0x1
  102. #define AR5416_EEP_VER 0xE
  103. #define AR5416_EEP_VER_MINOR_MASK 0x0FFF
  104. #define AR5416_EEP_MINOR_VER_2 0x2
  105. #define AR5416_EEP_MINOR_VER_3 0x3
  106. #define AR5416_EEP_MINOR_VER_7 0x7
  107. #define AR5416_EEP_MINOR_VER_9 0x9
  108. #define AR5416_EEP_MINOR_VER_16 0x10
  109. #define AR5416_EEP_MINOR_VER_17 0x11
  110. #define AR5416_EEP_MINOR_VER_19 0x13
  111. #define AR5416_EEP_MINOR_VER_20 0x14
  112. #define AR5416_EEP_MINOR_VER_21 0x15
  113. #define AR5416_EEP_MINOR_VER_22 0x16
  114. #define AR5416_NUM_5G_CAL_PIERS 8
  115. #define AR5416_NUM_2G_CAL_PIERS 4
  116. #define AR5416_NUM_5G_20_TARGET_POWERS 8
  117. #define AR5416_NUM_5G_40_TARGET_POWERS 8
  118. #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
  119. #define AR5416_NUM_2G_20_TARGET_POWERS 4
  120. #define AR5416_NUM_2G_40_TARGET_POWERS 4
  121. #define AR5416_NUM_CTLS 24
  122. #define AR5416_NUM_BAND_EDGES 8
  123. #define AR5416_NUM_PD_GAINS 4
  124. #define AR5416_PD_GAINS_IN_MASK 4
  125. #define AR5416_PD_GAIN_ICEPTS 5
  126. #define AR5416_NUM_PDADC_VALUES 128
  127. #define AR5416_BCHAN_UNUSED 0xFF
  128. #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
  129. #define AR5416_MAX_CHAINS 3
  130. #define AR9300_MAX_CHAINS 3
  131. #define AR5416_PWR_TABLE_OFFSET_DB -5
  132. /* Rx gain type values */
  133. #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
  134. #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
  135. #define AR5416_EEP_RXGAIN_ORIG 2
  136. /* Tx gain type values */
  137. #define AR5416_EEP_TXGAIN_ORIGINAL 0
  138. #define AR5416_EEP_TXGAIN_HIGH_POWER 1
  139. #define AR5416_EEP4K_START_LOC 64
  140. #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
  141. #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
  142. #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
  143. #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
  144. #define AR5416_EEP4K_NUM_CTLS 12
  145. #define AR5416_EEP4K_NUM_BAND_EDGES 4
  146. #define AR5416_EEP4K_NUM_PD_GAINS 2
  147. #define AR5416_EEP4K_MAX_CHAINS 1
  148. #define AR9280_TX_GAIN_TABLE_SIZE 22
  149. #define AR9287_EEP_VER 0xE
  150. #define AR9287_EEP_VER_MINOR_MASK 0xFFF
  151. #define AR9287_EEP_MINOR_VER_1 0x1
  152. #define AR9287_EEP_MINOR_VER_2 0x2
  153. #define AR9287_EEP_MINOR_VER_3 0x3
  154. #define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
  155. #define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
  156. #define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
  157. #define AR9287_EEP_START_LOC 128
  158. #define AR9287_HTC_EEP_START_LOC 256
  159. #define AR9287_NUM_2G_CAL_PIERS 3
  160. #define AR9287_NUM_2G_CCK_TARGET_POWERS 3
  161. #define AR9287_NUM_2G_20_TARGET_POWERS 3
  162. #define AR9287_NUM_2G_40_TARGET_POWERS 3
  163. #define AR9287_NUM_CTLS 12
  164. #define AR9287_NUM_BAND_EDGES 4
  165. #define AR9287_PD_GAIN_ICEPTS 1
  166. #define AR9287_EEPMISC_BIG_ENDIAN 0x01
  167. #define AR9287_EEPMISC_WOW 0x02
  168. #define AR9287_MAX_CHAINS 2
  169. #define AR9287_ANT_16S 32
  170. #define AR9287_DATA_SZ 32
  171. #define AR9287_PWR_TABLE_OFFSET_DB -5
  172. #define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
  173. #define CTL_EDGE_TPOWER(_ctl) ((_ctl) & 0x3f)
  174. #define CTL_EDGE_FLAGS(_ctl) (((_ctl) >> 6) & 0x03)
  175. #define LNA_CTL_BUF_MODE BIT(0)
  176. #define LNA_CTL_ISEL_LO BIT(1)
  177. #define LNA_CTL_ISEL_HI BIT(2)
  178. #define LNA_CTL_BUF_IN BIT(3)
  179. #define LNA_CTL_FEM_BAND BIT(4)
  180. #define LNA_CTL_LOCAL_BIAS BIT(5)
  181. #define LNA_CTL_FORCE_XPA BIT(6)
  182. #define LNA_CTL_USE_ANT1 BIT(7)
  183. enum eeprom_param {
  184. EEP_NFTHRESH_5,
  185. EEP_NFTHRESH_2,
  186. EEP_MAC_MSW,
  187. EEP_MAC_MID,
  188. EEP_MAC_LSW,
  189. EEP_REG_0,
  190. EEP_OP_CAP,
  191. EEP_OP_MODE,
  192. EEP_RF_SILENT,
  193. EEP_OB_5,
  194. EEP_DB_5,
  195. EEP_OB_2,
  196. EEP_DB_2,
  197. EEP_MINOR_REV,
  198. EEP_TX_MASK,
  199. EEP_RX_MASK,
  200. EEP_FSTCLK_5G,
  201. EEP_RXGAIN_TYPE,
  202. EEP_OL_PWRCTRL,
  203. EEP_TXGAIN_TYPE,
  204. EEP_RC_CHAIN_MASK,
  205. EEP_DAC_HPWR_5G,
  206. EEP_FRAC_N_5G,
  207. EEP_DEV_TYPE,
  208. EEP_TEMPSENSE_SLOPE,
  209. EEP_TEMPSENSE_SLOPE_PAL_ON,
  210. EEP_PWR_TABLE_OFFSET,
  211. EEP_DRIVE_STRENGTH,
  212. EEP_INTERNAL_REGULATOR,
  213. EEP_SWREG,
  214. EEP_PAPRD,
  215. EEP_MODAL_VER,
  216. EEP_ANT_DIV_CTL1,
  217. EEP_CHAIN_MASK_REDUCE,
  218. EEP_ANTENNA_GAIN_2G,
  219. EEP_ANTENNA_GAIN_5G,
  220. EEP_QUICK_DROP
  221. };
  222. enum ar5416_rates {
  223. rate6mb, rate9mb, rate12mb, rate18mb,
  224. rate24mb, rate36mb, rate48mb, rate54mb,
  225. rate1l, rate2l, rate2s, rate5_5l,
  226. rate5_5s, rate11l, rate11s, rateXr,
  227. rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
  228. rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
  229. rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
  230. rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
  231. rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
  232. Ar5416RateSize
  233. };
  234. enum ath9k_hal_freq_band {
  235. ATH9K_HAL_FREQ_BAND_5GHZ = 0,
  236. ATH9K_HAL_FREQ_BAND_2GHZ = 1
  237. };
  238. struct base_eep_header {
  239. u16 length;
  240. u16 checksum;
  241. u16 version;
  242. u8 opCapFlags;
  243. u8 eepMisc;
  244. u16 regDmn[2];
  245. u8 macAddr[6];
  246. u8 rxMask;
  247. u8 txMask;
  248. u16 rfSilent;
  249. u16 blueToothOptions;
  250. u16 deviceCap;
  251. u32 binBuildNumber;
  252. u8 deviceType;
  253. u8 pwdclkind;
  254. u8 fastClk5g;
  255. u8 divChain;
  256. u8 rxGainType;
  257. u8 dacHiPwrMode_5G;
  258. u8 openLoopPwrCntl;
  259. u8 dacLpMode;
  260. u8 txGainType;
  261. u8 rcChainMask;
  262. u8 desiredScaleCCK;
  263. u8 pwr_table_offset;
  264. u8 frac_n_5g;
  265. u8 futureBase_3[21];
  266. } __packed;
  267. struct base_eep_header_4k {
  268. u16 length;
  269. u16 checksum;
  270. u16 version;
  271. u8 opCapFlags;
  272. u8 eepMisc;
  273. u16 regDmn[2];
  274. u8 macAddr[6];
  275. u8 rxMask;
  276. u8 txMask;
  277. u16 rfSilent;
  278. u16 blueToothOptions;
  279. u16 deviceCap;
  280. u32 binBuildNumber;
  281. u8 deviceType;
  282. u8 txGainType;
  283. } __packed;
  284. struct spur_chan {
  285. u16 spurChan;
  286. u8 spurRangeLow;
  287. u8 spurRangeHigh;
  288. } __packed;
  289. struct modal_eep_header {
  290. u32 antCtrlChain[AR5416_MAX_CHAINS];
  291. u32 antCtrlCommon;
  292. u8 antennaGainCh[AR5416_MAX_CHAINS];
  293. u8 switchSettling;
  294. u8 txRxAttenCh[AR5416_MAX_CHAINS];
  295. u8 rxTxMarginCh[AR5416_MAX_CHAINS];
  296. u8 adcDesiredSize;
  297. u8 pgaDesiredSize;
  298. u8 xlnaGainCh[AR5416_MAX_CHAINS];
  299. u8 txEndToXpaOff;
  300. u8 txEndToRxOn;
  301. u8 txFrameToXpaOn;
  302. u8 thresh62;
  303. u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
  304. u8 xpdGain;
  305. u8 xpd;
  306. u8 iqCalICh[AR5416_MAX_CHAINS];
  307. u8 iqCalQCh[AR5416_MAX_CHAINS];
  308. u8 pdGainOverlap;
  309. u8 ob;
  310. u8 db;
  311. u8 xpaBiasLvl;
  312. u8 pwrDecreaseFor2Chain;
  313. u8 pwrDecreaseFor3Chain;
  314. u8 txFrameToDataStart;
  315. u8 txFrameToPaOn;
  316. u8 ht40PowerIncForPdadc;
  317. u8 bswAtten[AR5416_MAX_CHAINS];
  318. u8 bswMargin[AR5416_MAX_CHAINS];
  319. u8 swSettleHt40;
  320. u8 xatten2Db[AR5416_MAX_CHAINS];
  321. u8 xatten2Margin[AR5416_MAX_CHAINS];
  322. u8 ob_ch1;
  323. u8 db_ch1;
  324. u8 lna_ctl;
  325. u8 miscBits;
  326. u16 xpaBiasLvlFreq[3];
  327. u8 futureModal[6];
  328. struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
  329. } __packed;
  330. struct calDataPerFreqOpLoop {
  331. u8 pwrPdg[2][5];
  332. u8 vpdPdg[2][5];
  333. u8 pcdac[2][5];
  334. u8 empty[2][5];
  335. } __packed;
  336. struct modal_eep_4k_header {
  337. u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
  338. u32 antCtrlCommon;
  339. u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
  340. u8 switchSettling;
  341. u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
  342. u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
  343. u8 adcDesiredSize;
  344. u8 pgaDesiredSize;
  345. u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
  346. u8 txEndToXpaOff;
  347. u8 txEndToRxOn;
  348. u8 txFrameToXpaOn;
  349. u8 thresh62;
  350. u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
  351. u8 xpdGain;
  352. u8 xpd;
  353. u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
  354. u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
  355. u8 pdGainOverlap;
  356. #ifdef __BIG_ENDIAN_BITFIELD
  357. u8 ob_1:4, ob_0:4;
  358. u8 db1_1:4, db1_0:4;
  359. #else
  360. u8 ob_0:4, ob_1:4;
  361. u8 db1_0:4, db1_1:4;
  362. #endif
  363. u8 xpaBiasLvl;
  364. u8 txFrameToDataStart;
  365. u8 txFrameToPaOn;
  366. u8 ht40PowerIncForPdadc;
  367. u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
  368. u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
  369. u8 swSettleHt40;
  370. u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
  371. u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
  372. #ifdef __BIG_ENDIAN_BITFIELD
  373. u8 db2_1:4, db2_0:4;
  374. #else
  375. u8 db2_0:4, db2_1:4;
  376. #endif
  377. u8 version;
  378. #ifdef __BIG_ENDIAN_BITFIELD
  379. u8 ob_3:4, ob_2:4;
  380. u8 antdiv_ctl1:4, ob_4:4;
  381. u8 db1_3:4, db1_2:4;
  382. u8 antdiv_ctl2:4, db1_4:4;
  383. u8 db2_2:4, db2_3:4;
  384. u8 reserved:4, db2_4:4;
  385. #else
  386. u8 ob_2:4, ob_3:4;
  387. u8 ob_4:4, antdiv_ctl1:4;
  388. u8 db1_2:4, db1_3:4;
  389. u8 db1_4:4, antdiv_ctl2:4;
  390. u8 db2_2:4, db2_3:4;
  391. u8 db2_4:4, reserved:4;
  392. #endif
  393. u8 tx_diversity;
  394. u8 flc_pwr_thresh;
  395. u8 bb_scale_smrt_antenna;
  396. #define EEP_4K_BB_DESIRED_SCALE_MASK 0x1f
  397. u8 futureModal[1];
  398. struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
  399. } __packed;
  400. struct base_eep_ar9287_header {
  401. u16 length;
  402. u16 checksum;
  403. u16 version;
  404. u8 opCapFlags;
  405. u8 eepMisc;
  406. u16 regDmn[2];
  407. u8 macAddr[6];
  408. u8 rxMask;
  409. u8 txMask;
  410. u16 rfSilent;
  411. u16 blueToothOptions;
  412. u16 deviceCap;
  413. u32 binBuildNumber;
  414. u8 deviceType;
  415. u8 openLoopPwrCntl;
  416. int8_t pwrTableOffset;
  417. int8_t tempSensSlope;
  418. int8_t tempSensSlopePalOn;
  419. u8 futureBase[29];
  420. } __packed;
  421. struct modal_eep_ar9287_header {
  422. u32 antCtrlChain[AR9287_MAX_CHAINS];
  423. u32 antCtrlCommon;
  424. int8_t antennaGainCh[AR9287_MAX_CHAINS];
  425. u8 switchSettling;
  426. u8 txRxAttenCh[AR9287_MAX_CHAINS];
  427. u8 rxTxMarginCh[AR9287_MAX_CHAINS];
  428. int8_t adcDesiredSize;
  429. u8 txEndToXpaOff;
  430. u8 txEndToRxOn;
  431. u8 txFrameToXpaOn;
  432. u8 thresh62;
  433. int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
  434. u8 xpdGain;
  435. u8 xpd;
  436. int8_t iqCalICh[AR9287_MAX_CHAINS];
  437. int8_t iqCalQCh[AR9287_MAX_CHAINS];
  438. u8 pdGainOverlap;
  439. u8 xpaBiasLvl;
  440. u8 txFrameToDataStart;
  441. u8 txFrameToPaOn;
  442. u8 ht40PowerIncForPdadc;
  443. u8 bswAtten[AR9287_MAX_CHAINS];
  444. u8 bswMargin[AR9287_MAX_CHAINS];
  445. u8 swSettleHt40;
  446. u8 version;
  447. u8 db1;
  448. u8 db2;
  449. u8 ob_cck;
  450. u8 ob_psk;
  451. u8 ob_qam;
  452. u8 ob_pal_off;
  453. u8 futureModal[30];
  454. struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
  455. } __packed;
  456. struct cal_data_per_freq {
  457. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  458. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  459. } __packed;
  460. struct cal_data_per_freq_4k {
  461. u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  462. u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  463. } __packed;
  464. struct cal_target_power_leg {
  465. u8 bChannel;
  466. u8 tPow2x[4];
  467. } __packed;
  468. struct cal_target_power_ht {
  469. u8 bChannel;
  470. u8 tPow2x[8];
  471. } __packed;
  472. struct cal_ctl_edges {
  473. u8 bChannel;
  474. u8 ctl;
  475. } __packed;
  476. struct cal_data_op_loop_ar9287 {
  477. u8 pwrPdg[2][5];
  478. u8 vpdPdg[2][5];
  479. u8 pcdac[2][5];
  480. u8 empty[2][5];
  481. } __packed;
  482. struct cal_data_per_freq_ar9287 {
  483. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  484. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  485. } __packed;
  486. union cal_data_per_freq_ar9287_u {
  487. struct cal_data_op_loop_ar9287 calDataOpen;
  488. struct cal_data_per_freq_ar9287 calDataClose;
  489. } __packed;
  490. struct cal_ctl_data_ar9287 {
  491. struct cal_ctl_edges
  492. ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
  493. } __packed;
  494. struct cal_ctl_data {
  495. struct cal_ctl_edges
  496. ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
  497. } __packed;
  498. struct cal_ctl_data_4k {
  499. struct cal_ctl_edges
  500. ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
  501. } __packed;
  502. struct ar5416_eeprom_def {
  503. struct base_eep_header baseEepHeader;
  504. u8 custData[64];
  505. struct modal_eep_header modalHeader[2];
  506. u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
  507. u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
  508. struct cal_data_per_freq
  509. calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
  510. struct cal_data_per_freq
  511. calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
  512. struct cal_target_power_leg
  513. calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
  514. struct cal_target_power_ht
  515. calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
  516. struct cal_target_power_ht
  517. calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
  518. struct cal_target_power_leg
  519. calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
  520. struct cal_target_power_leg
  521. calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
  522. struct cal_target_power_ht
  523. calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
  524. struct cal_target_power_ht
  525. calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
  526. u8 ctlIndex[AR5416_NUM_CTLS];
  527. struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
  528. u8 padding;
  529. } __packed;
  530. struct ar5416_eeprom_4k {
  531. struct base_eep_header_4k baseEepHeader;
  532. u8 custData[20];
  533. struct modal_eep_4k_header modalHeader;
  534. u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
  535. struct cal_data_per_freq_4k
  536. calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
  537. struct cal_target_power_leg
  538. calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
  539. struct cal_target_power_leg
  540. calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  541. struct cal_target_power_ht
  542. calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  543. struct cal_target_power_ht
  544. calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
  545. u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
  546. struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
  547. u8 padding;
  548. } __packed;
  549. struct ar9287_eeprom {
  550. struct base_eep_ar9287_header baseEepHeader;
  551. u8 custData[AR9287_DATA_SZ];
  552. struct modal_eep_ar9287_header modalHeader;
  553. u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
  554. union cal_data_per_freq_ar9287_u
  555. calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
  556. struct cal_target_power_leg
  557. calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
  558. struct cal_target_power_leg
  559. calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
  560. struct cal_target_power_ht
  561. calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
  562. struct cal_target_power_ht
  563. calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
  564. u8 ctlIndex[AR9287_NUM_CTLS];
  565. struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
  566. u8 padding;
  567. } __packed;
  568. enum reg_ext_bitmap {
  569. REG_EXT_FCC_MIDBAND = 0,
  570. REG_EXT_JAPAN_MIDBAND = 1,
  571. REG_EXT_FCC_DFS_HT40 = 2,
  572. REG_EXT_JAPAN_NONDFS_HT40 = 3,
  573. REG_EXT_JAPAN_DFS_HT40 = 4
  574. };
  575. struct ath9k_country_entry {
  576. u16 countryCode;
  577. u16 regDmnEnum;
  578. u16 regDmn5G;
  579. u16 regDmn2G;
  580. u8 isMultidomain;
  581. u8 iso[3];
  582. };
  583. struct eeprom_ops {
  584. int (*check_eeprom)(struct ath_hw *hw);
  585. u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
  586. bool (*fill_eeprom)(struct ath_hw *hw);
  587. u32 (*dump_eeprom)(struct ath_hw *hw, bool dump_base_hdr, u8 *buf,
  588. u32 len, u32 size);
  589. int (*get_eeprom_ver)(struct ath_hw *hw);
  590. int (*get_eeprom_rev)(struct ath_hw *hw);
  591. void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
  592. void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
  593. void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
  594. u16 cfgCtl, u8 twiceAntennaReduction,
  595. u8 powerLimit, bool test);
  596. u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
  597. };
  598. void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
  599. void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
  600. u32 shift, u32 val);
  601. int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
  602. int16_t targetLeft,
  603. int16_t targetRight);
  604. bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
  605. u16 *indexL, u16 *indexR);
  606. bool ath9k_hw_nvram_read(struct ath_common *common, u32 off, u16 *data);
  607. void ath9k_hw_usb_gen_fill_eeprom(struct ath_hw *ah, u16 *eep_data,
  608. int eep_start_loc, int size);
  609. void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
  610. u8 *pVpdList, u16 numIntercepts,
  611. u8 *pRetVpdList);
  612. void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
  613. struct ath9k_channel *chan,
  614. struct cal_target_power_leg *powInfo,
  615. u16 numChannels,
  616. struct cal_target_power_leg *pNewPower,
  617. u16 numRates, bool isExtTarget);
  618. void ath9k_hw_get_target_powers(struct ath_hw *ah,
  619. struct ath9k_channel *chan,
  620. struct cal_target_power_ht *powInfo,
  621. u16 numChannels,
  622. struct cal_target_power_ht *pNewPower,
  623. u16 numRates, bool isHt40Target);
  624. u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
  625. bool is2GHz, int num_band_edges);
  626. u16 ath9k_hw_get_scaled_power(struct ath_hw *ah, u16 power_limit,
  627. u8 antenna_reduction);
  628. void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
  629. int ath9k_hw_eeprom_init(struct ath_hw *ah);
  630. void ath9k_hw_get_gain_boundaries_pdadcs(struct ath_hw *ah,
  631. struct ath9k_channel *chan,
  632. void *pRawDataSet,
  633. u8 *bChans, u16 availPiers,
  634. u16 tPdGainOverlap,
  635. u16 *pPdGainBoundaries, u8 *pPDADCValues,
  636. u16 numXpdGains);
  637. static inline u16 ath9k_hw_fbin2freq(u8 fbin, bool is2GHz)
  638. {
  639. if (fbin == AR5416_BCHAN_UNUSED)
  640. return fbin;
  641. return (u16) ((is2GHz) ? (2300 + fbin) : (4800 + 5 * fbin));
  642. }
  643. #define ar5416_get_ntxchains(_txchainmask) \
  644. (((_txchainmask >> 2) & 1) + \
  645. ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
  646. extern const struct eeprom_ops eep_def_ops;
  647. extern const struct eeprom_ops eep_4k_ops;
  648. extern const struct eeprom_ops eep_ar9287_ops;
  649. extern const struct eeprom_ops eep_ar9287_ops;
  650. extern const struct eeprom_ops eep_ar9300_ops;
  651. #endif /* EEPROM_H */