ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. /*
  28. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  29. * should rely on this file or its contents.
  30. */
  31. struct ath_node;
  32. /* Macro to expand scalars to 64-bit objects */
  33. #define ito64(x) (sizeof(x) == 1) ? \
  34. (((unsigned long long int)(x)) & (0xff)) : \
  35. (sizeof(x) == 2) ? \
  36. (((unsigned long long int)(x)) & 0xffff) : \
  37. ((sizeof(x) == 4) ? \
  38. (((unsigned long long int)(x)) & 0xffffffff) : \
  39. (unsigned long long int)(x))
  40. /* increment with wrap-around */
  41. #define INCR(_l, _sz) do { \
  42. (_l)++; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. /* decrement with wrap-around */
  46. #define DECR(_l, _sz) do { \
  47. (_l)--; \
  48. (_l) &= ((_sz) - 1); \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u16 txpowlimit;
  55. u8 cabqReadytime;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_stale = false; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. #define ATH_RXBUF_RESET(_bf) do { \
  68. (_bf)->bf_stale = false; \
  69. } while (0)
  70. /**
  71. * enum buffer_type - Buffer type flags
  72. *
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. */
  77. enum buffer_type {
  78. BUF_AMPDU = BIT(0),
  79. BUF_AGGR = BIT(1),
  80. };
  81. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  82. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  83. #define ATH_TXSTATUS_RING_SIZE 512
  84. #define DS2PHYS(_dd, _ds) \
  85. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  86. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  87. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. struct ath_buf *dd_bufptr;
  93. };
  94. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  95. struct list_head *head, const char *name,
  96. int nbuf, int ndesc, bool is_tx);
  97. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  98. struct list_head *head);
  99. /***********/
  100. /* RX / TX */
  101. /***********/
  102. #define ATH_RXBUF 512
  103. #define ATH_TXBUF 512
  104. #define ATH_TXBUF_RESERVE 5
  105. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  106. #define ATH_TXMAXTRY 13
  107. #define TID_TO_WME_AC(_tid) \
  108. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  109. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  110. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  111. WME_AC_VO)
  112. #define ATH_AGGR_DELIM_SZ 4
  113. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  114. /* number of delimiters for encryption padding */
  115. #define ATH_AGGR_ENCRYPTDELIM 10
  116. /* minimum h/w qdepth to be sustained to maximize aggregation */
  117. #define ATH_AGGR_MIN_QDEPTH 2
  118. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  119. #define IEEE80211_SEQ_SEQ_SHIFT 4
  120. #define IEEE80211_SEQ_MAX 4096
  121. #define IEEE80211_WEP_IVLEN 3
  122. #define IEEE80211_WEP_KIDLEN 1
  123. #define IEEE80211_WEP_CRCLEN 4
  124. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  125. (IEEE80211_WEP_IVLEN + \
  126. IEEE80211_WEP_KIDLEN + \
  127. IEEE80211_WEP_CRCLEN))
  128. /* return whether a bit at index _n in bitmap _bm is set
  129. * _sz is the size of the bitmap */
  130. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  131. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  132. /* return block-ack bitmap index given sequence and starting sequence */
  133. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  134. /* return the seqno for _start + _offset */
  135. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  136. /* returns delimiter padding required given the packet length */
  137. #define ATH_AGGR_GET_NDELIM(_len) \
  138. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  139. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  140. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  141. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  142. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  143. #define ATH_TX_COMPLETE_POLL_INT 1000
  144. enum ATH_AGGR_STATUS {
  145. ATH_AGGR_DONE,
  146. ATH_AGGR_BAW_CLOSED,
  147. ATH_AGGR_LIMITED,
  148. };
  149. #define ATH_TXFIFO_DEPTH 8
  150. struct ath_txq {
  151. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  152. u32 axq_qnum; /* ath9k hardware queue number */
  153. void *axq_link;
  154. struct list_head axq_q;
  155. spinlock_t axq_lock;
  156. u32 axq_depth;
  157. u32 axq_ampdu_depth;
  158. bool stopped;
  159. bool axq_tx_inprogress;
  160. struct list_head axq_acq;
  161. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  162. u8 txq_headidx;
  163. u8 txq_tailidx;
  164. int pending_frames;
  165. struct sk_buff_head complete_q;
  166. };
  167. struct ath_atx_ac {
  168. struct ath_txq *txq;
  169. int sched;
  170. struct list_head list;
  171. struct list_head tid_q;
  172. bool clear_ps_filter;
  173. };
  174. struct ath_frame_info {
  175. struct ath_buf *bf;
  176. int framelen;
  177. enum ath9k_key_type keytype;
  178. u8 keyix;
  179. u8 retries;
  180. };
  181. struct ath_buf_state {
  182. u8 bf_type;
  183. u8 bfs_paprd;
  184. u8 ndelim;
  185. u16 seqno;
  186. unsigned long bfs_paprd_timestamp;
  187. };
  188. struct ath_buf {
  189. struct list_head list;
  190. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  191. an aggregate) */
  192. struct ath_buf *bf_next; /* next subframe in the aggregate */
  193. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  194. void *bf_desc; /* virtual addr of desc */
  195. dma_addr_t bf_daddr; /* physical addr of desc */
  196. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  197. bool bf_stale;
  198. struct ath_buf_state bf_state;
  199. };
  200. struct ath_atx_tid {
  201. struct list_head list;
  202. struct sk_buff_head buf_q;
  203. struct ath_node *an;
  204. struct ath_atx_ac *ac;
  205. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  206. int bar_index;
  207. u16 seq_start;
  208. u16 seq_next;
  209. u16 baw_size;
  210. int tidno;
  211. int baw_head; /* first un-acked tx buffer */
  212. int baw_tail; /* next unused tx buffer slot */
  213. int sched;
  214. int paused;
  215. u8 state;
  216. };
  217. struct ath_node {
  218. #ifdef CONFIG_ATH9K_DEBUGFS
  219. struct list_head list; /* for sc->nodes */
  220. #endif
  221. struct ieee80211_sta *sta; /* station struct we're part of */
  222. struct ieee80211_vif *vif; /* interface with which we're associated */
  223. struct ath_atx_tid tid[WME_NUM_TID];
  224. struct ath_atx_ac ac[WME_NUM_AC];
  225. int ps_key;
  226. u16 maxampdu;
  227. u8 mpdudensity;
  228. bool sleeping;
  229. };
  230. #define AGGR_CLEANUP BIT(1)
  231. #define AGGR_ADDBA_COMPLETE BIT(2)
  232. #define AGGR_ADDBA_PROGRESS BIT(3)
  233. struct ath_tx_control {
  234. struct ath_txq *txq;
  235. struct ath_node *an;
  236. u8 paprd;
  237. };
  238. #define ATH_TX_ERROR 0x01
  239. /**
  240. * @txq_map: Index is mac80211 queue number. This is
  241. * not necessarily the same as the hardware queue number
  242. * (axq_qnum).
  243. */
  244. struct ath_tx {
  245. u16 seq_no;
  246. u32 txqsetup;
  247. spinlock_t txbuflock;
  248. struct list_head txbuf;
  249. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  250. struct ath_descdma txdma;
  251. struct ath_txq *txq_map[WME_NUM_AC];
  252. };
  253. struct ath_rx_edma {
  254. struct sk_buff_head rx_fifo;
  255. u32 rx_fifo_hwsize;
  256. };
  257. struct ath_rx {
  258. u8 defant;
  259. u8 rxotherant;
  260. u32 *rxlink;
  261. unsigned int rxfilter;
  262. spinlock_t rxbuflock;
  263. struct list_head rxbuf;
  264. struct ath_descdma rxdma;
  265. struct ath_buf *rx_bufptr;
  266. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  267. struct sk_buff *frag;
  268. };
  269. int ath_startrecv(struct ath_softc *sc);
  270. bool ath_stoprecv(struct ath_softc *sc);
  271. void ath_flushrecv(struct ath_softc *sc);
  272. u32 ath_calcrxfilter(struct ath_softc *sc);
  273. int ath_rx_init(struct ath_softc *sc, int nbufs);
  274. void ath_rx_cleanup(struct ath_softc *sc);
  275. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  276. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  277. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  278. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  279. void ath_draintxq(struct ath_softc *sc,
  280. struct ath_txq *txq, bool retry_tx);
  281. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  282. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  283. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  284. int ath_tx_init(struct ath_softc *sc, int nbufs);
  285. void ath_tx_cleanup(struct ath_softc *sc);
  286. int ath_txq_update(struct ath_softc *sc, int qnum,
  287. struct ath9k_tx_queue_info *q);
  288. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  289. struct ath_tx_control *txctl);
  290. void ath_tx_tasklet(struct ath_softc *sc);
  291. void ath_tx_edma_tasklet(struct ath_softc *sc);
  292. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  293. u16 tid, u16 *ssn);
  294. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  295. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  296. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  297. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  298. struct ath_node *an);
  299. /********/
  300. /* VIFs */
  301. /********/
  302. struct ath_vif {
  303. int av_bslot;
  304. bool is_bslot_active, primary_sta_vif;
  305. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  306. struct ath_buf *av_bcbuf;
  307. };
  308. /*******************/
  309. /* Beacon Handling */
  310. /*******************/
  311. /*
  312. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  313. * number of BSSIDs) if a given beacon does not go out even after waiting this
  314. * number of beacon intervals, the game's up.
  315. */
  316. #define BSTUCK_THRESH 9
  317. #define ATH_BCBUF 8
  318. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  319. #define ATH_DEFAULT_BMISS_LIMIT 10
  320. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  321. struct ath_beacon_config {
  322. int beacon_interval;
  323. u16 listen_interval;
  324. u16 dtim_period;
  325. u16 bmiss_timeout;
  326. u8 dtim_count;
  327. };
  328. struct ath_beacon {
  329. enum {
  330. OK, /* no change needed */
  331. UPDATE, /* update pending */
  332. COMMIT /* beacon sent, commit change */
  333. } updateslot; /* slot time update fsm */
  334. u32 beaconq;
  335. u32 bmisscnt;
  336. u32 ast_be_xmit;
  337. u32 bc_tstamp;
  338. struct ieee80211_vif *bslot[ATH_BCBUF];
  339. int slottime;
  340. int slotupdate;
  341. struct ath9k_tx_queue_info beacon_qi;
  342. struct ath_descdma bdma;
  343. struct ath_txq *cabq;
  344. struct list_head bbuf;
  345. bool tx_processed;
  346. bool tx_last;
  347. };
  348. void ath_beacon_tasklet(unsigned long data);
  349. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  350. int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
  351. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  352. int ath_beaconq_config(struct ath_softc *sc);
  353. void ath_set_beacon(struct ath_softc *sc);
  354. void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
  355. /*******/
  356. /* ANI */
  357. /*******/
  358. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  359. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  360. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  361. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  362. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  363. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  364. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  365. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  366. void ath_reset_work(struct work_struct *work);
  367. void ath_hw_check(struct work_struct *work);
  368. void ath_hw_pll_work(struct work_struct *work);
  369. void ath_rx_poll(unsigned long data);
  370. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
  371. void ath_paprd_calibrate(struct work_struct *work);
  372. void ath_ani_calibrate(unsigned long data);
  373. void ath_start_ani(struct ath_common *common);
  374. /**********/
  375. /* BTCOEX */
  376. /**********/
  377. struct ath_btcoex {
  378. bool hw_timer_enabled;
  379. spinlock_t btcoex_lock;
  380. struct timer_list period_timer; /* Timer for BT period */
  381. u32 bt_priority_cnt;
  382. unsigned long bt_priority_time;
  383. int bt_stomp_type; /* Types of BT stomping */
  384. u32 btcoex_no_stomp; /* in usec */
  385. u32 btcoex_period; /* in usec */
  386. u32 btscan_no_stomp; /* in usec */
  387. u32 duty_cycle;
  388. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  389. struct ath_mci_profile mci;
  390. };
  391. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  392. int ath9k_init_btcoex(struct ath_softc *sc);
  393. void ath9k_deinit_btcoex(struct ath_softc *sc);
  394. void ath9k_start_btcoex(struct ath_softc *sc);
  395. void ath9k_stop_btcoex(struct ath_softc *sc);
  396. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  397. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  398. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  399. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  400. #else
  401. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  402. {
  403. return 0;
  404. }
  405. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  406. {
  407. }
  408. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  409. {
  410. }
  411. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  412. {
  413. }
  414. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  415. u32 status)
  416. {
  417. }
  418. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  419. u32 max_4ms_framelen)
  420. {
  421. return 0;
  422. }
  423. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  424. /********************/
  425. /* LED Control */
  426. /********************/
  427. #define ATH_LED_PIN_DEF 1
  428. #define ATH_LED_PIN_9287 8
  429. #define ATH_LED_PIN_9300 10
  430. #define ATH_LED_PIN_9485 6
  431. #define ATH_LED_PIN_9462 4
  432. #ifdef CONFIG_MAC80211_LEDS
  433. void ath_init_leds(struct ath_softc *sc);
  434. void ath_deinit_leds(struct ath_softc *sc);
  435. #else
  436. static inline void ath_init_leds(struct ath_softc *sc)
  437. {
  438. }
  439. static inline void ath_deinit_leds(struct ath_softc *sc)
  440. {
  441. }
  442. #endif
  443. /* Antenna diversity/combining */
  444. #define ATH_ANT_RX_CURRENT_SHIFT 4
  445. #define ATH_ANT_RX_MAIN_SHIFT 2
  446. #define ATH_ANT_RX_MASK 0x3
  447. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  448. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  449. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  450. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  451. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  452. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  453. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  454. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  455. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  456. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  457. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  458. enum ath9k_ant_div_comb_lna_conf {
  459. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  460. ATH_ANT_DIV_COMB_LNA2,
  461. ATH_ANT_DIV_COMB_LNA1,
  462. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  463. };
  464. struct ath_ant_comb {
  465. u16 count;
  466. u16 total_pkt_count;
  467. bool scan;
  468. bool scan_not_start;
  469. int main_total_rssi;
  470. int alt_total_rssi;
  471. int alt_recv_cnt;
  472. int main_recv_cnt;
  473. int rssi_lna1;
  474. int rssi_lna2;
  475. int rssi_add;
  476. int rssi_sub;
  477. int rssi_first;
  478. int rssi_second;
  479. int rssi_third;
  480. bool alt_good;
  481. int quick_scan_cnt;
  482. int main_conf;
  483. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  484. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  485. int first_bias;
  486. int second_bias;
  487. bool first_ratio;
  488. bool second_ratio;
  489. unsigned long scan_start_time;
  490. };
  491. /********************/
  492. /* Main driver core */
  493. /********************/
  494. /*
  495. * Default cache line size, in bytes.
  496. * Used when PCI device not fully initialized by bootrom/BIOS
  497. */
  498. #define DEFAULT_CACHELINE 32
  499. #define ATH_REGCLASSIDS_MAX 10
  500. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  501. #define ATH_MAX_SW_RETRIES 30
  502. #define ATH_CHAN_MAX 255
  503. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  504. #define ATH_RATE_DUMMY_MARKER 0
  505. #define SC_OP_INVALID BIT(0)
  506. #define SC_OP_BEACONS BIT(1)
  507. #define SC_OP_OFFCHANNEL BIT(2)
  508. #define SC_OP_RXFLUSH BIT(3)
  509. #define SC_OP_TSF_RESET BIT(4)
  510. #define SC_OP_BT_PRIORITY_DETECTED BIT(5)
  511. #define SC_OP_BT_SCAN BIT(6)
  512. #define SC_OP_ANI_RUN BIT(7)
  513. #define SC_OP_PRIM_STA_VIF BIT(8)
  514. /* Powersave flags */
  515. #define PS_WAIT_FOR_BEACON BIT(0)
  516. #define PS_WAIT_FOR_CAB BIT(1)
  517. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  518. #define PS_WAIT_FOR_TX_ACK BIT(3)
  519. #define PS_BEACON_SYNC BIT(4)
  520. struct ath_rate_table;
  521. struct ath9k_vif_iter_data {
  522. const u8 *hw_macaddr; /* phy's hardware address, set
  523. * before starting iteration for
  524. * valid bssid mask.
  525. */
  526. u8 mask[ETH_ALEN]; /* bssid mask */
  527. int naps; /* number of AP vifs */
  528. int nmeshes; /* number of mesh vifs */
  529. int nstations; /* number of station vifs */
  530. int nwds; /* number of WDS vifs */
  531. int nadhocs; /* number of adhoc vifs */
  532. };
  533. struct ath_softc {
  534. struct ieee80211_hw *hw;
  535. struct device *dev;
  536. struct survey_info *cur_survey;
  537. struct survey_info survey[ATH9K_NUM_CHANNELS];
  538. struct tasklet_struct intr_tq;
  539. struct tasklet_struct bcon_tasklet;
  540. struct ath_hw *sc_ah;
  541. void __iomem *mem;
  542. int irq;
  543. spinlock_t sc_serial_rw;
  544. spinlock_t sc_pm_lock;
  545. spinlock_t sc_pcu_lock;
  546. struct mutex mutex;
  547. struct work_struct paprd_work;
  548. struct work_struct hw_check_work;
  549. struct work_struct hw_reset_work;
  550. struct completion paprd_complete;
  551. unsigned int hw_busy_count;
  552. u32 intrstatus;
  553. u32 sc_flags; /* SC_OP_* */
  554. u16 ps_flags; /* PS_* */
  555. u16 curtxpow;
  556. bool ps_enabled;
  557. bool ps_idle;
  558. short nbcnvifs;
  559. short nvifs;
  560. unsigned long ps_usecount;
  561. struct ath_config config;
  562. struct ath_rx rx;
  563. struct ath_tx tx;
  564. struct ath_beacon beacon;
  565. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  566. #ifdef CONFIG_MAC80211_LEDS
  567. bool led_registered;
  568. char led_name[32];
  569. struct led_classdev led_cdev;
  570. #endif
  571. struct ath9k_hw_cal_data caldata;
  572. int last_rssi;
  573. #ifdef CONFIG_ATH9K_DEBUGFS
  574. struct ath9k_debug debug;
  575. spinlock_t nodes_lock;
  576. struct list_head nodes; /* basically, stations */
  577. unsigned int tx_complete_poll_work_seen;
  578. #endif
  579. struct ath_beacon_config cur_beacon_conf;
  580. struct delayed_work tx_complete_work;
  581. struct delayed_work hw_pll_work;
  582. struct timer_list rx_poll_timer;
  583. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  584. struct ath_btcoex btcoex;
  585. struct ath_mci_coex mci_coex;
  586. #endif
  587. struct ath_descdma txsdma;
  588. struct ath_ant_comb ant_comb;
  589. u8 ant_tx, ant_rx;
  590. struct dfs_pattern_detector *dfs_detector;
  591. };
  592. void ath9k_tasklet(unsigned long data);
  593. int ath_cabq_update(struct ath_softc *);
  594. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  595. {
  596. common->bus_ops->read_cachesize(common, csz);
  597. }
  598. extern struct ieee80211_ops ath9k_ops;
  599. extern int ath9k_modparam_nohwcrypt;
  600. extern int led_blink;
  601. extern bool is_ath9k_unloaded;
  602. irqreturn_t ath_isr(int irq, void *dev);
  603. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  604. const struct ath_bus_ops *bus_ops);
  605. void ath9k_deinit_device(struct ath_softc *sc);
  606. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  607. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  608. bool ath9k_uses_beacons(int type);
  609. #ifdef CONFIG_ATH9K_PCI
  610. int ath_pci_init(void);
  611. void ath_pci_exit(void);
  612. #else
  613. static inline int ath_pci_init(void) { return 0; };
  614. static inline void ath_pci_exit(void) {};
  615. #endif
  616. #ifdef CONFIG_ATH9K_AHB
  617. int ath_ahb_init(void);
  618. void ath_ahb_exit(void);
  619. #else
  620. static inline int ath_ahb_init(void) { return 0; };
  621. static inline void ath_ahb_exit(void) {};
  622. #endif
  623. void ath9k_ps_wakeup(struct ath_softc *sc);
  624. void ath9k_ps_restore(struct ath_softc *sc);
  625. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  626. void ath_start_rfkill_poll(struct ath_softc *sc);
  627. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  628. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  629. struct ieee80211_vif *vif,
  630. struct ath9k_vif_iter_data *iter_data);
  631. #endif /* ATH9K_H */