cnic_defs.h 169 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461
  1. /* cnic.c: Broadcom CNIC core network driver.
  2. *
  3. * Copyright (c) 2006-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. */
  10. #ifndef CNIC_DEFS_H
  11. #define CNIC_DEFS_H
  12. /* KWQ (kernel work queue) request op codes */
  13. #define L2_KWQE_OPCODE_VALUE_FLUSH (4)
  14. #define L2_KWQE_OPCODE_VALUE_VM_FREE_RX_QUEUE (8)
  15. #define L4_KWQE_OPCODE_VALUE_CONNECT1 (50)
  16. #define L4_KWQE_OPCODE_VALUE_CONNECT2 (51)
  17. #define L4_KWQE_OPCODE_VALUE_CONNECT3 (52)
  18. #define L4_KWQE_OPCODE_VALUE_RESET (53)
  19. #define L4_KWQE_OPCODE_VALUE_CLOSE (54)
  20. #define L4_KWQE_OPCODE_VALUE_UPDATE_SECRET (60)
  21. #define L4_KWQE_OPCODE_VALUE_INIT_ULP (61)
  22. #define L4_KWQE_OPCODE_VALUE_OFFLOAD_PG (1)
  23. #define L4_KWQE_OPCODE_VALUE_UPDATE_PG (9)
  24. #define L4_KWQE_OPCODE_VALUE_UPLOAD_PG (14)
  25. #define L5CM_RAMROD_CMD_ID_BASE (0x80)
  26. #define L5CM_RAMROD_CMD_ID_TCP_CONNECT (L5CM_RAMROD_CMD_ID_BASE + 3)
  27. #define L5CM_RAMROD_CMD_ID_CLOSE (L5CM_RAMROD_CMD_ID_BASE + 12)
  28. #define L5CM_RAMROD_CMD_ID_ABORT (L5CM_RAMROD_CMD_ID_BASE + 13)
  29. #define L5CM_RAMROD_CMD_ID_SEARCHER_DELETE (L5CM_RAMROD_CMD_ID_BASE + 14)
  30. #define L5CM_RAMROD_CMD_ID_TERMINATE_OFFLOAD (L5CM_RAMROD_CMD_ID_BASE + 15)
  31. #define FCOE_RAMROD_CMD_ID_INIT_FUNC (FCOE_KCQE_OPCODE_INIT_FUNC)
  32. #define FCOE_RAMROD_CMD_ID_DESTROY_FUNC (FCOE_KCQE_OPCODE_DESTROY_FUNC)
  33. #define FCOE_RAMROD_CMD_ID_STAT_FUNC (FCOE_KCQE_OPCODE_STAT_FUNC)
  34. #define FCOE_RAMROD_CMD_ID_OFFLOAD_CONN (FCOE_KCQE_OPCODE_OFFLOAD_CONN)
  35. #define FCOE_RAMROD_CMD_ID_ENABLE_CONN (FCOE_KCQE_OPCODE_ENABLE_CONN)
  36. #define FCOE_RAMROD_CMD_ID_DISABLE_CONN (FCOE_KCQE_OPCODE_DISABLE_CONN)
  37. #define FCOE_RAMROD_CMD_ID_DESTROY_CONN (FCOE_KCQE_OPCODE_DESTROY_CONN)
  38. #define FCOE_RAMROD_CMD_ID_TERMINATE_CONN (0x81)
  39. /* KCQ (kernel completion queue) response op codes */
  40. #define L4_KCQE_OPCODE_VALUE_CLOSE_COMP (53)
  41. #define L4_KCQE_OPCODE_VALUE_RESET_COMP (54)
  42. #define L4_KCQE_OPCODE_VALUE_FW_TCP_UPDATE (55)
  43. #define L4_KCQE_OPCODE_VALUE_CONNECT_COMPLETE (56)
  44. #define L4_KCQE_OPCODE_VALUE_RESET_RECEIVED (57)
  45. #define L4_KCQE_OPCODE_VALUE_CLOSE_RECEIVED (58)
  46. #define L4_KCQE_OPCODE_VALUE_INIT_ULP (61)
  47. #define L4_KCQE_OPCODE_VALUE_OFFLOAD_PG (1)
  48. #define L4_KCQE_OPCODE_VALUE_UPDATE_PG (9)
  49. #define L4_KCQE_OPCODE_VALUE_UPLOAD_PG (14)
  50. /* KCQ (kernel completion queue) completion status */
  51. #define L4_KCQE_COMPLETION_STATUS_SUCCESS (0)
  52. #define L4_KCQE_COMPLETION_STATUS_NIC_ERROR (4)
  53. #define L4_KCQE_COMPLETION_STATUS_PARITY_ERROR (0x81)
  54. #define L4_KCQE_COMPLETION_STATUS_TIMEOUT (0x93)
  55. #define L4_KCQE_COMPLETION_STATUS_CTX_ALLOC_FAIL (0x83)
  56. #define L4_KCQE_COMPLETION_STATUS_OFFLOADED_PG (0x89)
  57. #define L4_KCQE_OPCODE_VALUE_OOO_EVENT_NOTIFICATION (0xa0)
  58. #define L4_KCQE_OPCODE_VALUE_OOO_FLUSH (0xa1)
  59. #define L4_LAYER_CODE (4)
  60. #define L2_LAYER_CODE (2)
  61. /*
  62. * L4 KCQ CQE
  63. */
  64. struct l4_kcq {
  65. u32 cid;
  66. u32 pg_cid;
  67. u32 conn_id;
  68. u32 pg_host_opaque;
  69. #if defined(__BIG_ENDIAN)
  70. u16 status;
  71. u16 reserved1;
  72. #elif defined(__LITTLE_ENDIAN)
  73. u16 reserved1;
  74. u16 status;
  75. #endif
  76. u32 reserved2[2];
  77. #if defined(__BIG_ENDIAN)
  78. u8 flags;
  79. #define L4_KCQ_RESERVED3 (0x7<<0)
  80. #define L4_KCQ_RESERVED3_SHIFT 0
  81. #define L4_KCQ_RAMROD_COMPLETION (0x1<<3) /* Everest only */
  82. #define L4_KCQ_RAMROD_COMPLETION_SHIFT 3
  83. #define L4_KCQ_LAYER_CODE (0x7<<4)
  84. #define L4_KCQ_LAYER_CODE_SHIFT 4
  85. #define L4_KCQ_RESERVED4 (0x1<<7)
  86. #define L4_KCQ_RESERVED4_SHIFT 7
  87. u8 op_code;
  88. u16 qe_self_seq;
  89. #elif defined(__LITTLE_ENDIAN)
  90. u16 qe_self_seq;
  91. u8 op_code;
  92. u8 flags;
  93. #define L4_KCQ_RESERVED3 (0xF<<0)
  94. #define L4_KCQ_RESERVED3_SHIFT 0
  95. #define L4_KCQ_RAMROD_COMPLETION (0x1<<3) /* Everest only */
  96. #define L4_KCQ_RAMROD_COMPLETION_SHIFT 3
  97. #define L4_KCQ_LAYER_CODE (0x7<<4)
  98. #define L4_KCQ_LAYER_CODE_SHIFT 4
  99. #define L4_KCQ_RESERVED4 (0x1<<7)
  100. #define L4_KCQ_RESERVED4_SHIFT 7
  101. #endif
  102. };
  103. /*
  104. * L4 KCQ CQE PG upload
  105. */
  106. struct l4_kcq_upload_pg {
  107. u32 pg_cid;
  108. #if defined(__BIG_ENDIAN)
  109. u16 pg_status;
  110. u16 pg_ipid_count;
  111. #elif defined(__LITTLE_ENDIAN)
  112. u16 pg_ipid_count;
  113. u16 pg_status;
  114. #endif
  115. u32 reserved1[5];
  116. #if defined(__BIG_ENDIAN)
  117. u8 flags;
  118. #define L4_KCQ_UPLOAD_PG_RESERVED3 (0xF<<0)
  119. #define L4_KCQ_UPLOAD_PG_RESERVED3_SHIFT 0
  120. #define L4_KCQ_UPLOAD_PG_LAYER_CODE (0x7<<4)
  121. #define L4_KCQ_UPLOAD_PG_LAYER_CODE_SHIFT 4
  122. #define L4_KCQ_UPLOAD_PG_RESERVED4 (0x1<<7)
  123. #define L4_KCQ_UPLOAD_PG_RESERVED4_SHIFT 7
  124. u8 op_code;
  125. u16 qe_self_seq;
  126. #elif defined(__LITTLE_ENDIAN)
  127. u16 qe_self_seq;
  128. u8 op_code;
  129. u8 flags;
  130. #define L4_KCQ_UPLOAD_PG_RESERVED3 (0xF<<0)
  131. #define L4_KCQ_UPLOAD_PG_RESERVED3_SHIFT 0
  132. #define L4_KCQ_UPLOAD_PG_LAYER_CODE (0x7<<4)
  133. #define L4_KCQ_UPLOAD_PG_LAYER_CODE_SHIFT 4
  134. #define L4_KCQ_UPLOAD_PG_RESERVED4 (0x1<<7)
  135. #define L4_KCQ_UPLOAD_PG_RESERVED4_SHIFT 7
  136. #endif
  137. };
  138. /*
  139. * Gracefully close the connection request
  140. */
  141. struct l4_kwq_close_req {
  142. #if defined(__BIG_ENDIAN)
  143. u8 flags;
  144. #define L4_KWQ_CLOSE_REQ_RESERVED1 (0xF<<0)
  145. #define L4_KWQ_CLOSE_REQ_RESERVED1_SHIFT 0
  146. #define L4_KWQ_CLOSE_REQ_LAYER_CODE (0x7<<4)
  147. #define L4_KWQ_CLOSE_REQ_LAYER_CODE_SHIFT 4
  148. #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT (0x1<<7)
  149. #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT_SHIFT 7
  150. u8 op_code;
  151. u16 reserved0;
  152. #elif defined(__LITTLE_ENDIAN)
  153. u16 reserved0;
  154. u8 op_code;
  155. u8 flags;
  156. #define L4_KWQ_CLOSE_REQ_RESERVED1 (0xF<<0)
  157. #define L4_KWQ_CLOSE_REQ_RESERVED1_SHIFT 0
  158. #define L4_KWQ_CLOSE_REQ_LAYER_CODE (0x7<<4)
  159. #define L4_KWQ_CLOSE_REQ_LAYER_CODE_SHIFT 4
  160. #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT (0x1<<7)
  161. #define L4_KWQ_CLOSE_REQ_LINKED_WITH_NEXT_SHIFT 7
  162. #endif
  163. u32 cid;
  164. u32 reserved2[6];
  165. };
  166. /*
  167. * The first request to be passed in order to establish connection in option2
  168. */
  169. struct l4_kwq_connect_req1 {
  170. #if defined(__BIG_ENDIAN)
  171. u8 flags;
  172. #define L4_KWQ_CONNECT_REQ1_RESERVED1 (0xF<<0)
  173. #define L4_KWQ_CONNECT_REQ1_RESERVED1_SHIFT 0
  174. #define L4_KWQ_CONNECT_REQ1_LAYER_CODE (0x7<<4)
  175. #define L4_KWQ_CONNECT_REQ1_LAYER_CODE_SHIFT 4
  176. #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT (0x1<<7)
  177. #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT_SHIFT 7
  178. u8 op_code;
  179. u8 reserved0;
  180. u8 conn_flags;
  181. #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE (0x1<<0)
  182. #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE_SHIFT 0
  183. #define L4_KWQ_CONNECT_REQ1_IP_V6 (0x1<<1)
  184. #define L4_KWQ_CONNECT_REQ1_IP_V6_SHIFT 1
  185. #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG (0x1<<2)
  186. #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG_SHIFT 2
  187. #define L4_KWQ_CONNECT_REQ1_RSRV (0x1F<<3)
  188. #define L4_KWQ_CONNECT_REQ1_RSRV_SHIFT 3
  189. #elif defined(__LITTLE_ENDIAN)
  190. u8 conn_flags;
  191. #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE (0x1<<0)
  192. #define L4_KWQ_CONNECT_REQ1_IS_PG_HOST_OPAQUE_SHIFT 0
  193. #define L4_KWQ_CONNECT_REQ1_IP_V6 (0x1<<1)
  194. #define L4_KWQ_CONNECT_REQ1_IP_V6_SHIFT 1
  195. #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG (0x1<<2)
  196. #define L4_KWQ_CONNECT_REQ1_PASSIVE_FLAG_SHIFT 2
  197. #define L4_KWQ_CONNECT_REQ1_RSRV (0x1F<<3)
  198. #define L4_KWQ_CONNECT_REQ1_RSRV_SHIFT 3
  199. u8 reserved0;
  200. u8 op_code;
  201. u8 flags;
  202. #define L4_KWQ_CONNECT_REQ1_RESERVED1 (0xF<<0)
  203. #define L4_KWQ_CONNECT_REQ1_RESERVED1_SHIFT 0
  204. #define L4_KWQ_CONNECT_REQ1_LAYER_CODE (0x7<<4)
  205. #define L4_KWQ_CONNECT_REQ1_LAYER_CODE_SHIFT 4
  206. #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT (0x1<<7)
  207. #define L4_KWQ_CONNECT_REQ1_LINKED_WITH_NEXT_SHIFT 7
  208. #endif
  209. u32 cid;
  210. u32 pg_cid;
  211. u32 src_ip;
  212. u32 dst_ip;
  213. #if defined(__BIG_ENDIAN)
  214. u16 dst_port;
  215. u16 src_port;
  216. #elif defined(__LITTLE_ENDIAN)
  217. u16 src_port;
  218. u16 dst_port;
  219. #endif
  220. #if defined(__BIG_ENDIAN)
  221. u8 rsrv1[3];
  222. u8 tcp_flags;
  223. #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK (0x1<<0)
  224. #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK_SHIFT 0
  225. #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE (0x1<<1)
  226. #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE_SHIFT 1
  227. #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE (0x1<<2)
  228. #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE_SHIFT 2
  229. #define L4_KWQ_CONNECT_REQ1_TIME_STAMP (0x1<<3)
  230. #define L4_KWQ_CONNECT_REQ1_TIME_STAMP_SHIFT 3
  231. #define L4_KWQ_CONNECT_REQ1_SACK (0x1<<4)
  232. #define L4_KWQ_CONNECT_REQ1_SACK_SHIFT 4
  233. #define L4_KWQ_CONNECT_REQ1_SEG_SCALING (0x1<<5)
  234. #define L4_KWQ_CONNECT_REQ1_SEG_SCALING_SHIFT 5
  235. #define L4_KWQ_CONNECT_REQ1_RESERVED2 (0x3<<6)
  236. #define L4_KWQ_CONNECT_REQ1_RESERVED2_SHIFT 6
  237. #elif defined(__LITTLE_ENDIAN)
  238. u8 tcp_flags;
  239. #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK (0x1<<0)
  240. #define L4_KWQ_CONNECT_REQ1_NO_DELAY_ACK_SHIFT 0
  241. #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE (0x1<<1)
  242. #define L4_KWQ_CONNECT_REQ1_KEEP_ALIVE_SHIFT 1
  243. #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE (0x1<<2)
  244. #define L4_KWQ_CONNECT_REQ1_NAGLE_ENABLE_SHIFT 2
  245. #define L4_KWQ_CONNECT_REQ1_TIME_STAMP (0x1<<3)
  246. #define L4_KWQ_CONNECT_REQ1_TIME_STAMP_SHIFT 3
  247. #define L4_KWQ_CONNECT_REQ1_SACK (0x1<<4)
  248. #define L4_KWQ_CONNECT_REQ1_SACK_SHIFT 4
  249. #define L4_KWQ_CONNECT_REQ1_SEG_SCALING (0x1<<5)
  250. #define L4_KWQ_CONNECT_REQ1_SEG_SCALING_SHIFT 5
  251. #define L4_KWQ_CONNECT_REQ1_RESERVED2 (0x3<<6)
  252. #define L4_KWQ_CONNECT_REQ1_RESERVED2_SHIFT 6
  253. u8 rsrv1[3];
  254. #endif
  255. u32 rsrv2;
  256. };
  257. /*
  258. * The second ( optional )request to be passed in order to establish
  259. * connection in option2 - for IPv6 only
  260. */
  261. struct l4_kwq_connect_req2 {
  262. #if defined(__BIG_ENDIAN)
  263. u8 flags;
  264. #define L4_KWQ_CONNECT_REQ2_RESERVED1 (0xF<<0)
  265. #define L4_KWQ_CONNECT_REQ2_RESERVED1_SHIFT 0
  266. #define L4_KWQ_CONNECT_REQ2_LAYER_CODE (0x7<<4)
  267. #define L4_KWQ_CONNECT_REQ2_LAYER_CODE_SHIFT 4
  268. #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT (0x1<<7)
  269. #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT_SHIFT 7
  270. u8 op_code;
  271. u8 reserved0;
  272. u8 rsrv;
  273. #elif defined(__LITTLE_ENDIAN)
  274. u8 rsrv;
  275. u8 reserved0;
  276. u8 op_code;
  277. u8 flags;
  278. #define L4_KWQ_CONNECT_REQ2_RESERVED1 (0xF<<0)
  279. #define L4_KWQ_CONNECT_REQ2_RESERVED1_SHIFT 0
  280. #define L4_KWQ_CONNECT_REQ2_LAYER_CODE (0x7<<4)
  281. #define L4_KWQ_CONNECT_REQ2_LAYER_CODE_SHIFT 4
  282. #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT (0x1<<7)
  283. #define L4_KWQ_CONNECT_REQ2_LINKED_WITH_NEXT_SHIFT 7
  284. #endif
  285. u32 reserved2;
  286. u32 src_ip_v6_2;
  287. u32 src_ip_v6_3;
  288. u32 src_ip_v6_4;
  289. u32 dst_ip_v6_2;
  290. u32 dst_ip_v6_3;
  291. u32 dst_ip_v6_4;
  292. };
  293. /*
  294. * The third ( and last )request to be passed in order to establish
  295. * connection in option2
  296. */
  297. struct l4_kwq_connect_req3 {
  298. #if defined(__BIG_ENDIAN)
  299. u8 flags;
  300. #define L4_KWQ_CONNECT_REQ3_RESERVED1 (0xF<<0)
  301. #define L4_KWQ_CONNECT_REQ3_RESERVED1_SHIFT 0
  302. #define L4_KWQ_CONNECT_REQ3_LAYER_CODE (0x7<<4)
  303. #define L4_KWQ_CONNECT_REQ3_LAYER_CODE_SHIFT 4
  304. #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT (0x1<<7)
  305. #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT_SHIFT 7
  306. u8 op_code;
  307. u16 reserved0;
  308. #elif defined(__LITTLE_ENDIAN)
  309. u16 reserved0;
  310. u8 op_code;
  311. u8 flags;
  312. #define L4_KWQ_CONNECT_REQ3_RESERVED1 (0xF<<0)
  313. #define L4_KWQ_CONNECT_REQ3_RESERVED1_SHIFT 0
  314. #define L4_KWQ_CONNECT_REQ3_LAYER_CODE (0x7<<4)
  315. #define L4_KWQ_CONNECT_REQ3_LAYER_CODE_SHIFT 4
  316. #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT (0x1<<7)
  317. #define L4_KWQ_CONNECT_REQ3_LINKED_WITH_NEXT_SHIFT 7
  318. #endif
  319. u32 ka_timeout;
  320. u32 ka_interval ;
  321. #if defined(__BIG_ENDIAN)
  322. u8 snd_seq_scale;
  323. u8 ttl;
  324. u8 tos;
  325. u8 ka_max_probe_count;
  326. #elif defined(__LITTLE_ENDIAN)
  327. u8 ka_max_probe_count;
  328. u8 tos;
  329. u8 ttl;
  330. u8 snd_seq_scale;
  331. #endif
  332. #if defined(__BIG_ENDIAN)
  333. u16 pmtu;
  334. u16 mss;
  335. #elif defined(__LITTLE_ENDIAN)
  336. u16 mss;
  337. u16 pmtu;
  338. #endif
  339. u32 rcv_buf;
  340. u32 snd_buf;
  341. u32 seed;
  342. };
  343. /*
  344. * a KWQE request to offload a PG connection
  345. */
  346. struct l4_kwq_offload_pg {
  347. #if defined(__BIG_ENDIAN)
  348. u8 flags;
  349. #define L4_KWQ_OFFLOAD_PG_RESERVED1 (0xF<<0)
  350. #define L4_KWQ_OFFLOAD_PG_RESERVED1_SHIFT 0
  351. #define L4_KWQ_OFFLOAD_PG_LAYER_CODE (0x7<<4)
  352. #define L4_KWQ_OFFLOAD_PG_LAYER_CODE_SHIFT 4
  353. #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT (0x1<<7)
  354. #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT_SHIFT 7
  355. u8 op_code;
  356. u16 reserved0;
  357. #elif defined(__LITTLE_ENDIAN)
  358. u16 reserved0;
  359. u8 op_code;
  360. u8 flags;
  361. #define L4_KWQ_OFFLOAD_PG_RESERVED1 (0xF<<0)
  362. #define L4_KWQ_OFFLOAD_PG_RESERVED1_SHIFT 0
  363. #define L4_KWQ_OFFLOAD_PG_LAYER_CODE (0x7<<4)
  364. #define L4_KWQ_OFFLOAD_PG_LAYER_CODE_SHIFT 4
  365. #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT (0x1<<7)
  366. #define L4_KWQ_OFFLOAD_PG_LINKED_WITH_NEXT_SHIFT 7
  367. #endif
  368. #if defined(__BIG_ENDIAN)
  369. u8 l2hdr_nbytes;
  370. u8 pg_flags;
  371. #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP (0x1<<0)
  372. #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP_SHIFT 0
  373. #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING (0x1<<1)
  374. #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING_SHIFT 1
  375. #define L4_KWQ_OFFLOAD_PG_RESERVED2 (0x3F<<2)
  376. #define L4_KWQ_OFFLOAD_PG_RESERVED2_SHIFT 2
  377. u8 da0;
  378. u8 da1;
  379. #elif defined(__LITTLE_ENDIAN)
  380. u8 da1;
  381. u8 da0;
  382. u8 pg_flags;
  383. #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP (0x1<<0)
  384. #define L4_KWQ_OFFLOAD_PG_SNAP_ENCAP_SHIFT 0
  385. #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING (0x1<<1)
  386. #define L4_KWQ_OFFLOAD_PG_VLAN_TAGGING_SHIFT 1
  387. #define L4_KWQ_OFFLOAD_PG_RESERVED2 (0x3F<<2)
  388. #define L4_KWQ_OFFLOAD_PG_RESERVED2_SHIFT 2
  389. u8 l2hdr_nbytes;
  390. #endif
  391. #if defined(__BIG_ENDIAN)
  392. u8 da2;
  393. u8 da3;
  394. u8 da4;
  395. u8 da5;
  396. #elif defined(__LITTLE_ENDIAN)
  397. u8 da5;
  398. u8 da4;
  399. u8 da3;
  400. u8 da2;
  401. #endif
  402. #if defined(__BIG_ENDIAN)
  403. u8 sa0;
  404. u8 sa1;
  405. u8 sa2;
  406. u8 sa3;
  407. #elif defined(__LITTLE_ENDIAN)
  408. u8 sa3;
  409. u8 sa2;
  410. u8 sa1;
  411. u8 sa0;
  412. #endif
  413. #if defined(__BIG_ENDIAN)
  414. u8 sa4;
  415. u8 sa5;
  416. u16 etype;
  417. #elif defined(__LITTLE_ENDIAN)
  418. u16 etype;
  419. u8 sa5;
  420. u8 sa4;
  421. #endif
  422. #if defined(__BIG_ENDIAN)
  423. u16 vlan_tag;
  424. u16 ipid_start;
  425. #elif defined(__LITTLE_ENDIAN)
  426. u16 ipid_start;
  427. u16 vlan_tag;
  428. #endif
  429. #if defined(__BIG_ENDIAN)
  430. u16 ipid_count;
  431. u16 reserved3;
  432. #elif defined(__LITTLE_ENDIAN)
  433. u16 reserved3;
  434. u16 ipid_count;
  435. #endif
  436. u32 host_opaque;
  437. };
  438. /*
  439. * Abortively close the connection request
  440. */
  441. struct l4_kwq_reset_req {
  442. #if defined(__BIG_ENDIAN)
  443. u8 flags;
  444. #define L4_KWQ_RESET_REQ_RESERVED1 (0xF<<0)
  445. #define L4_KWQ_RESET_REQ_RESERVED1_SHIFT 0
  446. #define L4_KWQ_RESET_REQ_LAYER_CODE (0x7<<4)
  447. #define L4_KWQ_RESET_REQ_LAYER_CODE_SHIFT 4
  448. #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT (0x1<<7)
  449. #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT_SHIFT 7
  450. u8 op_code;
  451. u16 reserved0;
  452. #elif defined(__LITTLE_ENDIAN)
  453. u16 reserved0;
  454. u8 op_code;
  455. u8 flags;
  456. #define L4_KWQ_RESET_REQ_RESERVED1 (0xF<<0)
  457. #define L4_KWQ_RESET_REQ_RESERVED1_SHIFT 0
  458. #define L4_KWQ_RESET_REQ_LAYER_CODE (0x7<<4)
  459. #define L4_KWQ_RESET_REQ_LAYER_CODE_SHIFT 4
  460. #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT (0x1<<7)
  461. #define L4_KWQ_RESET_REQ_LINKED_WITH_NEXT_SHIFT 7
  462. #endif
  463. u32 cid;
  464. u32 reserved2[6];
  465. };
  466. /*
  467. * a KWQE request to update a PG connection
  468. */
  469. struct l4_kwq_update_pg {
  470. #if defined(__BIG_ENDIAN)
  471. u8 flags;
  472. #define L4_KWQ_UPDATE_PG_RESERVED1 (0xF<<0)
  473. #define L4_KWQ_UPDATE_PG_RESERVED1_SHIFT 0
  474. #define L4_KWQ_UPDATE_PG_LAYER_CODE (0x7<<4)
  475. #define L4_KWQ_UPDATE_PG_LAYER_CODE_SHIFT 4
  476. #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT (0x1<<7)
  477. #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT_SHIFT 7
  478. u8 opcode;
  479. u16 oper16;
  480. #elif defined(__LITTLE_ENDIAN)
  481. u16 oper16;
  482. u8 opcode;
  483. u8 flags;
  484. #define L4_KWQ_UPDATE_PG_RESERVED1 (0xF<<0)
  485. #define L4_KWQ_UPDATE_PG_RESERVED1_SHIFT 0
  486. #define L4_KWQ_UPDATE_PG_LAYER_CODE (0x7<<4)
  487. #define L4_KWQ_UPDATE_PG_LAYER_CODE_SHIFT 4
  488. #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT (0x1<<7)
  489. #define L4_KWQ_UPDATE_PG_LINKED_WITH_NEXT_SHIFT 7
  490. #endif
  491. u32 pg_cid;
  492. u32 pg_host_opaque;
  493. #if defined(__BIG_ENDIAN)
  494. u8 pg_valids;
  495. #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT (0x1<<0)
  496. #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT_SHIFT 0
  497. #define L4_KWQ_UPDATE_PG_VALIDS_DA (0x1<<1)
  498. #define L4_KWQ_UPDATE_PG_VALIDS_DA_SHIFT 1
  499. #define L4_KWQ_UPDATE_PG_RESERVERD2 (0x3F<<2)
  500. #define L4_KWQ_UPDATE_PG_RESERVERD2_SHIFT 2
  501. u8 pg_unused_a;
  502. u16 pg_ipid_count;
  503. #elif defined(__LITTLE_ENDIAN)
  504. u16 pg_ipid_count;
  505. u8 pg_unused_a;
  506. u8 pg_valids;
  507. #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT (0x1<<0)
  508. #define L4_KWQ_UPDATE_PG_VALIDS_IPID_COUNT_SHIFT 0
  509. #define L4_KWQ_UPDATE_PG_VALIDS_DA (0x1<<1)
  510. #define L4_KWQ_UPDATE_PG_VALIDS_DA_SHIFT 1
  511. #define L4_KWQ_UPDATE_PG_RESERVERD2 (0x3F<<2)
  512. #define L4_KWQ_UPDATE_PG_RESERVERD2_SHIFT 2
  513. #endif
  514. #if defined(__BIG_ENDIAN)
  515. u16 reserverd3;
  516. u8 da0;
  517. u8 da1;
  518. #elif defined(__LITTLE_ENDIAN)
  519. u8 da1;
  520. u8 da0;
  521. u16 reserverd3;
  522. #endif
  523. #if defined(__BIG_ENDIAN)
  524. u8 da2;
  525. u8 da3;
  526. u8 da4;
  527. u8 da5;
  528. #elif defined(__LITTLE_ENDIAN)
  529. u8 da5;
  530. u8 da4;
  531. u8 da3;
  532. u8 da2;
  533. #endif
  534. u32 reserved4;
  535. u32 reserved5;
  536. };
  537. /*
  538. * a KWQE request to upload a PG or L4 context
  539. */
  540. struct l4_kwq_upload {
  541. #if defined(__BIG_ENDIAN)
  542. u8 flags;
  543. #define L4_KWQ_UPLOAD_RESERVED1 (0xF<<0)
  544. #define L4_KWQ_UPLOAD_RESERVED1_SHIFT 0
  545. #define L4_KWQ_UPLOAD_LAYER_CODE (0x7<<4)
  546. #define L4_KWQ_UPLOAD_LAYER_CODE_SHIFT 4
  547. #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT (0x1<<7)
  548. #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT_SHIFT 7
  549. u8 opcode;
  550. u16 oper16;
  551. #elif defined(__LITTLE_ENDIAN)
  552. u16 oper16;
  553. u8 opcode;
  554. u8 flags;
  555. #define L4_KWQ_UPLOAD_RESERVED1 (0xF<<0)
  556. #define L4_KWQ_UPLOAD_RESERVED1_SHIFT 0
  557. #define L4_KWQ_UPLOAD_LAYER_CODE (0x7<<4)
  558. #define L4_KWQ_UPLOAD_LAYER_CODE_SHIFT 4
  559. #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT (0x1<<7)
  560. #define L4_KWQ_UPLOAD_LINKED_WITH_NEXT_SHIFT 7
  561. #endif
  562. u32 cid;
  563. u32 reserved2[6];
  564. };
  565. /*
  566. * bnx2x structures
  567. */
  568. /*
  569. * The iscsi aggregative context of Cstorm
  570. */
  571. struct cstorm_iscsi_ag_context {
  572. u32 agg_vars1;
  573. #define CSTORM_ISCSI_AG_CONTEXT_STATE (0xFF<<0)
  574. #define CSTORM_ISCSI_AG_CONTEXT_STATE_SHIFT 0
  575. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<8)
  576. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 8
  577. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<9)
  578. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 9
  579. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<10)
  580. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 10
  581. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<11)
  582. #define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 11
  583. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN (0x1<<12)
  584. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN_SHIFT 12
  585. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN (0x1<<13)
  586. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN_SHIFT 13
  587. #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF (0x3<<14)
  588. #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_SHIFT 14
  589. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66 (0x3<<16)
  590. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66_SHIFT 16
  591. #define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN (0x1<<18)
  592. #define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN_SHIFT 18
  593. #define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<19)
  594. #define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 19
  595. #define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN (0x1<<20)
  596. #define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN_SHIFT 20
  597. #define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<21)
  598. #define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 21
  599. #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN (0x1<<22)
  600. #define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN_SHIFT 22
  601. #define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE (0x7<<23)
  602. #define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE_SHIFT 23
  603. #define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE (0x3<<26)
  604. #define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE_SHIFT 26
  605. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52 (0x3<<28)
  606. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52_SHIFT 28
  607. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53 (0x3<<30)
  608. #define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53_SHIFT 30
  609. #if defined(__BIG_ENDIAN)
  610. u8 __aux1_th;
  611. u8 __aux1_val;
  612. u16 __agg_vars2;
  613. #elif defined(__LITTLE_ENDIAN)
  614. u16 __agg_vars2;
  615. u8 __aux1_val;
  616. u8 __aux1_th;
  617. #endif
  618. u32 rel_seq;
  619. u32 rel_seq_th;
  620. #if defined(__BIG_ENDIAN)
  621. u16 hq_cons;
  622. u16 hq_prod;
  623. #elif defined(__LITTLE_ENDIAN)
  624. u16 hq_prod;
  625. u16 hq_cons;
  626. #endif
  627. #if defined(__BIG_ENDIAN)
  628. u8 __reserved62;
  629. u8 __reserved61;
  630. u8 __reserved60;
  631. u8 __reserved59;
  632. #elif defined(__LITTLE_ENDIAN)
  633. u8 __reserved59;
  634. u8 __reserved60;
  635. u8 __reserved61;
  636. u8 __reserved62;
  637. #endif
  638. #if defined(__BIG_ENDIAN)
  639. u16 __reserved64;
  640. u16 cq_u_prod;
  641. #elif defined(__LITTLE_ENDIAN)
  642. u16 cq_u_prod;
  643. u16 __reserved64;
  644. #endif
  645. u32 __cq_u_prod1;
  646. #if defined(__BIG_ENDIAN)
  647. u16 __agg_vars3;
  648. u16 cq_u_pend;
  649. #elif defined(__LITTLE_ENDIAN)
  650. u16 cq_u_pend;
  651. u16 __agg_vars3;
  652. #endif
  653. #if defined(__BIG_ENDIAN)
  654. u16 __aux2_th;
  655. u16 aux2_val;
  656. #elif defined(__LITTLE_ENDIAN)
  657. u16 aux2_val;
  658. u16 __aux2_th;
  659. #endif
  660. };
  661. /*
  662. * The fcoe extra aggregative context section of Tstorm
  663. */
  664. struct tstorm_fcoe_extra_ag_context_section {
  665. u32 __agg_val1;
  666. #if defined(__BIG_ENDIAN)
  667. u8 __tcp_agg_vars2;
  668. u8 __agg_val3;
  669. u16 __agg_val2;
  670. #elif defined(__LITTLE_ENDIAN)
  671. u16 __agg_val2;
  672. u8 __agg_val3;
  673. u8 __tcp_agg_vars2;
  674. #endif
  675. #if defined(__BIG_ENDIAN)
  676. u16 __agg_val5;
  677. u8 __agg_val6;
  678. u8 __tcp_agg_vars3;
  679. #elif defined(__LITTLE_ENDIAN)
  680. u8 __tcp_agg_vars3;
  681. u8 __agg_val6;
  682. u16 __agg_val5;
  683. #endif
  684. u32 __lcq_prod;
  685. u32 rtt_seq;
  686. u32 rtt_time;
  687. u32 __reserved66;
  688. u32 wnd_right_edge;
  689. u32 tcp_agg_vars1;
  690. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<0)
  691. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 0
  692. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG (0x1<<1)
  693. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT 1
  694. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF (0x3<<2)
  695. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT 2
  696. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF (0x3<<4)
  697. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT 4
  698. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN (0x1<<6)
  699. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT 6
  700. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN (0x1<<7)
  701. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT 7
  702. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN (0x1<<8)
  703. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT 8
  704. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN (0x1<<9)
  705. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN_SHIFT 9
  706. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<10)
  707. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 10
  708. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG (0x1<<11)
  709. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT 11
  710. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN (0x1<<12)
  711. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT 12
  712. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN (0x1<<13)
  713. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT 13
  714. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF (0x3<<14)
  715. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_SHIFT 14
  716. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF (0x3<<16)
  717. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_SHIFT 16
  718. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED (0x1<<18)
  719. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT 18
  720. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<19)
  721. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 19
  722. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN (0x1<<20)
  723. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT 20
  724. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN (0x1<<21)
  725. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT 21
  726. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1 (0x3<<22)
  727. #define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1_SHIFT 22
  728. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ (0xF<<24)
  729. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT 24
  730. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ (0xF<<28)
  731. #define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT 28
  732. u32 snd_max;
  733. u32 __lcq_cons;
  734. u32 __reserved2;
  735. };
  736. /*
  737. * The fcoe aggregative context of Tstorm
  738. */
  739. struct tstorm_fcoe_ag_context {
  740. #if defined(__BIG_ENDIAN)
  741. u16 ulp_credit;
  742. u8 agg_vars1;
  743. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  744. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  745. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  746. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  747. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  748. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  749. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  750. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  751. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF (0x3<<4)
  752. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT 4
  753. #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG (0x1<<6)
  754. #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT 6
  755. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG (0x1<<7)
  756. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT 7
  757. u8 state;
  758. #elif defined(__LITTLE_ENDIAN)
  759. u8 state;
  760. u8 agg_vars1;
  761. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  762. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  763. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  764. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  765. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  766. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  767. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  768. #define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  769. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF (0x3<<4)
  770. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT 4
  771. #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG (0x1<<6)
  772. #define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT 6
  773. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG (0x1<<7)
  774. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT 7
  775. u16 ulp_credit;
  776. #endif
  777. #if defined(__BIG_ENDIAN)
  778. u16 __agg_val4;
  779. u16 agg_vars2;
  780. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG (0x1<<0)
  781. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT 0
  782. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG (0x1<<1)
  783. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT 1
  784. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF (0x3<<2)
  785. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT 2
  786. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF (0x3<<4)
  787. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT 4
  788. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF (0x3<<6)
  789. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT 6
  790. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF (0x3<<8)
  791. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT 8
  792. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG (0x1<<10)
  793. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT 10
  794. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN (0x1<<11)
  795. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT 11
  796. #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN (0x1<<12)
  797. #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT 12
  798. #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN (0x1<<13)
  799. #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT 13
  800. #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
  801. #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
  802. #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
  803. #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
  804. #elif defined(__LITTLE_ENDIAN)
  805. u16 agg_vars2;
  806. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG (0x1<<0)
  807. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT 0
  808. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG (0x1<<1)
  809. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT 1
  810. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF (0x3<<2)
  811. #define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT 2
  812. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF (0x3<<4)
  813. #define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT 4
  814. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF (0x3<<6)
  815. #define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT 6
  816. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF (0x3<<8)
  817. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT 8
  818. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG (0x1<<10)
  819. #define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT 10
  820. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN (0x1<<11)
  821. #define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT 11
  822. #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN (0x1<<12)
  823. #define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT 12
  824. #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN (0x1<<13)
  825. #define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT 13
  826. #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
  827. #define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
  828. #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
  829. #define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
  830. u16 __agg_val4;
  831. #endif
  832. struct tstorm_fcoe_extra_ag_context_section __extra_section;
  833. };
  834. /*
  835. * The tcp aggregative context section of Tstorm
  836. */
  837. struct tstorm_tcp_tcp_ag_context_section {
  838. u32 __agg_val1;
  839. #if defined(__BIG_ENDIAN)
  840. u8 __tcp_agg_vars2;
  841. u8 __agg_val3;
  842. u16 __agg_val2;
  843. #elif defined(__LITTLE_ENDIAN)
  844. u16 __agg_val2;
  845. u8 __agg_val3;
  846. u8 __tcp_agg_vars2;
  847. #endif
  848. #if defined(__BIG_ENDIAN)
  849. u16 __agg_val5;
  850. u8 __agg_val6;
  851. u8 __tcp_agg_vars3;
  852. #elif defined(__LITTLE_ENDIAN)
  853. u8 __tcp_agg_vars3;
  854. u8 __agg_val6;
  855. u16 __agg_val5;
  856. #endif
  857. u32 snd_nxt;
  858. u32 rtt_seq;
  859. u32 rtt_time;
  860. u32 __reserved66;
  861. u32 wnd_right_edge;
  862. u32 tcp_agg_vars1;
  863. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<0)
  864. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 0
  865. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG (0x1<<1)
  866. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT 1
  867. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF (0x3<<2)
  868. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT 2
  869. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF (0x3<<4)
  870. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT 4
  871. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN (0x1<<6)
  872. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT 6
  873. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN (0x1<<7)
  874. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT 7
  875. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN (0x1<<8)
  876. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT 8
  877. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN (0x1<<9)
  878. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN_SHIFT 9
  879. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<10)
  880. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 10
  881. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG (0x1<<11)
  882. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT 11
  883. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN (0x1<<12)
  884. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT 12
  885. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN (0x1<<13)
  886. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT 13
  887. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF (0x3<<14)
  888. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_SHIFT 14
  889. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF (0x3<<16)
  890. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_SHIFT 16
  891. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED (0x1<<18)
  892. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT 18
  893. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<19)
  894. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 19
  895. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN (0x1<<20)
  896. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT 20
  897. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN (0x1<<21)
  898. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT 21
  899. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1 (0x3<<22)
  900. #define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1_SHIFT 22
  901. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ (0xF<<24)
  902. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT 24
  903. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ (0xF<<28)
  904. #define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT 28
  905. u32 snd_max;
  906. u32 snd_una;
  907. u32 __reserved2;
  908. };
  909. /*
  910. * The iscsi aggregative context of Tstorm
  911. */
  912. struct tstorm_iscsi_ag_context {
  913. #if defined(__BIG_ENDIAN)
  914. u16 ulp_credit;
  915. u8 agg_vars1;
  916. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  917. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  918. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  919. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  920. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  921. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  922. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  923. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  924. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF (0x3<<4)
  925. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT 4
  926. #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG (0x1<<6)
  927. #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT 6
  928. #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG (0x1<<7)
  929. #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT 7
  930. u8 state;
  931. #elif defined(__LITTLE_ENDIAN)
  932. u8 state;
  933. u8 agg_vars1;
  934. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  935. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  936. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  937. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  938. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  939. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  940. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  941. #define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  942. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF (0x3<<4)
  943. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT 4
  944. #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG (0x1<<6)
  945. #define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT 6
  946. #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG (0x1<<7)
  947. #define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT 7
  948. u16 ulp_credit;
  949. #endif
  950. #if defined(__BIG_ENDIAN)
  951. u16 __agg_val4;
  952. u16 agg_vars2;
  953. #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG (0x1<<0)
  954. #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT 0
  955. #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG (0x1<<1)
  956. #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT 1
  957. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF (0x3<<2)
  958. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT 2
  959. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF (0x3<<4)
  960. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT 4
  961. #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF (0x3<<6)
  962. #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT 6
  963. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF (0x3<<8)
  964. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT 8
  965. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG (0x1<<10)
  966. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT 10
  967. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<11)
  968. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 11
  969. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN (0x1<<12)
  970. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT 12
  971. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN (0x1<<13)
  972. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT 13
  973. #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
  974. #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
  975. #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
  976. #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
  977. #elif defined(__LITTLE_ENDIAN)
  978. u16 agg_vars2;
  979. #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG (0x1<<0)
  980. #define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT 0
  981. #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG (0x1<<1)
  982. #define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT 1
  983. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF (0x3<<2)
  984. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT 2
  985. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF (0x3<<4)
  986. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT 4
  987. #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF (0x3<<6)
  988. #define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT 6
  989. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF (0x3<<8)
  990. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT 8
  991. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG (0x1<<10)
  992. #define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT 10
  993. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<11)
  994. #define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 11
  995. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN (0x1<<12)
  996. #define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT 12
  997. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN (0x1<<13)
  998. #define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT 13
  999. #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN (0x1<<14)
  1000. #define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT 14
  1001. #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN (0x1<<15)
  1002. #define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT 15
  1003. u16 __agg_val4;
  1004. #endif
  1005. struct tstorm_tcp_tcp_ag_context_section tcp;
  1006. };
  1007. /*
  1008. * The fcoe aggregative context of Ustorm
  1009. */
  1010. struct ustorm_fcoe_ag_context {
  1011. #if defined(__BIG_ENDIAN)
  1012. u8 __aux_counter_flags;
  1013. u8 agg_vars2;
  1014. #define USTORM_FCOE_AG_CONTEXT_TX_CF (0x3<<0)
  1015. #define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT 0
  1016. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF (0x3<<2)
  1017. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT 2
  1018. #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
  1019. #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
  1020. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
  1021. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
  1022. u8 agg_vars1;
  1023. #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1024. #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1025. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1026. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1027. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1028. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1029. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1030. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1031. #define USTORM_FCOE_AG_CONTEXT_INV_CF (0x3<<4)
  1032. #define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT 4
  1033. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF (0x3<<6)
  1034. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT 6
  1035. u8 state;
  1036. #elif defined(__LITTLE_ENDIAN)
  1037. u8 state;
  1038. u8 agg_vars1;
  1039. #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1040. #define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1041. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1042. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1043. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1044. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1045. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1046. #define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1047. #define USTORM_FCOE_AG_CONTEXT_INV_CF (0x3<<4)
  1048. #define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT 4
  1049. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF (0x3<<6)
  1050. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT 6
  1051. u8 agg_vars2;
  1052. #define USTORM_FCOE_AG_CONTEXT_TX_CF (0x3<<0)
  1053. #define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT 0
  1054. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF (0x3<<2)
  1055. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT 2
  1056. #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
  1057. #define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
  1058. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
  1059. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
  1060. u8 __aux_counter_flags;
  1061. #endif
  1062. #if defined(__BIG_ENDIAN)
  1063. u8 cdu_usage;
  1064. u8 agg_misc2;
  1065. u16 pbf_tx_seq_ack;
  1066. #elif defined(__LITTLE_ENDIAN)
  1067. u16 pbf_tx_seq_ack;
  1068. u8 agg_misc2;
  1069. u8 cdu_usage;
  1070. #endif
  1071. u32 agg_misc4;
  1072. #if defined(__BIG_ENDIAN)
  1073. u8 agg_val3_th;
  1074. u8 agg_val3;
  1075. u16 agg_misc3;
  1076. #elif defined(__LITTLE_ENDIAN)
  1077. u16 agg_misc3;
  1078. u8 agg_val3;
  1079. u8 agg_val3_th;
  1080. #endif
  1081. u32 expired_task_id;
  1082. u32 agg_misc4_th;
  1083. #if defined(__BIG_ENDIAN)
  1084. u16 cq_prod;
  1085. u16 cq_cons;
  1086. #elif defined(__LITTLE_ENDIAN)
  1087. u16 cq_cons;
  1088. u16 cq_prod;
  1089. #endif
  1090. #if defined(__BIG_ENDIAN)
  1091. u16 __reserved2;
  1092. u8 decision_rules;
  1093. #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE (0x7<<0)
  1094. #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT 0
  1095. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
  1096. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
  1097. #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG (0x1<<6)
  1098. #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT 6
  1099. #define __USTORM_FCOE_AG_CONTEXT_RESERVED1 (0x1<<7)
  1100. #define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT 7
  1101. u8 decision_rule_enable_bits;
  1102. #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN (0x1<<0)
  1103. #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT 0
  1104. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
  1105. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
  1106. #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN (0x1<<2)
  1107. #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT 2
  1108. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
  1109. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
  1110. #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<4)
  1111. #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 4
  1112. #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN (0x1<<5)
  1113. #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT 5
  1114. #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
  1115. #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
  1116. #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1117. #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1118. #elif defined(__LITTLE_ENDIAN)
  1119. u8 decision_rule_enable_bits;
  1120. #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN (0x1<<0)
  1121. #define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT 0
  1122. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
  1123. #define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
  1124. #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN (0x1<<2)
  1125. #define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT 2
  1126. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
  1127. #define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
  1128. #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<4)
  1129. #define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 4
  1130. #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN (0x1<<5)
  1131. #define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT 5
  1132. #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
  1133. #define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
  1134. #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1135. #define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1136. u8 decision_rules;
  1137. #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE (0x7<<0)
  1138. #define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT 0
  1139. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
  1140. #define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
  1141. #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG (0x1<<6)
  1142. #define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT 6
  1143. #define __USTORM_FCOE_AG_CONTEXT_RESERVED1 (0x1<<7)
  1144. #define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT 7
  1145. u16 __reserved2;
  1146. #endif
  1147. };
  1148. /*
  1149. * The iscsi aggregative context of Ustorm
  1150. */
  1151. struct ustorm_iscsi_ag_context {
  1152. #if defined(__BIG_ENDIAN)
  1153. u8 __aux_counter_flags;
  1154. u8 agg_vars2;
  1155. #define USTORM_ISCSI_AG_CONTEXT_TX_CF (0x3<<0)
  1156. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT 0
  1157. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF (0x3<<2)
  1158. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT 2
  1159. #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
  1160. #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
  1161. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
  1162. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
  1163. u8 agg_vars1;
  1164. #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1165. #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1166. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1167. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1168. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1169. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1170. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1171. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1172. #define USTORM_ISCSI_AG_CONTEXT_INV_CF (0x3<<4)
  1173. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT 4
  1174. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF (0x3<<6)
  1175. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT 6
  1176. u8 state;
  1177. #elif defined(__LITTLE_ENDIAN)
  1178. u8 state;
  1179. u8 agg_vars1;
  1180. #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1181. #define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1182. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1183. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1184. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1185. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1186. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1187. #define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1188. #define USTORM_ISCSI_AG_CONTEXT_INV_CF (0x3<<4)
  1189. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT 4
  1190. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF (0x3<<6)
  1191. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT 6
  1192. u8 agg_vars2;
  1193. #define USTORM_ISCSI_AG_CONTEXT_TX_CF (0x3<<0)
  1194. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT 0
  1195. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF (0x3<<2)
  1196. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT 2
  1197. #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE (0x7<<4)
  1198. #define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT 4
  1199. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK (0x1<<7)
  1200. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT 7
  1201. u8 __aux_counter_flags;
  1202. #endif
  1203. #if defined(__BIG_ENDIAN)
  1204. u8 cdu_usage;
  1205. u8 agg_misc2;
  1206. u16 __cq_local_comp_itt_val;
  1207. #elif defined(__LITTLE_ENDIAN)
  1208. u16 __cq_local_comp_itt_val;
  1209. u8 agg_misc2;
  1210. u8 cdu_usage;
  1211. #endif
  1212. u32 agg_misc4;
  1213. #if defined(__BIG_ENDIAN)
  1214. u8 agg_val3_th;
  1215. u8 agg_val3;
  1216. u16 agg_misc3;
  1217. #elif defined(__LITTLE_ENDIAN)
  1218. u16 agg_misc3;
  1219. u8 agg_val3;
  1220. u8 agg_val3_th;
  1221. #endif
  1222. u32 agg_val1;
  1223. u32 agg_misc4_th;
  1224. #if defined(__BIG_ENDIAN)
  1225. u16 agg_val2_th;
  1226. u16 agg_val2;
  1227. #elif defined(__LITTLE_ENDIAN)
  1228. u16 agg_val2;
  1229. u16 agg_val2_th;
  1230. #endif
  1231. #if defined(__BIG_ENDIAN)
  1232. u16 __reserved2;
  1233. u8 decision_rules;
  1234. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE (0x7<<0)
  1235. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT 0
  1236. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
  1237. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
  1238. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG (0x1<<6)
  1239. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT 6
  1240. #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1 (0x1<<7)
  1241. #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT 7
  1242. u8 decision_rule_enable_bits;
  1243. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN (0x1<<0)
  1244. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT 0
  1245. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
  1246. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
  1247. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN (0x1<<2)
  1248. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT 2
  1249. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
  1250. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
  1251. #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN (0x1<<4)
  1252. #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT 4
  1253. #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<5)
  1254. #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 5
  1255. #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
  1256. #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
  1257. #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1258. #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1259. #elif defined(__LITTLE_ENDIAN)
  1260. u8 decision_rule_enable_bits;
  1261. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN (0x1<<0)
  1262. #define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT 0
  1263. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN (0x1<<1)
  1264. #define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT 1
  1265. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN (0x1<<2)
  1266. #define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT 2
  1267. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN (0x1<<3)
  1268. #define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT 3
  1269. #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN (0x1<<4)
  1270. #define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT 4
  1271. #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN (0x1<<5)
  1272. #define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT 5
  1273. #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN (0x1<<6)
  1274. #define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT 6
  1275. #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1276. #define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1277. u8 decision_rules;
  1278. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE (0x7<<0)
  1279. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT 0
  1280. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE (0x7<<3)
  1281. #define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT 3
  1282. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG (0x1<<6)
  1283. #define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT 6
  1284. #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1 (0x1<<7)
  1285. #define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT 7
  1286. u16 __reserved2;
  1287. #endif
  1288. };
  1289. /*
  1290. * The fcoe aggregative context section of Xstorm
  1291. */
  1292. struct xstorm_fcoe_extra_ag_context_section {
  1293. #if defined(__BIG_ENDIAN)
  1294. u8 tcp_agg_vars1;
  1295. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51 (0x3<<0)
  1296. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT 0
  1297. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
  1298. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
  1299. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
  1300. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
  1301. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN (0x1<<6)
  1302. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT 6
  1303. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG (0x1<<7)
  1304. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT 7
  1305. u8 __reserved_da_cnt;
  1306. u16 __mtu;
  1307. #elif defined(__LITTLE_ENDIAN)
  1308. u16 __mtu;
  1309. u8 __reserved_da_cnt;
  1310. u8 tcp_agg_vars1;
  1311. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51 (0x3<<0)
  1312. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT 0
  1313. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
  1314. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
  1315. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
  1316. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
  1317. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN (0x1<<6)
  1318. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT 6
  1319. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG (0x1<<7)
  1320. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT 7
  1321. #endif
  1322. u32 snd_nxt;
  1323. u32 __xfrqe_bd_addr_lo;
  1324. u32 __xfrqe_bd_addr_hi;
  1325. u32 __xfrqe_data1;
  1326. #if defined(__BIG_ENDIAN)
  1327. u8 __agg_val8_th;
  1328. u8 __tx_dest;
  1329. u16 tcp_agg_vars2;
  1330. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57 (0x1<<0)
  1331. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT 0
  1332. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58 (0x1<<1)
  1333. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT 1
  1334. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59 (0x1<<2)
  1335. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT 2
  1336. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
  1337. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
  1338. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
  1339. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
  1340. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60 (0x1<<5)
  1341. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT 5
  1342. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN (0x1<<6)
  1343. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT 6
  1344. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
  1345. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
  1346. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN (0x1<<8)
  1347. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT 8
  1348. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
  1349. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
  1350. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
  1351. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
  1352. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
  1353. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
  1354. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
  1355. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
  1356. #elif defined(__LITTLE_ENDIAN)
  1357. u16 tcp_agg_vars2;
  1358. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57 (0x1<<0)
  1359. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT 0
  1360. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58 (0x1<<1)
  1361. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT 1
  1362. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59 (0x1<<2)
  1363. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT 2
  1364. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
  1365. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
  1366. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
  1367. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
  1368. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60 (0x1<<5)
  1369. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT 5
  1370. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN (0x1<<6)
  1371. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT 6
  1372. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
  1373. #define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
  1374. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN (0x1<<8)
  1375. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT 8
  1376. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
  1377. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
  1378. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
  1379. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
  1380. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
  1381. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
  1382. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
  1383. #define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
  1384. u8 __tx_dest;
  1385. u8 __agg_val8_th;
  1386. #endif
  1387. u32 __sq_base_addr_lo;
  1388. u32 __sq_base_addr_hi;
  1389. u32 __xfrq_base_addr_lo;
  1390. u32 __xfrq_base_addr_hi;
  1391. #if defined(__BIG_ENDIAN)
  1392. u16 __xfrq_cons;
  1393. u16 __xfrq_prod;
  1394. #elif defined(__LITTLE_ENDIAN)
  1395. u16 __xfrq_prod;
  1396. u16 __xfrq_cons;
  1397. #endif
  1398. #if defined(__BIG_ENDIAN)
  1399. u8 __tcp_agg_vars5;
  1400. u8 __tcp_agg_vars4;
  1401. u8 __tcp_agg_vars3;
  1402. u8 __reserved_force_pure_ack_cnt;
  1403. #elif defined(__LITTLE_ENDIAN)
  1404. u8 __reserved_force_pure_ack_cnt;
  1405. u8 __tcp_agg_vars3;
  1406. u8 __tcp_agg_vars4;
  1407. u8 __tcp_agg_vars5;
  1408. #endif
  1409. u32 __tcp_agg_vars6;
  1410. #if defined(__BIG_ENDIAN)
  1411. u16 __xfrqe_mng;
  1412. u16 __tcp_agg_vars7;
  1413. #elif defined(__LITTLE_ENDIAN)
  1414. u16 __tcp_agg_vars7;
  1415. u16 __xfrqe_mng;
  1416. #endif
  1417. u32 __xfrqe_data0;
  1418. u32 __agg_val10_th;
  1419. #if defined(__BIG_ENDIAN)
  1420. u16 __reserved3;
  1421. u8 __reserved2;
  1422. u8 __da_only_cnt;
  1423. #elif defined(__LITTLE_ENDIAN)
  1424. u8 __da_only_cnt;
  1425. u8 __reserved2;
  1426. u16 __reserved3;
  1427. #endif
  1428. };
  1429. /*
  1430. * The fcoe aggregative context of Xstorm
  1431. */
  1432. struct xstorm_fcoe_ag_context {
  1433. #if defined(__BIG_ENDIAN)
  1434. u16 agg_val1;
  1435. u8 agg_vars1;
  1436. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1437. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1438. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1439. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1440. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51 (0x1<<2)
  1441. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT 2
  1442. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52 (0x1<<3)
  1443. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT 3
  1444. #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  1445. #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  1446. #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN (0x1<<5)
  1447. #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT 5
  1448. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  1449. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  1450. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN (0x1<<7)
  1451. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT 7
  1452. u8 __state;
  1453. #elif defined(__LITTLE_ENDIAN)
  1454. u8 __state;
  1455. u8 agg_vars1;
  1456. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1457. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1458. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1459. #define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1460. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51 (0x1<<2)
  1461. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT 2
  1462. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52 (0x1<<3)
  1463. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT 3
  1464. #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  1465. #define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  1466. #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN (0x1<<5)
  1467. #define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT 5
  1468. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  1469. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  1470. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN (0x1<<7)
  1471. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT 7
  1472. u16 agg_val1;
  1473. #endif
  1474. #if defined(__BIG_ENDIAN)
  1475. u8 cdu_reserved;
  1476. u8 __agg_vars4;
  1477. u8 agg_vars3;
  1478. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  1479. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  1480. #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF (0x3<<6)
  1481. #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT 6
  1482. u8 agg_vars2;
  1483. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF (0x3<<0)
  1484. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT 0
  1485. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  1486. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  1487. #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  1488. #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  1489. #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  1490. #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  1491. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  1492. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  1493. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1494. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1495. #elif defined(__LITTLE_ENDIAN)
  1496. u8 agg_vars2;
  1497. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF (0x3<<0)
  1498. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT 0
  1499. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  1500. #define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  1501. #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  1502. #define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  1503. #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  1504. #define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  1505. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  1506. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  1507. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1508. #define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1509. u8 agg_vars3;
  1510. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  1511. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  1512. #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF (0x3<<6)
  1513. #define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT 6
  1514. u8 __agg_vars4;
  1515. u8 cdu_reserved;
  1516. #endif
  1517. u32 more_to_send;
  1518. #if defined(__BIG_ENDIAN)
  1519. u16 agg_vars5;
  1520. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  1521. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  1522. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  1523. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  1524. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  1525. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  1526. #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE (0x3<<14)
  1527. #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT 14
  1528. u16 sq_cons;
  1529. #elif defined(__LITTLE_ENDIAN)
  1530. u16 sq_cons;
  1531. u16 agg_vars5;
  1532. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  1533. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  1534. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  1535. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  1536. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  1537. #define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  1538. #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE (0x3<<14)
  1539. #define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT 14
  1540. #endif
  1541. struct xstorm_fcoe_extra_ag_context_section __extra_section;
  1542. #if defined(__BIG_ENDIAN)
  1543. u16 agg_vars7;
  1544. #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  1545. #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  1546. #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  1547. #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  1548. #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF (0x3<<4)
  1549. #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT 4
  1550. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  1551. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  1552. #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF (0x3<<8)
  1553. #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT 8
  1554. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62 (0x1<<10)
  1555. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT 10
  1556. #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  1557. #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  1558. #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  1559. #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  1560. #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  1561. #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  1562. #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  1563. #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  1564. #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG (0x1<<15)
  1565. #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT 15
  1566. u8 agg_val3_th;
  1567. u8 agg_vars6;
  1568. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  1569. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  1570. #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE (0x7<<3)
  1571. #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT 3
  1572. #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE (0x3<<6)
  1573. #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT 6
  1574. #elif defined(__LITTLE_ENDIAN)
  1575. u8 agg_vars6;
  1576. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  1577. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  1578. #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE (0x7<<3)
  1579. #define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT 3
  1580. #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE (0x3<<6)
  1581. #define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT 6
  1582. u8 agg_val3_th;
  1583. u16 agg_vars7;
  1584. #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  1585. #define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  1586. #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  1587. #define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  1588. #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF (0x3<<4)
  1589. #define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT 4
  1590. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  1591. #define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  1592. #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF (0x3<<8)
  1593. #define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT 8
  1594. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62 (0x1<<10)
  1595. #define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT 10
  1596. #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  1597. #define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  1598. #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  1599. #define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  1600. #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  1601. #define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  1602. #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  1603. #define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  1604. #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG (0x1<<15)
  1605. #define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT 15
  1606. #endif
  1607. #if defined(__BIG_ENDIAN)
  1608. u16 __agg_val11_th;
  1609. u16 __agg_val11;
  1610. #elif defined(__LITTLE_ENDIAN)
  1611. u16 __agg_val11;
  1612. u16 __agg_val11_th;
  1613. #endif
  1614. #if defined(__BIG_ENDIAN)
  1615. u8 __reserved1;
  1616. u8 __agg_val6_th;
  1617. u16 __agg_val9;
  1618. #elif defined(__LITTLE_ENDIAN)
  1619. u16 __agg_val9;
  1620. u8 __agg_val6_th;
  1621. u8 __reserved1;
  1622. #endif
  1623. #if defined(__BIG_ENDIAN)
  1624. u16 confq_cons;
  1625. u16 confq_prod;
  1626. #elif defined(__LITTLE_ENDIAN)
  1627. u16 confq_prod;
  1628. u16 confq_cons;
  1629. #endif
  1630. u32 agg_vars8;
  1631. #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
  1632. #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2_SHIFT 0
  1633. #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
  1634. #define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3_SHIFT 24
  1635. #if defined(__BIG_ENDIAN)
  1636. u16 __cache_wqe_db;
  1637. u16 sq_prod;
  1638. #elif defined(__LITTLE_ENDIAN)
  1639. u16 sq_prod;
  1640. u16 __cache_wqe_db;
  1641. #endif
  1642. #if defined(__BIG_ENDIAN)
  1643. u8 agg_val3;
  1644. u8 agg_val6;
  1645. u8 agg_val5_th;
  1646. u8 agg_val5;
  1647. #elif defined(__LITTLE_ENDIAN)
  1648. u8 agg_val5;
  1649. u8 agg_val5_th;
  1650. u8 agg_val6;
  1651. u8 agg_val3;
  1652. #endif
  1653. #if defined(__BIG_ENDIAN)
  1654. u16 __agg_misc1;
  1655. u16 agg_limit1;
  1656. #elif defined(__LITTLE_ENDIAN)
  1657. u16 agg_limit1;
  1658. u16 __agg_misc1;
  1659. #endif
  1660. u32 completion_seq;
  1661. u32 confq_pbl_base_lo;
  1662. u32 confq_pbl_base_hi;
  1663. };
  1664. /*
  1665. * The tcp aggregative context section of Xstorm
  1666. */
  1667. struct xstorm_tcp_tcp_ag_context_section {
  1668. #if defined(__BIG_ENDIAN)
  1669. u8 tcp_agg_vars1;
  1670. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF (0x3<<0)
  1671. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT 0
  1672. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
  1673. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
  1674. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
  1675. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
  1676. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN (0x1<<6)
  1677. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT 6
  1678. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG (0x1<<7)
  1679. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT 7
  1680. u8 __da_cnt;
  1681. u16 mss;
  1682. #elif defined(__LITTLE_ENDIAN)
  1683. u16 mss;
  1684. u8 __da_cnt;
  1685. u8 tcp_agg_vars1;
  1686. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF (0x3<<0)
  1687. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT 0
  1688. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED (0x3<<2)
  1689. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT 2
  1690. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF (0x3<<4)
  1691. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT 4
  1692. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN (0x1<<6)
  1693. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT 6
  1694. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG (0x1<<7)
  1695. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT 7
  1696. #endif
  1697. u32 snd_nxt;
  1698. u32 tx_wnd;
  1699. u32 snd_una;
  1700. u32 local_adv_wnd;
  1701. #if defined(__BIG_ENDIAN)
  1702. u8 __agg_val8_th;
  1703. u8 __tx_dest;
  1704. u16 tcp_agg_vars2;
  1705. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG (0x1<<0)
  1706. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT 0
  1707. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED (0x1<<1)
  1708. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT 1
  1709. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE (0x1<<2)
  1710. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT 2
  1711. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
  1712. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
  1713. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
  1714. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
  1715. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE (0x1<<5)
  1716. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT 5
  1717. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN (0x1<<6)
  1718. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT 6
  1719. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
  1720. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
  1721. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN (0x1<<8)
  1722. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT 8
  1723. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
  1724. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
  1725. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
  1726. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
  1727. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
  1728. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
  1729. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
  1730. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
  1731. #elif defined(__LITTLE_ENDIAN)
  1732. u16 tcp_agg_vars2;
  1733. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG (0x1<<0)
  1734. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT 0
  1735. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED (0x1<<1)
  1736. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT 1
  1737. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE (0x1<<2)
  1738. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT 2
  1739. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG (0x1<<3)
  1740. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT 3
  1741. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG (0x1<<4)
  1742. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT 4
  1743. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE (0x1<<5)
  1744. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT 5
  1745. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN (0x1<<6)
  1746. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT 6
  1747. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN (0x1<<7)
  1748. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT 7
  1749. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN (0x1<<8)
  1750. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT 8
  1751. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG (0x1<<9)
  1752. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT 9
  1753. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF (0x3<<10)
  1754. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT 10
  1755. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF (0x3<<12)
  1756. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT 12
  1757. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF (0x3<<14)
  1758. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT 14
  1759. u8 __tx_dest;
  1760. u8 __agg_val8_th;
  1761. #endif
  1762. u32 ack_to_far_end;
  1763. u32 rto_timer;
  1764. u32 ka_timer;
  1765. u32 ts_to_echo;
  1766. #if defined(__BIG_ENDIAN)
  1767. u16 __agg_val7_th;
  1768. u16 __agg_val7;
  1769. #elif defined(__LITTLE_ENDIAN)
  1770. u16 __agg_val7;
  1771. u16 __agg_val7_th;
  1772. #endif
  1773. #if defined(__BIG_ENDIAN)
  1774. u8 __tcp_agg_vars5;
  1775. u8 __tcp_agg_vars4;
  1776. u8 __tcp_agg_vars3;
  1777. u8 __force_pure_ack_cnt;
  1778. #elif defined(__LITTLE_ENDIAN)
  1779. u8 __force_pure_ack_cnt;
  1780. u8 __tcp_agg_vars3;
  1781. u8 __tcp_agg_vars4;
  1782. u8 __tcp_agg_vars5;
  1783. #endif
  1784. u32 tcp_agg_vars6;
  1785. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN (0x1<<0)
  1786. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN_SHIFT 0
  1787. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN (0x1<<1)
  1788. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN_SHIFT 1
  1789. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN (0x1<<2)
  1790. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN_SHIFT 2
  1791. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN (0x1<<3)
  1792. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT 3
  1793. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG (0x1<<4)
  1794. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG_SHIFT 4
  1795. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG (0x1<<5)
  1796. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG_SHIFT 5
  1797. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF (0x3<<6)
  1798. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF_SHIFT 6
  1799. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF (0x3<<8)
  1800. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_SHIFT 8
  1801. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF (0x3<<10)
  1802. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_SHIFT 10
  1803. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF (0x3<<12)
  1804. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_SHIFT 12
  1805. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF (0x3<<14)
  1806. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_SHIFT 14
  1807. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF (0x3<<16)
  1808. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF_SHIFT 16
  1809. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF (0x3<<18)
  1810. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF_SHIFT 18
  1811. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF (0x3<<20)
  1812. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF_SHIFT 20
  1813. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF (0x3<<22)
  1814. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF_SHIFT 22
  1815. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF (0x3<<24)
  1816. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF_SHIFT 24
  1817. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG (0x1<<26)
  1818. #define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG_SHIFT 26
  1819. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71 (0x1<<27)
  1820. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71_SHIFT 27
  1821. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY (0x1<<28)
  1822. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY_SHIFT 28
  1823. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG (0x1<<29)
  1824. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG_SHIFT 29
  1825. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG (0x1<<30)
  1826. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG_SHIFT 30
  1827. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG (0x1<<31)
  1828. #define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG_SHIFT 31
  1829. #if defined(__BIG_ENDIAN)
  1830. u16 __agg_misc6;
  1831. u16 __tcp_agg_vars7;
  1832. #elif defined(__LITTLE_ENDIAN)
  1833. u16 __tcp_agg_vars7;
  1834. u16 __agg_misc6;
  1835. #endif
  1836. u32 __agg_val10;
  1837. u32 __agg_val10_th;
  1838. #if defined(__BIG_ENDIAN)
  1839. u16 __reserved3;
  1840. u8 __reserved2;
  1841. u8 __da_only_cnt;
  1842. #elif defined(__LITTLE_ENDIAN)
  1843. u8 __da_only_cnt;
  1844. u8 __reserved2;
  1845. u16 __reserved3;
  1846. #endif
  1847. };
  1848. /*
  1849. * The iscsi aggregative context of Xstorm
  1850. */
  1851. struct xstorm_iscsi_ag_context {
  1852. #if defined(__BIG_ENDIAN)
  1853. u16 agg_val1;
  1854. u8 agg_vars1;
  1855. #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1856. #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1857. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1858. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1859. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1860. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1861. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1862. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1863. #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  1864. #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  1865. #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN (0x1<<5)
  1866. #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT 5
  1867. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  1868. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  1869. #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
  1870. #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
  1871. u8 state;
  1872. #elif defined(__LITTLE_ENDIAN)
  1873. u8 state;
  1874. u8 agg_vars1;
  1875. #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  1876. #define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  1877. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  1878. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  1879. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  1880. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  1881. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  1882. #define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  1883. #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  1884. #define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  1885. #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN (0x1<<5)
  1886. #define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT 5
  1887. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  1888. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  1889. #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
  1890. #define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
  1891. u16 agg_val1;
  1892. #endif
  1893. #if defined(__BIG_ENDIAN)
  1894. u8 cdu_reserved;
  1895. u8 __agg_vars4;
  1896. u8 agg_vars3;
  1897. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  1898. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  1899. #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
  1900. #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
  1901. u8 agg_vars2;
  1902. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF (0x3<<0)
  1903. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT 0
  1904. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  1905. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  1906. #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  1907. #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  1908. #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  1909. #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  1910. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  1911. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  1912. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1913. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1914. #elif defined(__LITTLE_ENDIAN)
  1915. u8 agg_vars2;
  1916. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF (0x3<<0)
  1917. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT 0
  1918. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  1919. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  1920. #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  1921. #define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  1922. #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  1923. #define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  1924. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  1925. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  1926. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN (0x1<<7)
  1927. #define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT 7
  1928. u8 agg_vars3;
  1929. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  1930. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  1931. #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
  1932. #define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
  1933. u8 __agg_vars4;
  1934. u8 cdu_reserved;
  1935. #endif
  1936. u32 more_to_send;
  1937. #if defined(__BIG_ENDIAN)
  1938. u16 agg_vars5;
  1939. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  1940. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  1941. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  1942. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  1943. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  1944. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  1945. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
  1946. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT 14
  1947. u16 sq_cons;
  1948. #elif defined(__LITTLE_ENDIAN)
  1949. u16 sq_cons;
  1950. u16 agg_vars5;
  1951. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  1952. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  1953. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  1954. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  1955. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  1956. #define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  1957. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
  1958. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT 14
  1959. #endif
  1960. struct xstorm_tcp_tcp_ag_context_section tcp;
  1961. #if defined(__BIG_ENDIAN)
  1962. u16 agg_vars7;
  1963. #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  1964. #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  1965. #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  1966. #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  1967. #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
  1968. #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
  1969. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  1970. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  1971. #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF (0x3<<8)
  1972. #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT 8
  1973. #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
  1974. #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
  1975. #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  1976. #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  1977. #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  1978. #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  1979. #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  1980. #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  1981. #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  1982. #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  1983. #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
  1984. #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
  1985. u8 agg_val3_th;
  1986. u8 agg_vars6;
  1987. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  1988. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  1989. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
  1990. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT 3
  1991. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
  1992. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT 6
  1993. #elif defined(__LITTLE_ENDIAN)
  1994. u8 agg_vars6;
  1995. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  1996. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  1997. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
  1998. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT 3
  1999. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
  2000. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT 6
  2001. u8 agg_val3_th;
  2002. u16 agg_vars7;
  2003. #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  2004. #define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  2005. #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  2006. #define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  2007. #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
  2008. #define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
  2009. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  2010. #define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  2011. #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF (0x3<<8)
  2012. #define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT 8
  2013. #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
  2014. #define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
  2015. #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  2016. #define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  2017. #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  2018. #define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  2019. #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  2020. #define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  2021. #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  2022. #define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  2023. #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
  2024. #define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
  2025. #endif
  2026. #if defined(__BIG_ENDIAN)
  2027. u16 __agg_val11_th;
  2028. u16 __gen_data;
  2029. #elif defined(__LITTLE_ENDIAN)
  2030. u16 __gen_data;
  2031. u16 __agg_val11_th;
  2032. #endif
  2033. #if defined(__BIG_ENDIAN)
  2034. u8 __reserved1;
  2035. u8 __agg_val6_th;
  2036. u16 __agg_val9;
  2037. #elif defined(__LITTLE_ENDIAN)
  2038. u16 __agg_val9;
  2039. u8 __agg_val6_th;
  2040. u8 __reserved1;
  2041. #endif
  2042. #if defined(__BIG_ENDIAN)
  2043. u16 hq_prod;
  2044. u16 hq_cons;
  2045. #elif defined(__LITTLE_ENDIAN)
  2046. u16 hq_cons;
  2047. u16 hq_prod;
  2048. #endif
  2049. u32 agg_vars8;
  2050. #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
  2051. #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2_SHIFT 0
  2052. #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
  2053. #define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3_SHIFT 24
  2054. #if defined(__BIG_ENDIAN)
  2055. u16 r2tq_prod;
  2056. u16 sq_prod;
  2057. #elif defined(__LITTLE_ENDIAN)
  2058. u16 sq_prod;
  2059. u16 r2tq_prod;
  2060. #endif
  2061. #if defined(__BIG_ENDIAN)
  2062. u8 agg_val3;
  2063. u8 agg_val6;
  2064. u8 agg_val5_th;
  2065. u8 agg_val5;
  2066. #elif defined(__LITTLE_ENDIAN)
  2067. u8 agg_val5;
  2068. u8 agg_val5_th;
  2069. u8 agg_val6;
  2070. u8 agg_val3;
  2071. #endif
  2072. #if defined(__BIG_ENDIAN)
  2073. u16 __agg_misc1;
  2074. u16 agg_limit1;
  2075. #elif defined(__LITTLE_ENDIAN)
  2076. u16 agg_limit1;
  2077. u16 __agg_misc1;
  2078. #endif
  2079. u32 hq_cons_tcp_seq;
  2080. u32 exp_stat_sn;
  2081. u32 rst_seq_num;
  2082. };
  2083. /*
  2084. * The L5cm aggregative context of XStorm
  2085. */
  2086. struct xstorm_l5cm_ag_context {
  2087. #if defined(__BIG_ENDIAN)
  2088. u16 agg_val1;
  2089. u8 agg_vars1;
  2090. #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  2091. #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  2092. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  2093. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  2094. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  2095. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  2096. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  2097. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  2098. #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  2099. #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  2100. #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN (0x1<<5)
  2101. #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN_SHIFT 5
  2102. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  2103. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  2104. #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
  2105. #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
  2106. u8 state;
  2107. #elif defined(__LITTLE_ENDIAN)
  2108. u8 state;
  2109. u8 agg_vars1;
  2110. #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0 (0x1<<0)
  2111. #define __XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM0_SHIFT 0
  2112. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1 (0x1<<1)
  2113. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM1_SHIFT 1
  2114. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2 (0x1<<2)
  2115. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM2_SHIFT 2
  2116. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3 (0x1<<3)
  2117. #define XSTORM_L5CM_AG_CONTEXT_EXISTS_IN_QM3_SHIFT 3
  2118. #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN (0x1<<4)
  2119. #define __XSTORM_L5CM_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT 4
  2120. #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN (0x1<<5)
  2121. #define XSTORM_L5CM_AG_CONTEXT_NAGLE_EN_SHIFT 5
  2122. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG (0x1<<6)
  2123. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT 6
  2124. #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN (0x1<<7)
  2125. #define __XSTORM_L5CM_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT 7
  2126. u16 agg_val1;
  2127. #endif
  2128. #if defined(__BIG_ENDIAN)
  2129. u8 cdu_reserved;
  2130. u8 __agg_vars4;
  2131. u8 agg_vars3;
  2132. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  2133. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  2134. #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
  2135. #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
  2136. u8 agg_vars2;
  2137. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF (0x3<<0)
  2138. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_SHIFT 0
  2139. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  2140. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  2141. #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  2142. #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  2143. #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  2144. #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  2145. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  2146. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  2147. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN (0x1<<7)
  2148. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN_SHIFT 7
  2149. #elif defined(__LITTLE_ENDIAN)
  2150. u8 agg_vars2;
  2151. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF (0x3<<0)
  2152. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_SHIFT 0
  2153. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN (0x1<<2)
  2154. #define __XSTORM_L5CM_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT 2
  2155. #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG (0x1<<3)
  2156. #define __XSTORM_L5CM_AG_CONTEXT_AUX8_FLAG_SHIFT 3
  2157. #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG (0x1<<4)
  2158. #define __XSTORM_L5CM_AG_CONTEXT_AUX9_FLAG_SHIFT 4
  2159. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1 (0x3<<5)
  2160. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE1_SHIFT 5
  2161. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN (0x1<<7)
  2162. #define XSTORM_L5CM_AG_CONTEXT_AUX4_CF_EN_SHIFT 7
  2163. u8 agg_vars3;
  2164. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2 (0x3F<<0)
  2165. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT 0
  2166. #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF (0x3<<6)
  2167. #define __XSTORM_L5CM_AG_CONTEXT_RX_TS_EN_CF_SHIFT 6
  2168. u8 __agg_vars4;
  2169. u8 cdu_reserved;
  2170. #endif
  2171. u32 more_to_send;
  2172. #if defined(__BIG_ENDIAN)
  2173. u16 agg_vars5;
  2174. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  2175. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  2176. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  2177. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  2178. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  2179. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  2180. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
  2181. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2_SHIFT 14
  2182. u16 agg_val4_th;
  2183. #elif defined(__LITTLE_ENDIAN)
  2184. u16 agg_val4_th;
  2185. u16 agg_vars5;
  2186. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5 (0x3<<0)
  2187. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE5_SHIFT 0
  2188. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0 (0x3F<<2)
  2189. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT 2
  2190. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1 (0x3F<<8)
  2191. #define XSTORM_L5CM_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT 8
  2192. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2 (0x3<<14)
  2193. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE2_SHIFT 14
  2194. #endif
  2195. struct xstorm_tcp_tcp_ag_context_section tcp;
  2196. #if defined(__BIG_ENDIAN)
  2197. u16 agg_vars7;
  2198. #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  2199. #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  2200. #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  2201. #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  2202. #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
  2203. #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
  2204. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  2205. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  2206. #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF (0x3<<8)
  2207. #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF_SHIFT 8
  2208. #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
  2209. #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
  2210. #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  2211. #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  2212. #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  2213. #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  2214. #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  2215. #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  2216. #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  2217. #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  2218. #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
  2219. #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
  2220. u8 agg_val3_th;
  2221. u8 agg_vars6;
  2222. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  2223. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  2224. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
  2225. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7_SHIFT 3
  2226. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
  2227. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4_SHIFT 6
  2228. #elif defined(__LITTLE_ENDIAN)
  2229. u8 agg_vars6;
  2230. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6 (0x7<<0)
  2231. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE6_SHIFT 0
  2232. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7 (0x7<<3)
  2233. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE7_SHIFT 3
  2234. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4 (0x3<<6)
  2235. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE4_SHIFT 6
  2236. u8 agg_val3_th;
  2237. u16 agg_vars7;
  2238. #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE (0x7<<0)
  2239. #define __XSTORM_L5CM_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT 0
  2240. #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG (0x1<<3)
  2241. #define __XSTORM_L5CM_AG_CONTEXT_AUX13_FLAG_SHIFT 3
  2242. #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF (0x3<<4)
  2243. #define __XSTORM_L5CM_AG_CONTEXT_STORMS_SYNC_CF_SHIFT 4
  2244. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3 (0x3<<6)
  2245. #define XSTORM_L5CM_AG_CONTEXT_DECISION_RULE3_SHIFT 6
  2246. #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF (0x3<<8)
  2247. #define XSTORM_L5CM_AG_CONTEXT_AUX1_CF_SHIFT 8
  2248. #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK (0x1<<10)
  2249. #define __XSTORM_L5CM_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT 10
  2250. #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN (0x1<<11)
  2251. #define __XSTORM_L5CM_AG_CONTEXT_AUX1_CF_EN_SHIFT 11
  2252. #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG (0x1<<12)
  2253. #define __XSTORM_L5CM_AG_CONTEXT_AUX10_FLAG_SHIFT 12
  2254. #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG (0x1<<13)
  2255. #define __XSTORM_L5CM_AG_CONTEXT_AUX11_FLAG_SHIFT 13
  2256. #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG (0x1<<14)
  2257. #define __XSTORM_L5CM_AG_CONTEXT_AUX12_FLAG_SHIFT 14
  2258. #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN (0x1<<15)
  2259. #define __XSTORM_L5CM_AG_CONTEXT_RX_WND_SCL_EN_SHIFT 15
  2260. #endif
  2261. #if defined(__BIG_ENDIAN)
  2262. u16 __agg_val11_th;
  2263. u16 __gen_data;
  2264. #elif defined(__LITTLE_ENDIAN)
  2265. u16 __gen_data;
  2266. u16 __agg_val11_th;
  2267. #endif
  2268. #if defined(__BIG_ENDIAN)
  2269. u8 __reserved1;
  2270. u8 __agg_val6_th;
  2271. u16 __agg_val9;
  2272. #elif defined(__LITTLE_ENDIAN)
  2273. u16 __agg_val9;
  2274. u8 __agg_val6_th;
  2275. u8 __reserved1;
  2276. #endif
  2277. #if defined(__BIG_ENDIAN)
  2278. u16 agg_val2_th;
  2279. u16 agg_val2;
  2280. #elif defined(__LITTLE_ENDIAN)
  2281. u16 agg_val2;
  2282. u16 agg_val2_th;
  2283. #endif
  2284. u32 agg_vars8;
  2285. #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC2 (0xFFFFFF<<0)
  2286. #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC2_SHIFT 0
  2287. #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC3 (0xFF<<24)
  2288. #define XSTORM_L5CM_AG_CONTEXT_AGG_MISC3_SHIFT 24
  2289. #if defined(__BIG_ENDIAN)
  2290. u16 agg_misc0;
  2291. u16 agg_val4;
  2292. #elif defined(__LITTLE_ENDIAN)
  2293. u16 agg_val4;
  2294. u16 agg_misc0;
  2295. #endif
  2296. #if defined(__BIG_ENDIAN)
  2297. u8 agg_val3;
  2298. u8 agg_val6;
  2299. u8 agg_val5_th;
  2300. u8 agg_val5;
  2301. #elif defined(__LITTLE_ENDIAN)
  2302. u8 agg_val5;
  2303. u8 agg_val5_th;
  2304. u8 agg_val6;
  2305. u8 agg_val3;
  2306. #endif
  2307. #if defined(__BIG_ENDIAN)
  2308. u16 __agg_misc1;
  2309. u16 agg_limit1;
  2310. #elif defined(__LITTLE_ENDIAN)
  2311. u16 agg_limit1;
  2312. u16 __agg_misc1;
  2313. #endif
  2314. u32 completion_seq;
  2315. u32 agg_misc4;
  2316. u32 rst_seq_num;
  2317. };
  2318. /*
  2319. * ABTS info $$KEEP_ENDIANNESS$$
  2320. */
  2321. struct fcoe_abts_info {
  2322. __le16 aborted_task_id;
  2323. __le16 reserved0;
  2324. __le32 reserved1;
  2325. };
  2326. /*
  2327. * Fixed size structure in order to plant it in Union structure
  2328. * $$KEEP_ENDIANNESS$$
  2329. */
  2330. struct fcoe_abts_rsp_union {
  2331. u8 r_ctl;
  2332. u8 rsrv[3];
  2333. __le32 abts_rsp_payload[7];
  2334. };
  2335. /*
  2336. * 4 regs size $$KEEP_ENDIANNESS$$
  2337. */
  2338. struct fcoe_bd_ctx {
  2339. __le32 buf_addr_hi;
  2340. __le32 buf_addr_lo;
  2341. __le16 buf_len;
  2342. __le16 rsrv0;
  2343. __le16 flags;
  2344. __le16 rsrv1;
  2345. };
  2346. /*
  2347. * FCoE cached sges context $$KEEP_ENDIANNESS$$
  2348. */
  2349. struct fcoe_cached_sge_ctx {
  2350. struct regpair cur_buf_addr;
  2351. __le16 cur_buf_rem;
  2352. __le16 second_buf_rem;
  2353. struct regpair second_buf_addr;
  2354. };
  2355. /*
  2356. * Cleanup info $$KEEP_ENDIANNESS$$
  2357. */
  2358. struct fcoe_cleanup_info {
  2359. __le16 cleaned_task_id;
  2360. __le16 rolled_tx_seq_cnt;
  2361. __le32 rolled_tx_data_offset;
  2362. };
  2363. /*
  2364. * Fcp RSP flags $$KEEP_ENDIANNESS$$
  2365. */
  2366. struct fcoe_fcp_rsp_flags {
  2367. u8 flags;
  2368. #define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID (0x1<<0)
  2369. #define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID_SHIFT 0
  2370. #define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID (0x1<<1)
  2371. #define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID_SHIFT 1
  2372. #define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER (0x1<<2)
  2373. #define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER_SHIFT 2
  2374. #define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER (0x1<<3)
  2375. #define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER_SHIFT 3
  2376. #define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ (0x1<<4)
  2377. #define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ_SHIFT 4
  2378. #define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS (0x7<<5)
  2379. #define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS_SHIFT 5
  2380. };
  2381. /*
  2382. * Fcp RSP payload $$KEEP_ENDIANNESS$$
  2383. */
  2384. struct fcoe_fcp_rsp_payload {
  2385. struct regpair reserved0;
  2386. __le32 fcp_resid;
  2387. u8 scsi_status_code;
  2388. struct fcoe_fcp_rsp_flags fcp_flags;
  2389. __le16 retry_delay_timer;
  2390. __le32 fcp_rsp_len;
  2391. __le32 fcp_sns_len;
  2392. };
  2393. /*
  2394. * Fixed size structure in order to plant it in Union structure
  2395. * $$KEEP_ENDIANNESS$$
  2396. */
  2397. struct fcoe_fcp_rsp_union {
  2398. struct fcoe_fcp_rsp_payload payload;
  2399. struct regpair reserved0;
  2400. };
  2401. /*
  2402. * FC header $$KEEP_ENDIANNESS$$
  2403. */
  2404. struct fcoe_fc_hdr {
  2405. u8 s_id[3];
  2406. u8 cs_ctl;
  2407. u8 d_id[3];
  2408. u8 r_ctl;
  2409. __le16 seq_cnt;
  2410. u8 df_ctl;
  2411. u8 seq_id;
  2412. u8 f_ctl[3];
  2413. u8 type;
  2414. __le32 parameters;
  2415. __le16 rx_id;
  2416. __le16 ox_id;
  2417. };
  2418. /*
  2419. * FC header union $$KEEP_ENDIANNESS$$
  2420. */
  2421. struct fcoe_mp_rsp_union {
  2422. struct fcoe_fc_hdr fc_hdr;
  2423. __le32 mp_payload_len;
  2424. __le32 rsrv;
  2425. };
  2426. /*
  2427. * Completion information $$KEEP_ENDIANNESS$$
  2428. */
  2429. union fcoe_comp_flow_info {
  2430. struct fcoe_fcp_rsp_union fcp_rsp;
  2431. struct fcoe_abts_rsp_union abts_rsp;
  2432. struct fcoe_mp_rsp_union mp_rsp;
  2433. __le32 opaque[8];
  2434. };
  2435. /*
  2436. * External ABTS info $$KEEP_ENDIANNESS$$
  2437. */
  2438. struct fcoe_ext_abts_info {
  2439. __le32 rsrv0[6];
  2440. struct fcoe_abts_info ctx;
  2441. };
  2442. /*
  2443. * External cleanup info $$KEEP_ENDIANNESS$$
  2444. */
  2445. struct fcoe_ext_cleanup_info {
  2446. __le32 rsrv0[6];
  2447. struct fcoe_cleanup_info ctx;
  2448. };
  2449. /*
  2450. * Fcoe FW Tx sequence context $$KEEP_ENDIANNESS$$
  2451. */
  2452. struct fcoe_fw_tx_seq_ctx {
  2453. __le32 data_offset;
  2454. __le16 seq_cnt;
  2455. __le16 rsrv0;
  2456. };
  2457. /*
  2458. * Fcoe external FW Tx sequence context $$KEEP_ENDIANNESS$$
  2459. */
  2460. struct fcoe_ext_fw_tx_seq_ctx {
  2461. __le32 rsrv0[6];
  2462. struct fcoe_fw_tx_seq_ctx ctx;
  2463. };
  2464. /*
  2465. * FCoE multiple sges context $$KEEP_ENDIANNESS$$
  2466. */
  2467. struct fcoe_mul_sges_ctx {
  2468. struct regpair cur_sge_addr;
  2469. __le16 cur_sge_off;
  2470. u8 cur_sge_idx;
  2471. u8 sgl_size;
  2472. };
  2473. /*
  2474. * FCoE external multiple sges context $$KEEP_ENDIANNESS$$
  2475. */
  2476. struct fcoe_ext_mul_sges_ctx {
  2477. struct fcoe_mul_sges_ctx mul_sgl;
  2478. struct regpair rsrv0;
  2479. };
  2480. /*
  2481. * FCP CMD payload $$KEEP_ENDIANNESS$$
  2482. */
  2483. struct fcoe_fcp_cmd_payload {
  2484. __le32 opaque[8];
  2485. };
  2486. /*
  2487. * Fcp xfr rdy payload $$KEEP_ENDIANNESS$$
  2488. */
  2489. struct fcoe_fcp_xfr_rdy_payload {
  2490. __le32 burst_len;
  2491. __le32 data_ro;
  2492. };
  2493. /*
  2494. * FC frame $$KEEP_ENDIANNESS$$
  2495. */
  2496. struct fcoe_fc_frame {
  2497. struct fcoe_fc_hdr fc_hdr;
  2498. __le32 reserved0[2];
  2499. };
  2500. /*
  2501. * FCoE KCQ CQE parameters $$KEEP_ENDIANNESS$$
  2502. */
  2503. union fcoe_kcqe_params {
  2504. __le32 reserved0[4];
  2505. };
  2506. /*
  2507. * FCoE KCQ CQE $$KEEP_ENDIANNESS$$
  2508. */
  2509. struct fcoe_kcqe {
  2510. __le32 fcoe_conn_id;
  2511. __le32 completion_status;
  2512. __le32 fcoe_conn_context_id;
  2513. union fcoe_kcqe_params params;
  2514. __le16 qe_self_seq;
  2515. u8 op_code;
  2516. u8 flags;
  2517. #define FCOE_KCQE_RESERVED0 (0x7<<0)
  2518. #define FCOE_KCQE_RESERVED0_SHIFT 0
  2519. #define FCOE_KCQE_RAMROD_COMPLETION (0x1<<3)
  2520. #define FCOE_KCQE_RAMROD_COMPLETION_SHIFT 3
  2521. #define FCOE_KCQE_LAYER_CODE (0x7<<4)
  2522. #define FCOE_KCQE_LAYER_CODE_SHIFT 4
  2523. #define FCOE_KCQE_LINKED_WITH_NEXT (0x1<<7)
  2524. #define FCOE_KCQE_LINKED_WITH_NEXT_SHIFT 7
  2525. };
  2526. /*
  2527. * FCoE KWQE header $$KEEP_ENDIANNESS$$
  2528. */
  2529. struct fcoe_kwqe_header {
  2530. u8 op_code;
  2531. u8 flags;
  2532. #define FCOE_KWQE_HEADER_RESERVED0 (0xF<<0)
  2533. #define FCOE_KWQE_HEADER_RESERVED0_SHIFT 0
  2534. #define FCOE_KWQE_HEADER_LAYER_CODE (0x7<<4)
  2535. #define FCOE_KWQE_HEADER_LAYER_CODE_SHIFT 4
  2536. #define FCOE_KWQE_HEADER_RESERVED1 (0x1<<7)
  2537. #define FCOE_KWQE_HEADER_RESERVED1_SHIFT 7
  2538. };
  2539. /*
  2540. * FCoE firmware init request 1 $$KEEP_ENDIANNESS$$
  2541. */
  2542. struct fcoe_kwqe_init1 {
  2543. __le16 num_tasks;
  2544. struct fcoe_kwqe_header hdr;
  2545. __le32 task_list_pbl_addr_lo;
  2546. __le32 task_list_pbl_addr_hi;
  2547. __le32 dummy_buffer_addr_lo;
  2548. __le32 dummy_buffer_addr_hi;
  2549. __le16 sq_num_wqes;
  2550. __le16 rq_num_wqes;
  2551. __le16 rq_buffer_log_size;
  2552. __le16 cq_num_wqes;
  2553. __le16 mtu;
  2554. u8 num_sessions_log;
  2555. u8 flags;
  2556. #define FCOE_KWQE_INIT1_LOG_PAGE_SIZE (0xF<<0)
  2557. #define FCOE_KWQE_INIT1_LOG_PAGE_SIZE_SHIFT 0
  2558. #define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC (0x7<<4)
  2559. #define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC_SHIFT 4
  2560. #define FCOE_KWQE_INIT1_RESERVED1 (0x1<<7)
  2561. #define FCOE_KWQE_INIT1_RESERVED1_SHIFT 7
  2562. };
  2563. /*
  2564. * FCoE firmware init request 2 $$KEEP_ENDIANNESS$$
  2565. */
  2566. struct fcoe_kwqe_init2 {
  2567. u8 hsi_major_version;
  2568. u8 hsi_minor_version;
  2569. struct fcoe_kwqe_header hdr;
  2570. __le32 hash_tbl_pbl_addr_lo;
  2571. __le32 hash_tbl_pbl_addr_hi;
  2572. __le32 t2_hash_tbl_addr_lo;
  2573. __le32 t2_hash_tbl_addr_hi;
  2574. __le32 t2_ptr_hash_tbl_addr_lo;
  2575. __le32 t2_ptr_hash_tbl_addr_hi;
  2576. __le32 free_list_count;
  2577. };
  2578. /*
  2579. * FCoE firmware init request 3 $$KEEP_ENDIANNESS$$
  2580. */
  2581. struct fcoe_kwqe_init3 {
  2582. __le16 reserved0;
  2583. struct fcoe_kwqe_header hdr;
  2584. __le32 error_bit_map_lo;
  2585. __le32 error_bit_map_hi;
  2586. u8 perf_config;
  2587. u8 reserved21[3];
  2588. __le32 reserved2[4];
  2589. };
  2590. /*
  2591. * FCoE connection offload request 1 $$KEEP_ENDIANNESS$$
  2592. */
  2593. struct fcoe_kwqe_conn_offload1 {
  2594. __le16 fcoe_conn_id;
  2595. struct fcoe_kwqe_header hdr;
  2596. __le32 sq_addr_lo;
  2597. __le32 sq_addr_hi;
  2598. __le32 rq_pbl_addr_lo;
  2599. __le32 rq_pbl_addr_hi;
  2600. __le32 rq_first_pbe_addr_lo;
  2601. __le32 rq_first_pbe_addr_hi;
  2602. __le16 rq_prod;
  2603. __le16 reserved0;
  2604. };
  2605. /*
  2606. * FCoE connection offload request 2 $$KEEP_ENDIANNESS$$
  2607. */
  2608. struct fcoe_kwqe_conn_offload2 {
  2609. __le16 tx_max_fc_pay_len;
  2610. struct fcoe_kwqe_header hdr;
  2611. __le32 cq_addr_lo;
  2612. __le32 cq_addr_hi;
  2613. __le32 xferq_addr_lo;
  2614. __le32 xferq_addr_hi;
  2615. __le32 conn_db_addr_lo;
  2616. __le32 conn_db_addr_hi;
  2617. __le32 reserved1;
  2618. };
  2619. /*
  2620. * FCoE connection offload request 3 $$KEEP_ENDIANNESS$$
  2621. */
  2622. struct fcoe_kwqe_conn_offload3 {
  2623. __le16 vlan_tag;
  2624. #define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID (0xFFF<<0)
  2625. #define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID_SHIFT 0
  2626. #define FCOE_KWQE_CONN_OFFLOAD3_CFI (0x1<<12)
  2627. #define FCOE_KWQE_CONN_OFFLOAD3_CFI_SHIFT 12
  2628. #define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY (0x7<<13)
  2629. #define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY_SHIFT 13
  2630. struct fcoe_kwqe_header hdr;
  2631. u8 s_id[3];
  2632. u8 tx_max_conc_seqs_c3;
  2633. u8 d_id[3];
  2634. u8 flags;
  2635. #define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS (0x1<<0)
  2636. #define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS_SHIFT 0
  2637. #define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES (0x1<<1)
  2638. #define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES_SHIFT 1
  2639. #define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT (0x1<<2)
  2640. #define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT_SHIFT 2
  2641. #define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ (0x1<<3)
  2642. #define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ_SHIFT 3
  2643. #define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID (0x1<<4)
  2644. #define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID_SHIFT 4
  2645. #define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID (0x1<<5)
  2646. #define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID_SHIFT 5
  2647. #define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0 (0x1<<6)
  2648. #define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0_SHIFT 6
  2649. #define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG (0x1<<7)
  2650. #define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG_SHIFT 7
  2651. __le32 reserved;
  2652. __le32 confq_first_pbe_addr_lo;
  2653. __le32 confq_first_pbe_addr_hi;
  2654. __le16 tx_total_conc_seqs;
  2655. __le16 rx_max_fc_pay_len;
  2656. __le16 rx_total_conc_seqs;
  2657. u8 rx_max_conc_seqs_c3;
  2658. u8 rx_open_seqs_exch_c3;
  2659. };
  2660. /*
  2661. * FCoE connection offload request 4 $$KEEP_ENDIANNESS$$
  2662. */
  2663. struct fcoe_kwqe_conn_offload4 {
  2664. u8 e_d_tov_timer_val;
  2665. u8 reserved2;
  2666. struct fcoe_kwqe_header hdr;
  2667. u8 src_mac_addr_lo[2];
  2668. u8 src_mac_addr_mid[2];
  2669. u8 src_mac_addr_hi[2];
  2670. u8 dst_mac_addr_hi[2];
  2671. u8 dst_mac_addr_lo[2];
  2672. u8 dst_mac_addr_mid[2];
  2673. __le32 lcq_addr_lo;
  2674. __le32 lcq_addr_hi;
  2675. __le32 confq_pbl_base_addr_lo;
  2676. __le32 confq_pbl_base_addr_hi;
  2677. };
  2678. /*
  2679. * FCoE connection enable request $$KEEP_ENDIANNESS$$
  2680. */
  2681. struct fcoe_kwqe_conn_enable_disable {
  2682. __le16 reserved0;
  2683. struct fcoe_kwqe_header hdr;
  2684. u8 src_mac_addr_lo[2];
  2685. u8 src_mac_addr_mid[2];
  2686. u8 src_mac_addr_hi[2];
  2687. u16 vlan_tag;
  2688. #define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID (0xFFF<<0)
  2689. #define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID_SHIFT 0
  2690. #define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI (0x1<<12)
  2691. #define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI_SHIFT 12
  2692. #define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY (0x7<<13)
  2693. #define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY_SHIFT 13
  2694. u8 dst_mac_addr_lo[2];
  2695. u8 dst_mac_addr_mid[2];
  2696. u8 dst_mac_addr_hi[2];
  2697. __le16 reserved1;
  2698. u8 s_id[3];
  2699. u8 vlan_flag;
  2700. u8 d_id[3];
  2701. u8 reserved3;
  2702. __le32 context_id;
  2703. __le32 conn_id;
  2704. __le32 reserved4;
  2705. };
  2706. /*
  2707. * FCoE connection destroy request $$KEEP_ENDIANNESS$$
  2708. */
  2709. struct fcoe_kwqe_conn_destroy {
  2710. __le16 reserved0;
  2711. struct fcoe_kwqe_header hdr;
  2712. __le32 context_id;
  2713. __le32 conn_id;
  2714. __le32 reserved1[5];
  2715. };
  2716. /*
  2717. * FCoe destroy request $$KEEP_ENDIANNESS$$
  2718. */
  2719. struct fcoe_kwqe_destroy {
  2720. __le16 reserved0;
  2721. struct fcoe_kwqe_header hdr;
  2722. __le32 reserved1[7];
  2723. };
  2724. /*
  2725. * FCoe statistics request $$KEEP_ENDIANNESS$$
  2726. */
  2727. struct fcoe_kwqe_stat {
  2728. __le16 reserved0;
  2729. struct fcoe_kwqe_header hdr;
  2730. __le32 stat_params_addr_lo;
  2731. __le32 stat_params_addr_hi;
  2732. __le32 reserved1[5];
  2733. };
  2734. /*
  2735. * FCoE KWQ WQE $$KEEP_ENDIANNESS$$
  2736. */
  2737. union fcoe_kwqe {
  2738. struct fcoe_kwqe_init1 init1;
  2739. struct fcoe_kwqe_init2 init2;
  2740. struct fcoe_kwqe_init3 init3;
  2741. struct fcoe_kwqe_conn_offload1 conn_offload1;
  2742. struct fcoe_kwqe_conn_offload2 conn_offload2;
  2743. struct fcoe_kwqe_conn_offload3 conn_offload3;
  2744. struct fcoe_kwqe_conn_offload4 conn_offload4;
  2745. struct fcoe_kwqe_conn_enable_disable conn_enable_disable;
  2746. struct fcoe_kwqe_conn_destroy conn_destroy;
  2747. struct fcoe_kwqe_destroy destroy;
  2748. struct fcoe_kwqe_stat statistics;
  2749. };
  2750. /*
  2751. * TX SGL context $$KEEP_ENDIANNESS$$
  2752. */
  2753. union fcoe_sgl_union_ctx {
  2754. struct fcoe_cached_sge_ctx cached_sge;
  2755. struct fcoe_ext_mul_sges_ctx sgl;
  2756. __le32 opaque[5];
  2757. };
  2758. /*
  2759. * Data-In/ELS/BLS information $$KEEP_ENDIANNESS$$
  2760. */
  2761. struct fcoe_read_flow_info {
  2762. union fcoe_sgl_union_ctx sgl_ctx;
  2763. __le32 rsrv0[3];
  2764. };
  2765. /*
  2766. * Fcoe stat context $$KEEP_ENDIANNESS$$
  2767. */
  2768. struct fcoe_s_stat_ctx {
  2769. u8 flags;
  2770. #define FCOE_S_STAT_CTX_ACTIVE (0x1<<0)
  2771. #define FCOE_S_STAT_CTX_ACTIVE_SHIFT 0
  2772. #define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND (0x1<<1)
  2773. #define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND_SHIFT 1
  2774. #define FCOE_S_STAT_CTX_ABTS_PERFORMED (0x1<<2)
  2775. #define FCOE_S_STAT_CTX_ABTS_PERFORMED_SHIFT 2
  2776. #define FCOE_S_STAT_CTX_SEQ_TIMEOUT (0x1<<3)
  2777. #define FCOE_S_STAT_CTX_SEQ_TIMEOUT_SHIFT 3
  2778. #define FCOE_S_STAT_CTX_P_RJT (0x1<<4)
  2779. #define FCOE_S_STAT_CTX_P_RJT_SHIFT 4
  2780. #define FCOE_S_STAT_CTX_ACK_EOFT (0x1<<5)
  2781. #define FCOE_S_STAT_CTX_ACK_EOFT_SHIFT 5
  2782. #define FCOE_S_STAT_CTX_RSRV1 (0x3<<6)
  2783. #define FCOE_S_STAT_CTX_RSRV1_SHIFT 6
  2784. };
  2785. /*
  2786. * Fcoe rx seq context $$KEEP_ENDIANNESS$$
  2787. */
  2788. struct fcoe_rx_seq_ctx {
  2789. u8 seq_id;
  2790. struct fcoe_s_stat_ctx s_stat;
  2791. __le16 seq_cnt;
  2792. __le32 low_exp_ro;
  2793. __le32 high_exp_ro;
  2794. };
  2795. /*
  2796. * Fcoe rx_wr union context $$KEEP_ENDIANNESS$$
  2797. */
  2798. union fcoe_rx_wr_union_ctx {
  2799. struct fcoe_read_flow_info read_info;
  2800. union fcoe_comp_flow_info comp_info;
  2801. __le32 opaque[8];
  2802. };
  2803. /*
  2804. * FCoE SQ element $$KEEP_ENDIANNESS$$
  2805. */
  2806. struct fcoe_sqe {
  2807. __le16 wqe;
  2808. #define FCOE_SQE_TASK_ID (0x7FFF<<0)
  2809. #define FCOE_SQE_TASK_ID_SHIFT 0
  2810. #define FCOE_SQE_TOGGLE_BIT (0x1<<15)
  2811. #define FCOE_SQE_TOGGLE_BIT_SHIFT 15
  2812. };
  2813. /*
  2814. * 14 regs $$KEEP_ENDIANNESS$$
  2815. */
  2816. struct fcoe_tce_tx_only {
  2817. union fcoe_sgl_union_ctx sgl_ctx;
  2818. __le32 rsrv0;
  2819. };
  2820. /*
  2821. * 32 bytes (8 regs) used for TX only purposes $$KEEP_ENDIANNESS$$
  2822. */
  2823. union fcoe_tx_wr_rx_rd_union_ctx {
  2824. struct fcoe_fc_frame tx_frame;
  2825. struct fcoe_fcp_cmd_payload fcp_cmd;
  2826. struct fcoe_ext_cleanup_info cleanup;
  2827. struct fcoe_ext_abts_info abts;
  2828. struct fcoe_ext_fw_tx_seq_ctx tx_seq;
  2829. __le32 opaque[8];
  2830. };
  2831. /*
  2832. * tce_tx_wr_rx_rd_const $$KEEP_ENDIANNESS$$
  2833. */
  2834. struct fcoe_tce_tx_wr_rx_rd_const {
  2835. u8 init_flags;
  2836. #define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE (0x7<<0)
  2837. #define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE_SHIFT 0
  2838. #define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE (0x1<<3)
  2839. #define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE_SHIFT 3
  2840. #define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE (0x1<<4)
  2841. #define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE_SHIFT 4
  2842. #define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE (0x3<<5)
  2843. #define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE_SHIFT 5
  2844. #define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV (0x1<<7)
  2845. #define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV_SHIFT 7
  2846. u8 tx_flags;
  2847. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID (0x1<<0)
  2848. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID_SHIFT 0
  2849. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE (0xF<<1)
  2850. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE_SHIFT 1
  2851. #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1 (0x1<<5)
  2852. #define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1_SHIFT 5
  2853. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT (0x1<<6)
  2854. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT_SHIFT 6
  2855. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_COMP_TRNS (0x1<<7)
  2856. #define FCOE_TCE_TX_WR_RX_RD_CONST_TX_COMP_TRNS_SHIFT 7
  2857. __le16 rsrv3;
  2858. __le32 verify_tx_seq;
  2859. };
  2860. /*
  2861. * tce_tx_wr_rx_rd $$KEEP_ENDIANNESS$$
  2862. */
  2863. struct fcoe_tce_tx_wr_rx_rd {
  2864. union fcoe_tx_wr_rx_rd_union_ctx union_ctx;
  2865. struct fcoe_tce_tx_wr_rx_rd_const const_ctx;
  2866. };
  2867. /*
  2868. * tce_rx_wr_tx_rd_const $$KEEP_ENDIANNESS$$
  2869. */
  2870. struct fcoe_tce_rx_wr_tx_rd_const {
  2871. __le32 data_2_trns;
  2872. __le32 init_flags;
  2873. #define FCOE_TCE_RX_WR_TX_RD_CONST_CID (0xFFFFFF<<0)
  2874. #define FCOE_TCE_RX_WR_TX_RD_CONST_CID_SHIFT 0
  2875. #define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0 (0xFF<<24)
  2876. #define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0_SHIFT 24
  2877. };
  2878. /*
  2879. * tce_rx_wr_tx_rd_var $$KEEP_ENDIANNESS$$
  2880. */
  2881. struct fcoe_tce_rx_wr_tx_rd_var {
  2882. __le16 rx_flags;
  2883. #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1 (0xF<<0)
  2884. #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1_SHIFT 0
  2885. #define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE (0x7<<4)
  2886. #define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE_SHIFT 4
  2887. #define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ (0x1<<7)
  2888. #define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ_SHIFT 7
  2889. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE (0xF<<8)
  2890. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE_SHIFT 8
  2891. #define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME (0x1<<12)
  2892. #define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME_SHIFT 12
  2893. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT (0x1<<13)
  2894. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT_SHIFT 13
  2895. #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2 (0x1<<14)
  2896. #define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2_SHIFT 14
  2897. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID (0x1<<15)
  2898. #define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID_SHIFT 15
  2899. __le16 rx_id;
  2900. struct fcoe_fcp_xfr_rdy_payload fcp_xfr_rdy;
  2901. };
  2902. /*
  2903. * tce_rx_wr_tx_rd $$KEEP_ENDIANNESS$$
  2904. */
  2905. struct fcoe_tce_rx_wr_tx_rd {
  2906. struct fcoe_tce_rx_wr_tx_rd_const const_ctx;
  2907. struct fcoe_tce_rx_wr_tx_rd_var var_ctx;
  2908. };
  2909. /*
  2910. * tce_rx_only $$KEEP_ENDIANNESS$$
  2911. */
  2912. struct fcoe_tce_rx_only {
  2913. struct fcoe_rx_seq_ctx rx_seq_ctx;
  2914. union fcoe_rx_wr_union_ctx union_ctx;
  2915. };
  2916. /*
  2917. * task_ctx_entry $$KEEP_ENDIANNESS$$
  2918. */
  2919. struct fcoe_task_ctx_entry {
  2920. struct fcoe_tce_tx_only txwr_only;
  2921. struct fcoe_tce_tx_wr_rx_rd txwr_rxrd;
  2922. struct fcoe_tce_rx_wr_tx_rd rxwr_txrd;
  2923. struct fcoe_tce_rx_only rxwr_only;
  2924. };
  2925. /*
  2926. * FCoE XFRQ element $$KEEP_ENDIANNESS$$
  2927. */
  2928. struct fcoe_xfrqe {
  2929. __le16 wqe;
  2930. #define FCOE_XFRQE_TASK_ID (0x7FFF<<0)
  2931. #define FCOE_XFRQE_TASK_ID_SHIFT 0
  2932. #define FCOE_XFRQE_TOGGLE_BIT (0x1<<15)
  2933. #define FCOE_XFRQE_TOGGLE_BIT_SHIFT 15
  2934. };
  2935. /*
  2936. * Cached SGEs $$KEEP_ENDIANNESS$$
  2937. */
  2938. struct common_fcoe_sgl {
  2939. struct fcoe_bd_ctx sge[3];
  2940. };
  2941. /*
  2942. * FCoE SQ\XFRQ element
  2943. */
  2944. struct fcoe_cached_wqe {
  2945. struct fcoe_sqe sqe;
  2946. struct fcoe_xfrqe xfrqe;
  2947. };
  2948. /*
  2949. * FCoE connection enable\disable params passed by driver to FW in FCoE enable
  2950. * ramrod $$KEEP_ENDIANNESS$$
  2951. */
  2952. struct fcoe_conn_enable_disable_ramrod_params {
  2953. struct fcoe_kwqe_conn_enable_disable enable_disable_kwqe;
  2954. };
  2955. /*
  2956. * FCoE connection offload params passed by driver to FW in FCoE offload ramrod
  2957. * $$KEEP_ENDIANNESS$$
  2958. */
  2959. struct fcoe_conn_offload_ramrod_params {
  2960. struct fcoe_kwqe_conn_offload1 offload_kwqe1;
  2961. struct fcoe_kwqe_conn_offload2 offload_kwqe2;
  2962. struct fcoe_kwqe_conn_offload3 offload_kwqe3;
  2963. struct fcoe_kwqe_conn_offload4 offload_kwqe4;
  2964. };
  2965. struct ustorm_fcoe_mng_ctx {
  2966. #if defined(__BIG_ENDIAN)
  2967. u8 mid_seq_proc_flag;
  2968. u8 tce_in_cam_flag;
  2969. u8 tce_on_ior_flag;
  2970. u8 en_cached_tce_flag;
  2971. #elif defined(__LITTLE_ENDIAN)
  2972. u8 en_cached_tce_flag;
  2973. u8 tce_on_ior_flag;
  2974. u8 tce_in_cam_flag;
  2975. u8 mid_seq_proc_flag;
  2976. #endif
  2977. #if defined(__BIG_ENDIAN)
  2978. u8 tce_cam_addr;
  2979. u8 cached_conn_flag;
  2980. u16 rsrv0;
  2981. #elif defined(__LITTLE_ENDIAN)
  2982. u16 rsrv0;
  2983. u8 cached_conn_flag;
  2984. u8 tce_cam_addr;
  2985. #endif
  2986. #if defined(__BIG_ENDIAN)
  2987. u16 dma_tce_ram_addr;
  2988. u16 tce_ram_addr;
  2989. #elif defined(__LITTLE_ENDIAN)
  2990. u16 tce_ram_addr;
  2991. u16 dma_tce_ram_addr;
  2992. #endif
  2993. #if defined(__BIG_ENDIAN)
  2994. u16 ox_id;
  2995. u16 wr_done_seq;
  2996. #elif defined(__LITTLE_ENDIAN)
  2997. u16 wr_done_seq;
  2998. u16 ox_id;
  2999. #endif
  3000. struct regpair task_addr;
  3001. };
  3002. /*
  3003. * Parameters initialized during offloaded according to FLOGI/PLOGI/PRLI and
  3004. * used in FCoE context section
  3005. */
  3006. struct ustorm_fcoe_params {
  3007. #if defined(__BIG_ENDIAN)
  3008. u16 fcoe_conn_id;
  3009. u16 flags;
  3010. #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS (0x1<<0)
  3011. #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT 0
  3012. #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES (0x1<<1)
  3013. #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT 1
  3014. #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT (0x1<<2)
  3015. #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT 2
  3016. #define USTORM_FCOE_PARAMS_B_CONF_REQ (0x1<<3)
  3017. #define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT 3
  3018. #define USTORM_FCOE_PARAMS_B_REC_VALID (0x1<<4)
  3019. #define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT 4
  3020. #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT (0x1<<5)
  3021. #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT 5
  3022. #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT (0x1<<6)
  3023. #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT 6
  3024. #define USTORM_FCOE_PARAMS_RSRV0 (0x1FF<<7)
  3025. #define USTORM_FCOE_PARAMS_RSRV0_SHIFT 7
  3026. #elif defined(__LITTLE_ENDIAN)
  3027. u16 flags;
  3028. #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS (0x1<<0)
  3029. #define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT 0
  3030. #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES (0x1<<1)
  3031. #define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT 1
  3032. #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT (0x1<<2)
  3033. #define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT 2
  3034. #define USTORM_FCOE_PARAMS_B_CONF_REQ (0x1<<3)
  3035. #define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT 3
  3036. #define USTORM_FCOE_PARAMS_B_REC_VALID (0x1<<4)
  3037. #define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT 4
  3038. #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT (0x1<<5)
  3039. #define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT 5
  3040. #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT (0x1<<6)
  3041. #define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT 6
  3042. #define USTORM_FCOE_PARAMS_RSRV0 (0x1FF<<7)
  3043. #define USTORM_FCOE_PARAMS_RSRV0_SHIFT 7
  3044. u16 fcoe_conn_id;
  3045. #endif
  3046. #if defined(__BIG_ENDIAN)
  3047. u8 hc_csdm_byte_en;
  3048. u8 func_id;
  3049. u8 port_id;
  3050. u8 vnic_id;
  3051. #elif defined(__LITTLE_ENDIAN)
  3052. u8 vnic_id;
  3053. u8 port_id;
  3054. u8 func_id;
  3055. u8 hc_csdm_byte_en;
  3056. #endif
  3057. #if defined(__BIG_ENDIAN)
  3058. u16 rx_total_conc_seqs;
  3059. u16 rx_max_fc_pay_len;
  3060. #elif defined(__LITTLE_ENDIAN)
  3061. u16 rx_max_fc_pay_len;
  3062. u16 rx_total_conc_seqs;
  3063. #endif
  3064. #if defined(__BIG_ENDIAN)
  3065. u8 task_pbe_idx_off;
  3066. u8 task_in_page_log_size;
  3067. u16 rx_max_conc_seqs;
  3068. #elif defined(__LITTLE_ENDIAN)
  3069. u16 rx_max_conc_seqs;
  3070. u8 task_in_page_log_size;
  3071. u8 task_pbe_idx_off;
  3072. #endif
  3073. };
  3074. /*
  3075. * FCoE 16-bits index structure
  3076. */
  3077. struct fcoe_idx16_fields {
  3078. u16 fields;
  3079. #define FCOE_IDX16_FIELDS_IDX (0x7FFF<<0)
  3080. #define FCOE_IDX16_FIELDS_IDX_SHIFT 0
  3081. #define FCOE_IDX16_FIELDS_MSB (0x1<<15)
  3082. #define FCOE_IDX16_FIELDS_MSB_SHIFT 15
  3083. };
  3084. /*
  3085. * FCoE 16-bits index union
  3086. */
  3087. union fcoe_idx16_field_union {
  3088. struct fcoe_idx16_fields fields;
  3089. u16 val;
  3090. };
  3091. /*
  3092. * Parameters required for placement according to SGL
  3093. */
  3094. struct ustorm_fcoe_data_place_mng {
  3095. #if defined(__BIG_ENDIAN)
  3096. u16 sge_off;
  3097. u8 num_sges;
  3098. u8 sge_idx;
  3099. #elif defined(__LITTLE_ENDIAN)
  3100. u8 sge_idx;
  3101. u8 num_sges;
  3102. u16 sge_off;
  3103. #endif
  3104. };
  3105. /*
  3106. * Parameters required for placement according to SGL
  3107. */
  3108. struct ustorm_fcoe_data_place {
  3109. struct ustorm_fcoe_data_place_mng cached_mng;
  3110. struct fcoe_bd_ctx cached_sge[2];
  3111. };
  3112. /*
  3113. * TX processing shall write and RX processing shall read from this section
  3114. */
  3115. union fcoe_u_tce_tx_wr_rx_rd_union {
  3116. struct fcoe_abts_info abts;
  3117. struct fcoe_cleanup_info cleanup;
  3118. struct fcoe_fw_tx_seq_ctx tx_seq_ctx;
  3119. u32 opaque[2];
  3120. };
  3121. /*
  3122. * TX processing shall write and RX processing shall read from this section
  3123. */
  3124. struct fcoe_u_tce_tx_wr_rx_rd {
  3125. union fcoe_u_tce_tx_wr_rx_rd_union union_ctx;
  3126. struct fcoe_tce_tx_wr_rx_rd_const const_ctx;
  3127. };
  3128. struct ustorm_fcoe_tce {
  3129. struct fcoe_u_tce_tx_wr_rx_rd txwr_rxrd;
  3130. struct fcoe_tce_rx_wr_tx_rd rxwr_txrd;
  3131. struct fcoe_tce_rx_only rxwr;
  3132. };
  3133. struct ustorm_fcoe_cache_ctx {
  3134. u32 rsrv0;
  3135. struct ustorm_fcoe_data_place data_place;
  3136. struct ustorm_fcoe_tce tce;
  3137. };
  3138. /*
  3139. * Ustorm FCoE Storm Context
  3140. */
  3141. struct ustorm_fcoe_st_context {
  3142. struct ustorm_fcoe_mng_ctx mng_ctx;
  3143. struct ustorm_fcoe_params fcoe_params;
  3144. struct regpair cq_base_addr;
  3145. struct regpair rq_pbl_base;
  3146. struct regpair rq_cur_page_addr;
  3147. struct regpair confq_pbl_base_addr;
  3148. struct regpair conn_db_base;
  3149. struct regpair xfrq_base_addr;
  3150. struct regpair lcq_base_addr;
  3151. #if defined(__BIG_ENDIAN)
  3152. union fcoe_idx16_field_union rq_cons;
  3153. union fcoe_idx16_field_union rq_prod;
  3154. #elif defined(__LITTLE_ENDIAN)
  3155. union fcoe_idx16_field_union rq_prod;
  3156. union fcoe_idx16_field_union rq_cons;
  3157. #endif
  3158. #if defined(__BIG_ENDIAN)
  3159. u16 xfrq_prod;
  3160. u16 cq_cons;
  3161. #elif defined(__LITTLE_ENDIAN)
  3162. u16 cq_cons;
  3163. u16 xfrq_prod;
  3164. #endif
  3165. #if defined(__BIG_ENDIAN)
  3166. u16 lcq_cons;
  3167. u16 hc_cram_address;
  3168. #elif defined(__LITTLE_ENDIAN)
  3169. u16 hc_cram_address;
  3170. u16 lcq_cons;
  3171. #endif
  3172. #if defined(__BIG_ENDIAN)
  3173. u16 sq_xfrq_lcq_confq_size;
  3174. u16 confq_prod;
  3175. #elif defined(__LITTLE_ENDIAN)
  3176. u16 confq_prod;
  3177. u16 sq_xfrq_lcq_confq_size;
  3178. #endif
  3179. #if defined(__BIG_ENDIAN)
  3180. u8 hc_csdm_agg_int;
  3181. u8 rsrv2;
  3182. u8 available_rqes;
  3183. u8 sp_q_flush_cnt;
  3184. #elif defined(__LITTLE_ENDIAN)
  3185. u8 sp_q_flush_cnt;
  3186. u8 available_rqes;
  3187. u8 rsrv2;
  3188. u8 hc_csdm_agg_int;
  3189. #endif
  3190. #if defined(__BIG_ENDIAN)
  3191. u16 num_pend_tasks;
  3192. u16 pbf_ack_ram_addr;
  3193. #elif defined(__LITTLE_ENDIAN)
  3194. u16 pbf_ack_ram_addr;
  3195. u16 num_pend_tasks;
  3196. #endif
  3197. struct ustorm_fcoe_cache_ctx cache_ctx;
  3198. };
  3199. /*
  3200. * The FCoE non-aggregative context of Tstorm
  3201. */
  3202. struct tstorm_fcoe_st_context {
  3203. struct regpair reserved0;
  3204. struct regpair reserved1;
  3205. };
  3206. /*
  3207. * Ethernet context section
  3208. */
  3209. struct xstorm_fcoe_eth_context_section {
  3210. #if defined(__BIG_ENDIAN)
  3211. u8 remote_addr_4;
  3212. u8 remote_addr_5;
  3213. u8 local_addr_0;
  3214. u8 local_addr_1;
  3215. #elif defined(__LITTLE_ENDIAN)
  3216. u8 local_addr_1;
  3217. u8 local_addr_0;
  3218. u8 remote_addr_5;
  3219. u8 remote_addr_4;
  3220. #endif
  3221. #if defined(__BIG_ENDIAN)
  3222. u8 remote_addr_0;
  3223. u8 remote_addr_1;
  3224. u8 remote_addr_2;
  3225. u8 remote_addr_3;
  3226. #elif defined(__LITTLE_ENDIAN)
  3227. u8 remote_addr_3;
  3228. u8 remote_addr_2;
  3229. u8 remote_addr_1;
  3230. u8 remote_addr_0;
  3231. #endif
  3232. #if defined(__BIG_ENDIAN)
  3233. u16 reserved_vlan_type;
  3234. u16 params;
  3235. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
  3236. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
  3237. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI (0x1<<12)
  3238. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT 12
  3239. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
  3240. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
  3241. #elif defined(__LITTLE_ENDIAN)
  3242. u16 params;
  3243. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
  3244. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
  3245. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI (0x1<<12)
  3246. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT 12
  3247. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
  3248. #define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
  3249. u16 reserved_vlan_type;
  3250. #endif
  3251. #if defined(__BIG_ENDIAN)
  3252. u8 local_addr_2;
  3253. u8 local_addr_3;
  3254. u8 local_addr_4;
  3255. u8 local_addr_5;
  3256. #elif defined(__LITTLE_ENDIAN)
  3257. u8 local_addr_5;
  3258. u8 local_addr_4;
  3259. u8 local_addr_3;
  3260. u8 local_addr_2;
  3261. #endif
  3262. };
  3263. /*
  3264. * Flags used in FCoE context section - 1 byte
  3265. */
  3266. struct xstorm_fcoe_context_flags {
  3267. u8 flags;
  3268. #define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q (0x3<<0)
  3269. #define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q_SHIFT 0
  3270. #define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ (0x1<<2)
  3271. #define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ_SHIFT 2
  3272. #define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ (0x1<<3)
  3273. #define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ_SHIFT 3
  3274. #define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT (0x1<<4)
  3275. #define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT_SHIFT 4
  3276. #define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE (0x1<<5)
  3277. #define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE_SHIFT 5
  3278. #define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE (0x1<<6)
  3279. #define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE_SHIFT 6
  3280. #define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN (0x1<<7)
  3281. #define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN_SHIFT 7
  3282. };
  3283. struct xstorm_fcoe_tce {
  3284. struct fcoe_tce_tx_only txwr;
  3285. struct fcoe_tce_tx_wr_rx_rd txwr_rxrd;
  3286. };
  3287. /*
  3288. * FCP_DATA parameters required for transmission
  3289. */
  3290. struct xstorm_fcoe_fcp_data {
  3291. u32 io_rem;
  3292. #if defined(__BIG_ENDIAN)
  3293. u16 cached_sge_off;
  3294. u8 cached_num_sges;
  3295. u8 cached_sge_idx;
  3296. #elif defined(__LITTLE_ENDIAN)
  3297. u8 cached_sge_idx;
  3298. u8 cached_num_sges;
  3299. u16 cached_sge_off;
  3300. #endif
  3301. u32 buf_addr_hi_0;
  3302. u32 buf_addr_lo_0;
  3303. #if defined(__BIG_ENDIAN)
  3304. u16 num_of_pending_tasks;
  3305. u16 buf_len_0;
  3306. #elif defined(__LITTLE_ENDIAN)
  3307. u16 buf_len_0;
  3308. u16 num_of_pending_tasks;
  3309. #endif
  3310. u32 buf_addr_hi_1;
  3311. u32 buf_addr_lo_1;
  3312. #if defined(__BIG_ENDIAN)
  3313. u16 task_pbe_idx_off;
  3314. u16 buf_len_1;
  3315. #elif defined(__LITTLE_ENDIAN)
  3316. u16 buf_len_1;
  3317. u16 task_pbe_idx_off;
  3318. #endif
  3319. u32 buf_addr_hi_2;
  3320. u32 buf_addr_lo_2;
  3321. #if defined(__BIG_ENDIAN)
  3322. u16 ox_id;
  3323. u16 buf_len_2;
  3324. #elif defined(__LITTLE_ENDIAN)
  3325. u16 buf_len_2;
  3326. u16 ox_id;
  3327. #endif
  3328. };
  3329. /*
  3330. * vlan configuration
  3331. */
  3332. struct xstorm_fcoe_vlan_conf {
  3333. u8 vlan_conf;
  3334. #define XSTORM_FCOE_VLAN_CONF_PRIORITY (0x7<<0)
  3335. #define XSTORM_FCOE_VLAN_CONF_PRIORITY_SHIFT 0
  3336. #define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG (0x1<<3)
  3337. #define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG_SHIFT 3
  3338. #define XSTORM_FCOE_VLAN_CONF_RESERVED (0xF<<4)
  3339. #define XSTORM_FCOE_VLAN_CONF_RESERVED_SHIFT 4
  3340. };
  3341. /*
  3342. * FCoE 16-bits vlan structure
  3343. */
  3344. struct fcoe_vlan_fields {
  3345. u16 fields;
  3346. #define FCOE_VLAN_FIELDS_VID (0xFFF<<0)
  3347. #define FCOE_VLAN_FIELDS_VID_SHIFT 0
  3348. #define FCOE_VLAN_FIELDS_CLI (0x1<<12)
  3349. #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
  3350. #define FCOE_VLAN_FIELDS_PRI (0x7<<13)
  3351. #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
  3352. };
  3353. /*
  3354. * FCoE 16-bits vlan union
  3355. */
  3356. union fcoe_vlan_field_union {
  3357. struct fcoe_vlan_fields fields;
  3358. u16 val;
  3359. };
  3360. /*
  3361. * FCoE 16-bits vlan, vif union
  3362. */
  3363. union fcoe_vlan_vif_field_union {
  3364. union fcoe_vlan_field_union vlan;
  3365. u16 vif;
  3366. };
  3367. /*
  3368. * FCoE context section
  3369. */
  3370. struct xstorm_fcoe_context_section {
  3371. #if defined(__BIG_ENDIAN)
  3372. u8 cs_ctl;
  3373. u8 s_id[3];
  3374. #elif defined(__LITTLE_ENDIAN)
  3375. u8 s_id[3];
  3376. u8 cs_ctl;
  3377. #endif
  3378. #if defined(__BIG_ENDIAN)
  3379. u8 rctl;
  3380. u8 d_id[3];
  3381. #elif defined(__LITTLE_ENDIAN)
  3382. u8 d_id[3];
  3383. u8 rctl;
  3384. #endif
  3385. #if defined(__BIG_ENDIAN)
  3386. u16 sq_xfrq_lcq_confq_size;
  3387. u16 tx_max_fc_pay_len;
  3388. #elif defined(__LITTLE_ENDIAN)
  3389. u16 tx_max_fc_pay_len;
  3390. u16 sq_xfrq_lcq_confq_size;
  3391. #endif
  3392. u32 lcq_prod;
  3393. #if defined(__BIG_ENDIAN)
  3394. u8 port_id;
  3395. u8 func_id;
  3396. u8 seq_id;
  3397. struct xstorm_fcoe_context_flags tx_flags;
  3398. #elif defined(__LITTLE_ENDIAN)
  3399. struct xstorm_fcoe_context_flags tx_flags;
  3400. u8 seq_id;
  3401. u8 func_id;
  3402. u8 port_id;
  3403. #endif
  3404. #if defined(__BIG_ENDIAN)
  3405. u16 mtu;
  3406. u8 func_mode;
  3407. u8 vnic_id;
  3408. #elif defined(__LITTLE_ENDIAN)
  3409. u8 vnic_id;
  3410. u8 func_mode;
  3411. u16 mtu;
  3412. #endif
  3413. struct regpair confq_curr_page_addr;
  3414. struct fcoe_cached_wqe cached_wqe[8];
  3415. struct regpair lcq_base_addr;
  3416. struct xstorm_fcoe_tce tce;
  3417. struct xstorm_fcoe_fcp_data fcp_data;
  3418. #if defined(__BIG_ENDIAN)
  3419. u8 tx_max_conc_seqs_c3;
  3420. u8 vlan_flag;
  3421. u8 dcb_val;
  3422. u8 data_pb_cmd_size;
  3423. #elif defined(__LITTLE_ENDIAN)
  3424. u8 data_pb_cmd_size;
  3425. u8 dcb_val;
  3426. u8 vlan_flag;
  3427. u8 tx_max_conc_seqs_c3;
  3428. #endif
  3429. #if defined(__BIG_ENDIAN)
  3430. u16 fcoe_tx_stat_params_ram_addr;
  3431. u16 fcoe_tx_fc_seq_ram_addr;
  3432. #elif defined(__LITTLE_ENDIAN)
  3433. u16 fcoe_tx_fc_seq_ram_addr;
  3434. u16 fcoe_tx_stat_params_ram_addr;
  3435. #endif
  3436. #if defined(__BIG_ENDIAN)
  3437. u8 fcp_cmd_line_credit;
  3438. u8 eth_hdr_size;
  3439. u16 pbf_addr;
  3440. #elif defined(__LITTLE_ENDIAN)
  3441. u16 pbf_addr;
  3442. u8 eth_hdr_size;
  3443. u8 fcp_cmd_line_credit;
  3444. #endif
  3445. #if defined(__BIG_ENDIAN)
  3446. union fcoe_vlan_vif_field_union multi_func_val;
  3447. u8 page_log_size;
  3448. struct xstorm_fcoe_vlan_conf orig_vlan_conf;
  3449. #elif defined(__LITTLE_ENDIAN)
  3450. struct xstorm_fcoe_vlan_conf orig_vlan_conf;
  3451. u8 page_log_size;
  3452. union fcoe_vlan_vif_field_union multi_func_val;
  3453. #endif
  3454. #if defined(__BIG_ENDIAN)
  3455. u16 fcp_cmd_frame_size;
  3456. u16 pbf_addr_ff;
  3457. #elif defined(__LITTLE_ENDIAN)
  3458. u16 pbf_addr_ff;
  3459. u16 fcp_cmd_frame_size;
  3460. #endif
  3461. #if defined(__BIG_ENDIAN)
  3462. u8 vlan_num;
  3463. u8 cos;
  3464. u8 cache_xfrq_cons;
  3465. u8 cache_sq_cons;
  3466. #elif defined(__LITTLE_ENDIAN)
  3467. u8 cache_sq_cons;
  3468. u8 cache_xfrq_cons;
  3469. u8 cos;
  3470. u8 vlan_num;
  3471. #endif
  3472. u32 verify_tx_seq;
  3473. };
  3474. /*
  3475. * Xstorm FCoE Storm Context
  3476. */
  3477. struct xstorm_fcoe_st_context {
  3478. struct xstorm_fcoe_eth_context_section eth;
  3479. struct xstorm_fcoe_context_section fcoe;
  3480. };
  3481. /*
  3482. * Fcoe connection context
  3483. */
  3484. struct fcoe_context {
  3485. struct ustorm_fcoe_st_context ustorm_st_context;
  3486. struct tstorm_fcoe_st_context tstorm_st_context;
  3487. struct xstorm_fcoe_ag_context xstorm_ag_context;
  3488. struct tstorm_fcoe_ag_context tstorm_ag_context;
  3489. struct ustorm_fcoe_ag_context ustorm_ag_context;
  3490. struct timers_block_context timers_context;
  3491. struct xstorm_fcoe_st_context xstorm_st_context;
  3492. };
  3493. /*
  3494. * FCoE init params passed by driver to FW in FCoE init ramrod
  3495. * $$KEEP_ENDIANNESS$$
  3496. */
  3497. struct fcoe_init_ramrod_params {
  3498. struct fcoe_kwqe_init1 init_kwqe1;
  3499. struct fcoe_kwqe_init2 init_kwqe2;
  3500. struct fcoe_kwqe_init3 init_kwqe3;
  3501. struct regpair eq_pbl_base;
  3502. __le32 eq_pbl_size;
  3503. __le32 reserved2;
  3504. __le16 eq_prod;
  3505. __le16 sb_num;
  3506. u8 sb_id;
  3507. u8 reserved0;
  3508. __le16 reserved1;
  3509. };
  3510. /*
  3511. * FCoE statistics params buffer passed by driver to FW in FCoE statistics
  3512. * ramrod $$KEEP_ENDIANNESS$$
  3513. */
  3514. struct fcoe_stat_ramrod_params {
  3515. struct fcoe_kwqe_stat stat_kwqe;
  3516. };
  3517. /*
  3518. * CQ DB CQ producer and pending completion counter
  3519. */
  3520. struct iscsi_cq_db_prod_pnd_cmpltn_cnt {
  3521. #if defined(__BIG_ENDIAN)
  3522. u16 cntr;
  3523. u16 prod;
  3524. #elif defined(__LITTLE_ENDIAN)
  3525. u16 prod;
  3526. u16 cntr;
  3527. #endif
  3528. };
  3529. /*
  3530. * CQ DB pending completion ITT array
  3531. */
  3532. struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr {
  3533. struct iscsi_cq_db_prod_pnd_cmpltn_cnt prod_pend_comp[8];
  3534. };
  3535. /*
  3536. * Cstorm CQ sequence to notify array, updated by driver
  3537. */
  3538. struct iscsi_cq_db_sqn_2_notify_arr {
  3539. u16 sqn[8];
  3540. };
  3541. /*
  3542. * Cstorm iSCSI Storm Context
  3543. */
  3544. struct cstorm_iscsi_st_context {
  3545. struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr cq_c_prod_pend_comp_ctr_arr;
  3546. struct iscsi_cq_db_sqn_2_notify_arr cq_c_prod_sqn_arr;
  3547. struct iscsi_cq_db_sqn_2_notify_arr cq_c_sqn_2_notify_arr;
  3548. struct regpair hq_pbl_base;
  3549. struct regpair hq_curr_pbe;
  3550. struct regpair task_pbl_base;
  3551. struct regpair cq_db_base;
  3552. #if defined(__BIG_ENDIAN)
  3553. u16 hq_bd_itt;
  3554. u16 iscsi_conn_id;
  3555. #elif defined(__LITTLE_ENDIAN)
  3556. u16 iscsi_conn_id;
  3557. u16 hq_bd_itt;
  3558. #endif
  3559. u32 hq_bd_data_segment_len;
  3560. u32 hq_bd_buffer_offset;
  3561. #if defined(__BIG_ENDIAN)
  3562. u8 rsrv;
  3563. u8 cq_proc_en_bit_map;
  3564. u8 cq_pend_comp_itt_valid_bit_map;
  3565. u8 hq_bd_opcode;
  3566. #elif defined(__LITTLE_ENDIAN)
  3567. u8 hq_bd_opcode;
  3568. u8 cq_pend_comp_itt_valid_bit_map;
  3569. u8 cq_proc_en_bit_map;
  3570. u8 rsrv;
  3571. #endif
  3572. u32 hq_tcp_seq;
  3573. #if defined(__BIG_ENDIAN)
  3574. u16 flags;
  3575. #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN (0x1<<0)
  3576. #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT 0
  3577. #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN (0x1<<1)
  3578. #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT 1
  3579. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID (0x1<<2)
  3580. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT 2
  3581. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG (0x1<<3)
  3582. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT 3
  3583. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK (0x1<<4)
  3584. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT 4
  3585. #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV (0x7FF<<5)
  3586. #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT 5
  3587. u16 hq_cons;
  3588. #elif defined(__LITTLE_ENDIAN)
  3589. u16 hq_cons;
  3590. u16 flags;
  3591. #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN (0x1<<0)
  3592. #define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT 0
  3593. #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN (0x1<<1)
  3594. #define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT 1
  3595. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID (0x1<<2)
  3596. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT 2
  3597. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG (0x1<<3)
  3598. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT 3
  3599. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK (0x1<<4)
  3600. #define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT 4
  3601. #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV (0x7FF<<5)
  3602. #define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT 5
  3603. #endif
  3604. struct regpair rsrv1;
  3605. };
  3606. /*
  3607. * SCSI read/write SQ WQE
  3608. */
  3609. struct iscsi_cmd_pdu_hdr_little_endian {
  3610. #if defined(__BIG_ENDIAN)
  3611. u8 opcode;
  3612. u8 op_attr;
  3613. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES (0x7<<0)
  3614. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT 0
  3615. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x3<<3)
  3616. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 3
  3617. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG (0x1<<5)
  3618. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT 5
  3619. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG (0x1<<6)
  3620. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT 6
  3621. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
  3622. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
  3623. u16 rsrv0;
  3624. #elif defined(__LITTLE_ENDIAN)
  3625. u16 rsrv0;
  3626. u8 op_attr;
  3627. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES (0x7<<0)
  3628. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT 0
  3629. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x3<<3)
  3630. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 3
  3631. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG (0x1<<5)
  3632. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT 5
  3633. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG (0x1<<6)
  3634. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT 6
  3635. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
  3636. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
  3637. u8 opcode;
  3638. #endif
  3639. u32 data_fields;
  3640. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  3641. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  3642. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  3643. #define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  3644. struct regpair lun;
  3645. u32 itt;
  3646. u32 expected_data_transfer_length;
  3647. u32 cmd_sn;
  3648. u32 exp_stat_sn;
  3649. u32 scsi_command_block[4];
  3650. };
  3651. /*
  3652. * Buffer per connection, used in Tstorm
  3653. */
  3654. struct iscsi_conn_buf {
  3655. struct regpair reserved[8];
  3656. };
  3657. /*
  3658. * iSCSI context region, used only in iSCSI
  3659. */
  3660. struct ustorm_iscsi_rq_db {
  3661. struct regpair pbl_base;
  3662. struct regpair curr_pbe;
  3663. };
  3664. /*
  3665. * iSCSI context region, used only in iSCSI
  3666. */
  3667. struct ustorm_iscsi_r2tq_db {
  3668. struct regpair pbl_base;
  3669. struct regpair curr_pbe;
  3670. };
  3671. /*
  3672. * iSCSI context region, used only in iSCSI
  3673. */
  3674. struct ustorm_iscsi_cq_db {
  3675. #if defined(__BIG_ENDIAN)
  3676. u16 cq_sn;
  3677. u16 prod;
  3678. #elif defined(__LITTLE_ENDIAN)
  3679. u16 prod;
  3680. u16 cq_sn;
  3681. #endif
  3682. struct regpair curr_pbe;
  3683. };
  3684. /*
  3685. * iSCSI context region, used only in iSCSI
  3686. */
  3687. struct rings_db {
  3688. struct ustorm_iscsi_rq_db rq;
  3689. struct ustorm_iscsi_r2tq_db r2tq;
  3690. struct ustorm_iscsi_cq_db cq[8];
  3691. #if defined(__BIG_ENDIAN)
  3692. u16 rq_prod;
  3693. u16 r2tq_prod;
  3694. #elif defined(__LITTLE_ENDIAN)
  3695. u16 r2tq_prod;
  3696. u16 rq_prod;
  3697. #endif
  3698. struct regpair cq_pbl_base;
  3699. };
  3700. /*
  3701. * iSCSI context region, used only in iSCSI
  3702. */
  3703. struct ustorm_iscsi_placement_db {
  3704. u32 sgl_base_lo;
  3705. u32 sgl_base_hi;
  3706. u32 local_sge_0_address_hi;
  3707. u32 local_sge_0_address_lo;
  3708. #if defined(__BIG_ENDIAN)
  3709. u16 curr_sge_offset;
  3710. u16 local_sge_0_size;
  3711. #elif defined(__LITTLE_ENDIAN)
  3712. u16 local_sge_0_size;
  3713. u16 curr_sge_offset;
  3714. #endif
  3715. u32 local_sge_1_address_hi;
  3716. u32 local_sge_1_address_lo;
  3717. #if defined(__BIG_ENDIAN)
  3718. u8 exp_padding_2b;
  3719. u8 nal_len_3b;
  3720. u16 local_sge_1_size;
  3721. #elif defined(__LITTLE_ENDIAN)
  3722. u16 local_sge_1_size;
  3723. u8 nal_len_3b;
  3724. u8 exp_padding_2b;
  3725. #endif
  3726. #if defined(__BIG_ENDIAN)
  3727. u8 sgl_size;
  3728. u8 local_sge_index_2b;
  3729. u16 reserved7;
  3730. #elif defined(__LITTLE_ENDIAN)
  3731. u16 reserved7;
  3732. u8 local_sge_index_2b;
  3733. u8 sgl_size;
  3734. #endif
  3735. u32 rem_pdu;
  3736. u32 place_db_bitfield_1;
  3737. #define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD (0xFFFFFF<<0)
  3738. #define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD_SHIFT 0
  3739. #define USTORM_ISCSI_PLACEMENT_DB_CQ_ID (0xFF<<24)
  3740. #define USTORM_ISCSI_PLACEMENT_DB_CQ_ID_SHIFT 24
  3741. u32 place_db_bitfield_2;
  3742. #define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE (0xFFFFFF<<0)
  3743. #define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE_SHIFT 0
  3744. #define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX (0xFF<<24)
  3745. #define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX_SHIFT 24
  3746. u32 nal;
  3747. #define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE (0xFFFFFF<<0)
  3748. #define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE_SHIFT 0
  3749. #define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B (0xFF<<24)
  3750. #define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B_SHIFT 24
  3751. };
  3752. /*
  3753. * Ustorm iSCSI Storm Context
  3754. */
  3755. struct ustorm_iscsi_st_context {
  3756. u32 exp_stat_sn;
  3757. u32 exp_data_sn;
  3758. struct rings_db ring;
  3759. struct regpair task_pbl_base;
  3760. struct regpair tce_phy_addr;
  3761. struct ustorm_iscsi_placement_db place_db;
  3762. u32 reserved8;
  3763. u32 rem_rcv_len;
  3764. #if defined(__BIG_ENDIAN)
  3765. u16 hdr_itt;
  3766. u16 iscsi_conn_id;
  3767. #elif defined(__LITTLE_ENDIAN)
  3768. u16 iscsi_conn_id;
  3769. u16 hdr_itt;
  3770. #endif
  3771. u32 nal_bytes;
  3772. #if defined(__BIG_ENDIAN)
  3773. u8 hdr_second_byte_union;
  3774. u8 bitfield_0;
  3775. #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU (0x1<<0)
  3776. #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT 0
  3777. #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE (0x1<<1)
  3778. #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT 1
  3779. #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC (0x1<<2)
  3780. #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT 2
  3781. #define USTORM_ISCSI_ST_CONTEXT_RESERVED1 (0x1F<<3)
  3782. #define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT 3
  3783. u8 task_pdu_cache_index;
  3784. u8 task_pbe_cache_index;
  3785. #elif defined(__LITTLE_ENDIAN)
  3786. u8 task_pbe_cache_index;
  3787. u8 task_pdu_cache_index;
  3788. u8 bitfield_0;
  3789. #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU (0x1<<0)
  3790. #define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT 0
  3791. #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE (0x1<<1)
  3792. #define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT 1
  3793. #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC (0x1<<2)
  3794. #define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT 2
  3795. #define USTORM_ISCSI_ST_CONTEXT_RESERVED1 (0x1F<<3)
  3796. #define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT 3
  3797. u8 hdr_second_byte_union;
  3798. #endif
  3799. #if defined(__BIG_ENDIAN)
  3800. u16 reserved3;
  3801. u8 reserved2;
  3802. u8 acDecrement;
  3803. #elif defined(__LITTLE_ENDIAN)
  3804. u8 acDecrement;
  3805. u8 reserved2;
  3806. u16 reserved3;
  3807. #endif
  3808. u32 task_stat;
  3809. #if defined(__BIG_ENDIAN)
  3810. u8 hdr_opcode;
  3811. u8 num_cqs;
  3812. u16 reserved5;
  3813. #elif defined(__LITTLE_ENDIAN)
  3814. u16 reserved5;
  3815. u8 num_cqs;
  3816. u8 hdr_opcode;
  3817. #endif
  3818. u32 negotiated_rx;
  3819. #define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH (0xFFFFFF<<0)
  3820. #define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH_SHIFT 0
  3821. #define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS (0xFF<<24)
  3822. #define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS_SHIFT 24
  3823. u32 negotiated_rx_and_flags;
  3824. #define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH (0xFFFFFF<<0)
  3825. #define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH_SHIFT 0
  3826. #define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED (0x1<<24)
  3827. #define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED_SHIFT 24
  3828. #define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN (0x1<<25)
  3829. #define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN_SHIFT 25
  3830. #define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN (0x1<<26)
  3831. #define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN_SHIFT 26
  3832. #define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR (0x1<<27)
  3833. #define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR_SHIFT 27
  3834. #define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID (0x1<<28)
  3835. #define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID_SHIFT 28
  3836. #define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE (0x3<<29)
  3837. #define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE_SHIFT 29
  3838. #define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED (0x1<<31)
  3839. #define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED_SHIFT 31
  3840. };
  3841. /*
  3842. * TCP context region, shared in TOE, RDMA and ISCSI
  3843. */
  3844. struct tstorm_tcp_st_context_section {
  3845. u32 flags1;
  3846. #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT (0xFFFFFF<<0)
  3847. #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT_SHIFT 0
  3848. #define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID (0x1<<24)
  3849. #define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID_SHIFT 24
  3850. #define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS (0x1<<25)
  3851. #define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS_SHIFT 25
  3852. #define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0 (0x1<<26)
  3853. #define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0_SHIFT 26
  3854. #define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD (0x1<<27)
  3855. #define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD_SHIFT 27
  3856. #define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED (0x1<<28)
  3857. #define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED_SHIFT 28
  3858. #define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE (0x1<<29)
  3859. #define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE_SHIFT 29
  3860. #define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN (0x1<<30)
  3861. #define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN_SHIFT 30
  3862. #define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN (0x1<<31)
  3863. #define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN_SHIFT 31
  3864. u32 flags2;
  3865. #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION (0xFFFFFF<<0)
  3866. #define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION_SHIFT 0
  3867. #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN (0x1<<24)
  3868. #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN_SHIFT 24
  3869. #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN (0x1<<25)
  3870. #define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN_SHIFT 25
  3871. #define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT (0x1<<26)
  3872. #define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT_SHIFT 26
  3873. #define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT (0x1<<27)
  3874. #define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT_SHIFT 27
  3875. #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<28)
  3876. #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 28
  3877. #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<29)
  3878. #define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 29
  3879. #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK (0x1<<30)
  3880. #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK_SHIFT 30
  3881. #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK (0x1<<31)
  3882. #define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK_SHIFT 31
  3883. #if defined(__BIG_ENDIAN)
  3884. u16 mss;
  3885. u8 tcp_sm_state;
  3886. u8 rto_exp;
  3887. #elif defined(__LITTLE_ENDIAN)
  3888. u8 rto_exp;
  3889. u8 tcp_sm_state;
  3890. u16 mss;
  3891. #endif
  3892. u32 rcv_nxt;
  3893. u32 timestamp_recent;
  3894. u32 timestamp_recent_time;
  3895. u32 cwnd;
  3896. u32 ss_thresh;
  3897. u32 cwnd_accum;
  3898. u32 prev_seg_seq;
  3899. u32 expected_rel_seq;
  3900. u32 recover;
  3901. #if defined(__BIG_ENDIAN)
  3902. u8 retransmit_count;
  3903. u8 ka_max_probe_count;
  3904. u8 persist_probe_count;
  3905. u8 ka_probe_count;
  3906. #elif defined(__LITTLE_ENDIAN)
  3907. u8 ka_probe_count;
  3908. u8 persist_probe_count;
  3909. u8 ka_max_probe_count;
  3910. u8 retransmit_count;
  3911. #endif
  3912. #if defined(__BIG_ENDIAN)
  3913. u8 statistics_counter_id;
  3914. u8 ooo_support_mode;
  3915. u8 snd_wnd_scale;
  3916. u8 dup_ack_count;
  3917. #elif defined(__LITTLE_ENDIAN)
  3918. u8 dup_ack_count;
  3919. u8 snd_wnd_scale;
  3920. u8 ooo_support_mode;
  3921. u8 statistics_counter_id;
  3922. #endif
  3923. u32 retransmit_start_time;
  3924. u32 ka_timeout;
  3925. u32 ka_interval;
  3926. u32 isle_start_seq;
  3927. u32 isle_end_seq;
  3928. #if defined(__BIG_ENDIAN)
  3929. u16 second_isle_address;
  3930. u16 recent_seg_wnd;
  3931. #elif defined(__LITTLE_ENDIAN)
  3932. u16 recent_seg_wnd;
  3933. u16 second_isle_address;
  3934. #endif
  3935. #if defined(__BIG_ENDIAN)
  3936. u8 max_isles_ever_happened;
  3937. u8 isles_number;
  3938. u16 last_isle_address;
  3939. #elif defined(__LITTLE_ENDIAN)
  3940. u16 last_isle_address;
  3941. u8 isles_number;
  3942. u8 max_isles_ever_happened;
  3943. #endif
  3944. u32 max_rt_time;
  3945. #if defined(__BIG_ENDIAN)
  3946. u16 lsb_mac_address;
  3947. u16 vlan_id;
  3948. #elif defined(__LITTLE_ENDIAN)
  3949. u16 vlan_id;
  3950. u16 lsb_mac_address;
  3951. #endif
  3952. #if defined(__BIG_ENDIAN)
  3953. u16 msb_mac_address;
  3954. u16 mid_mac_address;
  3955. #elif defined(__LITTLE_ENDIAN)
  3956. u16 mid_mac_address;
  3957. u16 msb_mac_address;
  3958. #endif
  3959. u32 rightmost_received_seq;
  3960. };
  3961. /*
  3962. * Termination variables
  3963. */
  3964. struct iscsi_term_vars {
  3965. u8 BitMap;
  3966. #define ISCSI_TERM_VARS_TCP_STATE (0xF<<0)
  3967. #define ISCSI_TERM_VARS_TCP_STATE_SHIFT 0
  3968. #define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT (0x1<<4)
  3969. #define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT_SHIFT 4
  3970. #define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT (0x1<<5)
  3971. #define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT_SHIFT 5
  3972. #define ISCSI_TERM_VARS_TERM_ON_CHIP (0x1<<6)
  3973. #define ISCSI_TERM_VARS_TERM_ON_CHIP_SHIFT 6
  3974. #define ISCSI_TERM_VARS_RSRV (0x1<<7)
  3975. #define ISCSI_TERM_VARS_RSRV_SHIFT 7
  3976. };
  3977. /*
  3978. * iSCSI context region, used only in iSCSI
  3979. */
  3980. struct tstorm_iscsi_st_context_section {
  3981. u32 nalPayload;
  3982. u32 b2nh;
  3983. #if defined(__BIG_ENDIAN)
  3984. u16 rq_cons;
  3985. u8 flags;
  3986. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN (0x1<<0)
  3987. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT 0
  3988. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN (0x1<<1)
  3989. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT 1
  3990. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER (0x1<<2)
  3991. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT 2
  3992. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE (0x1<<3)
  3993. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT 3
  3994. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS (0x1<<4)
  3995. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT 4
  3996. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN (0x3<<5)
  3997. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT 5
  3998. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0 (0x1<<7)
  3999. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT 7
  4000. u8 hdr_bytes_2_fetch;
  4001. #elif defined(__LITTLE_ENDIAN)
  4002. u8 hdr_bytes_2_fetch;
  4003. u8 flags;
  4004. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN (0x1<<0)
  4005. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT 0
  4006. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN (0x1<<1)
  4007. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT 1
  4008. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER (0x1<<2)
  4009. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT 2
  4010. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE (0x1<<3)
  4011. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT 3
  4012. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS (0x1<<4)
  4013. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT 4
  4014. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN (0x3<<5)
  4015. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT 5
  4016. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0 (0x1<<7)
  4017. #define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT 7
  4018. u16 rq_cons;
  4019. #endif
  4020. struct regpair rq_db_phy_addr;
  4021. #if defined(__BIG_ENDIAN)
  4022. struct iscsi_term_vars term_vars;
  4023. u8 rsrv1;
  4024. u16 iscsi_conn_id;
  4025. #elif defined(__LITTLE_ENDIAN)
  4026. u16 iscsi_conn_id;
  4027. u8 rsrv1;
  4028. struct iscsi_term_vars term_vars;
  4029. #endif
  4030. u32 process_nxt;
  4031. };
  4032. /*
  4033. * The iSCSI non-aggregative context of Tstorm
  4034. */
  4035. struct tstorm_iscsi_st_context {
  4036. struct tstorm_tcp_st_context_section tcp;
  4037. struct tstorm_iscsi_st_context_section iscsi;
  4038. };
  4039. /*
  4040. * Ethernet context section, shared in TOE, RDMA and ISCSI
  4041. */
  4042. struct xstorm_eth_context_section {
  4043. #if defined(__BIG_ENDIAN)
  4044. u8 remote_addr_4;
  4045. u8 remote_addr_5;
  4046. u8 local_addr_0;
  4047. u8 local_addr_1;
  4048. #elif defined(__LITTLE_ENDIAN)
  4049. u8 local_addr_1;
  4050. u8 local_addr_0;
  4051. u8 remote_addr_5;
  4052. u8 remote_addr_4;
  4053. #endif
  4054. #if defined(__BIG_ENDIAN)
  4055. u8 remote_addr_0;
  4056. u8 remote_addr_1;
  4057. u8 remote_addr_2;
  4058. u8 remote_addr_3;
  4059. #elif defined(__LITTLE_ENDIAN)
  4060. u8 remote_addr_3;
  4061. u8 remote_addr_2;
  4062. u8 remote_addr_1;
  4063. u8 remote_addr_0;
  4064. #endif
  4065. #if defined(__BIG_ENDIAN)
  4066. u16 reserved_vlan_type;
  4067. u16 vlan_params;
  4068. #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
  4069. #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
  4070. #define XSTORM_ETH_CONTEXT_SECTION_CFI (0x1<<12)
  4071. #define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT 12
  4072. #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
  4073. #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
  4074. #elif defined(__LITTLE_ENDIAN)
  4075. u16 vlan_params;
  4076. #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID (0xFFF<<0)
  4077. #define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT 0
  4078. #define XSTORM_ETH_CONTEXT_SECTION_CFI (0x1<<12)
  4079. #define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT 12
  4080. #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY (0x7<<13)
  4081. #define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT 13
  4082. u16 reserved_vlan_type;
  4083. #endif
  4084. #if defined(__BIG_ENDIAN)
  4085. u8 local_addr_2;
  4086. u8 local_addr_3;
  4087. u8 local_addr_4;
  4088. u8 local_addr_5;
  4089. #elif defined(__LITTLE_ENDIAN)
  4090. u8 local_addr_5;
  4091. u8 local_addr_4;
  4092. u8 local_addr_3;
  4093. u8 local_addr_2;
  4094. #endif
  4095. };
  4096. /*
  4097. * IpV4 context section, shared in TOE, RDMA and ISCSI
  4098. */
  4099. struct xstorm_ip_v4_context_section {
  4100. #if defined(__BIG_ENDIAN)
  4101. u16 __pbf_hdr_cmd_rsvd_id;
  4102. u16 __pbf_hdr_cmd_rsvd_flags_offset;
  4103. #elif defined(__LITTLE_ENDIAN)
  4104. u16 __pbf_hdr_cmd_rsvd_flags_offset;
  4105. u16 __pbf_hdr_cmd_rsvd_id;
  4106. #endif
  4107. #if defined(__BIG_ENDIAN)
  4108. u8 __pbf_hdr_cmd_rsvd_ver_ihl;
  4109. u8 tos;
  4110. u16 __pbf_hdr_cmd_rsvd_length;
  4111. #elif defined(__LITTLE_ENDIAN)
  4112. u16 __pbf_hdr_cmd_rsvd_length;
  4113. u8 tos;
  4114. u8 __pbf_hdr_cmd_rsvd_ver_ihl;
  4115. #endif
  4116. u32 ip_local_addr;
  4117. #if defined(__BIG_ENDIAN)
  4118. u8 ttl;
  4119. u8 __pbf_hdr_cmd_rsvd_protocol;
  4120. u16 __pbf_hdr_cmd_rsvd_csum;
  4121. #elif defined(__LITTLE_ENDIAN)
  4122. u16 __pbf_hdr_cmd_rsvd_csum;
  4123. u8 __pbf_hdr_cmd_rsvd_protocol;
  4124. u8 ttl;
  4125. #endif
  4126. u32 __pbf_hdr_cmd_rsvd_1;
  4127. u32 ip_remote_addr;
  4128. };
  4129. /*
  4130. * context section, shared in TOE, RDMA and ISCSI
  4131. */
  4132. struct xstorm_padded_ip_v4_context_section {
  4133. struct xstorm_ip_v4_context_section ip_v4;
  4134. u32 reserved1[4];
  4135. };
  4136. /*
  4137. * IpV6 context section, shared in TOE, RDMA and ISCSI
  4138. */
  4139. struct xstorm_ip_v6_context_section {
  4140. #if defined(__BIG_ENDIAN)
  4141. u16 pbf_hdr_cmd_rsvd_payload_len;
  4142. u8 pbf_hdr_cmd_rsvd_nxt_hdr;
  4143. u8 hop_limit;
  4144. #elif defined(__LITTLE_ENDIAN)
  4145. u8 hop_limit;
  4146. u8 pbf_hdr_cmd_rsvd_nxt_hdr;
  4147. u16 pbf_hdr_cmd_rsvd_payload_len;
  4148. #endif
  4149. u32 priority_flow_label;
  4150. #define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL (0xFFFFF<<0)
  4151. #define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL_SHIFT 0
  4152. #define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS (0xFF<<20)
  4153. #define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS_SHIFT 20
  4154. #define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER (0xF<<28)
  4155. #define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER_SHIFT 28
  4156. u32 ip_local_addr_lo_hi;
  4157. u32 ip_local_addr_lo_lo;
  4158. u32 ip_local_addr_hi_hi;
  4159. u32 ip_local_addr_hi_lo;
  4160. u32 ip_remote_addr_lo_hi;
  4161. u32 ip_remote_addr_lo_lo;
  4162. u32 ip_remote_addr_hi_hi;
  4163. u32 ip_remote_addr_hi_lo;
  4164. };
  4165. union xstorm_ip_context_section_types {
  4166. struct xstorm_padded_ip_v4_context_section padded_ip_v4;
  4167. struct xstorm_ip_v6_context_section ip_v6;
  4168. };
  4169. /*
  4170. * TCP context section, shared in TOE, RDMA and ISCSI
  4171. */
  4172. struct xstorm_tcp_context_section {
  4173. u32 snd_max;
  4174. #if defined(__BIG_ENDIAN)
  4175. u16 remote_port;
  4176. u16 local_port;
  4177. #elif defined(__LITTLE_ENDIAN)
  4178. u16 local_port;
  4179. u16 remote_port;
  4180. #endif
  4181. #if defined(__BIG_ENDIAN)
  4182. u8 original_nagle_1b;
  4183. u8 ts_enabled;
  4184. u16 tcp_params;
  4185. #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE (0xFF<<0)
  4186. #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT 0
  4187. #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT (0x1<<8)
  4188. #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT 8
  4189. #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED (0x1<<9)
  4190. #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT 9
  4191. #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED (0x1<<10)
  4192. #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT 10
  4193. #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV (0x1<<11)
  4194. #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT 11
  4195. #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<12)
  4196. #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 12
  4197. #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED (0x1<<13)
  4198. #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT 13
  4199. #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER (0x3<<14)
  4200. #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT 14
  4201. #elif defined(__LITTLE_ENDIAN)
  4202. u16 tcp_params;
  4203. #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE (0xFF<<0)
  4204. #define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT 0
  4205. #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT (0x1<<8)
  4206. #define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT 8
  4207. #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED (0x1<<9)
  4208. #define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT 9
  4209. #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED (0x1<<10)
  4210. #define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT 10
  4211. #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV (0x1<<11)
  4212. #define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT 11
  4213. #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG (0x1<<12)
  4214. #define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT 12
  4215. #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED (0x1<<13)
  4216. #define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT 13
  4217. #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER (0x3<<14)
  4218. #define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT 14
  4219. u8 ts_enabled;
  4220. u8 original_nagle_1b;
  4221. #endif
  4222. #if defined(__BIG_ENDIAN)
  4223. u16 pseudo_csum;
  4224. u16 window_scaling_factor;
  4225. #elif defined(__LITTLE_ENDIAN)
  4226. u16 window_scaling_factor;
  4227. u16 pseudo_csum;
  4228. #endif
  4229. #if defined(__BIG_ENDIAN)
  4230. u16 reserved2;
  4231. u8 statistics_counter_id;
  4232. u8 statistics_params;
  4233. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<0)
  4234. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 0
  4235. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<1)
  4236. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 1
  4237. #define XSTORM_TCP_CONTEXT_SECTION_RESERVED (0x3F<<2)
  4238. #define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT 2
  4239. #elif defined(__LITTLE_ENDIAN)
  4240. u8 statistics_params;
  4241. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS (0x1<<0)
  4242. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT 0
  4243. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS (0x1<<1)
  4244. #define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT 1
  4245. #define XSTORM_TCP_CONTEXT_SECTION_RESERVED (0x3F<<2)
  4246. #define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT 2
  4247. u8 statistics_counter_id;
  4248. u16 reserved2;
  4249. #endif
  4250. u32 ts_time_diff;
  4251. u32 __next_timer_expir;
  4252. };
  4253. /*
  4254. * Common context section, shared in TOE, RDMA and ISCSI
  4255. */
  4256. struct xstorm_common_context_section {
  4257. struct xstorm_eth_context_section ethernet;
  4258. union xstorm_ip_context_section_types ip_union;
  4259. struct xstorm_tcp_context_section tcp;
  4260. #if defined(__BIG_ENDIAN)
  4261. u8 __dcb_val;
  4262. u8 flags;
  4263. #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED (0x1<<0)
  4264. #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT 0
  4265. #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT (0x7<<1)
  4266. #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT 1
  4267. #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE (0x1<<4)
  4268. #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT 4
  4269. #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY (0x7<<5)
  4270. #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT 5
  4271. u8 reserved;
  4272. u8 ip_version_1b;
  4273. #elif defined(__LITTLE_ENDIAN)
  4274. u8 ip_version_1b;
  4275. u8 reserved;
  4276. u8 flags;
  4277. #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED (0x1<<0)
  4278. #define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT 0
  4279. #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT (0x7<<1)
  4280. #define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT 1
  4281. #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE (0x1<<4)
  4282. #define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT 4
  4283. #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY (0x7<<5)
  4284. #define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT 5
  4285. u8 __dcb_val;
  4286. #endif
  4287. };
  4288. /*
  4289. * Flags used in ISCSI context section
  4290. */
  4291. struct xstorm_iscsi_context_flags {
  4292. u8 flags;
  4293. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA (0x1<<0)
  4294. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA_SHIFT 0
  4295. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T (0x1<<1)
  4296. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T_SHIFT 1
  4297. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST (0x1<<2)
  4298. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST_SHIFT 2
  4299. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST (0x1<<3)
  4300. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST_SHIFT 3
  4301. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN (0x1<<4)
  4302. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN_SHIFT 4
  4303. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ (0x1<<5)
  4304. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ_SHIFT 5
  4305. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT (0x1<<6)
  4306. #define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT_SHIFT 6
  4307. #define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4 (0x1<<7)
  4308. #define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4_SHIFT 7
  4309. };
  4310. struct iscsi_task_context_entry_x {
  4311. u32 data_out_buffer_offset;
  4312. u32 itt;
  4313. u32 data_sn;
  4314. };
  4315. struct iscsi_task_context_entry_xuc_x_write_only {
  4316. u32 tx_r2t_sn;
  4317. };
  4318. struct iscsi_task_context_entry_xuc_xu_write_both {
  4319. u32 sgl_base_lo;
  4320. u32 sgl_base_hi;
  4321. #if defined(__BIG_ENDIAN)
  4322. u8 sgl_size;
  4323. u8 sge_index;
  4324. u16 sge_offset;
  4325. #elif defined(__LITTLE_ENDIAN)
  4326. u16 sge_offset;
  4327. u8 sge_index;
  4328. u8 sgl_size;
  4329. #endif
  4330. };
  4331. /*
  4332. * iSCSI context section
  4333. */
  4334. struct xstorm_iscsi_context_section {
  4335. u32 first_burst_length;
  4336. u32 max_send_pdu_length;
  4337. struct regpair sq_pbl_base;
  4338. struct regpair sq_curr_pbe;
  4339. struct regpair hq_pbl_base;
  4340. struct regpair hq_curr_pbe_base;
  4341. struct regpair r2tq_pbl_base;
  4342. struct regpair r2tq_curr_pbe_base;
  4343. struct regpair task_pbl_base;
  4344. #if defined(__BIG_ENDIAN)
  4345. u16 data_out_count;
  4346. struct xstorm_iscsi_context_flags flags;
  4347. u8 task_pbl_cache_idx;
  4348. #elif defined(__LITTLE_ENDIAN)
  4349. u8 task_pbl_cache_idx;
  4350. struct xstorm_iscsi_context_flags flags;
  4351. u16 data_out_count;
  4352. #endif
  4353. u32 seq_more_2_send;
  4354. u32 pdu_more_2_send;
  4355. struct iscsi_task_context_entry_x temp_tce_x;
  4356. struct iscsi_task_context_entry_xuc_x_write_only temp_tce_x_wr;
  4357. struct iscsi_task_context_entry_xuc_xu_write_both temp_tce_xu_wr;
  4358. struct regpair lun;
  4359. u32 exp_data_transfer_len_ttt;
  4360. u32 pdu_data_2_rxmit;
  4361. u32 rxmit_bytes_2_dr;
  4362. #if defined(__BIG_ENDIAN)
  4363. u16 rxmit_sge_offset;
  4364. u16 hq_rxmit_cons;
  4365. #elif defined(__LITTLE_ENDIAN)
  4366. u16 hq_rxmit_cons;
  4367. u16 rxmit_sge_offset;
  4368. #endif
  4369. #if defined(__BIG_ENDIAN)
  4370. u16 r2tq_cons;
  4371. u8 rxmit_flags;
  4372. #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD (0x1<<0)
  4373. #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT 0
  4374. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR (0x1<<1)
  4375. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT 1
  4376. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU (0x1<<2)
  4377. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT 2
  4378. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR (0x1<<3)
  4379. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT 3
  4380. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR (0x1<<4)
  4381. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT 4
  4382. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING (0x3<<5)
  4383. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT 5
  4384. #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT (0x1<<7)
  4385. #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT 7
  4386. u8 rxmit_sge_idx;
  4387. #elif defined(__LITTLE_ENDIAN)
  4388. u8 rxmit_sge_idx;
  4389. u8 rxmit_flags;
  4390. #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD (0x1<<0)
  4391. #define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT 0
  4392. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR (0x1<<1)
  4393. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT 1
  4394. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU (0x1<<2)
  4395. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT 2
  4396. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR (0x1<<3)
  4397. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT 3
  4398. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR (0x1<<4)
  4399. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT 4
  4400. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING (0x3<<5)
  4401. #define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT 5
  4402. #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT (0x1<<7)
  4403. #define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT 7
  4404. u16 r2tq_cons;
  4405. #endif
  4406. u32 hq_rxmit_tcp_seq;
  4407. };
  4408. /*
  4409. * Xstorm iSCSI Storm Context
  4410. */
  4411. struct xstorm_iscsi_st_context {
  4412. struct xstorm_common_context_section common;
  4413. struct xstorm_iscsi_context_section iscsi;
  4414. };
  4415. /*
  4416. * Iscsi connection context
  4417. */
  4418. struct iscsi_context {
  4419. struct ustorm_iscsi_st_context ustorm_st_context;
  4420. struct tstorm_iscsi_st_context tstorm_st_context;
  4421. struct xstorm_iscsi_ag_context xstorm_ag_context;
  4422. struct tstorm_iscsi_ag_context tstorm_ag_context;
  4423. struct cstorm_iscsi_ag_context cstorm_ag_context;
  4424. struct ustorm_iscsi_ag_context ustorm_ag_context;
  4425. struct timers_block_context timers_context;
  4426. struct regpair upb_context;
  4427. struct xstorm_iscsi_st_context xstorm_st_context;
  4428. struct regpair xpb_context;
  4429. struct cstorm_iscsi_st_context cstorm_st_context;
  4430. };
  4431. /*
  4432. * PDU header of an iSCSI DATA-OUT
  4433. */
  4434. struct iscsi_data_pdu_hdr_little_endian {
  4435. #if defined(__BIG_ENDIAN)
  4436. u8 opcode;
  4437. u8 op_attr;
  4438. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
  4439. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4440. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
  4441. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
  4442. u16 rsrv0;
  4443. #elif defined(__LITTLE_ENDIAN)
  4444. u16 rsrv0;
  4445. u8 op_attr;
  4446. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
  4447. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4448. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG (0x1<<7)
  4449. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT 7
  4450. u8 opcode;
  4451. #endif
  4452. u32 data_fields;
  4453. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4454. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4455. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4456. #define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4457. struct regpair lun;
  4458. u32 itt;
  4459. u32 ttt;
  4460. u32 rsrv2;
  4461. u32 exp_stat_sn;
  4462. u32 rsrv3;
  4463. u32 data_sn;
  4464. u32 buffer_offset;
  4465. u32 rsrv4;
  4466. };
  4467. /*
  4468. * PDU header of an iSCSI login request
  4469. */
  4470. struct iscsi_login_req_hdr_little_endian {
  4471. #if defined(__BIG_ENDIAN)
  4472. u8 opcode;
  4473. u8 op_attr;
  4474. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG (0x3<<0)
  4475. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT 0
  4476. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG (0x3<<2)
  4477. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT 2
  4478. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0 (0x3<<4)
  4479. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT 4
  4480. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
  4481. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
  4482. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT (0x1<<7)
  4483. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT 7
  4484. u8 version_max;
  4485. u8 version_min;
  4486. #elif defined(__LITTLE_ENDIAN)
  4487. u8 version_min;
  4488. u8 version_max;
  4489. u8 op_attr;
  4490. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG (0x3<<0)
  4491. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT 0
  4492. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG (0x3<<2)
  4493. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT 2
  4494. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0 (0x3<<4)
  4495. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT 4
  4496. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
  4497. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
  4498. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT (0x1<<7)
  4499. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT 7
  4500. u8 opcode;
  4501. #endif
  4502. u32 data_fields;
  4503. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4504. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4505. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4506. #define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4507. u32 isid_lo;
  4508. #if defined(__BIG_ENDIAN)
  4509. u16 isid_hi;
  4510. u16 tsih;
  4511. #elif defined(__LITTLE_ENDIAN)
  4512. u16 tsih;
  4513. u16 isid_hi;
  4514. #endif
  4515. u32 itt;
  4516. #if defined(__BIG_ENDIAN)
  4517. u16 cid;
  4518. u16 rsrv1;
  4519. #elif defined(__LITTLE_ENDIAN)
  4520. u16 rsrv1;
  4521. u16 cid;
  4522. #endif
  4523. u32 cmd_sn;
  4524. u32 exp_stat_sn;
  4525. u32 rsrv2[4];
  4526. };
  4527. /*
  4528. * PDU header of an iSCSI logout request
  4529. */
  4530. struct iscsi_logout_req_hdr_little_endian {
  4531. #if defined(__BIG_ENDIAN)
  4532. u8 opcode;
  4533. u8 op_attr;
  4534. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE (0x7F<<0)
  4535. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT 0
  4536. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
  4537. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
  4538. u16 rsrv0;
  4539. #elif defined(__LITTLE_ENDIAN)
  4540. u16 rsrv0;
  4541. u8 op_attr;
  4542. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE (0x7F<<0)
  4543. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT 0
  4544. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
  4545. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
  4546. u8 opcode;
  4547. #endif
  4548. u32 data_fields;
  4549. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4550. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4551. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4552. #define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4553. u32 rsrv2[2];
  4554. u32 itt;
  4555. #if defined(__BIG_ENDIAN)
  4556. u16 cid;
  4557. u16 rsrv1;
  4558. #elif defined(__LITTLE_ENDIAN)
  4559. u16 rsrv1;
  4560. u16 cid;
  4561. #endif
  4562. u32 cmd_sn;
  4563. u32 exp_stat_sn;
  4564. u32 rsrv3[4];
  4565. };
  4566. /*
  4567. * PDU header of an iSCSI TMF request
  4568. */
  4569. struct iscsi_tmf_req_hdr_little_endian {
  4570. #if defined(__BIG_ENDIAN)
  4571. u8 opcode;
  4572. u8 op_attr;
  4573. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION (0x7F<<0)
  4574. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT 0
  4575. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
  4576. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
  4577. u16 rsrv0;
  4578. #elif defined(__LITTLE_ENDIAN)
  4579. u16 rsrv0;
  4580. u8 op_attr;
  4581. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION (0x7F<<0)
  4582. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT 0
  4583. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1 (0x1<<7)
  4584. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT 7
  4585. u8 opcode;
  4586. #endif
  4587. u32 data_fields;
  4588. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4589. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4590. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4591. #define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4592. struct regpair lun;
  4593. u32 itt;
  4594. u32 referenced_task_tag;
  4595. u32 cmd_sn;
  4596. u32 exp_stat_sn;
  4597. u32 ref_cmd_sn;
  4598. u32 exp_data_sn;
  4599. u32 rsrv2[2];
  4600. };
  4601. /*
  4602. * PDU header of an iSCSI Text request
  4603. */
  4604. struct iscsi_text_req_hdr_little_endian {
  4605. #if defined(__BIG_ENDIAN)
  4606. u8 opcode;
  4607. u8 op_attr;
  4608. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1 (0x3F<<0)
  4609. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4610. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
  4611. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
  4612. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL (0x1<<7)
  4613. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT 7
  4614. u16 rsrv0;
  4615. #elif defined(__LITTLE_ENDIAN)
  4616. u16 rsrv0;
  4617. u8 op_attr;
  4618. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1 (0x3F<<0)
  4619. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4620. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG (0x1<<6)
  4621. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT 6
  4622. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL (0x1<<7)
  4623. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT 7
  4624. u8 opcode;
  4625. #endif
  4626. u32 data_fields;
  4627. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4628. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4629. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4630. #define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4631. struct regpair lun;
  4632. u32 itt;
  4633. u32 ttt;
  4634. u32 cmd_sn;
  4635. u32 exp_stat_sn;
  4636. u32 rsrv3[4];
  4637. };
  4638. /*
  4639. * PDU header of an iSCSI Nop-Out
  4640. */
  4641. struct iscsi_nop_out_hdr_little_endian {
  4642. #if defined(__BIG_ENDIAN)
  4643. u8 opcode;
  4644. u8 op_attr;
  4645. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
  4646. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4647. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1 (0x1<<7)
  4648. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT 7
  4649. u16 rsrv0;
  4650. #elif defined(__LITTLE_ENDIAN)
  4651. u16 rsrv0;
  4652. u8 op_attr;
  4653. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1 (0x7F<<0)
  4654. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT 0
  4655. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1 (0x1<<7)
  4656. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT 7
  4657. u8 opcode;
  4658. #endif
  4659. u32 data_fields;
  4660. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH (0xFFFFFF<<0)
  4661. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT 0
  4662. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH (0xFF<<24)
  4663. #define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT 24
  4664. struct regpair lun;
  4665. u32 itt;
  4666. u32 ttt;
  4667. u32 cmd_sn;
  4668. u32 exp_stat_sn;
  4669. u32 rsrv3[4];
  4670. };
  4671. /*
  4672. * iscsi pdu headers in little endian form.
  4673. */
  4674. union iscsi_pdu_headers_little_endian {
  4675. u32 fullHeaderSize[12];
  4676. struct iscsi_cmd_pdu_hdr_little_endian command_pdu_hdr;
  4677. struct iscsi_data_pdu_hdr_little_endian data_out_pdu_hdr;
  4678. struct iscsi_login_req_hdr_little_endian login_req_pdu_hdr;
  4679. struct iscsi_logout_req_hdr_little_endian logout_req_pdu_hdr;
  4680. struct iscsi_tmf_req_hdr_little_endian tmf_req_pdu_hdr;
  4681. struct iscsi_text_req_hdr_little_endian text_req_pdu_hdr;
  4682. struct iscsi_nop_out_hdr_little_endian nop_out_pdu_hdr;
  4683. };
  4684. struct iscsi_hq_bd {
  4685. union iscsi_pdu_headers_little_endian pdu_header;
  4686. #if defined(__BIG_ENDIAN)
  4687. u16 reserved1;
  4688. u16 lcl_cmp_flg;
  4689. #elif defined(__LITTLE_ENDIAN)
  4690. u16 lcl_cmp_flg;
  4691. u16 reserved1;
  4692. #endif
  4693. u32 sgl_base_lo;
  4694. u32 sgl_base_hi;
  4695. #if defined(__BIG_ENDIAN)
  4696. u8 sgl_size;
  4697. u8 sge_index;
  4698. u16 sge_offset;
  4699. #elif defined(__LITTLE_ENDIAN)
  4700. u16 sge_offset;
  4701. u8 sge_index;
  4702. u8 sgl_size;
  4703. #endif
  4704. };
  4705. /*
  4706. * CQE data for L2 OOO connection $$KEEP_ENDIANNESS$$
  4707. */
  4708. struct iscsi_l2_ooo_data {
  4709. __le32 iscsi_cid;
  4710. u8 drop_isle;
  4711. u8 drop_size;
  4712. u8 ooo_opcode;
  4713. u8 ooo_isle;
  4714. u8 reserved[8];
  4715. };
  4716. struct iscsi_task_context_entry_xuc_c_write_only {
  4717. u32 total_data_acked;
  4718. };
  4719. struct iscsi_task_context_r2t_table_entry {
  4720. u32 ttt;
  4721. u32 desired_data_len;
  4722. };
  4723. struct iscsi_task_context_entry_xuc_u_write_only {
  4724. u32 exp_r2t_sn;
  4725. struct iscsi_task_context_r2t_table_entry r2t_table[4];
  4726. #if defined(__BIG_ENDIAN)
  4727. u16 data_in_count;
  4728. u8 cq_id;
  4729. u8 valid_1b;
  4730. #elif defined(__LITTLE_ENDIAN)
  4731. u8 valid_1b;
  4732. u8 cq_id;
  4733. u16 data_in_count;
  4734. #endif
  4735. };
  4736. struct iscsi_task_context_entry_xuc {
  4737. struct iscsi_task_context_entry_xuc_c_write_only write_c;
  4738. u32 exp_data_transfer_len;
  4739. struct iscsi_task_context_entry_xuc_x_write_only write_x;
  4740. u32 lun_lo;
  4741. struct iscsi_task_context_entry_xuc_xu_write_both write_xu;
  4742. u32 lun_hi;
  4743. struct iscsi_task_context_entry_xuc_u_write_only write_u;
  4744. };
  4745. struct iscsi_task_context_entry_u {
  4746. u32 exp_r2t_buff_offset;
  4747. u32 rem_rcv_len;
  4748. u32 exp_data_sn;
  4749. };
  4750. struct iscsi_task_context_entry {
  4751. struct iscsi_task_context_entry_x tce_x;
  4752. #if defined(__BIG_ENDIAN)
  4753. u16 data_out_count;
  4754. u16 rsrv0;
  4755. #elif defined(__LITTLE_ENDIAN)
  4756. u16 rsrv0;
  4757. u16 data_out_count;
  4758. #endif
  4759. struct iscsi_task_context_entry_xuc tce_xuc;
  4760. struct iscsi_task_context_entry_u tce_u;
  4761. u32 rsrv1[7];
  4762. };
  4763. struct iscsi_task_context_entry_xuc_x_init_only {
  4764. struct regpair lun;
  4765. u32 exp_data_transfer_len;
  4766. };
  4767. /*
  4768. * ipv6 structure
  4769. */
  4770. struct ip_v6_addr {
  4771. u32 ip_addr_lo_lo;
  4772. u32 ip_addr_lo_hi;
  4773. u32 ip_addr_hi_lo;
  4774. u32 ip_addr_hi_hi;
  4775. };
  4776. /*
  4777. * l5cm- connection identification params
  4778. */
  4779. struct l5cm_conn_addr_params {
  4780. u32 pmtu;
  4781. #if defined(__BIG_ENDIAN)
  4782. u8 remote_addr_3;
  4783. u8 remote_addr_2;
  4784. u8 remote_addr_1;
  4785. u8 remote_addr_0;
  4786. #elif defined(__LITTLE_ENDIAN)
  4787. u8 remote_addr_0;
  4788. u8 remote_addr_1;
  4789. u8 remote_addr_2;
  4790. u8 remote_addr_3;
  4791. #endif
  4792. #if defined(__BIG_ENDIAN)
  4793. u16 params;
  4794. #define L5CM_CONN_ADDR_PARAMS_IP_VERSION (0x1<<0)
  4795. #define L5CM_CONN_ADDR_PARAMS_IP_VERSION_SHIFT 0
  4796. #define L5CM_CONN_ADDR_PARAMS_RSRV (0x7FFF<<1)
  4797. #define L5CM_CONN_ADDR_PARAMS_RSRV_SHIFT 1
  4798. u8 remote_addr_5;
  4799. u8 remote_addr_4;
  4800. #elif defined(__LITTLE_ENDIAN)
  4801. u8 remote_addr_4;
  4802. u8 remote_addr_5;
  4803. u16 params;
  4804. #define L5CM_CONN_ADDR_PARAMS_IP_VERSION (0x1<<0)
  4805. #define L5CM_CONN_ADDR_PARAMS_IP_VERSION_SHIFT 0
  4806. #define L5CM_CONN_ADDR_PARAMS_RSRV (0x7FFF<<1)
  4807. #define L5CM_CONN_ADDR_PARAMS_RSRV_SHIFT 1
  4808. #endif
  4809. struct ip_v6_addr local_ip_addr;
  4810. struct ip_v6_addr remote_ip_addr;
  4811. u32 ipv6_flow_label_20b;
  4812. u32 reserved1;
  4813. #if defined(__BIG_ENDIAN)
  4814. u16 remote_tcp_port;
  4815. u16 local_tcp_port;
  4816. #elif defined(__LITTLE_ENDIAN)
  4817. u16 local_tcp_port;
  4818. u16 remote_tcp_port;
  4819. #endif
  4820. };
  4821. /*
  4822. * l5cm-xstorm connection buffer
  4823. */
  4824. struct l5cm_xstorm_conn_buffer {
  4825. #if defined(__BIG_ENDIAN)
  4826. u16 rsrv1;
  4827. u16 params;
  4828. #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE (0x1<<0)
  4829. #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE_SHIFT 0
  4830. #define L5CM_XSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
  4831. #define L5CM_XSTORM_CONN_BUFFER_RSRV_SHIFT 1
  4832. #elif defined(__LITTLE_ENDIAN)
  4833. u16 params;
  4834. #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE (0x1<<0)
  4835. #define L5CM_XSTORM_CONN_BUFFER_NAGLE_ENABLE_SHIFT 0
  4836. #define L5CM_XSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
  4837. #define L5CM_XSTORM_CONN_BUFFER_RSRV_SHIFT 1
  4838. u16 rsrv1;
  4839. #endif
  4840. #if defined(__BIG_ENDIAN)
  4841. u16 mss;
  4842. u16 pseudo_header_checksum;
  4843. #elif defined(__LITTLE_ENDIAN)
  4844. u16 pseudo_header_checksum;
  4845. u16 mss;
  4846. #endif
  4847. u32 rcv_buf;
  4848. u32 rsrv2;
  4849. struct regpair context_addr;
  4850. };
  4851. /*
  4852. * l5cm-tstorm connection buffer
  4853. */
  4854. struct l5cm_tstorm_conn_buffer {
  4855. u32 rsrv1[2];
  4856. #if defined(__BIG_ENDIAN)
  4857. u16 params;
  4858. #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE (0x1<<0)
  4859. #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE_SHIFT 0
  4860. #define L5CM_TSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
  4861. #define L5CM_TSTORM_CONN_BUFFER_RSRV_SHIFT 1
  4862. u8 ka_max_probe_count;
  4863. u8 ka_enable;
  4864. #elif defined(__LITTLE_ENDIAN)
  4865. u8 ka_enable;
  4866. u8 ka_max_probe_count;
  4867. u16 params;
  4868. #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE (0x1<<0)
  4869. #define L5CM_TSTORM_CONN_BUFFER_DELAYED_ACK_ENABLE_SHIFT 0
  4870. #define L5CM_TSTORM_CONN_BUFFER_RSRV (0x7FFF<<1)
  4871. #define L5CM_TSTORM_CONN_BUFFER_RSRV_SHIFT 1
  4872. #endif
  4873. u32 ka_timeout;
  4874. u32 ka_interval;
  4875. u32 max_rt_time;
  4876. };
  4877. /*
  4878. * l5cm connection buffer for active side
  4879. */
  4880. struct l5cm_active_conn_buffer {
  4881. struct l5cm_conn_addr_params conn_addr_buf;
  4882. struct l5cm_xstorm_conn_buffer xstorm_conn_buffer;
  4883. struct l5cm_tstorm_conn_buffer tstorm_conn_buffer;
  4884. };
  4885. /*
  4886. * The l5cm opaque buffer passed in add new connection ramrod passive side
  4887. */
  4888. struct l5cm_hash_input_string {
  4889. u32 __opaque1;
  4890. #if defined(__BIG_ENDIAN)
  4891. u16 __opaque3;
  4892. u16 __opaque2;
  4893. #elif defined(__LITTLE_ENDIAN)
  4894. u16 __opaque2;
  4895. u16 __opaque3;
  4896. #endif
  4897. struct ip_v6_addr __opaque4;
  4898. struct ip_v6_addr __opaque5;
  4899. u32 __opaque6;
  4900. u32 __opaque7[5];
  4901. };
  4902. /*
  4903. * syn cookie component
  4904. */
  4905. struct l5cm_syn_cookie_comp {
  4906. u32 __opaque;
  4907. };
  4908. /*
  4909. * data related to listeners of a TCP port
  4910. */
  4911. struct l5cm_port_listener_data {
  4912. u8 params;
  4913. #define L5CM_PORT_LISTENER_DATA_ENABLE (0x1<<0)
  4914. #define L5CM_PORT_LISTENER_DATA_ENABLE_SHIFT 0
  4915. #define L5CM_PORT_LISTENER_DATA_IP_INDEX (0xF<<1)
  4916. #define L5CM_PORT_LISTENER_DATA_IP_INDEX_SHIFT 1
  4917. #define L5CM_PORT_LISTENER_DATA_NET_FILTER (0x1<<5)
  4918. #define L5CM_PORT_LISTENER_DATA_NET_FILTER_SHIFT 5
  4919. #define L5CM_PORT_LISTENER_DATA_DEFFERED_MODE (0x1<<6)
  4920. #define L5CM_PORT_LISTENER_DATA_DEFFERED_MODE_SHIFT 6
  4921. #define L5CM_PORT_LISTENER_DATA_MPA_MODE (0x1<<7)
  4922. #define L5CM_PORT_LISTENER_DATA_MPA_MODE_SHIFT 7
  4923. };
  4924. /*
  4925. * Opaque structure passed from U to X when final ack arrives
  4926. */
  4927. struct l5cm_opaque_buf {
  4928. u32 __opaque1;
  4929. u32 __opaque2;
  4930. u32 __opaque3;
  4931. u32 __opaque4;
  4932. struct l5cm_syn_cookie_comp __opaque5;
  4933. #if defined(__BIG_ENDIAN)
  4934. u16 rsrv2;
  4935. u8 rsrv;
  4936. struct l5cm_port_listener_data __opaque6;
  4937. #elif defined(__LITTLE_ENDIAN)
  4938. struct l5cm_port_listener_data __opaque6;
  4939. u8 rsrv;
  4940. u16 rsrv2;
  4941. #endif
  4942. };
  4943. /*
  4944. * l5cm slow path element
  4945. */
  4946. struct l5cm_packet_size {
  4947. u32 size;
  4948. u32 rsrv;
  4949. };
  4950. /*
  4951. * The final-ack union structure in PCS entry after final ack arrived
  4952. */
  4953. struct l5cm_pcse_ack {
  4954. struct l5cm_xstorm_conn_buffer tx_socket_params;
  4955. struct l5cm_opaque_buf opaque_buf;
  4956. struct l5cm_tstorm_conn_buffer rx_socket_params;
  4957. };
  4958. /*
  4959. * The syn union structure in PCS entry after syn arrived
  4960. */
  4961. struct l5cm_pcse_syn {
  4962. struct l5cm_opaque_buf opaque_buf;
  4963. u32 rsrv[12];
  4964. };
  4965. /*
  4966. * pcs entry data for passive connections
  4967. */
  4968. struct l5cm_pcs_attributes {
  4969. #if defined(__BIG_ENDIAN)
  4970. u16 pcs_id;
  4971. u8 status;
  4972. u8 flags;
  4973. #define L5CM_PCS_ATTRIBUTES_NET_FILTER (0x1<<0)
  4974. #define L5CM_PCS_ATTRIBUTES_NET_FILTER_SHIFT 0
  4975. #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH (0x1<<1)
  4976. #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH_SHIFT 1
  4977. #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT (0x1<<2)
  4978. #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT_SHIFT 2
  4979. #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT (0x1<<3)
  4980. #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT_SHIFT 3
  4981. #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC (0x1<<4)
  4982. #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC_SHIFT 4
  4983. #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD (0x1<<5)
  4984. #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD_SHIFT 5
  4985. #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET (0x1<<6)
  4986. #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET_SHIFT 6
  4987. #define L5CM_PCS_ATTRIBUTES_RSRV (0x1<<7)
  4988. #define L5CM_PCS_ATTRIBUTES_RSRV_SHIFT 7
  4989. #elif defined(__LITTLE_ENDIAN)
  4990. u8 flags;
  4991. #define L5CM_PCS_ATTRIBUTES_NET_FILTER (0x1<<0)
  4992. #define L5CM_PCS_ATTRIBUTES_NET_FILTER_SHIFT 0
  4993. #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH (0x1<<1)
  4994. #define L5CM_PCS_ATTRIBUTES_CALCULATE_HASH_SHIFT 1
  4995. #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT (0x1<<2)
  4996. #define L5CM_PCS_ATTRIBUTES_COMPARE_HASH_RESULT_SHIFT 2
  4997. #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT (0x1<<3)
  4998. #define L5CM_PCS_ATTRIBUTES_QUERY_ULP_ACCEPT_SHIFT 3
  4999. #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC (0x1<<4)
  5000. #define L5CM_PCS_ATTRIBUTES_FIND_DEST_MAC_SHIFT 4
  5001. #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD (0x1<<5)
  5002. #define L5CM_PCS_ATTRIBUTES_L4_OFFLOAD_SHIFT 5
  5003. #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET (0x1<<6)
  5004. #define L5CM_PCS_ATTRIBUTES_FORWARD_PACKET_SHIFT 6
  5005. #define L5CM_PCS_ATTRIBUTES_RSRV (0x1<<7)
  5006. #define L5CM_PCS_ATTRIBUTES_RSRV_SHIFT 7
  5007. u8 status;
  5008. u16 pcs_id;
  5009. #endif
  5010. };
  5011. union l5cm_seg_params {
  5012. struct l5cm_pcse_syn syn_seg_params;
  5013. struct l5cm_pcse_ack ack_seg_params;
  5014. };
  5015. /*
  5016. * pcs entry data for passive connections
  5017. */
  5018. struct l5cm_pcs_hdr {
  5019. struct l5cm_hash_input_string hash_input_string;
  5020. struct l5cm_conn_addr_params conn_addr_buf;
  5021. u32 cid;
  5022. u32 hash_result;
  5023. union l5cm_seg_params seg_params;
  5024. struct l5cm_pcs_attributes att;
  5025. #if defined(__BIG_ENDIAN)
  5026. u16 rsrv;
  5027. u16 rx_seg_size;
  5028. #elif defined(__LITTLE_ENDIAN)
  5029. u16 rx_seg_size;
  5030. u16 rsrv;
  5031. #endif
  5032. };
  5033. /*
  5034. * pcs entry for passive connections
  5035. */
  5036. struct l5cm_pcs_entry {
  5037. struct l5cm_pcs_hdr hdr;
  5038. u8 rx_segment[1516];
  5039. };
  5040. /*
  5041. * l5cm connection parameters
  5042. */
  5043. union l5cm_reduce_param_union {
  5044. u32 opaque1;
  5045. u32 opaque2;
  5046. };
  5047. /*
  5048. * l5cm connection parameters
  5049. */
  5050. struct l5cm_reduce_conn {
  5051. union l5cm_reduce_param_union opaque1;
  5052. u32 opaque2;
  5053. };
  5054. /*
  5055. * l5cm slow path element
  5056. */
  5057. union l5cm_specific_data {
  5058. u8 protocol_data[8];
  5059. struct regpair phy_address;
  5060. struct l5cm_packet_size packet_size;
  5061. struct l5cm_reduce_conn reduced_conn;
  5062. };
  5063. /*
  5064. * l5 slow path element
  5065. */
  5066. struct l5cm_spe {
  5067. struct spe_hdr hdr;
  5068. union l5cm_specific_data data;
  5069. };
  5070. /*
  5071. * Termination variables
  5072. */
  5073. struct l5cm_term_vars {
  5074. u8 BitMap;
  5075. #define L5CM_TERM_VARS_TCP_STATE (0xF<<0)
  5076. #define L5CM_TERM_VARS_TCP_STATE_SHIFT 0
  5077. #define L5CM_TERM_VARS_FIN_RECEIVED_SBIT (0x1<<4)
  5078. #define L5CM_TERM_VARS_FIN_RECEIVED_SBIT_SHIFT 4
  5079. #define L5CM_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT (0x1<<5)
  5080. #define L5CM_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT_SHIFT 5
  5081. #define L5CM_TERM_VARS_TERM_ON_CHIP (0x1<<6)
  5082. #define L5CM_TERM_VARS_TERM_ON_CHIP_SHIFT 6
  5083. #define L5CM_TERM_VARS_RSRV (0x1<<7)
  5084. #define L5CM_TERM_VARS_RSRV_SHIFT 7
  5085. };
  5086. /*
  5087. * Tstorm Tcp flags
  5088. */
  5089. struct tstorm_l5cm_tcp_flags {
  5090. u16 flags;
  5091. #define TSTORM_L5CM_TCP_FLAGS_VLAN_ID (0xFFF<<0)
  5092. #define TSTORM_L5CM_TCP_FLAGS_VLAN_ID_SHIFT 0
  5093. #define TSTORM_L5CM_TCP_FLAGS_RSRV0 (0x1<<12)
  5094. #define TSTORM_L5CM_TCP_FLAGS_RSRV0_SHIFT 12
  5095. #define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED (0x1<<13)
  5096. #define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED_SHIFT 13
  5097. #define TSTORM_L5CM_TCP_FLAGS_RSRV1 (0x3<<14)
  5098. #define TSTORM_L5CM_TCP_FLAGS_RSRV1_SHIFT 14
  5099. };
  5100. /*
  5101. * Xstorm Tcp flags
  5102. */
  5103. struct xstorm_l5cm_tcp_flags {
  5104. u8 flags;
  5105. #define XSTORM_L5CM_TCP_FLAGS_ENC_ENABLED (0x1<<0)
  5106. #define XSTORM_L5CM_TCP_FLAGS_ENC_ENABLED_SHIFT 0
  5107. #define XSTORM_L5CM_TCP_FLAGS_TS_ENABLED (0x1<<1)
  5108. #define XSTORM_L5CM_TCP_FLAGS_TS_ENABLED_SHIFT 1
  5109. #define XSTORM_L5CM_TCP_FLAGS_WND_SCL_EN (0x1<<2)
  5110. #define XSTORM_L5CM_TCP_FLAGS_WND_SCL_EN_SHIFT 2
  5111. #define XSTORM_L5CM_TCP_FLAGS_RSRV (0x1F<<3)
  5112. #define XSTORM_L5CM_TCP_FLAGS_RSRV_SHIFT 3
  5113. };
  5114. /*
  5115. * Out-of-order states
  5116. */
  5117. enum tcp_ooo_event {
  5118. TCP_EVENT_ADD_PEN = 0,
  5119. TCP_EVENT_ADD_NEW_ISLE = 1,
  5120. TCP_EVENT_ADD_ISLE_RIGHT = 2,
  5121. TCP_EVENT_ADD_ISLE_LEFT = 3,
  5122. TCP_EVENT_JOIN = 4,
  5123. TCP_EVENT_NOP = 5,
  5124. MAX_TCP_OOO_EVENT
  5125. };
  5126. /*
  5127. * OOO support modes
  5128. */
  5129. enum tcp_tstorm_ooo {
  5130. TCP_TSTORM_OOO_DROP_AND_PROC_ACK = 0,
  5131. TCP_TSTORM_OOO_SEND_PURE_ACK = 1,
  5132. TCP_TSTORM_OOO_SUPPORTED = 2,
  5133. MAX_TCP_TSTORM_OOO
  5134. };
  5135. #endif /* __5710_HSI_CNIC_LE__ */