bnx2.c 211 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/timer.h>
  16. #include <linux/errno.h>
  17. #include <linux/ioport.h>
  18. #include <linux/slab.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/bitops.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <linux/delay.h>
  31. #include <asm/byteorder.h>
  32. #include <asm/page.h>
  33. #include <linux/time.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/mii.h>
  36. #include <linux/if.h>
  37. #include <linux/if_vlan.h>
  38. #include <net/ip.h>
  39. #include <net/tcp.h>
  40. #include <net/checksum.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/crc32.h>
  43. #include <linux/prefetch.h>
  44. #include <linux/cache.h>
  45. #include <linux/firmware.h>
  46. #include <linux/log2.h>
  47. #include <linux/aer.h>
  48. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  49. #define BCM_CNIC 1
  50. #include "cnic_if.h"
  51. #endif
  52. #include "bnx2.h"
  53. #include "bnx2_fw.h"
  54. #define DRV_MODULE_NAME "bnx2"
  55. #define DRV_MODULE_VERSION "2.2.1"
  56. #define DRV_MODULE_RELDATE "Dec 18, 2011"
  57. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
  58. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
  59. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
  60. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
  61. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
  62. #define RUN_AT(x) (jiffies + (x))
  63. /* Time in jiffies before concluding the transmitter is hung. */
  64. #define TX_TIMEOUT (5*HZ)
  65. static char version[] __devinitdata =
  66. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  67. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  68. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
  69. MODULE_LICENSE("GPL");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  72. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  73. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  74. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  75. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  76. static int disable_msi = 0;
  77. module_param(disable_msi, int, 0);
  78. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  79. typedef enum {
  80. BCM5706 = 0,
  81. NC370T,
  82. NC370I,
  83. BCM5706S,
  84. NC370F,
  85. BCM5708,
  86. BCM5708S,
  87. BCM5709,
  88. BCM5709S,
  89. BCM5716,
  90. BCM5716S,
  91. } board_t;
  92. /* indexed by board_t, above */
  93. static struct {
  94. char *name;
  95. } board_info[] __devinitdata = {
  96. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  97. { "HP NC370T Multifunction Gigabit Server Adapter" },
  98. { "HP NC370i Multifunction Gigabit Server Adapter" },
  99. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  100. { "HP NC370F Multifunction Gigabit Server Adapter" },
  101. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  102. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  103. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  104. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  105. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  106. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  107. };
  108. static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
  109. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  110. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  111. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  112. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  113. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  114. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  115. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  117. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  118. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  119. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  120. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  121. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  122. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  123. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  124. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  125. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  126. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  127. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  128. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  129. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  130. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  131. { 0, }
  132. };
  133. static const struct flash_spec flash_table[] =
  134. {
  135. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  136. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  137. /* Slow EEPROM */
  138. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  139. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  140. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  141. "EEPROM - slow"},
  142. /* Expansion entry 0001 */
  143. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  144. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  145. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  146. "Entry 0001"},
  147. /* Saifun SA25F010 (non-buffered flash) */
  148. /* strap, cfg1, & write1 need updates */
  149. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  150. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  151. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  152. "Non-buffered flash (128kB)"},
  153. /* Saifun SA25F020 (non-buffered flash) */
  154. /* strap, cfg1, & write1 need updates */
  155. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  156. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  157. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  158. "Non-buffered flash (256kB)"},
  159. /* Expansion entry 0100 */
  160. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  161. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  162. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  163. "Entry 0100"},
  164. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  165. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  166. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  167. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  168. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  169. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  170. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  171. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  172. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  173. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  174. /* Saifun SA25F005 (non-buffered flash) */
  175. /* strap, cfg1, & write1 need updates */
  176. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  177. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  178. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  179. "Non-buffered flash (64kB)"},
  180. /* Fast EEPROM */
  181. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  182. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  183. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  184. "EEPROM - fast"},
  185. /* Expansion entry 1001 */
  186. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  187. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  188. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  189. "Entry 1001"},
  190. /* Expansion entry 1010 */
  191. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  192. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  193. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  194. "Entry 1010"},
  195. /* ATMEL AT45DB011B (buffered flash) */
  196. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  197. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  198. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  199. "Buffered flash (128kB)"},
  200. /* Expansion entry 1100 */
  201. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  202. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  203. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  204. "Entry 1100"},
  205. /* Expansion entry 1101 */
  206. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  207. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  208. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  209. "Entry 1101"},
  210. /* Ateml Expansion entry 1110 */
  211. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  212. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  213. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  214. "Entry 1110 (Atmel)"},
  215. /* ATMEL AT45DB021B (buffered flash) */
  216. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  217. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  218. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  219. "Buffered flash (256kB)"},
  220. };
  221. static const struct flash_spec flash_5709 = {
  222. .flags = BNX2_NV_BUFFERED,
  223. .page_bits = BCM5709_FLASH_PAGE_BITS,
  224. .page_size = BCM5709_FLASH_PAGE_SIZE,
  225. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  226. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  227. .name = "5709 Buffered flash (256kB)",
  228. };
  229. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  230. static void bnx2_init_napi(struct bnx2 *bp);
  231. static void bnx2_del_napi(struct bnx2 *bp);
  232. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  233. {
  234. u32 diff;
  235. /* Tell compiler to fetch tx_prod and tx_cons from memory. */
  236. barrier();
  237. /* The ring uses 256 indices for 255 entries, one of them
  238. * needs to be skipped.
  239. */
  240. diff = txr->tx_prod - txr->tx_cons;
  241. if (unlikely(diff >= TX_DESC_CNT)) {
  242. diff &= 0xffff;
  243. if (diff == TX_DESC_CNT)
  244. diff = MAX_TX_DESC_CNT;
  245. }
  246. return bp->tx_ring_size - diff;
  247. }
  248. static u32
  249. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  250. {
  251. u32 val;
  252. spin_lock_bh(&bp->indirect_lock);
  253. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  254. val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
  255. spin_unlock_bh(&bp->indirect_lock);
  256. return val;
  257. }
  258. static void
  259. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  260. {
  261. spin_lock_bh(&bp->indirect_lock);
  262. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  263. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  264. spin_unlock_bh(&bp->indirect_lock);
  265. }
  266. static void
  267. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  268. {
  269. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  270. }
  271. static u32
  272. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  273. {
  274. return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
  275. }
  276. static void
  277. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  278. {
  279. offset += cid_addr;
  280. spin_lock_bh(&bp->indirect_lock);
  281. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  282. int i;
  283. REG_WR(bp, BNX2_CTX_CTX_DATA, val);
  284. REG_WR(bp, BNX2_CTX_CTX_CTRL,
  285. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  286. for (i = 0; i < 5; i++) {
  287. val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
  288. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  289. break;
  290. udelay(5);
  291. }
  292. } else {
  293. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  294. REG_WR(bp, BNX2_CTX_DATA, val);
  295. }
  296. spin_unlock_bh(&bp->indirect_lock);
  297. }
  298. #ifdef BCM_CNIC
  299. static int
  300. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  301. {
  302. struct bnx2 *bp = netdev_priv(dev);
  303. struct drv_ctl_io *io = &info->data.io;
  304. switch (info->cmd) {
  305. case DRV_CTL_IO_WR_CMD:
  306. bnx2_reg_wr_ind(bp, io->offset, io->data);
  307. break;
  308. case DRV_CTL_IO_RD_CMD:
  309. io->data = bnx2_reg_rd_ind(bp, io->offset);
  310. break;
  311. case DRV_CTL_CTX_WR_CMD:
  312. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. return 0;
  318. }
  319. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  320. {
  321. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  322. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  323. int sb_id;
  324. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  325. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  326. bnapi->cnic_present = 0;
  327. sb_id = bp->irq_nvecs;
  328. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  329. } else {
  330. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  331. bnapi->cnic_tag = bnapi->last_status_idx;
  332. bnapi->cnic_present = 1;
  333. sb_id = 0;
  334. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  335. }
  336. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  337. cp->irq_arr[0].status_blk = (void *)
  338. ((unsigned long) bnapi->status_blk.msi +
  339. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  340. cp->irq_arr[0].status_blk_num = sb_id;
  341. cp->num_irq = 1;
  342. }
  343. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  344. void *data)
  345. {
  346. struct bnx2 *bp = netdev_priv(dev);
  347. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  348. if (ops == NULL)
  349. return -EINVAL;
  350. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  351. return -EBUSY;
  352. if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
  353. return -ENODEV;
  354. bp->cnic_data = data;
  355. rcu_assign_pointer(bp->cnic_ops, ops);
  356. cp->num_irq = 0;
  357. cp->drv_state = CNIC_DRV_STATE_REGD;
  358. bnx2_setup_cnic_irq_info(bp);
  359. return 0;
  360. }
  361. static int bnx2_unregister_cnic(struct net_device *dev)
  362. {
  363. struct bnx2 *bp = netdev_priv(dev);
  364. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  365. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  366. mutex_lock(&bp->cnic_lock);
  367. cp->drv_state = 0;
  368. bnapi->cnic_present = 0;
  369. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  370. mutex_unlock(&bp->cnic_lock);
  371. synchronize_rcu();
  372. return 0;
  373. }
  374. struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  375. {
  376. struct bnx2 *bp = netdev_priv(dev);
  377. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  378. if (!cp->max_iscsi_conn)
  379. return NULL;
  380. cp->drv_owner = THIS_MODULE;
  381. cp->chip_id = bp->chip_id;
  382. cp->pdev = bp->pdev;
  383. cp->io_base = bp->regview;
  384. cp->drv_ctl = bnx2_drv_ctl;
  385. cp->drv_register_cnic = bnx2_register_cnic;
  386. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  387. return cp;
  388. }
  389. EXPORT_SYMBOL(bnx2_cnic_probe);
  390. static void
  391. bnx2_cnic_stop(struct bnx2 *bp)
  392. {
  393. struct cnic_ops *c_ops;
  394. struct cnic_ctl_info info;
  395. mutex_lock(&bp->cnic_lock);
  396. c_ops = rcu_dereference_protected(bp->cnic_ops,
  397. lockdep_is_held(&bp->cnic_lock));
  398. if (c_ops) {
  399. info.cmd = CNIC_CTL_STOP_CMD;
  400. c_ops->cnic_ctl(bp->cnic_data, &info);
  401. }
  402. mutex_unlock(&bp->cnic_lock);
  403. }
  404. static void
  405. bnx2_cnic_start(struct bnx2 *bp)
  406. {
  407. struct cnic_ops *c_ops;
  408. struct cnic_ctl_info info;
  409. mutex_lock(&bp->cnic_lock);
  410. c_ops = rcu_dereference_protected(bp->cnic_ops,
  411. lockdep_is_held(&bp->cnic_lock));
  412. if (c_ops) {
  413. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  414. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  415. bnapi->cnic_tag = bnapi->last_status_idx;
  416. }
  417. info.cmd = CNIC_CTL_START_CMD;
  418. c_ops->cnic_ctl(bp->cnic_data, &info);
  419. }
  420. mutex_unlock(&bp->cnic_lock);
  421. }
  422. #else
  423. static void
  424. bnx2_cnic_stop(struct bnx2 *bp)
  425. {
  426. }
  427. static void
  428. bnx2_cnic_start(struct bnx2 *bp)
  429. {
  430. }
  431. #endif
  432. static int
  433. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  434. {
  435. u32 val1;
  436. int i, ret;
  437. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  438. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  439. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  440. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  441. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  442. udelay(40);
  443. }
  444. val1 = (bp->phy_addr << 21) | (reg << 16) |
  445. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  446. BNX2_EMAC_MDIO_COMM_START_BUSY;
  447. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  448. for (i = 0; i < 50; i++) {
  449. udelay(10);
  450. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  451. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  452. udelay(5);
  453. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  454. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  455. break;
  456. }
  457. }
  458. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  459. *val = 0x0;
  460. ret = -EBUSY;
  461. }
  462. else {
  463. *val = val1;
  464. ret = 0;
  465. }
  466. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  467. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  468. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  469. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  470. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  471. udelay(40);
  472. }
  473. return ret;
  474. }
  475. static int
  476. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  477. {
  478. u32 val1;
  479. int i, ret;
  480. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  481. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  482. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  483. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  484. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  485. udelay(40);
  486. }
  487. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  488. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  489. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  490. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  491. for (i = 0; i < 50; i++) {
  492. udelay(10);
  493. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  494. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  495. udelay(5);
  496. break;
  497. }
  498. }
  499. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  500. ret = -EBUSY;
  501. else
  502. ret = 0;
  503. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  504. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  505. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  506. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  507. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  508. udelay(40);
  509. }
  510. return ret;
  511. }
  512. static void
  513. bnx2_disable_int(struct bnx2 *bp)
  514. {
  515. int i;
  516. struct bnx2_napi *bnapi;
  517. for (i = 0; i < bp->irq_nvecs; i++) {
  518. bnapi = &bp->bnx2_napi[i];
  519. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  520. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  521. }
  522. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  523. }
  524. static void
  525. bnx2_enable_int(struct bnx2 *bp)
  526. {
  527. int i;
  528. struct bnx2_napi *bnapi;
  529. for (i = 0; i < bp->irq_nvecs; i++) {
  530. bnapi = &bp->bnx2_napi[i];
  531. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  532. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  533. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  534. bnapi->last_status_idx);
  535. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  536. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  537. bnapi->last_status_idx);
  538. }
  539. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  540. }
  541. static void
  542. bnx2_disable_int_sync(struct bnx2 *bp)
  543. {
  544. int i;
  545. atomic_inc(&bp->intr_sem);
  546. if (!netif_running(bp->dev))
  547. return;
  548. bnx2_disable_int(bp);
  549. for (i = 0; i < bp->irq_nvecs; i++)
  550. synchronize_irq(bp->irq_tbl[i].vector);
  551. }
  552. static void
  553. bnx2_napi_disable(struct bnx2 *bp)
  554. {
  555. int i;
  556. for (i = 0; i < bp->irq_nvecs; i++)
  557. napi_disable(&bp->bnx2_napi[i].napi);
  558. }
  559. static void
  560. bnx2_napi_enable(struct bnx2 *bp)
  561. {
  562. int i;
  563. for (i = 0; i < bp->irq_nvecs; i++)
  564. napi_enable(&bp->bnx2_napi[i].napi);
  565. }
  566. static void
  567. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  568. {
  569. if (stop_cnic)
  570. bnx2_cnic_stop(bp);
  571. if (netif_running(bp->dev)) {
  572. bnx2_napi_disable(bp);
  573. netif_tx_disable(bp->dev);
  574. }
  575. bnx2_disable_int_sync(bp);
  576. netif_carrier_off(bp->dev); /* prevent tx timeout */
  577. }
  578. static void
  579. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  580. {
  581. if (atomic_dec_and_test(&bp->intr_sem)) {
  582. if (netif_running(bp->dev)) {
  583. netif_tx_wake_all_queues(bp->dev);
  584. spin_lock_bh(&bp->phy_lock);
  585. if (bp->link_up)
  586. netif_carrier_on(bp->dev);
  587. spin_unlock_bh(&bp->phy_lock);
  588. bnx2_napi_enable(bp);
  589. bnx2_enable_int(bp);
  590. if (start_cnic)
  591. bnx2_cnic_start(bp);
  592. }
  593. }
  594. }
  595. static void
  596. bnx2_free_tx_mem(struct bnx2 *bp)
  597. {
  598. int i;
  599. for (i = 0; i < bp->num_tx_rings; i++) {
  600. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  601. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  602. if (txr->tx_desc_ring) {
  603. dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  604. txr->tx_desc_ring,
  605. txr->tx_desc_mapping);
  606. txr->tx_desc_ring = NULL;
  607. }
  608. kfree(txr->tx_buf_ring);
  609. txr->tx_buf_ring = NULL;
  610. }
  611. }
  612. static void
  613. bnx2_free_rx_mem(struct bnx2 *bp)
  614. {
  615. int i;
  616. for (i = 0; i < bp->num_rx_rings; i++) {
  617. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  618. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  619. int j;
  620. for (j = 0; j < bp->rx_max_ring; j++) {
  621. if (rxr->rx_desc_ring[j])
  622. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  623. rxr->rx_desc_ring[j],
  624. rxr->rx_desc_mapping[j]);
  625. rxr->rx_desc_ring[j] = NULL;
  626. }
  627. vfree(rxr->rx_buf_ring);
  628. rxr->rx_buf_ring = NULL;
  629. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  630. if (rxr->rx_pg_desc_ring[j])
  631. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  632. rxr->rx_pg_desc_ring[j],
  633. rxr->rx_pg_desc_mapping[j]);
  634. rxr->rx_pg_desc_ring[j] = NULL;
  635. }
  636. vfree(rxr->rx_pg_ring);
  637. rxr->rx_pg_ring = NULL;
  638. }
  639. }
  640. static int
  641. bnx2_alloc_tx_mem(struct bnx2 *bp)
  642. {
  643. int i;
  644. for (i = 0; i < bp->num_tx_rings; i++) {
  645. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  646. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  647. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  648. if (txr->tx_buf_ring == NULL)
  649. return -ENOMEM;
  650. txr->tx_desc_ring =
  651. dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  652. &txr->tx_desc_mapping, GFP_KERNEL);
  653. if (txr->tx_desc_ring == NULL)
  654. return -ENOMEM;
  655. }
  656. return 0;
  657. }
  658. static int
  659. bnx2_alloc_rx_mem(struct bnx2 *bp)
  660. {
  661. int i;
  662. for (i = 0; i < bp->num_rx_rings; i++) {
  663. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  664. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  665. int j;
  666. rxr->rx_buf_ring =
  667. vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  668. if (rxr->rx_buf_ring == NULL)
  669. return -ENOMEM;
  670. for (j = 0; j < bp->rx_max_ring; j++) {
  671. rxr->rx_desc_ring[j] =
  672. dma_alloc_coherent(&bp->pdev->dev,
  673. RXBD_RING_SIZE,
  674. &rxr->rx_desc_mapping[j],
  675. GFP_KERNEL);
  676. if (rxr->rx_desc_ring[j] == NULL)
  677. return -ENOMEM;
  678. }
  679. if (bp->rx_pg_ring_size) {
  680. rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
  681. bp->rx_max_pg_ring);
  682. if (rxr->rx_pg_ring == NULL)
  683. return -ENOMEM;
  684. }
  685. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  686. rxr->rx_pg_desc_ring[j] =
  687. dma_alloc_coherent(&bp->pdev->dev,
  688. RXBD_RING_SIZE,
  689. &rxr->rx_pg_desc_mapping[j],
  690. GFP_KERNEL);
  691. if (rxr->rx_pg_desc_ring[j] == NULL)
  692. return -ENOMEM;
  693. }
  694. }
  695. return 0;
  696. }
  697. static void
  698. bnx2_free_mem(struct bnx2 *bp)
  699. {
  700. int i;
  701. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  702. bnx2_free_tx_mem(bp);
  703. bnx2_free_rx_mem(bp);
  704. for (i = 0; i < bp->ctx_pages; i++) {
  705. if (bp->ctx_blk[i]) {
  706. dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
  707. bp->ctx_blk[i],
  708. bp->ctx_blk_mapping[i]);
  709. bp->ctx_blk[i] = NULL;
  710. }
  711. }
  712. if (bnapi->status_blk.msi) {
  713. dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
  714. bnapi->status_blk.msi,
  715. bp->status_blk_mapping);
  716. bnapi->status_blk.msi = NULL;
  717. bp->stats_blk = NULL;
  718. }
  719. }
  720. static int
  721. bnx2_alloc_mem(struct bnx2 *bp)
  722. {
  723. int i, status_blk_size, err;
  724. struct bnx2_napi *bnapi;
  725. void *status_blk;
  726. /* Combine status and statistics blocks into one allocation. */
  727. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  728. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  729. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  730. BNX2_SBLK_MSIX_ALIGN_SIZE);
  731. bp->status_stats_size = status_blk_size +
  732. sizeof(struct statistics_block);
  733. status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
  734. &bp->status_blk_mapping, GFP_KERNEL);
  735. if (status_blk == NULL)
  736. goto alloc_mem_err;
  737. memset(status_blk, 0, bp->status_stats_size);
  738. bnapi = &bp->bnx2_napi[0];
  739. bnapi->status_blk.msi = status_blk;
  740. bnapi->hw_tx_cons_ptr =
  741. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  742. bnapi->hw_rx_cons_ptr =
  743. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  744. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  745. for (i = 1; i < bp->irq_nvecs; i++) {
  746. struct status_block_msix *sblk;
  747. bnapi = &bp->bnx2_napi[i];
  748. sblk = (void *) (status_blk +
  749. BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  750. bnapi->status_blk.msix = sblk;
  751. bnapi->hw_tx_cons_ptr =
  752. &sblk->status_tx_quick_consumer_index;
  753. bnapi->hw_rx_cons_ptr =
  754. &sblk->status_rx_quick_consumer_index;
  755. bnapi->int_num = i << 24;
  756. }
  757. }
  758. bp->stats_blk = status_blk + status_blk_size;
  759. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  760. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  761. bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
  762. if (bp->ctx_pages == 0)
  763. bp->ctx_pages = 1;
  764. for (i = 0; i < bp->ctx_pages; i++) {
  765. bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
  766. BCM_PAGE_SIZE,
  767. &bp->ctx_blk_mapping[i],
  768. GFP_KERNEL);
  769. if (bp->ctx_blk[i] == NULL)
  770. goto alloc_mem_err;
  771. }
  772. }
  773. err = bnx2_alloc_rx_mem(bp);
  774. if (err)
  775. goto alloc_mem_err;
  776. err = bnx2_alloc_tx_mem(bp);
  777. if (err)
  778. goto alloc_mem_err;
  779. return 0;
  780. alloc_mem_err:
  781. bnx2_free_mem(bp);
  782. return -ENOMEM;
  783. }
  784. static void
  785. bnx2_report_fw_link(struct bnx2 *bp)
  786. {
  787. u32 fw_link_status = 0;
  788. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  789. return;
  790. if (bp->link_up) {
  791. u32 bmsr;
  792. switch (bp->line_speed) {
  793. case SPEED_10:
  794. if (bp->duplex == DUPLEX_HALF)
  795. fw_link_status = BNX2_LINK_STATUS_10HALF;
  796. else
  797. fw_link_status = BNX2_LINK_STATUS_10FULL;
  798. break;
  799. case SPEED_100:
  800. if (bp->duplex == DUPLEX_HALF)
  801. fw_link_status = BNX2_LINK_STATUS_100HALF;
  802. else
  803. fw_link_status = BNX2_LINK_STATUS_100FULL;
  804. break;
  805. case SPEED_1000:
  806. if (bp->duplex == DUPLEX_HALF)
  807. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  808. else
  809. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  810. break;
  811. case SPEED_2500:
  812. if (bp->duplex == DUPLEX_HALF)
  813. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  814. else
  815. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  816. break;
  817. }
  818. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  819. if (bp->autoneg) {
  820. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  821. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  822. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  823. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  824. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  825. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  826. else
  827. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  828. }
  829. }
  830. else
  831. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  832. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  833. }
  834. static char *
  835. bnx2_xceiver_str(struct bnx2 *bp)
  836. {
  837. return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
  838. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  839. "Copper");
  840. }
  841. static void
  842. bnx2_report_link(struct bnx2 *bp)
  843. {
  844. if (bp->link_up) {
  845. netif_carrier_on(bp->dev);
  846. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  847. bnx2_xceiver_str(bp),
  848. bp->line_speed,
  849. bp->duplex == DUPLEX_FULL ? "full" : "half");
  850. if (bp->flow_ctrl) {
  851. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  852. pr_cont(", receive ");
  853. if (bp->flow_ctrl & FLOW_CTRL_TX)
  854. pr_cont("& transmit ");
  855. }
  856. else {
  857. pr_cont(", transmit ");
  858. }
  859. pr_cont("flow control ON");
  860. }
  861. pr_cont("\n");
  862. } else {
  863. netif_carrier_off(bp->dev);
  864. netdev_err(bp->dev, "NIC %s Link is Down\n",
  865. bnx2_xceiver_str(bp));
  866. }
  867. bnx2_report_fw_link(bp);
  868. }
  869. static void
  870. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  871. {
  872. u32 local_adv, remote_adv;
  873. bp->flow_ctrl = 0;
  874. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  875. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  876. if (bp->duplex == DUPLEX_FULL) {
  877. bp->flow_ctrl = bp->req_flow_ctrl;
  878. }
  879. return;
  880. }
  881. if (bp->duplex != DUPLEX_FULL) {
  882. return;
  883. }
  884. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  885. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  886. u32 val;
  887. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  888. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  889. bp->flow_ctrl |= FLOW_CTRL_TX;
  890. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  891. bp->flow_ctrl |= FLOW_CTRL_RX;
  892. return;
  893. }
  894. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  895. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  896. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  897. u32 new_local_adv = 0;
  898. u32 new_remote_adv = 0;
  899. if (local_adv & ADVERTISE_1000XPAUSE)
  900. new_local_adv |= ADVERTISE_PAUSE_CAP;
  901. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  902. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  903. if (remote_adv & ADVERTISE_1000XPAUSE)
  904. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  905. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  906. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  907. local_adv = new_local_adv;
  908. remote_adv = new_remote_adv;
  909. }
  910. /* See Table 28B-3 of 802.3ab-1999 spec. */
  911. if (local_adv & ADVERTISE_PAUSE_CAP) {
  912. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  913. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  914. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  915. }
  916. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  917. bp->flow_ctrl = FLOW_CTRL_RX;
  918. }
  919. }
  920. else {
  921. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  922. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  923. }
  924. }
  925. }
  926. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  927. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  928. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  929. bp->flow_ctrl = FLOW_CTRL_TX;
  930. }
  931. }
  932. }
  933. static int
  934. bnx2_5709s_linkup(struct bnx2 *bp)
  935. {
  936. u32 val, speed;
  937. bp->link_up = 1;
  938. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  939. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  940. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  941. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  942. bp->line_speed = bp->req_line_speed;
  943. bp->duplex = bp->req_duplex;
  944. return 0;
  945. }
  946. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  947. switch (speed) {
  948. case MII_BNX2_GP_TOP_AN_SPEED_10:
  949. bp->line_speed = SPEED_10;
  950. break;
  951. case MII_BNX2_GP_TOP_AN_SPEED_100:
  952. bp->line_speed = SPEED_100;
  953. break;
  954. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  955. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  956. bp->line_speed = SPEED_1000;
  957. break;
  958. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  959. bp->line_speed = SPEED_2500;
  960. break;
  961. }
  962. if (val & MII_BNX2_GP_TOP_AN_FD)
  963. bp->duplex = DUPLEX_FULL;
  964. else
  965. bp->duplex = DUPLEX_HALF;
  966. return 0;
  967. }
  968. static int
  969. bnx2_5708s_linkup(struct bnx2 *bp)
  970. {
  971. u32 val;
  972. bp->link_up = 1;
  973. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  974. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  975. case BCM5708S_1000X_STAT1_SPEED_10:
  976. bp->line_speed = SPEED_10;
  977. break;
  978. case BCM5708S_1000X_STAT1_SPEED_100:
  979. bp->line_speed = SPEED_100;
  980. break;
  981. case BCM5708S_1000X_STAT1_SPEED_1G:
  982. bp->line_speed = SPEED_1000;
  983. break;
  984. case BCM5708S_1000X_STAT1_SPEED_2G5:
  985. bp->line_speed = SPEED_2500;
  986. break;
  987. }
  988. if (val & BCM5708S_1000X_STAT1_FD)
  989. bp->duplex = DUPLEX_FULL;
  990. else
  991. bp->duplex = DUPLEX_HALF;
  992. return 0;
  993. }
  994. static int
  995. bnx2_5706s_linkup(struct bnx2 *bp)
  996. {
  997. u32 bmcr, local_adv, remote_adv, common;
  998. bp->link_up = 1;
  999. bp->line_speed = SPEED_1000;
  1000. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1001. if (bmcr & BMCR_FULLDPLX) {
  1002. bp->duplex = DUPLEX_FULL;
  1003. }
  1004. else {
  1005. bp->duplex = DUPLEX_HALF;
  1006. }
  1007. if (!(bmcr & BMCR_ANENABLE)) {
  1008. return 0;
  1009. }
  1010. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1011. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1012. common = local_adv & remote_adv;
  1013. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1014. if (common & ADVERTISE_1000XFULL) {
  1015. bp->duplex = DUPLEX_FULL;
  1016. }
  1017. else {
  1018. bp->duplex = DUPLEX_HALF;
  1019. }
  1020. }
  1021. return 0;
  1022. }
  1023. static int
  1024. bnx2_copper_linkup(struct bnx2 *bp)
  1025. {
  1026. u32 bmcr;
  1027. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1028. if (bmcr & BMCR_ANENABLE) {
  1029. u32 local_adv, remote_adv, common;
  1030. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1031. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1032. common = local_adv & (remote_adv >> 2);
  1033. if (common & ADVERTISE_1000FULL) {
  1034. bp->line_speed = SPEED_1000;
  1035. bp->duplex = DUPLEX_FULL;
  1036. }
  1037. else if (common & ADVERTISE_1000HALF) {
  1038. bp->line_speed = SPEED_1000;
  1039. bp->duplex = DUPLEX_HALF;
  1040. }
  1041. else {
  1042. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1043. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1044. common = local_adv & remote_adv;
  1045. if (common & ADVERTISE_100FULL) {
  1046. bp->line_speed = SPEED_100;
  1047. bp->duplex = DUPLEX_FULL;
  1048. }
  1049. else if (common & ADVERTISE_100HALF) {
  1050. bp->line_speed = SPEED_100;
  1051. bp->duplex = DUPLEX_HALF;
  1052. }
  1053. else if (common & ADVERTISE_10FULL) {
  1054. bp->line_speed = SPEED_10;
  1055. bp->duplex = DUPLEX_FULL;
  1056. }
  1057. else if (common & ADVERTISE_10HALF) {
  1058. bp->line_speed = SPEED_10;
  1059. bp->duplex = DUPLEX_HALF;
  1060. }
  1061. else {
  1062. bp->line_speed = 0;
  1063. bp->link_up = 0;
  1064. }
  1065. }
  1066. }
  1067. else {
  1068. if (bmcr & BMCR_SPEED100) {
  1069. bp->line_speed = SPEED_100;
  1070. }
  1071. else {
  1072. bp->line_speed = SPEED_10;
  1073. }
  1074. if (bmcr & BMCR_FULLDPLX) {
  1075. bp->duplex = DUPLEX_FULL;
  1076. }
  1077. else {
  1078. bp->duplex = DUPLEX_HALF;
  1079. }
  1080. }
  1081. return 0;
  1082. }
  1083. static void
  1084. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1085. {
  1086. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1087. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1088. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1089. val |= 0x02 << 8;
  1090. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1091. val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
  1092. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1093. }
  1094. static void
  1095. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1096. {
  1097. int i;
  1098. u32 cid;
  1099. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1100. if (i == 1)
  1101. cid = RX_RSS_CID;
  1102. bnx2_init_rx_context(bp, cid);
  1103. }
  1104. }
  1105. static void
  1106. bnx2_set_mac_link(struct bnx2 *bp)
  1107. {
  1108. u32 val;
  1109. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1110. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1111. (bp->duplex == DUPLEX_HALF)) {
  1112. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1113. }
  1114. /* Configure the EMAC mode register. */
  1115. val = REG_RD(bp, BNX2_EMAC_MODE);
  1116. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1117. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1118. BNX2_EMAC_MODE_25G_MODE);
  1119. if (bp->link_up) {
  1120. switch (bp->line_speed) {
  1121. case SPEED_10:
  1122. if (CHIP_NUM(bp) != CHIP_NUM_5706) {
  1123. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1124. break;
  1125. }
  1126. /* fall through */
  1127. case SPEED_100:
  1128. val |= BNX2_EMAC_MODE_PORT_MII;
  1129. break;
  1130. case SPEED_2500:
  1131. val |= BNX2_EMAC_MODE_25G_MODE;
  1132. /* fall through */
  1133. case SPEED_1000:
  1134. val |= BNX2_EMAC_MODE_PORT_GMII;
  1135. break;
  1136. }
  1137. }
  1138. else {
  1139. val |= BNX2_EMAC_MODE_PORT_GMII;
  1140. }
  1141. /* Set the MAC to operate in the appropriate duplex mode. */
  1142. if (bp->duplex == DUPLEX_HALF)
  1143. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1144. REG_WR(bp, BNX2_EMAC_MODE, val);
  1145. /* Enable/disable rx PAUSE. */
  1146. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1147. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1148. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1149. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1150. /* Enable/disable tx PAUSE. */
  1151. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  1152. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1153. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1154. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1155. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  1156. /* Acknowledge the interrupt. */
  1157. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1158. bnx2_init_all_rx_contexts(bp);
  1159. }
  1160. static void
  1161. bnx2_enable_bmsr1(struct bnx2 *bp)
  1162. {
  1163. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1164. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1165. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1166. MII_BNX2_BLK_ADDR_GP_STATUS);
  1167. }
  1168. static void
  1169. bnx2_disable_bmsr1(struct bnx2 *bp)
  1170. {
  1171. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1172. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1173. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1174. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1175. }
  1176. static int
  1177. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1178. {
  1179. u32 up1;
  1180. int ret = 1;
  1181. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1182. return 0;
  1183. if (bp->autoneg & AUTONEG_SPEED)
  1184. bp->advertising |= ADVERTISED_2500baseX_Full;
  1185. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1186. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1187. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1188. if (!(up1 & BCM5708S_UP1_2G5)) {
  1189. up1 |= BCM5708S_UP1_2G5;
  1190. bnx2_write_phy(bp, bp->mii_up1, up1);
  1191. ret = 0;
  1192. }
  1193. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1194. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1195. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1196. return ret;
  1197. }
  1198. static int
  1199. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1200. {
  1201. u32 up1;
  1202. int ret = 0;
  1203. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1204. return 0;
  1205. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1206. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1207. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1208. if (up1 & BCM5708S_UP1_2G5) {
  1209. up1 &= ~BCM5708S_UP1_2G5;
  1210. bnx2_write_phy(bp, bp->mii_up1, up1);
  1211. ret = 1;
  1212. }
  1213. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1214. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1215. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1216. return ret;
  1217. }
  1218. static void
  1219. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1220. {
  1221. u32 uninitialized_var(bmcr);
  1222. int err;
  1223. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1224. return;
  1225. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1226. u32 val;
  1227. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1228. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1229. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1230. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1231. val |= MII_BNX2_SD_MISC1_FORCE |
  1232. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1233. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1234. }
  1235. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1236. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1237. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1238. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1239. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1240. if (!err)
  1241. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1242. } else {
  1243. return;
  1244. }
  1245. if (err)
  1246. return;
  1247. if (bp->autoneg & AUTONEG_SPEED) {
  1248. bmcr &= ~BMCR_ANENABLE;
  1249. if (bp->req_duplex == DUPLEX_FULL)
  1250. bmcr |= BMCR_FULLDPLX;
  1251. }
  1252. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1253. }
  1254. static void
  1255. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1256. {
  1257. u32 uninitialized_var(bmcr);
  1258. int err;
  1259. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1260. return;
  1261. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1262. u32 val;
  1263. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1264. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1265. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1266. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1267. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1268. }
  1269. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1270. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1271. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1272. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1273. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1274. if (!err)
  1275. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1276. } else {
  1277. return;
  1278. }
  1279. if (err)
  1280. return;
  1281. if (bp->autoneg & AUTONEG_SPEED)
  1282. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1283. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1284. }
  1285. static void
  1286. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1287. {
  1288. u32 val;
  1289. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1290. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1291. if (start)
  1292. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1293. else
  1294. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1295. }
  1296. static int
  1297. bnx2_set_link(struct bnx2 *bp)
  1298. {
  1299. u32 bmsr;
  1300. u8 link_up;
  1301. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1302. bp->link_up = 1;
  1303. return 0;
  1304. }
  1305. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1306. return 0;
  1307. link_up = bp->link_up;
  1308. bnx2_enable_bmsr1(bp);
  1309. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1310. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1311. bnx2_disable_bmsr1(bp);
  1312. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1313. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  1314. u32 val, an_dbg;
  1315. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1316. bnx2_5706s_force_link_dn(bp, 0);
  1317. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1318. }
  1319. val = REG_RD(bp, BNX2_EMAC_STATUS);
  1320. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1321. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1322. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1323. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1324. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1325. bmsr |= BMSR_LSTATUS;
  1326. else
  1327. bmsr &= ~BMSR_LSTATUS;
  1328. }
  1329. if (bmsr & BMSR_LSTATUS) {
  1330. bp->link_up = 1;
  1331. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1332. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1333. bnx2_5706s_linkup(bp);
  1334. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1335. bnx2_5708s_linkup(bp);
  1336. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1337. bnx2_5709s_linkup(bp);
  1338. }
  1339. else {
  1340. bnx2_copper_linkup(bp);
  1341. }
  1342. bnx2_resolve_flow_ctrl(bp);
  1343. }
  1344. else {
  1345. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1346. (bp->autoneg & AUTONEG_SPEED))
  1347. bnx2_disable_forced_2g5(bp);
  1348. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1349. u32 bmcr;
  1350. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1351. bmcr |= BMCR_ANENABLE;
  1352. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1353. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1354. }
  1355. bp->link_up = 0;
  1356. }
  1357. if (bp->link_up != link_up) {
  1358. bnx2_report_link(bp);
  1359. }
  1360. bnx2_set_mac_link(bp);
  1361. return 0;
  1362. }
  1363. static int
  1364. bnx2_reset_phy(struct bnx2 *bp)
  1365. {
  1366. int i;
  1367. u32 reg;
  1368. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1369. #define PHY_RESET_MAX_WAIT 100
  1370. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1371. udelay(10);
  1372. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1373. if (!(reg & BMCR_RESET)) {
  1374. udelay(20);
  1375. break;
  1376. }
  1377. }
  1378. if (i == PHY_RESET_MAX_WAIT) {
  1379. return -EBUSY;
  1380. }
  1381. return 0;
  1382. }
  1383. static u32
  1384. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1385. {
  1386. u32 adv = 0;
  1387. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1388. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1389. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1390. adv = ADVERTISE_1000XPAUSE;
  1391. }
  1392. else {
  1393. adv = ADVERTISE_PAUSE_CAP;
  1394. }
  1395. }
  1396. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1397. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1398. adv = ADVERTISE_1000XPSE_ASYM;
  1399. }
  1400. else {
  1401. adv = ADVERTISE_PAUSE_ASYM;
  1402. }
  1403. }
  1404. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1405. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1406. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1407. }
  1408. else {
  1409. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1410. }
  1411. }
  1412. return adv;
  1413. }
  1414. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1415. static int
  1416. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1417. __releases(&bp->phy_lock)
  1418. __acquires(&bp->phy_lock)
  1419. {
  1420. u32 speed_arg = 0, pause_adv;
  1421. pause_adv = bnx2_phy_get_pause_adv(bp);
  1422. if (bp->autoneg & AUTONEG_SPEED) {
  1423. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1424. if (bp->advertising & ADVERTISED_10baseT_Half)
  1425. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1426. if (bp->advertising & ADVERTISED_10baseT_Full)
  1427. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1428. if (bp->advertising & ADVERTISED_100baseT_Half)
  1429. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1430. if (bp->advertising & ADVERTISED_100baseT_Full)
  1431. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1432. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1433. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1434. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1435. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1436. } else {
  1437. if (bp->req_line_speed == SPEED_2500)
  1438. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1439. else if (bp->req_line_speed == SPEED_1000)
  1440. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1441. else if (bp->req_line_speed == SPEED_100) {
  1442. if (bp->req_duplex == DUPLEX_FULL)
  1443. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1444. else
  1445. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1446. } else if (bp->req_line_speed == SPEED_10) {
  1447. if (bp->req_duplex == DUPLEX_FULL)
  1448. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1449. else
  1450. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1451. }
  1452. }
  1453. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1454. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1455. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1456. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1457. if (port == PORT_TP)
  1458. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1459. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1460. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1461. spin_unlock_bh(&bp->phy_lock);
  1462. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1463. spin_lock_bh(&bp->phy_lock);
  1464. return 0;
  1465. }
  1466. static int
  1467. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1468. __releases(&bp->phy_lock)
  1469. __acquires(&bp->phy_lock)
  1470. {
  1471. u32 adv, bmcr;
  1472. u32 new_adv = 0;
  1473. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1474. return bnx2_setup_remote_phy(bp, port);
  1475. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1476. u32 new_bmcr;
  1477. int force_link_down = 0;
  1478. if (bp->req_line_speed == SPEED_2500) {
  1479. if (!bnx2_test_and_enable_2g5(bp))
  1480. force_link_down = 1;
  1481. } else if (bp->req_line_speed == SPEED_1000) {
  1482. if (bnx2_test_and_disable_2g5(bp))
  1483. force_link_down = 1;
  1484. }
  1485. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1486. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1487. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1488. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1489. new_bmcr |= BMCR_SPEED1000;
  1490. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1491. if (bp->req_line_speed == SPEED_2500)
  1492. bnx2_enable_forced_2g5(bp);
  1493. else if (bp->req_line_speed == SPEED_1000) {
  1494. bnx2_disable_forced_2g5(bp);
  1495. new_bmcr &= ~0x2000;
  1496. }
  1497. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1498. if (bp->req_line_speed == SPEED_2500)
  1499. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1500. else
  1501. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1502. }
  1503. if (bp->req_duplex == DUPLEX_FULL) {
  1504. adv |= ADVERTISE_1000XFULL;
  1505. new_bmcr |= BMCR_FULLDPLX;
  1506. }
  1507. else {
  1508. adv |= ADVERTISE_1000XHALF;
  1509. new_bmcr &= ~BMCR_FULLDPLX;
  1510. }
  1511. if ((new_bmcr != bmcr) || (force_link_down)) {
  1512. /* Force a link down visible on the other side */
  1513. if (bp->link_up) {
  1514. bnx2_write_phy(bp, bp->mii_adv, adv &
  1515. ~(ADVERTISE_1000XFULL |
  1516. ADVERTISE_1000XHALF));
  1517. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1518. BMCR_ANRESTART | BMCR_ANENABLE);
  1519. bp->link_up = 0;
  1520. netif_carrier_off(bp->dev);
  1521. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1522. bnx2_report_link(bp);
  1523. }
  1524. bnx2_write_phy(bp, bp->mii_adv, adv);
  1525. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1526. } else {
  1527. bnx2_resolve_flow_ctrl(bp);
  1528. bnx2_set_mac_link(bp);
  1529. }
  1530. return 0;
  1531. }
  1532. bnx2_test_and_enable_2g5(bp);
  1533. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1534. new_adv |= ADVERTISE_1000XFULL;
  1535. new_adv |= bnx2_phy_get_pause_adv(bp);
  1536. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1537. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1538. bp->serdes_an_pending = 0;
  1539. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1540. /* Force a link down visible on the other side */
  1541. if (bp->link_up) {
  1542. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1543. spin_unlock_bh(&bp->phy_lock);
  1544. msleep(20);
  1545. spin_lock_bh(&bp->phy_lock);
  1546. }
  1547. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1548. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1549. BMCR_ANENABLE);
  1550. /* Speed up link-up time when the link partner
  1551. * does not autonegotiate which is very common
  1552. * in blade servers. Some blade servers use
  1553. * IPMI for kerboard input and it's important
  1554. * to minimize link disruptions. Autoneg. involves
  1555. * exchanging base pages plus 3 next pages and
  1556. * normally completes in about 120 msec.
  1557. */
  1558. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1559. bp->serdes_an_pending = 1;
  1560. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1561. } else {
  1562. bnx2_resolve_flow_ctrl(bp);
  1563. bnx2_set_mac_link(bp);
  1564. }
  1565. return 0;
  1566. }
  1567. #define ETHTOOL_ALL_FIBRE_SPEED \
  1568. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1569. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1570. (ADVERTISED_1000baseT_Full)
  1571. #define ETHTOOL_ALL_COPPER_SPEED \
  1572. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1573. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1574. ADVERTISED_1000baseT_Full)
  1575. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1576. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1577. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1578. static void
  1579. bnx2_set_default_remote_link(struct bnx2 *bp)
  1580. {
  1581. u32 link;
  1582. if (bp->phy_port == PORT_TP)
  1583. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1584. else
  1585. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1586. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1587. bp->req_line_speed = 0;
  1588. bp->autoneg |= AUTONEG_SPEED;
  1589. bp->advertising = ADVERTISED_Autoneg;
  1590. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1591. bp->advertising |= ADVERTISED_10baseT_Half;
  1592. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1593. bp->advertising |= ADVERTISED_10baseT_Full;
  1594. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1595. bp->advertising |= ADVERTISED_100baseT_Half;
  1596. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1597. bp->advertising |= ADVERTISED_100baseT_Full;
  1598. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1599. bp->advertising |= ADVERTISED_1000baseT_Full;
  1600. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1601. bp->advertising |= ADVERTISED_2500baseX_Full;
  1602. } else {
  1603. bp->autoneg = 0;
  1604. bp->advertising = 0;
  1605. bp->req_duplex = DUPLEX_FULL;
  1606. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1607. bp->req_line_speed = SPEED_10;
  1608. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1609. bp->req_duplex = DUPLEX_HALF;
  1610. }
  1611. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1612. bp->req_line_speed = SPEED_100;
  1613. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1614. bp->req_duplex = DUPLEX_HALF;
  1615. }
  1616. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1617. bp->req_line_speed = SPEED_1000;
  1618. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1619. bp->req_line_speed = SPEED_2500;
  1620. }
  1621. }
  1622. static void
  1623. bnx2_set_default_link(struct bnx2 *bp)
  1624. {
  1625. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1626. bnx2_set_default_remote_link(bp);
  1627. return;
  1628. }
  1629. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1630. bp->req_line_speed = 0;
  1631. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1632. u32 reg;
  1633. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1634. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1635. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1636. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1637. bp->autoneg = 0;
  1638. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1639. bp->req_duplex = DUPLEX_FULL;
  1640. }
  1641. } else
  1642. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1643. }
  1644. static void
  1645. bnx2_send_heart_beat(struct bnx2 *bp)
  1646. {
  1647. u32 msg;
  1648. u32 addr;
  1649. spin_lock(&bp->indirect_lock);
  1650. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1651. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1652. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1653. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1654. spin_unlock(&bp->indirect_lock);
  1655. }
  1656. static void
  1657. bnx2_remote_phy_event(struct bnx2 *bp)
  1658. {
  1659. u32 msg;
  1660. u8 link_up = bp->link_up;
  1661. u8 old_port;
  1662. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1663. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1664. bnx2_send_heart_beat(bp);
  1665. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1666. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1667. bp->link_up = 0;
  1668. else {
  1669. u32 speed;
  1670. bp->link_up = 1;
  1671. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1672. bp->duplex = DUPLEX_FULL;
  1673. switch (speed) {
  1674. case BNX2_LINK_STATUS_10HALF:
  1675. bp->duplex = DUPLEX_HALF;
  1676. case BNX2_LINK_STATUS_10FULL:
  1677. bp->line_speed = SPEED_10;
  1678. break;
  1679. case BNX2_LINK_STATUS_100HALF:
  1680. bp->duplex = DUPLEX_HALF;
  1681. case BNX2_LINK_STATUS_100BASE_T4:
  1682. case BNX2_LINK_STATUS_100FULL:
  1683. bp->line_speed = SPEED_100;
  1684. break;
  1685. case BNX2_LINK_STATUS_1000HALF:
  1686. bp->duplex = DUPLEX_HALF;
  1687. case BNX2_LINK_STATUS_1000FULL:
  1688. bp->line_speed = SPEED_1000;
  1689. break;
  1690. case BNX2_LINK_STATUS_2500HALF:
  1691. bp->duplex = DUPLEX_HALF;
  1692. case BNX2_LINK_STATUS_2500FULL:
  1693. bp->line_speed = SPEED_2500;
  1694. break;
  1695. default:
  1696. bp->line_speed = 0;
  1697. break;
  1698. }
  1699. bp->flow_ctrl = 0;
  1700. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1701. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1702. if (bp->duplex == DUPLEX_FULL)
  1703. bp->flow_ctrl = bp->req_flow_ctrl;
  1704. } else {
  1705. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1706. bp->flow_ctrl |= FLOW_CTRL_TX;
  1707. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1708. bp->flow_ctrl |= FLOW_CTRL_RX;
  1709. }
  1710. old_port = bp->phy_port;
  1711. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1712. bp->phy_port = PORT_FIBRE;
  1713. else
  1714. bp->phy_port = PORT_TP;
  1715. if (old_port != bp->phy_port)
  1716. bnx2_set_default_link(bp);
  1717. }
  1718. if (bp->link_up != link_up)
  1719. bnx2_report_link(bp);
  1720. bnx2_set_mac_link(bp);
  1721. }
  1722. static int
  1723. bnx2_set_remote_link(struct bnx2 *bp)
  1724. {
  1725. u32 evt_code;
  1726. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1727. switch (evt_code) {
  1728. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1729. bnx2_remote_phy_event(bp);
  1730. break;
  1731. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1732. default:
  1733. bnx2_send_heart_beat(bp);
  1734. break;
  1735. }
  1736. return 0;
  1737. }
  1738. static int
  1739. bnx2_setup_copper_phy(struct bnx2 *bp)
  1740. __releases(&bp->phy_lock)
  1741. __acquires(&bp->phy_lock)
  1742. {
  1743. u32 bmcr;
  1744. u32 new_bmcr;
  1745. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1746. if (bp->autoneg & AUTONEG_SPEED) {
  1747. u32 adv_reg, adv1000_reg;
  1748. u32 new_adv = 0;
  1749. u32 new_adv1000 = 0;
  1750. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1751. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1752. ADVERTISE_PAUSE_ASYM);
  1753. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1754. adv1000_reg &= PHY_ALL_1000_SPEED;
  1755. new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
  1756. new_adv |= ADVERTISE_CSMA;
  1757. new_adv |= bnx2_phy_get_pause_adv(bp);
  1758. new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
  1759. if ((adv1000_reg != new_adv1000) ||
  1760. (adv_reg != new_adv) ||
  1761. ((bmcr & BMCR_ANENABLE) == 0)) {
  1762. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1763. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
  1764. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1765. BMCR_ANENABLE);
  1766. }
  1767. else if (bp->link_up) {
  1768. /* Flow ctrl may have changed from auto to forced */
  1769. /* or vice-versa. */
  1770. bnx2_resolve_flow_ctrl(bp);
  1771. bnx2_set_mac_link(bp);
  1772. }
  1773. return 0;
  1774. }
  1775. new_bmcr = 0;
  1776. if (bp->req_line_speed == SPEED_100) {
  1777. new_bmcr |= BMCR_SPEED100;
  1778. }
  1779. if (bp->req_duplex == DUPLEX_FULL) {
  1780. new_bmcr |= BMCR_FULLDPLX;
  1781. }
  1782. if (new_bmcr != bmcr) {
  1783. u32 bmsr;
  1784. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1785. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1786. if (bmsr & BMSR_LSTATUS) {
  1787. /* Force link down */
  1788. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1789. spin_unlock_bh(&bp->phy_lock);
  1790. msleep(50);
  1791. spin_lock_bh(&bp->phy_lock);
  1792. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1793. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1794. }
  1795. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1796. /* Normally, the new speed is setup after the link has
  1797. * gone down and up again. In some cases, link will not go
  1798. * down so we need to set up the new speed here.
  1799. */
  1800. if (bmsr & BMSR_LSTATUS) {
  1801. bp->line_speed = bp->req_line_speed;
  1802. bp->duplex = bp->req_duplex;
  1803. bnx2_resolve_flow_ctrl(bp);
  1804. bnx2_set_mac_link(bp);
  1805. }
  1806. } else {
  1807. bnx2_resolve_flow_ctrl(bp);
  1808. bnx2_set_mac_link(bp);
  1809. }
  1810. return 0;
  1811. }
  1812. static int
  1813. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1814. __releases(&bp->phy_lock)
  1815. __acquires(&bp->phy_lock)
  1816. {
  1817. if (bp->loopback == MAC_LOOPBACK)
  1818. return 0;
  1819. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1820. return bnx2_setup_serdes_phy(bp, port);
  1821. }
  1822. else {
  1823. return bnx2_setup_copper_phy(bp);
  1824. }
  1825. }
  1826. static int
  1827. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1828. {
  1829. u32 val;
  1830. bp->mii_bmcr = MII_BMCR + 0x10;
  1831. bp->mii_bmsr = MII_BMSR + 0x10;
  1832. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1833. bp->mii_adv = MII_ADVERTISE + 0x10;
  1834. bp->mii_lpa = MII_LPA + 0x10;
  1835. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1836. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1837. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1838. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1839. if (reset_phy)
  1840. bnx2_reset_phy(bp);
  1841. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1842. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1843. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1844. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1845. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1846. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1847. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1848. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1849. val |= BCM5708S_UP1_2G5;
  1850. else
  1851. val &= ~BCM5708S_UP1_2G5;
  1852. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1853. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1854. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1855. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1856. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1857. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1858. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1859. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1860. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1861. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1862. return 0;
  1863. }
  1864. static int
  1865. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1866. {
  1867. u32 val;
  1868. if (reset_phy)
  1869. bnx2_reset_phy(bp);
  1870. bp->mii_up1 = BCM5708S_UP1;
  1871. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1872. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1873. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1874. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1875. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1876. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1877. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1878. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1879. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1880. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1881. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1882. val |= BCM5708S_UP1_2G5;
  1883. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1884. }
  1885. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1886. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1887. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1888. /* increase tx signal amplitude */
  1889. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1890. BCM5708S_BLK_ADDR_TX_MISC);
  1891. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1892. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1893. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1894. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1895. }
  1896. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1897. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1898. if (val) {
  1899. u32 is_backplane;
  1900. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1901. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1902. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1903. BCM5708S_BLK_ADDR_TX_MISC);
  1904. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1905. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1906. BCM5708S_BLK_ADDR_DIG);
  1907. }
  1908. }
  1909. return 0;
  1910. }
  1911. static int
  1912. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1913. {
  1914. if (reset_phy)
  1915. bnx2_reset_phy(bp);
  1916. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1917. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1918. REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1919. if (bp->dev->mtu > 1500) {
  1920. u32 val;
  1921. /* Set extended packet length bit */
  1922. bnx2_write_phy(bp, 0x18, 0x7);
  1923. bnx2_read_phy(bp, 0x18, &val);
  1924. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1925. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1926. bnx2_read_phy(bp, 0x1c, &val);
  1927. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1928. }
  1929. else {
  1930. u32 val;
  1931. bnx2_write_phy(bp, 0x18, 0x7);
  1932. bnx2_read_phy(bp, 0x18, &val);
  1933. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1934. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1935. bnx2_read_phy(bp, 0x1c, &val);
  1936. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1937. }
  1938. return 0;
  1939. }
  1940. static int
  1941. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1942. {
  1943. u32 val;
  1944. if (reset_phy)
  1945. bnx2_reset_phy(bp);
  1946. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1947. bnx2_write_phy(bp, 0x18, 0x0c00);
  1948. bnx2_write_phy(bp, 0x17, 0x000a);
  1949. bnx2_write_phy(bp, 0x15, 0x310b);
  1950. bnx2_write_phy(bp, 0x17, 0x201f);
  1951. bnx2_write_phy(bp, 0x15, 0x9506);
  1952. bnx2_write_phy(bp, 0x17, 0x401f);
  1953. bnx2_write_phy(bp, 0x15, 0x14e2);
  1954. bnx2_write_phy(bp, 0x18, 0x0400);
  1955. }
  1956. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1957. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1958. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1959. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1960. val &= ~(1 << 8);
  1961. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1962. }
  1963. if (bp->dev->mtu > 1500) {
  1964. /* Set extended packet length bit */
  1965. bnx2_write_phy(bp, 0x18, 0x7);
  1966. bnx2_read_phy(bp, 0x18, &val);
  1967. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1968. bnx2_read_phy(bp, 0x10, &val);
  1969. bnx2_write_phy(bp, 0x10, val | 0x1);
  1970. }
  1971. else {
  1972. bnx2_write_phy(bp, 0x18, 0x7);
  1973. bnx2_read_phy(bp, 0x18, &val);
  1974. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1975. bnx2_read_phy(bp, 0x10, &val);
  1976. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1977. }
  1978. /* ethernet@wirespeed */
  1979. bnx2_write_phy(bp, 0x18, 0x7007);
  1980. bnx2_read_phy(bp, 0x18, &val);
  1981. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  1982. return 0;
  1983. }
  1984. static int
  1985. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  1986. __releases(&bp->phy_lock)
  1987. __acquires(&bp->phy_lock)
  1988. {
  1989. u32 val;
  1990. int rc = 0;
  1991. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  1992. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  1993. bp->mii_bmcr = MII_BMCR;
  1994. bp->mii_bmsr = MII_BMSR;
  1995. bp->mii_bmsr1 = MII_BMSR;
  1996. bp->mii_adv = MII_ADVERTISE;
  1997. bp->mii_lpa = MII_LPA;
  1998. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  1999. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2000. goto setup_phy;
  2001. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2002. bp->phy_id = val << 16;
  2003. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2004. bp->phy_id |= val & 0xffff;
  2005. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2006. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  2007. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2008. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  2009. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2010. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2011. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2012. }
  2013. else {
  2014. rc = bnx2_init_copper_phy(bp, reset_phy);
  2015. }
  2016. setup_phy:
  2017. if (!rc)
  2018. rc = bnx2_setup_phy(bp, bp->phy_port);
  2019. return rc;
  2020. }
  2021. static int
  2022. bnx2_set_mac_loopback(struct bnx2 *bp)
  2023. {
  2024. u32 mac_mode;
  2025. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2026. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2027. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2028. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2029. bp->link_up = 1;
  2030. return 0;
  2031. }
  2032. static int bnx2_test_link(struct bnx2 *);
  2033. static int
  2034. bnx2_set_phy_loopback(struct bnx2 *bp)
  2035. {
  2036. u32 mac_mode;
  2037. int rc, i;
  2038. spin_lock_bh(&bp->phy_lock);
  2039. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2040. BMCR_SPEED1000);
  2041. spin_unlock_bh(&bp->phy_lock);
  2042. if (rc)
  2043. return rc;
  2044. for (i = 0; i < 10; i++) {
  2045. if (bnx2_test_link(bp) == 0)
  2046. break;
  2047. msleep(100);
  2048. }
  2049. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2050. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2051. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2052. BNX2_EMAC_MODE_25G_MODE);
  2053. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2054. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2055. bp->link_up = 1;
  2056. return 0;
  2057. }
  2058. static void
  2059. bnx2_dump_mcp_state(struct bnx2 *bp)
  2060. {
  2061. struct net_device *dev = bp->dev;
  2062. u32 mcp_p0, mcp_p1;
  2063. netdev_err(dev, "<--- start MCP states dump --->\n");
  2064. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  2065. mcp_p0 = BNX2_MCP_STATE_P0;
  2066. mcp_p1 = BNX2_MCP_STATE_P1;
  2067. } else {
  2068. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  2069. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  2070. }
  2071. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  2072. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  2073. netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
  2074. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
  2075. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
  2076. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
  2077. netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
  2078. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2079. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2080. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
  2081. netdev_err(dev, "DEBUG: shmem states:\n");
  2082. netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
  2083. bnx2_shmem_rd(bp, BNX2_DRV_MB),
  2084. bnx2_shmem_rd(bp, BNX2_FW_MB),
  2085. bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
  2086. pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
  2087. netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
  2088. bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
  2089. bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
  2090. pr_cont(" condition[%08x]\n",
  2091. bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
  2092. DP_SHMEM_LINE(bp, 0x3cc);
  2093. DP_SHMEM_LINE(bp, 0x3dc);
  2094. DP_SHMEM_LINE(bp, 0x3ec);
  2095. netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
  2096. netdev_err(dev, "<--- end MCP states dump --->\n");
  2097. }
  2098. static int
  2099. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2100. {
  2101. int i;
  2102. u32 val;
  2103. bp->fw_wr_seq++;
  2104. msg_data |= bp->fw_wr_seq;
  2105. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2106. if (!ack)
  2107. return 0;
  2108. /* wait for an acknowledgement. */
  2109. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2110. msleep(10);
  2111. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2112. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2113. break;
  2114. }
  2115. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2116. return 0;
  2117. /* If we timed out, inform the firmware that this is the case. */
  2118. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2119. msg_data &= ~BNX2_DRV_MSG_CODE;
  2120. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2121. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2122. if (!silent) {
  2123. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2124. bnx2_dump_mcp_state(bp);
  2125. }
  2126. return -EBUSY;
  2127. }
  2128. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2129. return -EIO;
  2130. return 0;
  2131. }
  2132. static int
  2133. bnx2_init_5709_context(struct bnx2 *bp)
  2134. {
  2135. int i, ret = 0;
  2136. u32 val;
  2137. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2138. val |= (BCM_PAGE_BITS - 8) << 16;
  2139. REG_WR(bp, BNX2_CTX_COMMAND, val);
  2140. for (i = 0; i < 10; i++) {
  2141. val = REG_RD(bp, BNX2_CTX_COMMAND);
  2142. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2143. break;
  2144. udelay(2);
  2145. }
  2146. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2147. return -EBUSY;
  2148. for (i = 0; i < bp->ctx_pages; i++) {
  2149. int j;
  2150. if (bp->ctx_blk[i])
  2151. memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
  2152. else
  2153. return -ENOMEM;
  2154. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2155. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2156. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2157. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2158. (u64) bp->ctx_blk_mapping[i] >> 32);
  2159. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2160. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2161. for (j = 0; j < 10; j++) {
  2162. val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2163. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2164. break;
  2165. udelay(5);
  2166. }
  2167. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2168. ret = -EBUSY;
  2169. break;
  2170. }
  2171. }
  2172. return ret;
  2173. }
  2174. static void
  2175. bnx2_init_context(struct bnx2 *bp)
  2176. {
  2177. u32 vcid;
  2178. vcid = 96;
  2179. while (vcid) {
  2180. u32 vcid_addr, pcid_addr, offset;
  2181. int i;
  2182. vcid--;
  2183. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2184. u32 new_vcid;
  2185. vcid_addr = GET_PCID_ADDR(vcid);
  2186. if (vcid & 0x8) {
  2187. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2188. }
  2189. else {
  2190. new_vcid = vcid;
  2191. }
  2192. pcid_addr = GET_PCID_ADDR(new_vcid);
  2193. }
  2194. else {
  2195. vcid_addr = GET_CID_ADDR(vcid);
  2196. pcid_addr = vcid_addr;
  2197. }
  2198. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2199. vcid_addr += (i << PHY_CTX_SHIFT);
  2200. pcid_addr += (i << PHY_CTX_SHIFT);
  2201. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2202. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2203. /* Zero out the context. */
  2204. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2205. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2206. }
  2207. }
  2208. }
  2209. static int
  2210. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2211. {
  2212. u16 *good_mbuf;
  2213. u32 good_mbuf_cnt;
  2214. u32 val;
  2215. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2216. if (good_mbuf == NULL)
  2217. return -ENOMEM;
  2218. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2219. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2220. good_mbuf_cnt = 0;
  2221. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2222. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2223. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2224. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2225. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2226. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2227. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2228. /* The addresses with Bit 9 set are bad memory blocks. */
  2229. if (!(val & (1 << 9))) {
  2230. good_mbuf[good_mbuf_cnt] = (u16) val;
  2231. good_mbuf_cnt++;
  2232. }
  2233. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2234. }
  2235. /* Free the good ones back to the mbuf pool thus discarding
  2236. * all the bad ones. */
  2237. while (good_mbuf_cnt) {
  2238. good_mbuf_cnt--;
  2239. val = good_mbuf[good_mbuf_cnt];
  2240. val = (val << 9) | val | 1;
  2241. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2242. }
  2243. kfree(good_mbuf);
  2244. return 0;
  2245. }
  2246. static void
  2247. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2248. {
  2249. u32 val;
  2250. val = (mac_addr[0] << 8) | mac_addr[1];
  2251. REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2252. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2253. (mac_addr[4] << 8) | mac_addr[5];
  2254. REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2255. }
  2256. static inline int
  2257. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2258. {
  2259. dma_addr_t mapping;
  2260. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2261. struct rx_bd *rxbd =
  2262. &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
  2263. struct page *page = alloc_page(gfp);
  2264. if (!page)
  2265. return -ENOMEM;
  2266. mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
  2267. PCI_DMA_FROMDEVICE);
  2268. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2269. __free_page(page);
  2270. return -EIO;
  2271. }
  2272. rx_pg->page = page;
  2273. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2274. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2275. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2276. return 0;
  2277. }
  2278. static void
  2279. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2280. {
  2281. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2282. struct page *page = rx_pg->page;
  2283. if (!page)
  2284. return;
  2285. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
  2286. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2287. __free_page(page);
  2288. rx_pg->page = NULL;
  2289. }
  2290. static inline int
  2291. bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2292. {
  2293. u8 *data;
  2294. struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2295. dma_addr_t mapping;
  2296. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  2297. data = kmalloc(bp->rx_buf_size, gfp);
  2298. if (!data)
  2299. return -ENOMEM;
  2300. mapping = dma_map_single(&bp->pdev->dev,
  2301. get_l2_fhdr(data),
  2302. bp->rx_buf_use_size,
  2303. PCI_DMA_FROMDEVICE);
  2304. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2305. kfree(data);
  2306. return -EIO;
  2307. }
  2308. rx_buf->data = data;
  2309. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2310. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2311. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2312. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2313. return 0;
  2314. }
  2315. static int
  2316. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2317. {
  2318. struct status_block *sblk = bnapi->status_blk.msi;
  2319. u32 new_link_state, old_link_state;
  2320. int is_set = 1;
  2321. new_link_state = sblk->status_attn_bits & event;
  2322. old_link_state = sblk->status_attn_bits_ack & event;
  2323. if (new_link_state != old_link_state) {
  2324. if (new_link_state)
  2325. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2326. else
  2327. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2328. } else
  2329. is_set = 0;
  2330. return is_set;
  2331. }
  2332. static void
  2333. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2334. {
  2335. spin_lock(&bp->phy_lock);
  2336. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2337. bnx2_set_link(bp);
  2338. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2339. bnx2_set_remote_link(bp);
  2340. spin_unlock(&bp->phy_lock);
  2341. }
  2342. static inline u16
  2343. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2344. {
  2345. u16 cons;
  2346. /* Tell compiler that status block fields can change. */
  2347. barrier();
  2348. cons = *bnapi->hw_tx_cons_ptr;
  2349. barrier();
  2350. if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
  2351. cons++;
  2352. return cons;
  2353. }
  2354. static int
  2355. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2356. {
  2357. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2358. u16 hw_cons, sw_cons, sw_ring_cons;
  2359. int tx_pkt = 0, index;
  2360. unsigned int tx_bytes = 0;
  2361. struct netdev_queue *txq;
  2362. index = (bnapi - bp->bnx2_napi);
  2363. txq = netdev_get_tx_queue(bp->dev, index);
  2364. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2365. sw_cons = txr->tx_cons;
  2366. while (sw_cons != hw_cons) {
  2367. struct sw_tx_bd *tx_buf;
  2368. struct sk_buff *skb;
  2369. int i, last;
  2370. sw_ring_cons = TX_RING_IDX(sw_cons);
  2371. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2372. skb = tx_buf->skb;
  2373. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2374. prefetch(&skb->end);
  2375. /* partial BD completions possible with TSO packets */
  2376. if (tx_buf->is_gso) {
  2377. u16 last_idx, last_ring_idx;
  2378. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2379. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2380. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  2381. last_idx++;
  2382. }
  2383. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2384. break;
  2385. }
  2386. }
  2387. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  2388. skb_headlen(skb), PCI_DMA_TODEVICE);
  2389. tx_buf->skb = NULL;
  2390. last = tx_buf->nr_frags;
  2391. for (i = 0; i < last; i++) {
  2392. sw_cons = NEXT_TX_BD(sw_cons);
  2393. dma_unmap_page(&bp->pdev->dev,
  2394. dma_unmap_addr(
  2395. &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
  2396. mapping),
  2397. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2398. PCI_DMA_TODEVICE);
  2399. }
  2400. sw_cons = NEXT_TX_BD(sw_cons);
  2401. tx_bytes += skb->len;
  2402. dev_kfree_skb(skb);
  2403. tx_pkt++;
  2404. if (tx_pkt == budget)
  2405. break;
  2406. if (hw_cons == sw_cons)
  2407. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2408. }
  2409. netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
  2410. txr->hw_tx_cons = hw_cons;
  2411. txr->tx_cons = sw_cons;
  2412. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2413. * before checking for netif_tx_queue_stopped(). Without the
  2414. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2415. * will miss it and cause the queue to be stopped forever.
  2416. */
  2417. smp_mb();
  2418. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2419. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2420. __netif_tx_lock(txq, smp_processor_id());
  2421. if ((netif_tx_queue_stopped(txq)) &&
  2422. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2423. netif_tx_wake_queue(txq);
  2424. __netif_tx_unlock(txq);
  2425. }
  2426. return tx_pkt;
  2427. }
  2428. static void
  2429. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2430. struct sk_buff *skb, int count)
  2431. {
  2432. struct sw_pg *cons_rx_pg, *prod_rx_pg;
  2433. struct rx_bd *cons_bd, *prod_bd;
  2434. int i;
  2435. u16 hw_prod, prod;
  2436. u16 cons = rxr->rx_pg_cons;
  2437. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2438. /* The caller was unable to allocate a new page to replace the
  2439. * last one in the frags array, so we need to recycle that page
  2440. * and then free the skb.
  2441. */
  2442. if (skb) {
  2443. struct page *page;
  2444. struct skb_shared_info *shinfo;
  2445. shinfo = skb_shinfo(skb);
  2446. shinfo->nr_frags--;
  2447. page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
  2448. __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
  2449. cons_rx_pg->page = page;
  2450. dev_kfree_skb(skb);
  2451. }
  2452. hw_prod = rxr->rx_pg_prod;
  2453. for (i = 0; i < count; i++) {
  2454. prod = RX_PG_RING_IDX(hw_prod);
  2455. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2456. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2457. cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2458. prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2459. if (prod != cons) {
  2460. prod_rx_pg->page = cons_rx_pg->page;
  2461. cons_rx_pg->page = NULL;
  2462. dma_unmap_addr_set(prod_rx_pg, mapping,
  2463. dma_unmap_addr(cons_rx_pg, mapping));
  2464. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2465. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2466. }
  2467. cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
  2468. hw_prod = NEXT_RX_BD(hw_prod);
  2469. }
  2470. rxr->rx_pg_prod = hw_prod;
  2471. rxr->rx_pg_cons = cons;
  2472. }
  2473. static inline void
  2474. bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2475. u8 *data, u16 cons, u16 prod)
  2476. {
  2477. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  2478. struct rx_bd *cons_bd, *prod_bd;
  2479. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2480. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2481. dma_sync_single_for_device(&bp->pdev->dev,
  2482. dma_unmap_addr(cons_rx_buf, mapping),
  2483. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2484. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2485. prod_rx_buf->data = data;
  2486. if (cons == prod)
  2487. return;
  2488. dma_unmap_addr_set(prod_rx_buf, mapping,
  2489. dma_unmap_addr(cons_rx_buf, mapping));
  2490. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2491. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2492. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2493. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2494. }
  2495. static struct sk_buff *
  2496. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
  2497. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2498. u32 ring_idx)
  2499. {
  2500. int err;
  2501. u16 prod = ring_idx & 0xffff;
  2502. struct sk_buff *skb;
  2503. err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  2504. if (unlikely(err)) {
  2505. bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
  2506. error:
  2507. if (hdr_len) {
  2508. unsigned int raw_len = len + 4;
  2509. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2510. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2511. }
  2512. return NULL;
  2513. }
  2514. dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  2515. PCI_DMA_FROMDEVICE);
  2516. skb = build_skb(data, 0);
  2517. if (!skb) {
  2518. kfree(data);
  2519. goto error;
  2520. }
  2521. skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
  2522. if (hdr_len == 0) {
  2523. skb_put(skb, len);
  2524. return skb;
  2525. } else {
  2526. unsigned int i, frag_len, frag_size, pages;
  2527. struct sw_pg *rx_pg;
  2528. u16 pg_cons = rxr->rx_pg_cons;
  2529. u16 pg_prod = rxr->rx_pg_prod;
  2530. frag_size = len + 4 - hdr_len;
  2531. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2532. skb_put(skb, hdr_len);
  2533. for (i = 0; i < pages; i++) {
  2534. dma_addr_t mapping_old;
  2535. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2536. if (unlikely(frag_len <= 4)) {
  2537. unsigned int tail = 4 - frag_len;
  2538. rxr->rx_pg_cons = pg_cons;
  2539. rxr->rx_pg_prod = pg_prod;
  2540. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2541. pages - i);
  2542. skb->len -= tail;
  2543. if (i == 0) {
  2544. skb->tail -= tail;
  2545. } else {
  2546. skb_frag_t *frag =
  2547. &skb_shinfo(skb)->frags[i - 1];
  2548. skb_frag_size_sub(frag, tail);
  2549. skb->data_len -= tail;
  2550. }
  2551. return skb;
  2552. }
  2553. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2554. /* Don't unmap yet. If we're unable to allocate a new
  2555. * page, we need to recycle the page and the DMA addr.
  2556. */
  2557. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2558. if (i == pages - 1)
  2559. frag_len -= 4;
  2560. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2561. rx_pg->page = NULL;
  2562. err = bnx2_alloc_rx_page(bp, rxr,
  2563. RX_PG_RING_IDX(pg_prod),
  2564. GFP_ATOMIC);
  2565. if (unlikely(err)) {
  2566. rxr->rx_pg_cons = pg_cons;
  2567. rxr->rx_pg_prod = pg_prod;
  2568. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2569. pages - i);
  2570. return NULL;
  2571. }
  2572. dma_unmap_page(&bp->pdev->dev, mapping_old,
  2573. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2574. frag_size -= frag_len;
  2575. skb->data_len += frag_len;
  2576. skb->truesize += PAGE_SIZE;
  2577. skb->len += frag_len;
  2578. pg_prod = NEXT_RX_BD(pg_prod);
  2579. pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
  2580. }
  2581. rxr->rx_pg_prod = pg_prod;
  2582. rxr->rx_pg_cons = pg_cons;
  2583. }
  2584. return skb;
  2585. }
  2586. static inline u16
  2587. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2588. {
  2589. u16 cons;
  2590. /* Tell compiler that status block fields can change. */
  2591. barrier();
  2592. cons = *bnapi->hw_rx_cons_ptr;
  2593. barrier();
  2594. if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
  2595. cons++;
  2596. return cons;
  2597. }
  2598. static int
  2599. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2600. {
  2601. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2602. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2603. struct l2_fhdr *rx_hdr;
  2604. int rx_pkt = 0, pg_ring_used = 0;
  2605. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2606. sw_cons = rxr->rx_cons;
  2607. sw_prod = rxr->rx_prod;
  2608. /* Memory barrier necessary as speculative reads of the rx
  2609. * buffer can be ahead of the index in the status block
  2610. */
  2611. rmb();
  2612. while (sw_cons != hw_cons) {
  2613. unsigned int len, hdr_len;
  2614. u32 status;
  2615. struct sw_bd *rx_buf, *next_rx_buf;
  2616. struct sk_buff *skb;
  2617. dma_addr_t dma_addr;
  2618. u8 *data;
  2619. sw_ring_cons = RX_RING_IDX(sw_cons);
  2620. sw_ring_prod = RX_RING_IDX(sw_prod);
  2621. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2622. data = rx_buf->data;
  2623. rx_buf->data = NULL;
  2624. rx_hdr = get_l2_fhdr(data);
  2625. prefetch(rx_hdr);
  2626. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2627. dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
  2628. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2629. PCI_DMA_FROMDEVICE);
  2630. next_rx_buf =
  2631. &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
  2632. prefetch(get_l2_fhdr(next_rx_buf->data));
  2633. len = rx_hdr->l2_fhdr_pkt_len;
  2634. status = rx_hdr->l2_fhdr_status;
  2635. hdr_len = 0;
  2636. if (status & L2_FHDR_STATUS_SPLIT) {
  2637. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2638. pg_ring_used = 1;
  2639. } else if (len > bp->rx_jumbo_thresh) {
  2640. hdr_len = bp->rx_jumbo_thresh;
  2641. pg_ring_used = 1;
  2642. }
  2643. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2644. L2_FHDR_ERRORS_PHY_DECODE |
  2645. L2_FHDR_ERRORS_ALIGNMENT |
  2646. L2_FHDR_ERRORS_TOO_SHORT |
  2647. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2648. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2649. sw_ring_prod);
  2650. if (pg_ring_used) {
  2651. int pages;
  2652. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2653. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2654. }
  2655. goto next_rx;
  2656. }
  2657. len -= 4;
  2658. if (len <= bp->rx_copy_thresh) {
  2659. skb = netdev_alloc_skb(bp->dev, len + 6);
  2660. if (skb == NULL) {
  2661. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2662. sw_ring_prod);
  2663. goto next_rx;
  2664. }
  2665. /* aligned copy */
  2666. memcpy(skb->data,
  2667. (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
  2668. len + 6);
  2669. skb_reserve(skb, 6);
  2670. skb_put(skb, len);
  2671. bnx2_reuse_rx_data(bp, rxr, data,
  2672. sw_ring_cons, sw_ring_prod);
  2673. } else {
  2674. skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
  2675. (sw_ring_cons << 16) | sw_ring_prod);
  2676. if (!skb)
  2677. goto next_rx;
  2678. }
  2679. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2680. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
  2681. __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
  2682. skb->protocol = eth_type_trans(skb, bp->dev);
  2683. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  2684. (ntohs(skb->protocol) != 0x8100)) {
  2685. dev_kfree_skb(skb);
  2686. goto next_rx;
  2687. }
  2688. skb_checksum_none_assert(skb);
  2689. if ((bp->dev->features & NETIF_F_RXCSUM) &&
  2690. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2691. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2692. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2693. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2694. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2695. }
  2696. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2697. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2698. L2_FHDR_STATUS_USE_RXHASH))
  2699. skb->rxhash = rx_hdr->l2_fhdr_hash;
  2700. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2701. napi_gro_receive(&bnapi->napi, skb);
  2702. rx_pkt++;
  2703. next_rx:
  2704. sw_cons = NEXT_RX_BD(sw_cons);
  2705. sw_prod = NEXT_RX_BD(sw_prod);
  2706. if ((rx_pkt == budget))
  2707. break;
  2708. /* Refresh hw_cons to see if there is new work */
  2709. if (sw_cons == hw_cons) {
  2710. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2711. rmb();
  2712. }
  2713. }
  2714. rxr->rx_cons = sw_cons;
  2715. rxr->rx_prod = sw_prod;
  2716. if (pg_ring_used)
  2717. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2718. REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2719. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2720. mmiowb();
  2721. return rx_pkt;
  2722. }
  2723. /* MSI ISR - The only difference between this and the INTx ISR
  2724. * is that the MSI interrupt is always serviced.
  2725. */
  2726. static irqreturn_t
  2727. bnx2_msi(int irq, void *dev_instance)
  2728. {
  2729. struct bnx2_napi *bnapi = dev_instance;
  2730. struct bnx2 *bp = bnapi->bp;
  2731. prefetch(bnapi->status_blk.msi);
  2732. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2733. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2734. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2735. /* Return here if interrupt is disabled. */
  2736. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2737. return IRQ_HANDLED;
  2738. napi_schedule(&bnapi->napi);
  2739. return IRQ_HANDLED;
  2740. }
  2741. static irqreturn_t
  2742. bnx2_msi_1shot(int irq, void *dev_instance)
  2743. {
  2744. struct bnx2_napi *bnapi = dev_instance;
  2745. struct bnx2 *bp = bnapi->bp;
  2746. prefetch(bnapi->status_blk.msi);
  2747. /* Return here if interrupt is disabled. */
  2748. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2749. return IRQ_HANDLED;
  2750. napi_schedule(&bnapi->napi);
  2751. return IRQ_HANDLED;
  2752. }
  2753. static irqreturn_t
  2754. bnx2_interrupt(int irq, void *dev_instance)
  2755. {
  2756. struct bnx2_napi *bnapi = dev_instance;
  2757. struct bnx2 *bp = bnapi->bp;
  2758. struct status_block *sblk = bnapi->status_blk.msi;
  2759. /* When using INTx, it is possible for the interrupt to arrive
  2760. * at the CPU before the status block posted prior to the
  2761. * interrupt. Reading a register will flush the status block.
  2762. * When using MSI, the MSI message will always complete after
  2763. * the status block write.
  2764. */
  2765. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2766. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2767. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2768. return IRQ_NONE;
  2769. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2770. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2771. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2772. /* Read back to deassert IRQ immediately to avoid too many
  2773. * spurious interrupts.
  2774. */
  2775. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2776. /* Return here if interrupt is shared and is disabled. */
  2777. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2778. return IRQ_HANDLED;
  2779. if (napi_schedule_prep(&bnapi->napi)) {
  2780. bnapi->last_status_idx = sblk->status_idx;
  2781. __napi_schedule(&bnapi->napi);
  2782. }
  2783. return IRQ_HANDLED;
  2784. }
  2785. static inline int
  2786. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2787. {
  2788. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2789. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2790. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2791. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2792. return 1;
  2793. return 0;
  2794. }
  2795. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2796. STATUS_ATTN_BITS_TIMER_ABORT)
  2797. static inline int
  2798. bnx2_has_work(struct bnx2_napi *bnapi)
  2799. {
  2800. struct status_block *sblk = bnapi->status_blk.msi;
  2801. if (bnx2_has_fast_work(bnapi))
  2802. return 1;
  2803. #ifdef BCM_CNIC
  2804. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2805. return 1;
  2806. #endif
  2807. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2808. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2809. return 1;
  2810. return 0;
  2811. }
  2812. static void
  2813. bnx2_chk_missed_msi(struct bnx2 *bp)
  2814. {
  2815. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2816. u32 msi_ctrl;
  2817. if (bnx2_has_work(bnapi)) {
  2818. msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2819. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2820. return;
  2821. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2822. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2823. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2824. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2825. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2826. }
  2827. }
  2828. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2829. }
  2830. #ifdef BCM_CNIC
  2831. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2832. {
  2833. struct cnic_ops *c_ops;
  2834. if (!bnapi->cnic_present)
  2835. return;
  2836. rcu_read_lock();
  2837. c_ops = rcu_dereference(bp->cnic_ops);
  2838. if (c_ops)
  2839. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2840. bnapi->status_blk.msi);
  2841. rcu_read_unlock();
  2842. }
  2843. #endif
  2844. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2845. {
  2846. struct status_block *sblk = bnapi->status_blk.msi;
  2847. u32 status_attn_bits = sblk->status_attn_bits;
  2848. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2849. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2850. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2851. bnx2_phy_int(bp, bnapi);
  2852. /* This is needed to take care of transient status
  2853. * during link changes.
  2854. */
  2855. REG_WR(bp, BNX2_HC_COMMAND,
  2856. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2857. REG_RD(bp, BNX2_HC_COMMAND);
  2858. }
  2859. }
  2860. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2861. int work_done, int budget)
  2862. {
  2863. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2864. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2865. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2866. bnx2_tx_int(bp, bnapi, 0);
  2867. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2868. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2869. return work_done;
  2870. }
  2871. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2872. {
  2873. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2874. struct bnx2 *bp = bnapi->bp;
  2875. int work_done = 0;
  2876. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2877. while (1) {
  2878. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2879. if (unlikely(work_done >= budget))
  2880. break;
  2881. bnapi->last_status_idx = sblk->status_idx;
  2882. /* status idx must be read before checking for more work. */
  2883. rmb();
  2884. if (likely(!bnx2_has_fast_work(bnapi))) {
  2885. napi_complete(napi);
  2886. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2887. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2888. bnapi->last_status_idx);
  2889. break;
  2890. }
  2891. }
  2892. return work_done;
  2893. }
  2894. static int bnx2_poll(struct napi_struct *napi, int budget)
  2895. {
  2896. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2897. struct bnx2 *bp = bnapi->bp;
  2898. int work_done = 0;
  2899. struct status_block *sblk = bnapi->status_blk.msi;
  2900. while (1) {
  2901. bnx2_poll_link(bp, bnapi);
  2902. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2903. #ifdef BCM_CNIC
  2904. bnx2_poll_cnic(bp, bnapi);
  2905. #endif
  2906. /* bnapi->last_status_idx is used below to tell the hw how
  2907. * much work has been processed, so we must read it before
  2908. * checking for more work.
  2909. */
  2910. bnapi->last_status_idx = sblk->status_idx;
  2911. if (unlikely(work_done >= budget))
  2912. break;
  2913. rmb();
  2914. if (likely(!bnx2_has_work(bnapi))) {
  2915. napi_complete(napi);
  2916. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2917. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2918. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2919. bnapi->last_status_idx);
  2920. break;
  2921. }
  2922. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2923. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2924. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2925. bnapi->last_status_idx);
  2926. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2927. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2928. bnapi->last_status_idx);
  2929. break;
  2930. }
  2931. }
  2932. return work_done;
  2933. }
  2934. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2935. * from set_multicast.
  2936. */
  2937. static void
  2938. bnx2_set_rx_mode(struct net_device *dev)
  2939. {
  2940. struct bnx2 *bp = netdev_priv(dev);
  2941. u32 rx_mode, sort_mode;
  2942. struct netdev_hw_addr *ha;
  2943. int i;
  2944. if (!netif_running(dev))
  2945. return;
  2946. spin_lock_bh(&bp->phy_lock);
  2947. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2948. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2949. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2950. if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
  2951. (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2952. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2953. if (dev->flags & IFF_PROMISC) {
  2954. /* Promiscuous mode. */
  2955. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2956. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2957. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2958. }
  2959. else if (dev->flags & IFF_ALLMULTI) {
  2960. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2961. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2962. 0xffffffff);
  2963. }
  2964. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  2965. }
  2966. else {
  2967. /* Accept one or more multicast(s). */
  2968. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  2969. u32 regidx;
  2970. u32 bit;
  2971. u32 crc;
  2972. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  2973. netdev_for_each_mc_addr(ha, dev) {
  2974. crc = ether_crc_le(ETH_ALEN, ha->addr);
  2975. bit = crc & 0xff;
  2976. regidx = (bit & 0xe0) >> 5;
  2977. bit &= 0x1f;
  2978. mc_filter[regidx] |= (1 << bit);
  2979. }
  2980. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2981. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2982. mc_filter[i]);
  2983. }
  2984. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  2985. }
  2986. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  2987. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2988. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2989. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2990. } else if (!(dev->flags & IFF_PROMISC)) {
  2991. /* Add all entries into to the match filter list */
  2992. i = 0;
  2993. netdev_for_each_uc_addr(ha, dev) {
  2994. bnx2_set_mac_addr(bp, ha->addr,
  2995. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  2996. sort_mode |= (1 <<
  2997. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  2998. i++;
  2999. }
  3000. }
  3001. if (rx_mode != bp->rx_mode) {
  3002. bp->rx_mode = rx_mode;
  3003. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3004. }
  3005. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3006. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3007. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3008. spin_unlock_bh(&bp->phy_lock);
  3009. }
  3010. static int
  3011. check_fw_section(const struct firmware *fw,
  3012. const struct bnx2_fw_file_section *section,
  3013. u32 alignment, bool non_empty)
  3014. {
  3015. u32 offset = be32_to_cpu(section->offset);
  3016. u32 len = be32_to_cpu(section->len);
  3017. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3018. return -EINVAL;
  3019. if ((non_empty && len == 0) || len > fw->size - offset ||
  3020. len & (alignment - 1))
  3021. return -EINVAL;
  3022. return 0;
  3023. }
  3024. static int
  3025. check_mips_fw_entry(const struct firmware *fw,
  3026. const struct bnx2_mips_fw_file_entry *entry)
  3027. {
  3028. if (check_fw_section(fw, &entry->text, 4, true) ||
  3029. check_fw_section(fw, &entry->data, 4, false) ||
  3030. check_fw_section(fw, &entry->rodata, 4, false))
  3031. return -EINVAL;
  3032. return 0;
  3033. }
  3034. static void bnx2_release_firmware(struct bnx2 *bp)
  3035. {
  3036. if (bp->rv2p_firmware) {
  3037. release_firmware(bp->mips_firmware);
  3038. release_firmware(bp->rv2p_firmware);
  3039. bp->rv2p_firmware = NULL;
  3040. }
  3041. }
  3042. static int bnx2_request_uncached_firmware(struct bnx2 *bp)
  3043. {
  3044. const char *mips_fw_file, *rv2p_fw_file;
  3045. const struct bnx2_mips_fw_file *mips_fw;
  3046. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3047. int rc;
  3048. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3049. mips_fw_file = FW_MIPS_FILE_09;
  3050. if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
  3051. (CHIP_ID(bp) == CHIP_ID_5709_A1))
  3052. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3053. else
  3054. rv2p_fw_file = FW_RV2P_FILE_09;
  3055. } else {
  3056. mips_fw_file = FW_MIPS_FILE_06;
  3057. rv2p_fw_file = FW_RV2P_FILE_06;
  3058. }
  3059. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3060. if (rc) {
  3061. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3062. goto out;
  3063. }
  3064. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3065. if (rc) {
  3066. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3067. goto err_release_mips_firmware;
  3068. }
  3069. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3070. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3071. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3072. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3073. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3074. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3075. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3076. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3077. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3078. rc = -EINVAL;
  3079. goto err_release_firmware;
  3080. }
  3081. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3082. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3083. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3084. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3085. rc = -EINVAL;
  3086. goto err_release_firmware;
  3087. }
  3088. out:
  3089. return rc;
  3090. err_release_firmware:
  3091. release_firmware(bp->rv2p_firmware);
  3092. bp->rv2p_firmware = NULL;
  3093. err_release_mips_firmware:
  3094. release_firmware(bp->mips_firmware);
  3095. goto out;
  3096. }
  3097. static int bnx2_request_firmware(struct bnx2 *bp)
  3098. {
  3099. return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
  3100. }
  3101. static u32
  3102. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3103. {
  3104. switch (idx) {
  3105. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3106. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3107. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3108. break;
  3109. }
  3110. return rv2p_code;
  3111. }
  3112. static int
  3113. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3114. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3115. {
  3116. u32 rv2p_code_len, file_offset;
  3117. __be32 *rv2p_code;
  3118. int i;
  3119. u32 val, cmd, addr;
  3120. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3121. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3122. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3123. if (rv2p_proc == RV2P_PROC1) {
  3124. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3125. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3126. } else {
  3127. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3128. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3129. }
  3130. for (i = 0; i < rv2p_code_len; i += 8) {
  3131. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3132. rv2p_code++;
  3133. REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3134. rv2p_code++;
  3135. val = (i / 8) | cmd;
  3136. REG_WR(bp, addr, val);
  3137. }
  3138. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3139. for (i = 0; i < 8; i++) {
  3140. u32 loc, code;
  3141. loc = be32_to_cpu(fw_entry->fixup[i]);
  3142. if (loc && ((loc * 4) < rv2p_code_len)) {
  3143. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3144. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3145. code = be32_to_cpu(*(rv2p_code + loc));
  3146. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3147. REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3148. val = (loc / 2) | cmd;
  3149. REG_WR(bp, addr, val);
  3150. }
  3151. }
  3152. /* Reset the processor, un-stall is done later. */
  3153. if (rv2p_proc == RV2P_PROC1) {
  3154. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3155. }
  3156. else {
  3157. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3158. }
  3159. return 0;
  3160. }
  3161. static int
  3162. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3163. const struct bnx2_mips_fw_file_entry *fw_entry)
  3164. {
  3165. u32 addr, len, file_offset;
  3166. __be32 *data;
  3167. u32 offset;
  3168. u32 val;
  3169. /* Halt the CPU. */
  3170. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3171. val |= cpu_reg->mode_value_halt;
  3172. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3173. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3174. /* Load the Text area. */
  3175. addr = be32_to_cpu(fw_entry->text.addr);
  3176. len = be32_to_cpu(fw_entry->text.len);
  3177. file_offset = be32_to_cpu(fw_entry->text.offset);
  3178. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3179. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3180. if (len) {
  3181. int j;
  3182. for (j = 0; j < (len / 4); j++, offset += 4)
  3183. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3184. }
  3185. /* Load the Data area. */
  3186. addr = be32_to_cpu(fw_entry->data.addr);
  3187. len = be32_to_cpu(fw_entry->data.len);
  3188. file_offset = be32_to_cpu(fw_entry->data.offset);
  3189. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3190. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3191. if (len) {
  3192. int j;
  3193. for (j = 0; j < (len / 4); j++, offset += 4)
  3194. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3195. }
  3196. /* Load the Read-Only area. */
  3197. addr = be32_to_cpu(fw_entry->rodata.addr);
  3198. len = be32_to_cpu(fw_entry->rodata.len);
  3199. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3200. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3201. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3202. if (len) {
  3203. int j;
  3204. for (j = 0; j < (len / 4); j++, offset += 4)
  3205. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3206. }
  3207. /* Clear the pre-fetch instruction. */
  3208. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3209. val = be32_to_cpu(fw_entry->start_addr);
  3210. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3211. /* Start the CPU. */
  3212. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3213. val &= ~cpu_reg->mode_value_halt;
  3214. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3215. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3216. return 0;
  3217. }
  3218. static int
  3219. bnx2_init_cpus(struct bnx2 *bp)
  3220. {
  3221. const struct bnx2_mips_fw_file *mips_fw =
  3222. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3223. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3224. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3225. int rc;
  3226. /* Initialize the RV2P processor. */
  3227. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3228. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3229. /* Initialize the RX Processor. */
  3230. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3231. if (rc)
  3232. goto init_cpu_err;
  3233. /* Initialize the TX Processor. */
  3234. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3235. if (rc)
  3236. goto init_cpu_err;
  3237. /* Initialize the TX Patch-up Processor. */
  3238. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3239. if (rc)
  3240. goto init_cpu_err;
  3241. /* Initialize the Completion Processor. */
  3242. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3243. if (rc)
  3244. goto init_cpu_err;
  3245. /* Initialize the Command Processor. */
  3246. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3247. init_cpu_err:
  3248. return rc;
  3249. }
  3250. static int
  3251. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3252. {
  3253. u16 pmcsr;
  3254. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  3255. switch (state) {
  3256. case PCI_D0: {
  3257. u32 val;
  3258. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3259. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  3260. PCI_PM_CTRL_PME_STATUS);
  3261. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  3262. /* delay required during transition out of D3hot */
  3263. msleep(20);
  3264. val = REG_RD(bp, BNX2_EMAC_MODE);
  3265. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3266. val &= ~BNX2_EMAC_MODE_MPKT;
  3267. REG_WR(bp, BNX2_EMAC_MODE, val);
  3268. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3269. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3270. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3271. break;
  3272. }
  3273. case PCI_D3hot: {
  3274. int i;
  3275. u32 val, wol_msg;
  3276. if (bp->wol) {
  3277. u32 advertising;
  3278. u8 autoneg;
  3279. autoneg = bp->autoneg;
  3280. advertising = bp->advertising;
  3281. if (bp->phy_port == PORT_TP) {
  3282. bp->autoneg = AUTONEG_SPEED;
  3283. bp->advertising = ADVERTISED_10baseT_Half |
  3284. ADVERTISED_10baseT_Full |
  3285. ADVERTISED_100baseT_Half |
  3286. ADVERTISED_100baseT_Full |
  3287. ADVERTISED_Autoneg;
  3288. }
  3289. spin_lock_bh(&bp->phy_lock);
  3290. bnx2_setup_phy(bp, bp->phy_port);
  3291. spin_unlock_bh(&bp->phy_lock);
  3292. bp->autoneg = autoneg;
  3293. bp->advertising = advertising;
  3294. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3295. val = REG_RD(bp, BNX2_EMAC_MODE);
  3296. /* Enable port mode. */
  3297. val &= ~BNX2_EMAC_MODE_PORT;
  3298. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3299. BNX2_EMAC_MODE_ACPI_RCVD |
  3300. BNX2_EMAC_MODE_MPKT;
  3301. if (bp->phy_port == PORT_TP)
  3302. val |= BNX2_EMAC_MODE_PORT_MII;
  3303. else {
  3304. val |= BNX2_EMAC_MODE_PORT_GMII;
  3305. if (bp->line_speed == SPEED_2500)
  3306. val |= BNX2_EMAC_MODE_25G_MODE;
  3307. }
  3308. REG_WR(bp, BNX2_EMAC_MODE, val);
  3309. /* receive all multicast */
  3310. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3311. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3312. 0xffffffff);
  3313. }
  3314. REG_WR(bp, BNX2_EMAC_RX_MODE,
  3315. BNX2_EMAC_RX_MODE_SORT_MODE);
  3316. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  3317. BNX2_RPM_SORT_USER0_MC_EN;
  3318. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3319. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  3320. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  3321. BNX2_RPM_SORT_USER0_ENA);
  3322. /* Need to enable EMAC and RPM for WOL. */
  3323. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3324. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3325. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3326. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3327. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3328. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3329. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3330. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3331. }
  3332. else {
  3333. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3334. }
  3335. if (!(bp->flags & BNX2_FLAG_NO_WOL))
  3336. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
  3337. 1, 0);
  3338. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  3339. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3340. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  3341. if (bp->wol)
  3342. pmcsr |= 3;
  3343. }
  3344. else {
  3345. pmcsr |= 3;
  3346. }
  3347. if (bp->wol) {
  3348. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  3349. }
  3350. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3351. pmcsr);
  3352. /* No more memory access after this point until
  3353. * device is brought back to D0.
  3354. */
  3355. udelay(50);
  3356. break;
  3357. }
  3358. default:
  3359. return -EINVAL;
  3360. }
  3361. return 0;
  3362. }
  3363. static int
  3364. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3365. {
  3366. u32 val;
  3367. int j;
  3368. /* Request access to the flash interface. */
  3369. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3370. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3371. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3372. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3373. break;
  3374. udelay(5);
  3375. }
  3376. if (j >= NVRAM_TIMEOUT_COUNT)
  3377. return -EBUSY;
  3378. return 0;
  3379. }
  3380. static int
  3381. bnx2_release_nvram_lock(struct bnx2 *bp)
  3382. {
  3383. int j;
  3384. u32 val;
  3385. /* Relinquish nvram interface. */
  3386. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3387. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3388. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3389. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3390. break;
  3391. udelay(5);
  3392. }
  3393. if (j >= NVRAM_TIMEOUT_COUNT)
  3394. return -EBUSY;
  3395. return 0;
  3396. }
  3397. static int
  3398. bnx2_enable_nvram_write(struct bnx2 *bp)
  3399. {
  3400. u32 val;
  3401. val = REG_RD(bp, BNX2_MISC_CFG);
  3402. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3403. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3404. int j;
  3405. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3406. REG_WR(bp, BNX2_NVM_COMMAND,
  3407. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3408. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3409. udelay(5);
  3410. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3411. if (val & BNX2_NVM_COMMAND_DONE)
  3412. break;
  3413. }
  3414. if (j >= NVRAM_TIMEOUT_COUNT)
  3415. return -EBUSY;
  3416. }
  3417. return 0;
  3418. }
  3419. static void
  3420. bnx2_disable_nvram_write(struct bnx2 *bp)
  3421. {
  3422. u32 val;
  3423. val = REG_RD(bp, BNX2_MISC_CFG);
  3424. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3425. }
  3426. static void
  3427. bnx2_enable_nvram_access(struct bnx2 *bp)
  3428. {
  3429. u32 val;
  3430. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3431. /* Enable both bits, even on read. */
  3432. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3433. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3434. }
  3435. static void
  3436. bnx2_disable_nvram_access(struct bnx2 *bp)
  3437. {
  3438. u32 val;
  3439. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3440. /* Disable both bits, even after read. */
  3441. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3442. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3443. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3444. }
  3445. static int
  3446. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3447. {
  3448. u32 cmd;
  3449. int j;
  3450. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3451. /* Buffered flash, no erase needed */
  3452. return 0;
  3453. /* Build an erase command */
  3454. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3455. BNX2_NVM_COMMAND_DOIT;
  3456. /* Need to clear DONE bit separately. */
  3457. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3458. /* Address of the NVRAM to read from. */
  3459. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3460. /* Issue an erase command. */
  3461. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3462. /* Wait for completion. */
  3463. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3464. u32 val;
  3465. udelay(5);
  3466. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3467. if (val & BNX2_NVM_COMMAND_DONE)
  3468. break;
  3469. }
  3470. if (j >= NVRAM_TIMEOUT_COUNT)
  3471. return -EBUSY;
  3472. return 0;
  3473. }
  3474. static int
  3475. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3476. {
  3477. u32 cmd;
  3478. int j;
  3479. /* Build the command word. */
  3480. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3481. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3482. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3483. offset = ((offset / bp->flash_info->page_size) <<
  3484. bp->flash_info->page_bits) +
  3485. (offset % bp->flash_info->page_size);
  3486. }
  3487. /* Need to clear DONE bit separately. */
  3488. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3489. /* Address of the NVRAM to read from. */
  3490. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3491. /* Issue a read command. */
  3492. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3493. /* Wait for completion. */
  3494. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3495. u32 val;
  3496. udelay(5);
  3497. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3498. if (val & BNX2_NVM_COMMAND_DONE) {
  3499. __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
  3500. memcpy(ret_val, &v, 4);
  3501. break;
  3502. }
  3503. }
  3504. if (j >= NVRAM_TIMEOUT_COUNT)
  3505. return -EBUSY;
  3506. return 0;
  3507. }
  3508. static int
  3509. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3510. {
  3511. u32 cmd;
  3512. __be32 val32;
  3513. int j;
  3514. /* Build the command word. */
  3515. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3516. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3517. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3518. offset = ((offset / bp->flash_info->page_size) <<
  3519. bp->flash_info->page_bits) +
  3520. (offset % bp->flash_info->page_size);
  3521. }
  3522. /* Need to clear DONE bit separately. */
  3523. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3524. memcpy(&val32, val, 4);
  3525. /* Write the data. */
  3526. REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3527. /* Address of the NVRAM to write to. */
  3528. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3529. /* Issue the write command. */
  3530. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3531. /* Wait for completion. */
  3532. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3533. udelay(5);
  3534. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3535. break;
  3536. }
  3537. if (j >= NVRAM_TIMEOUT_COUNT)
  3538. return -EBUSY;
  3539. return 0;
  3540. }
  3541. static int
  3542. bnx2_init_nvram(struct bnx2 *bp)
  3543. {
  3544. u32 val;
  3545. int j, entry_count, rc = 0;
  3546. const struct flash_spec *flash;
  3547. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3548. bp->flash_info = &flash_5709;
  3549. goto get_flash_size;
  3550. }
  3551. /* Determine the selected interface. */
  3552. val = REG_RD(bp, BNX2_NVM_CFG1);
  3553. entry_count = ARRAY_SIZE(flash_table);
  3554. if (val & 0x40000000) {
  3555. /* Flash interface has been reconfigured */
  3556. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3557. j++, flash++) {
  3558. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3559. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3560. bp->flash_info = flash;
  3561. break;
  3562. }
  3563. }
  3564. }
  3565. else {
  3566. u32 mask;
  3567. /* Not yet been reconfigured */
  3568. if (val & (1 << 23))
  3569. mask = FLASH_BACKUP_STRAP_MASK;
  3570. else
  3571. mask = FLASH_STRAP_MASK;
  3572. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3573. j++, flash++) {
  3574. if ((val & mask) == (flash->strapping & mask)) {
  3575. bp->flash_info = flash;
  3576. /* Request access to the flash interface. */
  3577. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3578. return rc;
  3579. /* Enable access to flash interface */
  3580. bnx2_enable_nvram_access(bp);
  3581. /* Reconfigure the flash interface */
  3582. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3583. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3584. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3585. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3586. /* Disable access to flash interface */
  3587. bnx2_disable_nvram_access(bp);
  3588. bnx2_release_nvram_lock(bp);
  3589. break;
  3590. }
  3591. }
  3592. } /* if (val & 0x40000000) */
  3593. if (j == entry_count) {
  3594. bp->flash_info = NULL;
  3595. pr_alert("Unknown flash/EEPROM type\n");
  3596. return -ENODEV;
  3597. }
  3598. get_flash_size:
  3599. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3600. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3601. if (val)
  3602. bp->flash_size = val;
  3603. else
  3604. bp->flash_size = bp->flash_info->total_size;
  3605. return rc;
  3606. }
  3607. static int
  3608. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3609. int buf_size)
  3610. {
  3611. int rc = 0;
  3612. u32 cmd_flags, offset32, len32, extra;
  3613. if (buf_size == 0)
  3614. return 0;
  3615. /* Request access to the flash interface. */
  3616. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3617. return rc;
  3618. /* Enable access to flash interface */
  3619. bnx2_enable_nvram_access(bp);
  3620. len32 = buf_size;
  3621. offset32 = offset;
  3622. extra = 0;
  3623. cmd_flags = 0;
  3624. if (offset32 & 3) {
  3625. u8 buf[4];
  3626. u32 pre_len;
  3627. offset32 &= ~3;
  3628. pre_len = 4 - (offset & 3);
  3629. if (pre_len >= len32) {
  3630. pre_len = len32;
  3631. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3632. BNX2_NVM_COMMAND_LAST;
  3633. }
  3634. else {
  3635. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3636. }
  3637. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3638. if (rc)
  3639. return rc;
  3640. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3641. offset32 += 4;
  3642. ret_buf += pre_len;
  3643. len32 -= pre_len;
  3644. }
  3645. if (len32 & 3) {
  3646. extra = 4 - (len32 & 3);
  3647. len32 = (len32 + 4) & ~3;
  3648. }
  3649. if (len32 == 4) {
  3650. u8 buf[4];
  3651. if (cmd_flags)
  3652. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3653. else
  3654. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3655. BNX2_NVM_COMMAND_LAST;
  3656. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3657. memcpy(ret_buf, buf, 4 - extra);
  3658. }
  3659. else if (len32 > 0) {
  3660. u8 buf[4];
  3661. /* Read the first word. */
  3662. if (cmd_flags)
  3663. cmd_flags = 0;
  3664. else
  3665. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3666. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3667. /* Advance to the next dword. */
  3668. offset32 += 4;
  3669. ret_buf += 4;
  3670. len32 -= 4;
  3671. while (len32 > 4 && rc == 0) {
  3672. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3673. /* Advance to the next dword. */
  3674. offset32 += 4;
  3675. ret_buf += 4;
  3676. len32 -= 4;
  3677. }
  3678. if (rc)
  3679. return rc;
  3680. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3681. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3682. memcpy(ret_buf, buf, 4 - extra);
  3683. }
  3684. /* Disable access to flash interface */
  3685. bnx2_disable_nvram_access(bp);
  3686. bnx2_release_nvram_lock(bp);
  3687. return rc;
  3688. }
  3689. static int
  3690. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3691. int buf_size)
  3692. {
  3693. u32 written, offset32, len32;
  3694. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3695. int rc = 0;
  3696. int align_start, align_end;
  3697. buf = data_buf;
  3698. offset32 = offset;
  3699. len32 = buf_size;
  3700. align_start = align_end = 0;
  3701. if ((align_start = (offset32 & 3))) {
  3702. offset32 &= ~3;
  3703. len32 += align_start;
  3704. if (len32 < 4)
  3705. len32 = 4;
  3706. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3707. return rc;
  3708. }
  3709. if (len32 & 3) {
  3710. align_end = 4 - (len32 & 3);
  3711. len32 += align_end;
  3712. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3713. return rc;
  3714. }
  3715. if (align_start || align_end) {
  3716. align_buf = kmalloc(len32, GFP_KERNEL);
  3717. if (align_buf == NULL)
  3718. return -ENOMEM;
  3719. if (align_start) {
  3720. memcpy(align_buf, start, 4);
  3721. }
  3722. if (align_end) {
  3723. memcpy(align_buf + len32 - 4, end, 4);
  3724. }
  3725. memcpy(align_buf + align_start, data_buf, buf_size);
  3726. buf = align_buf;
  3727. }
  3728. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3729. flash_buffer = kmalloc(264, GFP_KERNEL);
  3730. if (flash_buffer == NULL) {
  3731. rc = -ENOMEM;
  3732. goto nvram_write_end;
  3733. }
  3734. }
  3735. written = 0;
  3736. while ((written < len32) && (rc == 0)) {
  3737. u32 page_start, page_end, data_start, data_end;
  3738. u32 addr, cmd_flags;
  3739. int i;
  3740. /* Find the page_start addr */
  3741. page_start = offset32 + written;
  3742. page_start -= (page_start % bp->flash_info->page_size);
  3743. /* Find the page_end addr */
  3744. page_end = page_start + bp->flash_info->page_size;
  3745. /* Find the data_start addr */
  3746. data_start = (written == 0) ? offset32 : page_start;
  3747. /* Find the data_end addr */
  3748. data_end = (page_end > offset32 + len32) ?
  3749. (offset32 + len32) : page_end;
  3750. /* Request access to the flash interface. */
  3751. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3752. goto nvram_write_end;
  3753. /* Enable access to flash interface */
  3754. bnx2_enable_nvram_access(bp);
  3755. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3756. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3757. int j;
  3758. /* Read the whole page into the buffer
  3759. * (non-buffer flash only) */
  3760. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3761. if (j == (bp->flash_info->page_size - 4)) {
  3762. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3763. }
  3764. rc = bnx2_nvram_read_dword(bp,
  3765. page_start + j,
  3766. &flash_buffer[j],
  3767. cmd_flags);
  3768. if (rc)
  3769. goto nvram_write_end;
  3770. cmd_flags = 0;
  3771. }
  3772. }
  3773. /* Enable writes to flash interface (unlock write-protect) */
  3774. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3775. goto nvram_write_end;
  3776. /* Loop to write back the buffer data from page_start to
  3777. * data_start */
  3778. i = 0;
  3779. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3780. /* Erase the page */
  3781. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3782. goto nvram_write_end;
  3783. /* Re-enable the write again for the actual write */
  3784. bnx2_enable_nvram_write(bp);
  3785. for (addr = page_start; addr < data_start;
  3786. addr += 4, i += 4) {
  3787. rc = bnx2_nvram_write_dword(bp, addr,
  3788. &flash_buffer[i], cmd_flags);
  3789. if (rc != 0)
  3790. goto nvram_write_end;
  3791. cmd_flags = 0;
  3792. }
  3793. }
  3794. /* Loop to write the new data from data_start to data_end */
  3795. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3796. if ((addr == page_end - 4) ||
  3797. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3798. (addr == data_end - 4))) {
  3799. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3800. }
  3801. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3802. cmd_flags);
  3803. if (rc != 0)
  3804. goto nvram_write_end;
  3805. cmd_flags = 0;
  3806. buf += 4;
  3807. }
  3808. /* Loop to write back the buffer data from data_end
  3809. * to page_end */
  3810. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3811. for (addr = data_end; addr < page_end;
  3812. addr += 4, i += 4) {
  3813. if (addr == page_end-4) {
  3814. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3815. }
  3816. rc = bnx2_nvram_write_dword(bp, addr,
  3817. &flash_buffer[i], cmd_flags);
  3818. if (rc != 0)
  3819. goto nvram_write_end;
  3820. cmd_flags = 0;
  3821. }
  3822. }
  3823. /* Disable writes to flash interface (lock write-protect) */
  3824. bnx2_disable_nvram_write(bp);
  3825. /* Disable access to flash interface */
  3826. bnx2_disable_nvram_access(bp);
  3827. bnx2_release_nvram_lock(bp);
  3828. /* Increment written */
  3829. written += data_end - data_start;
  3830. }
  3831. nvram_write_end:
  3832. kfree(flash_buffer);
  3833. kfree(align_buf);
  3834. return rc;
  3835. }
  3836. static void
  3837. bnx2_init_fw_cap(struct bnx2 *bp)
  3838. {
  3839. u32 val, sig = 0;
  3840. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3841. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3842. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3843. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3844. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3845. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3846. return;
  3847. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3848. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3849. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3850. }
  3851. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3852. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3853. u32 link;
  3854. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3855. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3856. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3857. bp->phy_port = PORT_FIBRE;
  3858. else
  3859. bp->phy_port = PORT_TP;
  3860. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3861. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3862. }
  3863. if (netif_running(bp->dev) && sig)
  3864. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3865. }
  3866. static void
  3867. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3868. {
  3869. REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3870. REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3871. REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3872. }
  3873. static int
  3874. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3875. {
  3876. u32 val;
  3877. int i, rc = 0;
  3878. u8 old_port;
  3879. /* Wait for the current PCI transaction to complete before
  3880. * issuing a reset. */
  3881. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  3882. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  3883. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3884. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3885. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3886. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3887. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3888. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3889. udelay(5);
  3890. } else { /* 5709 */
  3891. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3892. val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3893. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3894. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3895. for (i = 0; i < 100; i++) {
  3896. msleep(1);
  3897. val = REG_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
  3898. if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
  3899. break;
  3900. }
  3901. }
  3902. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3903. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3904. /* Deposit a driver reset signature so the firmware knows that
  3905. * this is a soft reset. */
  3906. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3907. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3908. /* Do a dummy read to force the chip to complete all current transaction
  3909. * before we issue a reset. */
  3910. val = REG_RD(bp, BNX2_MISC_ID);
  3911. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3912. REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3913. REG_RD(bp, BNX2_MISC_COMMAND);
  3914. udelay(5);
  3915. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3916. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3917. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3918. } else {
  3919. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3920. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3921. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3922. /* Chip reset. */
  3923. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3924. /* Reading back any register after chip reset will hang the
  3925. * bus on 5706 A0 and A1. The msleep below provides plenty
  3926. * of margin for write posting.
  3927. */
  3928. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3929. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  3930. msleep(20);
  3931. /* Reset takes approximate 30 usec */
  3932. for (i = 0; i < 10; i++) {
  3933. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3934. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3935. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3936. break;
  3937. udelay(10);
  3938. }
  3939. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3940. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3941. pr_err("Chip reset did not complete\n");
  3942. return -EBUSY;
  3943. }
  3944. }
  3945. /* Make sure byte swapping is properly configured. */
  3946. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3947. if (val != 0x01020304) {
  3948. pr_err("Chip not in correct endian mode\n");
  3949. return -ENODEV;
  3950. }
  3951. /* Wait for the firmware to finish its initialization. */
  3952. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  3953. if (rc)
  3954. return rc;
  3955. spin_lock_bh(&bp->phy_lock);
  3956. old_port = bp->phy_port;
  3957. bnx2_init_fw_cap(bp);
  3958. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  3959. old_port != bp->phy_port)
  3960. bnx2_set_default_remote_link(bp);
  3961. spin_unlock_bh(&bp->phy_lock);
  3962. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3963. /* Adjust the voltage regular to two steps lower. The default
  3964. * of this register is 0x0000000e. */
  3965. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  3966. /* Remove bad rbuf memory from the free pool. */
  3967. rc = bnx2_alloc_bad_rbuf(bp);
  3968. }
  3969. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  3970. bnx2_setup_msix_tbl(bp);
  3971. /* Prevent MSIX table reads and write from timing out */
  3972. REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
  3973. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  3974. }
  3975. return rc;
  3976. }
  3977. static int
  3978. bnx2_init_chip(struct bnx2 *bp)
  3979. {
  3980. u32 val, mtu;
  3981. int rc, i;
  3982. /* Make sure the interrupt is not active. */
  3983. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  3984. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  3985. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  3986. #ifdef __BIG_ENDIAN
  3987. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  3988. #endif
  3989. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  3990. DMA_READ_CHANS << 12 |
  3991. DMA_WRITE_CHANS << 16;
  3992. val |= (0x2 << 20) | (1 << 11);
  3993. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  3994. val |= (1 << 23);
  3995. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  3996. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
  3997. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  3998. REG_WR(bp, BNX2_DMA_CONFIG, val);
  3999. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  4000. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  4001. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  4002. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  4003. }
  4004. if (bp->flags & BNX2_FLAG_PCIX) {
  4005. u16 val16;
  4006. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4007. &val16);
  4008. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4009. val16 & ~PCI_X_CMD_ERO);
  4010. }
  4011. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  4012. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  4013. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  4014. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  4015. /* Initialize context mapping and zero out the quick contexts. The
  4016. * context block must have already been enabled. */
  4017. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4018. rc = bnx2_init_5709_context(bp);
  4019. if (rc)
  4020. return rc;
  4021. } else
  4022. bnx2_init_context(bp);
  4023. if ((rc = bnx2_init_cpus(bp)) != 0)
  4024. return rc;
  4025. bnx2_init_nvram(bp);
  4026. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  4027. val = REG_RD(bp, BNX2_MQ_CONFIG);
  4028. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  4029. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  4030. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4031. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  4032. if (CHIP_REV(bp) == CHIP_REV_Ax)
  4033. val |= BNX2_MQ_CONFIG_HALT_DIS;
  4034. }
  4035. REG_WR(bp, BNX2_MQ_CONFIG, val);
  4036. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4037. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4038. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4039. val = (BCM_PAGE_BITS - 8) << 24;
  4040. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  4041. /* Configure page size. */
  4042. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  4043. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4044. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  4045. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  4046. val = bp->mac_addr[0] +
  4047. (bp->mac_addr[1] << 8) +
  4048. (bp->mac_addr[2] << 16) +
  4049. bp->mac_addr[3] +
  4050. (bp->mac_addr[4] << 8) +
  4051. (bp->mac_addr[5] << 16);
  4052. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4053. /* Program the MTU. Also include 4 bytes for CRC32. */
  4054. mtu = bp->dev->mtu;
  4055. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4056. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  4057. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4058. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4059. if (mtu < 1500)
  4060. mtu = 1500;
  4061. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4062. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4063. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4064. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4065. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4066. bp->bnx2_napi[i].last_status_idx = 0;
  4067. bp->idle_chk_status_idx = 0xffff;
  4068. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  4069. /* Set up how to generate a link change interrupt. */
  4070. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4071. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4072. (u64) bp->status_blk_mapping & 0xffffffff);
  4073. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4074. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4075. (u64) bp->stats_blk_mapping & 0xffffffff);
  4076. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4077. (u64) bp->stats_blk_mapping >> 32);
  4078. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4079. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4080. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4081. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4082. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4083. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4084. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4085. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4086. REG_WR(bp, BNX2_HC_COM_TICKS,
  4087. (bp->com_ticks_int << 16) | bp->com_ticks);
  4088. REG_WR(bp, BNX2_HC_CMD_TICKS,
  4089. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4090. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4091. REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4092. else
  4093. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4094. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4095. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  4096. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4097. else {
  4098. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4099. BNX2_HC_CONFIG_COLLECT_STATS;
  4100. }
  4101. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4102. REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4103. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4104. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4105. }
  4106. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4107. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4108. REG_WR(bp, BNX2_HC_CONFIG, val);
  4109. if (bp->rx_ticks < 25)
  4110. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
  4111. else
  4112. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
  4113. for (i = 1; i < bp->irq_nvecs; i++) {
  4114. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4115. BNX2_HC_SB_CONFIG_1;
  4116. REG_WR(bp, base,
  4117. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4118. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4119. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4120. REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4121. (bp->tx_quick_cons_trip_int << 16) |
  4122. bp->tx_quick_cons_trip);
  4123. REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4124. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4125. REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4126. (bp->rx_quick_cons_trip_int << 16) |
  4127. bp->rx_quick_cons_trip);
  4128. REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4129. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4130. }
  4131. /* Clear internal stats counters. */
  4132. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4133. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4134. /* Initialize the receive filter. */
  4135. bnx2_set_rx_mode(bp->dev);
  4136. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4137. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4138. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4139. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4140. }
  4141. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4142. 1, 0);
  4143. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4144. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4145. udelay(20);
  4146. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  4147. return rc;
  4148. }
  4149. static void
  4150. bnx2_clear_ring_states(struct bnx2 *bp)
  4151. {
  4152. struct bnx2_napi *bnapi;
  4153. struct bnx2_tx_ring_info *txr;
  4154. struct bnx2_rx_ring_info *rxr;
  4155. int i;
  4156. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4157. bnapi = &bp->bnx2_napi[i];
  4158. txr = &bnapi->tx_ring;
  4159. rxr = &bnapi->rx_ring;
  4160. txr->tx_cons = 0;
  4161. txr->hw_tx_cons = 0;
  4162. rxr->rx_prod_bseq = 0;
  4163. rxr->rx_prod = 0;
  4164. rxr->rx_cons = 0;
  4165. rxr->rx_pg_prod = 0;
  4166. rxr->rx_pg_cons = 0;
  4167. }
  4168. }
  4169. static void
  4170. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4171. {
  4172. u32 val, offset0, offset1, offset2, offset3;
  4173. u32 cid_addr = GET_CID_ADDR(cid);
  4174. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4175. offset0 = BNX2_L2CTX_TYPE_XI;
  4176. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4177. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4178. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4179. } else {
  4180. offset0 = BNX2_L2CTX_TYPE;
  4181. offset1 = BNX2_L2CTX_CMD_TYPE;
  4182. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4183. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4184. }
  4185. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4186. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4187. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4188. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4189. val = (u64) txr->tx_desc_mapping >> 32;
  4190. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4191. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4192. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4193. }
  4194. static void
  4195. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4196. {
  4197. struct tx_bd *txbd;
  4198. u32 cid = TX_CID;
  4199. struct bnx2_napi *bnapi;
  4200. struct bnx2_tx_ring_info *txr;
  4201. bnapi = &bp->bnx2_napi[ring_num];
  4202. txr = &bnapi->tx_ring;
  4203. if (ring_num == 0)
  4204. cid = TX_CID;
  4205. else
  4206. cid = TX_TSS_CID + ring_num - 1;
  4207. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4208. txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
  4209. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4210. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4211. txr->tx_prod = 0;
  4212. txr->tx_prod_bseq = 0;
  4213. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4214. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4215. bnx2_init_tx_context(bp, cid, txr);
  4216. }
  4217. static void
  4218. bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
  4219. int num_rings)
  4220. {
  4221. int i;
  4222. struct rx_bd *rxbd;
  4223. for (i = 0; i < num_rings; i++) {
  4224. int j;
  4225. rxbd = &rx_ring[i][0];
  4226. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  4227. rxbd->rx_bd_len = buf_size;
  4228. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4229. }
  4230. if (i == (num_rings - 1))
  4231. j = 0;
  4232. else
  4233. j = i + 1;
  4234. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4235. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4236. }
  4237. }
  4238. static void
  4239. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4240. {
  4241. int i;
  4242. u16 prod, ring_prod;
  4243. u32 cid, rx_cid_addr, val;
  4244. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4245. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4246. if (ring_num == 0)
  4247. cid = RX_CID;
  4248. else
  4249. cid = RX_RSS_CID + ring_num - 1;
  4250. rx_cid_addr = GET_CID_ADDR(cid);
  4251. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4252. bp->rx_buf_use_size, bp->rx_max_ring);
  4253. bnx2_init_rx_context(bp, cid);
  4254. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4255. val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
  4256. REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4257. }
  4258. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4259. if (bp->rx_pg_ring_size) {
  4260. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4261. rxr->rx_pg_desc_mapping,
  4262. PAGE_SIZE, bp->rx_max_pg_ring);
  4263. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4264. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4265. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4266. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4267. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4268. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4269. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4270. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4271. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4272. REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4273. }
  4274. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4275. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4276. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4277. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4278. ring_prod = prod = rxr->rx_pg_prod;
  4279. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4280. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4281. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4282. ring_num, i, bp->rx_pg_ring_size);
  4283. break;
  4284. }
  4285. prod = NEXT_RX_BD(prod);
  4286. ring_prod = RX_PG_RING_IDX(prod);
  4287. }
  4288. rxr->rx_pg_prod = prod;
  4289. ring_prod = prod = rxr->rx_prod;
  4290. for (i = 0; i < bp->rx_ring_size; i++) {
  4291. if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4292. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4293. ring_num, i, bp->rx_ring_size);
  4294. break;
  4295. }
  4296. prod = NEXT_RX_BD(prod);
  4297. ring_prod = RX_RING_IDX(prod);
  4298. }
  4299. rxr->rx_prod = prod;
  4300. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4301. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4302. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4303. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4304. REG_WR16(bp, rxr->rx_bidx_addr, prod);
  4305. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4306. }
  4307. static void
  4308. bnx2_init_all_rings(struct bnx2 *bp)
  4309. {
  4310. int i;
  4311. u32 val;
  4312. bnx2_clear_ring_states(bp);
  4313. REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4314. for (i = 0; i < bp->num_tx_rings; i++)
  4315. bnx2_init_tx_ring(bp, i);
  4316. if (bp->num_tx_rings > 1)
  4317. REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4318. (TX_TSS_CID << 7));
  4319. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4320. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4321. for (i = 0; i < bp->num_rx_rings; i++)
  4322. bnx2_init_rx_ring(bp, i);
  4323. if (bp->num_rx_rings > 1) {
  4324. u32 tbl_32 = 0;
  4325. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4326. int shift = (i % 8) << 2;
  4327. tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
  4328. if ((i % 8) == 7) {
  4329. REG_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
  4330. REG_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
  4331. BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
  4332. BNX2_RLUP_RSS_COMMAND_WRITE |
  4333. BNX2_RLUP_RSS_COMMAND_HASH_MASK);
  4334. tbl_32 = 0;
  4335. }
  4336. }
  4337. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4338. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4339. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4340. }
  4341. }
  4342. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4343. {
  4344. u32 max, num_rings = 1;
  4345. while (ring_size > MAX_RX_DESC_CNT) {
  4346. ring_size -= MAX_RX_DESC_CNT;
  4347. num_rings++;
  4348. }
  4349. /* round to next power of 2 */
  4350. max = max_size;
  4351. while ((max & num_rings) == 0)
  4352. max >>= 1;
  4353. if (num_rings != max)
  4354. max <<= 1;
  4355. return max;
  4356. }
  4357. static void
  4358. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4359. {
  4360. u32 rx_size, rx_space, jumbo_size;
  4361. /* 8 for CRC and VLAN */
  4362. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4363. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4364. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4365. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4366. bp->rx_pg_ring_size = 0;
  4367. bp->rx_max_pg_ring = 0;
  4368. bp->rx_max_pg_ring_idx = 0;
  4369. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4370. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4371. jumbo_size = size * pages;
  4372. if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
  4373. jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
  4374. bp->rx_pg_ring_size = jumbo_size;
  4375. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4376. MAX_RX_PG_RINGS);
  4377. bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
  4378. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4379. bp->rx_copy_thresh = 0;
  4380. }
  4381. bp->rx_buf_use_size = rx_size;
  4382. /* hw alignment + build_skb() overhead*/
  4383. bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
  4384. NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4385. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4386. bp->rx_ring_size = size;
  4387. bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
  4388. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  4389. }
  4390. static void
  4391. bnx2_free_tx_skbs(struct bnx2 *bp)
  4392. {
  4393. int i;
  4394. for (i = 0; i < bp->num_tx_rings; i++) {
  4395. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4396. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4397. int j;
  4398. if (txr->tx_buf_ring == NULL)
  4399. continue;
  4400. for (j = 0; j < TX_DESC_CNT; ) {
  4401. struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4402. struct sk_buff *skb = tx_buf->skb;
  4403. int k, last;
  4404. if (skb == NULL) {
  4405. j++;
  4406. continue;
  4407. }
  4408. dma_unmap_single(&bp->pdev->dev,
  4409. dma_unmap_addr(tx_buf, mapping),
  4410. skb_headlen(skb),
  4411. PCI_DMA_TODEVICE);
  4412. tx_buf->skb = NULL;
  4413. last = tx_buf->nr_frags;
  4414. j++;
  4415. for (k = 0; k < last; k++, j++) {
  4416. tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
  4417. dma_unmap_page(&bp->pdev->dev,
  4418. dma_unmap_addr(tx_buf, mapping),
  4419. skb_frag_size(&skb_shinfo(skb)->frags[k]),
  4420. PCI_DMA_TODEVICE);
  4421. }
  4422. dev_kfree_skb(skb);
  4423. }
  4424. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  4425. }
  4426. }
  4427. static void
  4428. bnx2_free_rx_skbs(struct bnx2 *bp)
  4429. {
  4430. int i;
  4431. for (i = 0; i < bp->num_rx_rings; i++) {
  4432. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4433. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4434. int j;
  4435. if (rxr->rx_buf_ring == NULL)
  4436. return;
  4437. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4438. struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4439. u8 *data = rx_buf->data;
  4440. if (data == NULL)
  4441. continue;
  4442. dma_unmap_single(&bp->pdev->dev,
  4443. dma_unmap_addr(rx_buf, mapping),
  4444. bp->rx_buf_use_size,
  4445. PCI_DMA_FROMDEVICE);
  4446. rx_buf->data = NULL;
  4447. kfree(data);
  4448. }
  4449. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4450. bnx2_free_rx_page(bp, rxr, j);
  4451. }
  4452. }
  4453. static void
  4454. bnx2_free_skbs(struct bnx2 *bp)
  4455. {
  4456. bnx2_free_tx_skbs(bp);
  4457. bnx2_free_rx_skbs(bp);
  4458. }
  4459. static int
  4460. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4461. {
  4462. int rc;
  4463. rc = bnx2_reset_chip(bp, reset_code);
  4464. bnx2_free_skbs(bp);
  4465. if (rc)
  4466. return rc;
  4467. if ((rc = bnx2_init_chip(bp)) != 0)
  4468. return rc;
  4469. bnx2_init_all_rings(bp);
  4470. return 0;
  4471. }
  4472. static int
  4473. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4474. {
  4475. int rc;
  4476. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4477. return rc;
  4478. spin_lock_bh(&bp->phy_lock);
  4479. bnx2_init_phy(bp, reset_phy);
  4480. bnx2_set_link(bp);
  4481. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4482. bnx2_remote_phy_event(bp);
  4483. spin_unlock_bh(&bp->phy_lock);
  4484. return 0;
  4485. }
  4486. static int
  4487. bnx2_shutdown_chip(struct bnx2 *bp)
  4488. {
  4489. u32 reset_code;
  4490. if (bp->flags & BNX2_FLAG_NO_WOL)
  4491. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4492. else if (bp->wol)
  4493. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4494. else
  4495. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4496. return bnx2_reset_chip(bp, reset_code);
  4497. }
  4498. static int
  4499. bnx2_test_registers(struct bnx2 *bp)
  4500. {
  4501. int ret;
  4502. int i, is_5709;
  4503. static const struct {
  4504. u16 offset;
  4505. u16 flags;
  4506. #define BNX2_FL_NOT_5709 1
  4507. u32 rw_mask;
  4508. u32 ro_mask;
  4509. } reg_tbl[] = {
  4510. { 0x006c, 0, 0x00000000, 0x0000003f },
  4511. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4512. { 0x0094, 0, 0x00000000, 0x00000000 },
  4513. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4514. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4515. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4516. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4517. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4518. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4519. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4520. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4521. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4522. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4523. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4524. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4525. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4526. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4527. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4528. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4529. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4530. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4531. { 0x1000, 0, 0x00000000, 0x00000001 },
  4532. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4533. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4534. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4535. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4536. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4537. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4538. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4539. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4540. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4541. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4542. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4543. { 0x1800, 0, 0x00000000, 0x00000001 },
  4544. { 0x1804, 0, 0x00000000, 0x00000003 },
  4545. { 0x2800, 0, 0x00000000, 0x00000001 },
  4546. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4547. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4548. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4549. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4550. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4551. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4552. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4553. { 0x2840, 0, 0x00000000, 0xffffffff },
  4554. { 0x2844, 0, 0x00000000, 0xffffffff },
  4555. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4556. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4557. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4558. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4559. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4560. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4561. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4562. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4563. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4564. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4565. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4566. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4567. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4568. { 0x5004, 0, 0x00000000, 0x0000007f },
  4569. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4570. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4571. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4572. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4573. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4574. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4575. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4576. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4577. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4578. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4579. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4580. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4581. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4582. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4583. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4584. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4585. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4586. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4587. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4588. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4589. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4590. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4591. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4592. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4593. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4594. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4595. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4596. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4597. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4598. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4599. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4600. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4601. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4602. { 0xffff, 0, 0x00000000, 0x00000000 },
  4603. };
  4604. ret = 0;
  4605. is_5709 = 0;
  4606. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4607. is_5709 = 1;
  4608. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4609. u32 offset, rw_mask, ro_mask, save_val, val;
  4610. u16 flags = reg_tbl[i].flags;
  4611. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4612. continue;
  4613. offset = (u32) reg_tbl[i].offset;
  4614. rw_mask = reg_tbl[i].rw_mask;
  4615. ro_mask = reg_tbl[i].ro_mask;
  4616. save_val = readl(bp->regview + offset);
  4617. writel(0, bp->regview + offset);
  4618. val = readl(bp->regview + offset);
  4619. if ((val & rw_mask) != 0) {
  4620. goto reg_test_err;
  4621. }
  4622. if ((val & ro_mask) != (save_val & ro_mask)) {
  4623. goto reg_test_err;
  4624. }
  4625. writel(0xffffffff, bp->regview + offset);
  4626. val = readl(bp->regview + offset);
  4627. if ((val & rw_mask) != rw_mask) {
  4628. goto reg_test_err;
  4629. }
  4630. if ((val & ro_mask) != (save_val & ro_mask)) {
  4631. goto reg_test_err;
  4632. }
  4633. writel(save_val, bp->regview + offset);
  4634. continue;
  4635. reg_test_err:
  4636. writel(save_val, bp->regview + offset);
  4637. ret = -ENODEV;
  4638. break;
  4639. }
  4640. return ret;
  4641. }
  4642. static int
  4643. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4644. {
  4645. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4646. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4647. int i;
  4648. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4649. u32 offset;
  4650. for (offset = 0; offset < size; offset += 4) {
  4651. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4652. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4653. test_pattern[i]) {
  4654. return -ENODEV;
  4655. }
  4656. }
  4657. }
  4658. return 0;
  4659. }
  4660. static int
  4661. bnx2_test_memory(struct bnx2 *bp)
  4662. {
  4663. int ret = 0;
  4664. int i;
  4665. static struct mem_entry {
  4666. u32 offset;
  4667. u32 len;
  4668. } mem_tbl_5706[] = {
  4669. { 0x60000, 0x4000 },
  4670. { 0xa0000, 0x3000 },
  4671. { 0xe0000, 0x4000 },
  4672. { 0x120000, 0x4000 },
  4673. { 0x1a0000, 0x4000 },
  4674. { 0x160000, 0x4000 },
  4675. { 0xffffffff, 0 },
  4676. },
  4677. mem_tbl_5709[] = {
  4678. { 0x60000, 0x4000 },
  4679. { 0xa0000, 0x3000 },
  4680. { 0xe0000, 0x4000 },
  4681. { 0x120000, 0x4000 },
  4682. { 0x1a0000, 0x4000 },
  4683. { 0xffffffff, 0 },
  4684. };
  4685. struct mem_entry *mem_tbl;
  4686. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4687. mem_tbl = mem_tbl_5709;
  4688. else
  4689. mem_tbl = mem_tbl_5706;
  4690. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4691. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4692. mem_tbl[i].len)) != 0) {
  4693. return ret;
  4694. }
  4695. }
  4696. return ret;
  4697. }
  4698. #define BNX2_MAC_LOOPBACK 0
  4699. #define BNX2_PHY_LOOPBACK 1
  4700. static int
  4701. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4702. {
  4703. unsigned int pkt_size, num_pkts, i;
  4704. struct sk_buff *skb;
  4705. u8 *data;
  4706. unsigned char *packet;
  4707. u16 rx_start_idx, rx_idx;
  4708. dma_addr_t map;
  4709. struct tx_bd *txbd;
  4710. struct sw_bd *rx_buf;
  4711. struct l2_fhdr *rx_hdr;
  4712. int ret = -ENODEV;
  4713. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4714. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4715. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4716. tx_napi = bnapi;
  4717. txr = &tx_napi->tx_ring;
  4718. rxr = &bnapi->rx_ring;
  4719. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4720. bp->loopback = MAC_LOOPBACK;
  4721. bnx2_set_mac_loopback(bp);
  4722. }
  4723. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4724. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4725. return 0;
  4726. bp->loopback = PHY_LOOPBACK;
  4727. bnx2_set_phy_loopback(bp);
  4728. }
  4729. else
  4730. return -EINVAL;
  4731. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4732. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4733. if (!skb)
  4734. return -ENOMEM;
  4735. packet = skb_put(skb, pkt_size);
  4736. memcpy(packet, bp->dev->dev_addr, 6);
  4737. memset(packet + 6, 0x0, 8);
  4738. for (i = 14; i < pkt_size; i++)
  4739. packet[i] = (unsigned char) (i & 0xff);
  4740. map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
  4741. PCI_DMA_TODEVICE);
  4742. if (dma_mapping_error(&bp->pdev->dev, map)) {
  4743. dev_kfree_skb(skb);
  4744. return -EIO;
  4745. }
  4746. REG_WR(bp, BNX2_HC_COMMAND,
  4747. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4748. REG_RD(bp, BNX2_HC_COMMAND);
  4749. udelay(5);
  4750. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4751. num_pkts = 0;
  4752. txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
  4753. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4754. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4755. txbd->tx_bd_mss_nbytes = pkt_size;
  4756. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4757. num_pkts++;
  4758. txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
  4759. txr->tx_prod_bseq += pkt_size;
  4760. REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4761. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4762. udelay(100);
  4763. REG_WR(bp, BNX2_HC_COMMAND,
  4764. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4765. REG_RD(bp, BNX2_HC_COMMAND);
  4766. udelay(5);
  4767. dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
  4768. dev_kfree_skb(skb);
  4769. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4770. goto loopback_test_done;
  4771. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4772. if (rx_idx != rx_start_idx + num_pkts) {
  4773. goto loopback_test_done;
  4774. }
  4775. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4776. data = rx_buf->data;
  4777. rx_hdr = get_l2_fhdr(data);
  4778. data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
  4779. dma_sync_single_for_cpu(&bp->pdev->dev,
  4780. dma_unmap_addr(rx_buf, mapping),
  4781. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  4782. if (rx_hdr->l2_fhdr_status &
  4783. (L2_FHDR_ERRORS_BAD_CRC |
  4784. L2_FHDR_ERRORS_PHY_DECODE |
  4785. L2_FHDR_ERRORS_ALIGNMENT |
  4786. L2_FHDR_ERRORS_TOO_SHORT |
  4787. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4788. goto loopback_test_done;
  4789. }
  4790. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4791. goto loopback_test_done;
  4792. }
  4793. for (i = 14; i < pkt_size; i++) {
  4794. if (*(data + i) != (unsigned char) (i & 0xff)) {
  4795. goto loopback_test_done;
  4796. }
  4797. }
  4798. ret = 0;
  4799. loopback_test_done:
  4800. bp->loopback = 0;
  4801. return ret;
  4802. }
  4803. #define BNX2_MAC_LOOPBACK_FAILED 1
  4804. #define BNX2_PHY_LOOPBACK_FAILED 2
  4805. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4806. BNX2_PHY_LOOPBACK_FAILED)
  4807. static int
  4808. bnx2_test_loopback(struct bnx2 *bp)
  4809. {
  4810. int rc = 0;
  4811. if (!netif_running(bp->dev))
  4812. return BNX2_LOOPBACK_FAILED;
  4813. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4814. spin_lock_bh(&bp->phy_lock);
  4815. bnx2_init_phy(bp, 1);
  4816. spin_unlock_bh(&bp->phy_lock);
  4817. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4818. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4819. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4820. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4821. return rc;
  4822. }
  4823. #define NVRAM_SIZE 0x200
  4824. #define CRC32_RESIDUAL 0xdebb20e3
  4825. static int
  4826. bnx2_test_nvram(struct bnx2 *bp)
  4827. {
  4828. __be32 buf[NVRAM_SIZE / 4];
  4829. u8 *data = (u8 *) buf;
  4830. int rc = 0;
  4831. u32 magic, csum;
  4832. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4833. goto test_nvram_done;
  4834. magic = be32_to_cpu(buf[0]);
  4835. if (magic != 0x669955aa) {
  4836. rc = -ENODEV;
  4837. goto test_nvram_done;
  4838. }
  4839. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4840. goto test_nvram_done;
  4841. csum = ether_crc_le(0x100, data);
  4842. if (csum != CRC32_RESIDUAL) {
  4843. rc = -ENODEV;
  4844. goto test_nvram_done;
  4845. }
  4846. csum = ether_crc_le(0x100, data + 0x100);
  4847. if (csum != CRC32_RESIDUAL) {
  4848. rc = -ENODEV;
  4849. }
  4850. test_nvram_done:
  4851. return rc;
  4852. }
  4853. static int
  4854. bnx2_test_link(struct bnx2 *bp)
  4855. {
  4856. u32 bmsr;
  4857. if (!netif_running(bp->dev))
  4858. return -ENODEV;
  4859. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4860. if (bp->link_up)
  4861. return 0;
  4862. return -ENODEV;
  4863. }
  4864. spin_lock_bh(&bp->phy_lock);
  4865. bnx2_enable_bmsr1(bp);
  4866. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4867. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4868. bnx2_disable_bmsr1(bp);
  4869. spin_unlock_bh(&bp->phy_lock);
  4870. if (bmsr & BMSR_LSTATUS) {
  4871. return 0;
  4872. }
  4873. return -ENODEV;
  4874. }
  4875. static int
  4876. bnx2_test_intr(struct bnx2 *bp)
  4877. {
  4878. int i;
  4879. u16 status_idx;
  4880. if (!netif_running(bp->dev))
  4881. return -ENODEV;
  4882. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4883. /* This register is not touched during run-time. */
  4884. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4885. REG_RD(bp, BNX2_HC_COMMAND);
  4886. for (i = 0; i < 10; i++) {
  4887. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4888. status_idx) {
  4889. break;
  4890. }
  4891. msleep_interruptible(10);
  4892. }
  4893. if (i < 10)
  4894. return 0;
  4895. return -ENODEV;
  4896. }
  4897. /* Determining link for parallel detection. */
  4898. static int
  4899. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4900. {
  4901. u32 mode_ctl, an_dbg, exp;
  4902. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4903. return 0;
  4904. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4905. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4906. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4907. return 0;
  4908. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4909. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4910. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4911. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4912. return 0;
  4913. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4914. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4915. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4916. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4917. return 0;
  4918. return 1;
  4919. }
  4920. static void
  4921. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4922. {
  4923. int check_link = 1;
  4924. spin_lock(&bp->phy_lock);
  4925. if (bp->serdes_an_pending) {
  4926. bp->serdes_an_pending--;
  4927. check_link = 0;
  4928. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4929. u32 bmcr;
  4930. bp->current_interval = BNX2_TIMER_INTERVAL;
  4931. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4932. if (bmcr & BMCR_ANENABLE) {
  4933. if (bnx2_5706_serdes_has_link(bp)) {
  4934. bmcr &= ~BMCR_ANENABLE;
  4935. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4936. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4937. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4938. }
  4939. }
  4940. }
  4941. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4942. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4943. u32 phy2;
  4944. bnx2_write_phy(bp, 0x17, 0x0f01);
  4945. bnx2_read_phy(bp, 0x15, &phy2);
  4946. if (phy2 & 0x20) {
  4947. u32 bmcr;
  4948. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4949. bmcr |= BMCR_ANENABLE;
  4950. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4951. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  4952. }
  4953. } else
  4954. bp->current_interval = BNX2_TIMER_INTERVAL;
  4955. if (check_link) {
  4956. u32 val;
  4957. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4958. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4959. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4960. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  4961. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  4962. bnx2_5706s_force_link_dn(bp, 1);
  4963. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  4964. } else
  4965. bnx2_set_link(bp);
  4966. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  4967. bnx2_set_link(bp);
  4968. }
  4969. spin_unlock(&bp->phy_lock);
  4970. }
  4971. static void
  4972. bnx2_5708_serdes_timer(struct bnx2 *bp)
  4973. {
  4974. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4975. return;
  4976. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  4977. bp->serdes_an_pending = 0;
  4978. return;
  4979. }
  4980. spin_lock(&bp->phy_lock);
  4981. if (bp->serdes_an_pending)
  4982. bp->serdes_an_pending--;
  4983. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4984. u32 bmcr;
  4985. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4986. if (bmcr & BMCR_ANENABLE) {
  4987. bnx2_enable_forced_2g5(bp);
  4988. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  4989. } else {
  4990. bnx2_disable_forced_2g5(bp);
  4991. bp->serdes_an_pending = 2;
  4992. bp->current_interval = BNX2_TIMER_INTERVAL;
  4993. }
  4994. } else
  4995. bp->current_interval = BNX2_TIMER_INTERVAL;
  4996. spin_unlock(&bp->phy_lock);
  4997. }
  4998. static void
  4999. bnx2_timer(unsigned long data)
  5000. {
  5001. struct bnx2 *bp = (struct bnx2 *) data;
  5002. if (!netif_running(bp->dev))
  5003. return;
  5004. if (atomic_read(&bp->intr_sem) != 0)
  5005. goto bnx2_restart_timer;
  5006. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  5007. BNX2_FLAG_USING_MSI)
  5008. bnx2_chk_missed_msi(bp);
  5009. bnx2_send_heart_beat(bp);
  5010. bp->stats_blk->stat_FwRxDrop =
  5011. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  5012. /* workaround occasional corrupted counters */
  5013. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  5014. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  5015. BNX2_HC_COMMAND_STATS_NOW);
  5016. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5017. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  5018. bnx2_5706_serdes_timer(bp);
  5019. else
  5020. bnx2_5708_serdes_timer(bp);
  5021. }
  5022. bnx2_restart_timer:
  5023. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5024. }
  5025. static int
  5026. bnx2_request_irq(struct bnx2 *bp)
  5027. {
  5028. unsigned long flags;
  5029. struct bnx2_irq *irq;
  5030. int rc = 0, i;
  5031. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  5032. flags = 0;
  5033. else
  5034. flags = IRQF_SHARED;
  5035. for (i = 0; i < bp->irq_nvecs; i++) {
  5036. irq = &bp->irq_tbl[i];
  5037. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5038. &bp->bnx2_napi[i]);
  5039. if (rc)
  5040. break;
  5041. irq->requested = 1;
  5042. }
  5043. return rc;
  5044. }
  5045. static void
  5046. __bnx2_free_irq(struct bnx2 *bp)
  5047. {
  5048. struct bnx2_irq *irq;
  5049. int i;
  5050. for (i = 0; i < bp->irq_nvecs; i++) {
  5051. irq = &bp->irq_tbl[i];
  5052. if (irq->requested)
  5053. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5054. irq->requested = 0;
  5055. }
  5056. }
  5057. static void
  5058. bnx2_free_irq(struct bnx2 *bp)
  5059. {
  5060. __bnx2_free_irq(bp);
  5061. if (bp->flags & BNX2_FLAG_USING_MSI)
  5062. pci_disable_msi(bp->pdev);
  5063. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5064. pci_disable_msix(bp->pdev);
  5065. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5066. }
  5067. static void
  5068. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5069. {
  5070. int i, total_vecs, rc;
  5071. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5072. struct net_device *dev = bp->dev;
  5073. const int len = sizeof(bp->irq_tbl[0].name);
  5074. bnx2_setup_msix_tbl(bp);
  5075. REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5076. REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5077. REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5078. /* Need to flush the previous three writes to ensure MSI-X
  5079. * is setup properly */
  5080. REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5081. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5082. msix_ent[i].entry = i;
  5083. msix_ent[i].vector = 0;
  5084. }
  5085. total_vecs = msix_vecs;
  5086. #ifdef BCM_CNIC
  5087. total_vecs++;
  5088. #endif
  5089. rc = -ENOSPC;
  5090. while (total_vecs >= BNX2_MIN_MSIX_VEC) {
  5091. rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
  5092. if (rc <= 0)
  5093. break;
  5094. if (rc > 0)
  5095. total_vecs = rc;
  5096. }
  5097. if (rc != 0)
  5098. return;
  5099. msix_vecs = total_vecs;
  5100. #ifdef BCM_CNIC
  5101. msix_vecs--;
  5102. #endif
  5103. bp->irq_nvecs = msix_vecs;
  5104. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5105. for (i = 0; i < total_vecs; i++) {
  5106. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5107. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5108. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5109. }
  5110. }
  5111. static int
  5112. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5113. {
  5114. int cpus = num_online_cpus();
  5115. int msix_vecs;
  5116. if (!bp->num_req_rx_rings)
  5117. msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
  5118. else if (!bp->num_req_tx_rings)
  5119. msix_vecs = max(cpus, bp->num_req_rx_rings);
  5120. else
  5121. msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
  5122. msix_vecs = min(msix_vecs, RX_MAX_RINGS);
  5123. bp->irq_tbl[0].handler = bnx2_interrupt;
  5124. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5125. bp->irq_nvecs = 1;
  5126. bp->irq_tbl[0].vector = bp->pdev->irq;
  5127. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5128. bnx2_enable_msix(bp, msix_vecs);
  5129. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5130. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5131. if (pci_enable_msi(bp->pdev) == 0) {
  5132. bp->flags |= BNX2_FLAG_USING_MSI;
  5133. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5134. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5135. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5136. } else
  5137. bp->irq_tbl[0].handler = bnx2_msi;
  5138. bp->irq_tbl[0].vector = bp->pdev->irq;
  5139. }
  5140. }
  5141. if (!bp->num_req_tx_rings)
  5142. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5143. else
  5144. bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
  5145. if (!bp->num_req_rx_rings)
  5146. bp->num_rx_rings = bp->irq_nvecs;
  5147. else
  5148. bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
  5149. netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
  5150. return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
  5151. }
  5152. /* Called with rtnl_lock */
  5153. static int
  5154. bnx2_open(struct net_device *dev)
  5155. {
  5156. struct bnx2 *bp = netdev_priv(dev);
  5157. int rc;
  5158. rc = bnx2_request_firmware(bp);
  5159. if (rc < 0)
  5160. goto out;
  5161. netif_carrier_off(dev);
  5162. bnx2_set_power_state(bp, PCI_D0);
  5163. bnx2_disable_int(bp);
  5164. rc = bnx2_setup_int_mode(bp, disable_msi);
  5165. if (rc)
  5166. goto open_err;
  5167. bnx2_init_napi(bp);
  5168. bnx2_napi_enable(bp);
  5169. rc = bnx2_alloc_mem(bp);
  5170. if (rc)
  5171. goto open_err;
  5172. rc = bnx2_request_irq(bp);
  5173. if (rc)
  5174. goto open_err;
  5175. rc = bnx2_init_nic(bp, 1);
  5176. if (rc)
  5177. goto open_err;
  5178. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5179. atomic_set(&bp->intr_sem, 0);
  5180. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5181. bnx2_enable_int(bp);
  5182. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5183. /* Test MSI to make sure it is working
  5184. * If MSI test fails, go back to INTx mode
  5185. */
  5186. if (bnx2_test_intr(bp) != 0) {
  5187. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5188. bnx2_disable_int(bp);
  5189. bnx2_free_irq(bp);
  5190. bnx2_setup_int_mode(bp, 1);
  5191. rc = bnx2_init_nic(bp, 0);
  5192. if (!rc)
  5193. rc = bnx2_request_irq(bp);
  5194. if (rc) {
  5195. del_timer_sync(&bp->timer);
  5196. goto open_err;
  5197. }
  5198. bnx2_enable_int(bp);
  5199. }
  5200. }
  5201. if (bp->flags & BNX2_FLAG_USING_MSI)
  5202. netdev_info(dev, "using MSI\n");
  5203. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5204. netdev_info(dev, "using MSIX\n");
  5205. netif_tx_start_all_queues(dev);
  5206. out:
  5207. return rc;
  5208. open_err:
  5209. bnx2_napi_disable(bp);
  5210. bnx2_free_skbs(bp);
  5211. bnx2_free_irq(bp);
  5212. bnx2_free_mem(bp);
  5213. bnx2_del_napi(bp);
  5214. bnx2_release_firmware(bp);
  5215. goto out;
  5216. }
  5217. static void
  5218. bnx2_reset_task(struct work_struct *work)
  5219. {
  5220. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5221. int rc;
  5222. rtnl_lock();
  5223. if (!netif_running(bp->dev)) {
  5224. rtnl_unlock();
  5225. return;
  5226. }
  5227. bnx2_netif_stop(bp, true);
  5228. rc = bnx2_init_nic(bp, 1);
  5229. if (rc) {
  5230. netdev_err(bp->dev, "failed to reset NIC, closing\n");
  5231. bnx2_napi_enable(bp);
  5232. dev_close(bp->dev);
  5233. rtnl_unlock();
  5234. return;
  5235. }
  5236. atomic_set(&bp->intr_sem, 1);
  5237. bnx2_netif_start(bp, true);
  5238. rtnl_unlock();
  5239. }
  5240. static void
  5241. bnx2_dump_state(struct bnx2 *bp)
  5242. {
  5243. struct net_device *dev = bp->dev;
  5244. u32 val1, val2;
  5245. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5246. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5247. atomic_read(&bp->intr_sem), val1);
  5248. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5249. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5250. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5251. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5252. REG_RD(bp, BNX2_EMAC_TX_STATUS),
  5253. REG_RD(bp, BNX2_EMAC_RX_STATUS));
  5254. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5255. REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5256. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5257. REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5258. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5259. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5260. REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5261. }
  5262. static void
  5263. bnx2_tx_timeout(struct net_device *dev)
  5264. {
  5265. struct bnx2 *bp = netdev_priv(dev);
  5266. bnx2_dump_state(bp);
  5267. bnx2_dump_mcp_state(bp);
  5268. /* This allows the netif to be shutdown gracefully before resetting */
  5269. schedule_work(&bp->reset_task);
  5270. }
  5271. /* Called with netif_tx_lock.
  5272. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5273. * netif_wake_queue().
  5274. */
  5275. static netdev_tx_t
  5276. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5277. {
  5278. struct bnx2 *bp = netdev_priv(dev);
  5279. dma_addr_t mapping;
  5280. struct tx_bd *txbd;
  5281. struct sw_tx_bd *tx_buf;
  5282. u32 len, vlan_tag_flags, last_frag, mss;
  5283. u16 prod, ring_prod;
  5284. int i;
  5285. struct bnx2_napi *bnapi;
  5286. struct bnx2_tx_ring_info *txr;
  5287. struct netdev_queue *txq;
  5288. /* Determine which tx ring we will be placed on */
  5289. i = skb_get_queue_mapping(skb);
  5290. bnapi = &bp->bnx2_napi[i];
  5291. txr = &bnapi->tx_ring;
  5292. txq = netdev_get_tx_queue(dev, i);
  5293. if (unlikely(bnx2_tx_avail(bp, txr) <
  5294. (skb_shinfo(skb)->nr_frags + 1))) {
  5295. netif_tx_stop_queue(txq);
  5296. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5297. return NETDEV_TX_BUSY;
  5298. }
  5299. len = skb_headlen(skb);
  5300. prod = txr->tx_prod;
  5301. ring_prod = TX_RING_IDX(prod);
  5302. vlan_tag_flags = 0;
  5303. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5304. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5305. }
  5306. if (vlan_tx_tag_present(skb)) {
  5307. vlan_tag_flags |=
  5308. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  5309. }
  5310. if ((mss = skb_shinfo(skb)->gso_size)) {
  5311. u32 tcp_opt_len;
  5312. struct iphdr *iph;
  5313. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5314. tcp_opt_len = tcp_optlen(skb);
  5315. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5316. u32 tcp_off = skb_transport_offset(skb) -
  5317. sizeof(struct ipv6hdr) - ETH_HLEN;
  5318. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5319. TX_BD_FLAGS_SW_FLAGS;
  5320. if (likely(tcp_off == 0))
  5321. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5322. else {
  5323. tcp_off >>= 3;
  5324. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5325. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5326. ((tcp_off & 0x10) <<
  5327. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5328. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5329. }
  5330. } else {
  5331. iph = ip_hdr(skb);
  5332. if (tcp_opt_len || (iph->ihl > 5)) {
  5333. vlan_tag_flags |= ((iph->ihl - 5) +
  5334. (tcp_opt_len >> 2)) << 8;
  5335. }
  5336. }
  5337. } else
  5338. mss = 0;
  5339. mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
  5340. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  5341. dev_kfree_skb(skb);
  5342. return NETDEV_TX_OK;
  5343. }
  5344. tx_buf = &txr->tx_buf_ring[ring_prod];
  5345. tx_buf->skb = skb;
  5346. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5347. txbd = &txr->tx_desc_ring[ring_prod];
  5348. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5349. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5350. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5351. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5352. last_frag = skb_shinfo(skb)->nr_frags;
  5353. tx_buf->nr_frags = last_frag;
  5354. tx_buf->is_gso = skb_is_gso(skb);
  5355. for (i = 0; i < last_frag; i++) {
  5356. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5357. prod = NEXT_TX_BD(prod);
  5358. ring_prod = TX_RING_IDX(prod);
  5359. txbd = &txr->tx_desc_ring[ring_prod];
  5360. len = skb_frag_size(frag);
  5361. mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
  5362. DMA_TO_DEVICE);
  5363. if (dma_mapping_error(&bp->pdev->dev, mapping))
  5364. goto dma_error;
  5365. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5366. mapping);
  5367. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5368. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5369. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5370. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5371. }
  5372. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5373. /* Sync BD data before updating TX mailbox */
  5374. wmb();
  5375. netdev_tx_sent_queue(txq, skb->len);
  5376. prod = NEXT_TX_BD(prod);
  5377. txr->tx_prod_bseq += skb->len;
  5378. REG_WR16(bp, txr->tx_bidx_addr, prod);
  5379. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5380. mmiowb();
  5381. txr->tx_prod = prod;
  5382. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5383. netif_tx_stop_queue(txq);
  5384. /* netif_tx_stop_queue() must be done before checking
  5385. * tx index in bnx2_tx_avail() below, because in
  5386. * bnx2_tx_int(), we update tx index before checking for
  5387. * netif_tx_queue_stopped().
  5388. */
  5389. smp_mb();
  5390. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5391. netif_tx_wake_queue(txq);
  5392. }
  5393. return NETDEV_TX_OK;
  5394. dma_error:
  5395. /* save value of frag that failed */
  5396. last_frag = i;
  5397. /* start back at beginning and unmap skb */
  5398. prod = txr->tx_prod;
  5399. ring_prod = TX_RING_IDX(prod);
  5400. tx_buf = &txr->tx_buf_ring[ring_prod];
  5401. tx_buf->skb = NULL;
  5402. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5403. skb_headlen(skb), PCI_DMA_TODEVICE);
  5404. /* unmap remaining mapped pages */
  5405. for (i = 0; i < last_frag; i++) {
  5406. prod = NEXT_TX_BD(prod);
  5407. ring_prod = TX_RING_IDX(prod);
  5408. tx_buf = &txr->tx_buf_ring[ring_prod];
  5409. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5410. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5411. PCI_DMA_TODEVICE);
  5412. }
  5413. dev_kfree_skb(skb);
  5414. return NETDEV_TX_OK;
  5415. }
  5416. /* Called with rtnl_lock */
  5417. static int
  5418. bnx2_close(struct net_device *dev)
  5419. {
  5420. struct bnx2 *bp = netdev_priv(dev);
  5421. bnx2_disable_int_sync(bp);
  5422. bnx2_napi_disable(bp);
  5423. del_timer_sync(&bp->timer);
  5424. bnx2_shutdown_chip(bp);
  5425. bnx2_free_irq(bp);
  5426. bnx2_free_skbs(bp);
  5427. bnx2_free_mem(bp);
  5428. bnx2_del_napi(bp);
  5429. bp->link_up = 0;
  5430. netif_carrier_off(bp->dev);
  5431. bnx2_set_power_state(bp, PCI_D3hot);
  5432. return 0;
  5433. }
  5434. static void
  5435. bnx2_save_stats(struct bnx2 *bp)
  5436. {
  5437. u32 *hw_stats = (u32 *) bp->stats_blk;
  5438. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5439. int i;
  5440. /* The 1st 10 counters are 64-bit counters */
  5441. for (i = 0; i < 20; i += 2) {
  5442. u32 hi;
  5443. u64 lo;
  5444. hi = temp_stats[i] + hw_stats[i];
  5445. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5446. if (lo > 0xffffffff)
  5447. hi++;
  5448. temp_stats[i] = hi;
  5449. temp_stats[i + 1] = lo & 0xffffffff;
  5450. }
  5451. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5452. temp_stats[i] += hw_stats[i];
  5453. }
  5454. #define GET_64BIT_NET_STATS64(ctr) \
  5455. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5456. #define GET_64BIT_NET_STATS(ctr) \
  5457. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5458. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5459. #define GET_32BIT_NET_STATS(ctr) \
  5460. (unsigned long) (bp->stats_blk->ctr + \
  5461. bp->temp_stats_blk->ctr)
  5462. static struct rtnl_link_stats64 *
  5463. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5464. {
  5465. struct bnx2 *bp = netdev_priv(dev);
  5466. if (bp->stats_blk == NULL)
  5467. return net_stats;
  5468. net_stats->rx_packets =
  5469. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5470. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5471. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5472. net_stats->tx_packets =
  5473. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5474. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5475. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5476. net_stats->rx_bytes =
  5477. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5478. net_stats->tx_bytes =
  5479. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5480. net_stats->multicast =
  5481. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
  5482. net_stats->collisions =
  5483. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5484. net_stats->rx_length_errors =
  5485. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5486. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5487. net_stats->rx_over_errors =
  5488. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5489. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5490. net_stats->rx_frame_errors =
  5491. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5492. net_stats->rx_crc_errors =
  5493. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5494. net_stats->rx_errors = net_stats->rx_length_errors +
  5495. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5496. net_stats->rx_crc_errors;
  5497. net_stats->tx_aborted_errors =
  5498. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5499. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5500. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  5501. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5502. net_stats->tx_carrier_errors = 0;
  5503. else {
  5504. net_stats->tx_carrier_errors =
  5505. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5506. }
  5507. net_stats->tx_errors =
  5508. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5509. net_stats->tx_aborted_errors +
  5510. net_stats->tx_carrier_errors;
  5511. net_stats->rx_missed_errors =
  5512. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5513. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5514. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5515. return net_stats;
  5516. }
  5517. /* All ethtool functions called with rtnl_lock */
  5518. static int
  5519. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5520. {
  5521. struct bnx2 *bp = netdev_priv(dev);
  5522. int support_serdes = 0, support_copper = 0;
  5523. cmd->supported = SUPPORTED_Autoneg;
  5524. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5525. support_serdes = 1;
  5526. support_copper = 1;
  5527. } else if (bp->phy_port == PORT_FIBRE)
  5528. support_serdes = 1;
  5529. else
  5530. support_copper = 1;
  5531. if (support_serdes) {
  5532. cmd->supported |= SUPPORTED_1000baseT_Full |
  5533. SUPPORTED_FIBRE;
  5534. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5535. cmd->supported |= SUPPORTED_2500baseX_Full;
  5536. }
  5537. if (support_copper) {
  5538. cmd->supported |= SUPPORTED_10baseT_Half |
  5539. SUPPORTED_10baseT_Full |
  5540. SUPPORTED_100baseT_Half |
  5541. SUPPORTED_100baseT_Full |
  5542. SUPPORTED_1000baseT_Full |
  5543. SUPPORTED_TP;
  5544. }
  5545. spin_lock_bh(&bp->phy_lock);
  5546. cmd->port = bp->phy_port;
  5547. cmd->advertising = bp->advertising;
  5548. if (bp->autoneg & AUTONEG_SPEED) {
  5549. cmd->autoneg = AUTONEG_ENABLE;
  5550. } else {
  5551. cmd->autoneg = AUTONEG_DISABLE;
  5552. }
  5553. if (netif_carrier_ok(dev)) {
  5554. ethtool_cmd_speed_set(cmd, bp->line_speed);
  5555. cmd->duplex = bp->duplex;
  5556. }
  5557. else {
  5558. ethtool_cmd_speed_set(cmd, -1);
  5559. cmd->duplex = -1;
  5560. }
  5561. spin_unlock_bh(&bp->phy_lock);
  5562. cmd->transceiver = XCVR_INTERNAL;
  5563. cmd->phy_address = bp->phy_addr;
  5564. return 0;
  5565. }
  5566. static int
  5567. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5568. {
  5569. struct bnx2 *bp = netdev_priv(dev);
  5570. u8 autoneg = bp->autoneg;
  5571. u8 req_duplex = bp->req_duplex;
  5572. u16 req_line_speed = bp->req_line_speed;
  5573. u32 advertising = bp->advertising;
  5574. int err = -EINVAL;
  5575. spin_lock_bh(&bp->phy_lock);
  5576. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5577. goto err_out_unlock;
  5578. if (cmd->port != bp->phy_port &&
  5579. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5580. goto err_out_unlock;
  5581. /* If device is down, we can store the settings only if the user
  5582. * is setting the currently active port.
  5583. */
  5584. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5585. goto err_out_unlock;
  5586. if (cmd->autoneg == AUTONEG_ENABLE) {
  5587. autoneg |= AUTONEG_SPEED;
  5588. advertising = cmd->advertising;
  5589. if (cmd->port == PORT_TP) {
  5590. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5591. if (!advertising)
  5592. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5593. } else {
  5594. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5595. if (!advertising)
  5596. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5597. }
  5598. advertising |= ADVERTISED_Autoneg;
  5599. }
  5600. else {
  5601. u32 speed = ethtool_cmd_speed(cmd);
  5602. if (cmd->port == PORT_FIBRE) {
  5603. if ((speed != SPEED_1000 &&
  5604. speed != SPEED_2500) ||
  5605. (cmd->duplex != DUPLEX_FULL))
  5606. goto err_out_unlock;
  5607. if (speed == SPEED_2500 &&
  5608. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5609. goto err_out_unlock;
  5610. } else if (speed == SPEED_1000 || speed == SPEED_2500)
  5611. goto err_out_unlock;
  5612. autoneg &= ~AUTONEG_SPEED;
  5613. req_line_speed = speed;
  5614. req_duplex = cmd->duplex;
  5615. advertising = 0;
  5616. }
  5617. bp->autoneg = autoneg;
  5618. bp->advertising = advertising;
  5619. bp->req_line_speed = req_line_speed;
  5620. bp->req_duplex = req_duplex;
  5621. err = 0;
  5622. /* If device is down, the new settings will be picked up when it is
  5623. * brought up.
  5624. */
  5625. if (netif_running(dev))
  5626. err = bnx2_setup_phy(bp, cmd->port);
  5627. err_out_unlock:
  5628. spin_unlock_bh(&bp->phy_lock);
  5629. return err;
  5630. }
  5631. static void
  5632. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5633. {
  5634. struct bnx2 *bp = netdev_priv(dev);
  5635. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5636. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5637. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  5638. strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
  5639. }
  5640. #define BNX2_REGDUMP_LEN (32 * 1024)
  5641. static int
  5642. bnx2_get_regs_len(struct net_device *dev)
  5643. {
  5644. return BNX2_REGDUMP_LEN;
  5645. }
  5646. static void
  5647. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5648. {
  5649. u32 *p = _p, i, offset;
  5650. u8 *orig_p = _p;
  5651. struct bnx2 *bp = netdev_priv(dev);
  5652. static const u32 reg_boundaries[] = {
  5653. 0x0000, 0x0098, 0x0400, 0x045c,
  5654. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5655. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5656. 0x1040, 0x1048, 0x1080, 0x10a4,
  5657. 0x1400, 0x1490, 0x1498, 0x14f0,
  5658. 0x1500, 0x155c, 0x1580, 0x15dc,
  5659. 0x1600, 0x1658, 0x1680, 0x16d8,
  5660. 0x1800, 0x1820, 0x1840, 0x1854,
  5661. 0x1880, 0x1894, 0x1900, 0x1984,
  5662. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5663. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5664. 0x2000, 0x2030, 0x23c0, 0x2400,
  5665. 0x2800, 0x2820, 0x2830, 0x2850,
  5666. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5667. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5668. 0x4080, 0x4090, 0x43c0, 0x4458,
  5669. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5670. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5671. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5672. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5673. 0x6800, 0x6848, 0x684c, 0x6860,
  5674. 0x6888, 0x6910, 0x8000
  5675. };
  5676. regs->version = 0;
  5677. memset(p, 0, BNX2_REGDUMP_LEN);
  5678. if (!netif_running(bp->dev))
  5679. return;
  5680. i = 0;
  5681. offset = reg_boundaries[0];
  5682. p += offset;
  5683. while (offset < BNX2_REGDUMP_LEN) {
  5684. *p++ = REG_RD(bp, offset);
  5685. offset += 4;
  5686. if (offset == reg_boundaries[i + 1]) {
  5687. offset = reg_boundaries[i + 2];
  5688. p = (u32 *) (orig_p + offset);
  5689. i += 2;
  5690. }
  5691. }
  5692. }
  5693. static void
  5694. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5695. {
  5696. struct bnx2 *bp = netdev_priv(dev);
  5697. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5698. wol->supported = 0;
  5699. wol->wolopts = 0;
  5700. }
  5701. else {
  5702. wol->supported = WAKE_MAGIC;
  5703. if (bp->wol)
  5704. wol->wolopts = WAKE_MAGIC;
  5705. else
  5706. wol->wolopts = 0;
  5707. }
  5708. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5709. }
  5710. static int
  5711. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5712. {
  5713. struct bnx2 *bp = netdev_priv(dev);
  5714. if (wol->wolopts & ~WAKE_MAGIC)
  5715. return -EINVAL;
  5716. if (wol->wolopts & WAKE_MAGIC) {
  5717. if (bp->flags & BNX2_FLAG_NO_WOL)
  5718. return -EINVAL;
  5719. bp->wol = 1;
  5720. }
  5721. else {
  5722. bp->wol = 0;
  5723. }
  5724. return 0;
  5725. }
  5726. static int
  5727. bnx2_nway_reset(struct net_device *dev)
  5728. {
  5729. struct bnx2 *bp = netdev_priv(dev);
  5730. u32 bmcr;
  5731. if (!netif_running(dev))
  5732. return -EAGAIN;
  5733. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5734. return -EINVAL;
  5735. }
  5736. spin_lock_bh(&bp->phy_lock);
  5737. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5738. int rc;
  5739. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5740. spin_unlock_bh(&bp->phy_lock);
  5741. return rc;
  5742. }
  5743. /* Force a link down visible on the other side */
  5744. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5745. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5746. spin_unlock_bh(&bp->phy_lock);
  5747. msleep(20);
  5748. spin_lock_bh(&bp->phy_lock);
  5749. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5750. bp->serdes_an_pending = 1;
  5751. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5752. }
  5753. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5754. bmcr &= ~BMCR_LOOPBACK;
  5755. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5756. spin_unlock_bh(&bp->phy_lock);
  5757. return 0;
  5758. }
  5759. static u32
  5760. bnx2_get_link(struct net_device *dev)
  5761. {
  5762. struct bnx2 *bp = netdev_priv(dev);
  5763. return bp->link_up;
  5764. }
  5765. static int
  5766. bnx2_get_eeprom_len(struct net_device *dev)
  5767. {
  5768. struct bnx2 *bp = netdev_priv(dev);
  5769. if (bp->flash_info == NULL)
  5770. return 0;
  5771. return (int) bp->flash_size;
  5772. }
  5773. static int
  5774. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5775. u8 *eebuf)
  5776. {
  5777. struct bnx2 *bp = netdev_priv(dev);
  5778. int rc;
  5779. if (!netif_running(dev))
  5780. return -EAGAIN;
  5781. /* parameters already validated in ethtool_get_eeprom */
  5782. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5783. return rc;
  5784. }
  5785. static int
  5786. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5787. u8 *eebuf)
  5788. {
  5789. struct bnx2 *bp = netdev_priv(dev);
  5790. int rc;
  5791. if (!netif_running(dev))
  5792. return -EAGAIN;
  5793. /* parameters already validated in ethtool_set_eeprom */
  5794. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5795. return rc;
  5796. }
  5797. static int
  5798. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5799. {
  5800. struct bnx2 *bp = netdev_priv(dev);
  5801. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5802. coal->rx_coalesce_usecs = bp->rx_ticks;
  5803. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5804. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5805. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5806. coal->tx_coalesce_usecs = bp->tx_ticks;
  5807. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5808. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5809. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5810. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5811. return 0;
  5812. }
  5813. static int
  5814. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5815. {
  5816. struct bnx2 *bp = netdev_priv(dev);
  5817. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5818. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5819. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5820. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5821. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5822. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5823. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5824. if (bp->rx_quick_cons_trip_int > 0xff)
  5825. bp->rx_quick_cons_trip_int = 0xff;
  5826. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5827. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5828. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5829. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5830. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5831. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5832. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5833. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5834. 0xff;
  5835. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5836. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5837. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5838. bp->stats_ticks = USEC_PER_SEC;
  5839. }
  5840. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5841. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5842. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5843. if (netif_running(bp->dev)) {
  5844. bnx2_netif_stop(bp, true);
  5845. bnx2_init_nic(bp, 0);
  5846. bnx2_netif_start(bp, true);
  5847. }
  5848. return 0;
  5849. }
  5850. static void
  5851. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5852. {
  5853. struct bnx2 *bp = netdev_priv(dev);
  5854. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  5855. ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
  5856. ering->rx_pending = bp->rx_ring_size;
  5857. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5858. ering->tx_max_pending = MAX_TX_DESC_CNT;
  5859. ering->tx_pending = bp->tx_ring_size;
  5860. }
  5861. static int
  5862. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
  5863. {
  5864. if (netif_running(bp->dev)) {
  5865. /* Reset will erase chipset stats; save them */
  5866. bnx2_save_stats(bp);
  5867. bnx2_netif_stop(bp, true);
  5868. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5869. if (reset_irq) {
  5870. bnx2_free_irq(bp);
  5871. bnx2_del_napi(bp);
  5872. } else {
  5873. __bnx2_free_irq(bp);
  5874. }
  5875. bnx2_free_skbs(bp);
  5876. bnx2_free_mem(bp);
  5877. }
  5878. bnx2_set_rx_ring_size(bp, rx);
  5879. bp->tx_ring_size = tx;
  5880. if (netif_running(bp->dev)) {
  5881. int rc = 0;
  5882. if (reset_irq) {
  5883. rc = bnx2_setup_int_mode(bp, disable_msi);
  5884. bnx2_init_napi(bp);
  5885. }
  5886. if (!rc)
  5887. rc = bnx2_alloc_mem(bp);
  5888. if (!rc)
  5889. rc = bnx2_request_irq(bp);
  5890. if (!rc)
  5891. rc = bnx2_init_nic(bp, 0);
  5892. if (rc) {
  5893. bnx2_napi_enable(bp);
  5894. dev_close(bp->dev);
  5895. return rc;
  5896. }
  5897. #ifdef BCM_CNIC
  5898. mutex_lock(&bp->cnic_lock);
  5899. /* Let cnic know about the new status block. */
  5900. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  5901. bnx2_setup_cnic_irq_info(bp);
  5902. mutex_unlock(&bp->cnic_lock);
  5903. #endif
  5904. bnx2_netif_start(bp, true);
  5905. }
  5906. return 0;
  5907. }
  5908. static int
  5909. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5910. {
  5911. struct bnx2 *bp = netdev_priv(dev);
  5912. int rc;
  5913. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  5914. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  5915. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  5916. return -EINVAL;
  5917. }
  5918. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
  5919. false);
  5920. return rc;
  5921. }
  5922. static void
  5923. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5924. {
  5925. struct bnx2 *bp = netdev_priv(dev);
  5926. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  5927. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  5928. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  5929. }
  5930. static int
  5931. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5932. {
  5933. struct bnx2 *bp = netdev_priv(dev);
  5934. bp->req_flow_ctrl = 0;
  5935. if (epause->rx_pause)
  5936. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  5937. if (epause->tx_pause)
  5938. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  5939. if (epause->autoneg) {
  5940. bp->autoneg |= AUTONEG_FLOW_CTRL;
  5941. }
  5942. else {
  5943. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  5944. }
  5945. if (netif_running(dev)) {
  5946. spin_lock_bh(&bp->phy_lock);
  5947. bnx2_setup_phy(bp, bp->phy_port);
  5948. spin_unlock_bh(&bp->phy_lock);
  5949. }
  5950. return 0;
  5951. }
  5952. static struct {
  5953. char string[ETH_GSTRING_LEN];
  5954. } bnx2_stats_str_arr[] = {
  5955. { "rx_bytes" },
  5956. { "rx_error_bytes" },
  5957. { "tx_bytes" },
  5958. { "tx_error_bytes" },
  5959. { "rx_ucast_packets" },
  5960. { "rx_mcast_packets" },
  5961. { "rx_bcast_packets" },
  5962. { "tx_ucast_packets" },
  5963. { "tx_mcast_packets" },
  5964. { "tx_bcast_packets" },
  5965. { "tx_mac_errors" },
  5966. { "tx_carrier_errors" },
  5967. { "rx_crc_errors" },
  5968. { "rx_align_errors" },
  5969. { "tx_single_collisions" },
  5970. { "tx_multi_collisions" },
  5971. { "tx_deferred" },
  5972. { "tx_excess_collisions" },
  5973. { "tx_late_collisions" },
  5974. { "tx_total_collisions" },
  5975. { "rx_fragments" },
  5976. { "rx_jabbers" },
  5977. { "rx_undersize_packets" },
  5978. { "rx_oversize_packets" },
  5979. { "rx_64_byte_packets" },
  5980. { "rx_65_to_127_byte_packets" },
  5981. { "rx_128_to_255_byte_packets" },
  5982. { "rx_256_to_511_byte_packets" },
  5983. { "rx_512_to_1023_byte_packets" },
  5984. { "rx_1024_to_1522_byte_packets" },
  5985. { "rx_1523_to_9022_byte_packets" },
  5986. { "tx_64_byte_packets" },
  5987. { "tx_65_to_127_byte_packets" },
  5988. { "tx_128_to_255_byte_packets" },
  5989. { "tx_256_to_511_byte_packets" },
  5990. { "tx_512_to_1023_byte_packets" },
  5991. { "tx_1024_to_1522_byte_packets" },
  5992. { "tx_1523_to_9022_byte_packets" },
  5993. { "rx_xon_frames" },
  5994. { "rx_xoff_frames" },
  5995. { "tx_xon_frames" },
  5996. { "tx_xoff_frames" },
  5997. { "rx_mac_ctrl_frames" },
  5998. { "rx_filtered_packets" },
  5999. { "rx_ftq_discards" },
  6000. { "rx_discards" },
  6001. { "rx_fw_discards" },
  6002. };
  6003. #define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
  6004. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  6005. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  6006. STATS_OFFSET32(stat_IfHCInOctets_hi),
  6007. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  6008. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  6009. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  6010. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  6011. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  6012. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  6013. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  6014. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  6015. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  6016. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  6017. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  6018. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  6019. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  6020. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  6021. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  6022. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  6023. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  6024. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  6025. STATS_OFFSET32(stat_EtherStatsCollisions),
  6026. STATS_OFFSET32(stat_EtherStatsFragments),
  6027. STATS_OFFSET32(stat_EtherStatsJabbers),
  6028. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  6029. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  6030. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  6031. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  6032. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  6033. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  6034. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  6035. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  6036. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  6037. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  6038. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  6039. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  6040. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  6041. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  6042. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  6043. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  6044. STATS_OFFSET32(stat_XonPauseFramesReceived),
  6045. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  6046. STATS_OFFSET32(stat_OutXonSent),
  6047. STATS_OFFSET32(stat_OutXoffSent),
  6048. STATS_OFFSET32(stat_MacControlFramesReceived),
  6049. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  6050. STATS_OFFSET32(stat_IfInFTQDiscards),
  6051. STATS_OFFSET32(stat_IfInMBUFDiscards),
  6052. STATS_OFFSET32(stat_FwRxDrop),
  6053. };
  6054. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  6055. * skipped because of errata.
  6056. */
  6057. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  6058. 8,0,8,8,8,8,8,8,8,8,
  6059. 4,0,4,4,4,4,4,4,4,4,
  6060. 4,4,4,4,4,4,4,4,4,4,
  6061. 4,4,4,4,4,4,4,4,4,4,
  6062. 4,4,4,4,4,4,4,
  6063. };
  6064. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6065. 8,0,8,8,8,8,8,8,8,8,
  6066. 4,4,4,4,4,4,4,4,4,4,
  6067. 4,4,4,4,4,4,4,4,4,4,
  6068. 4,4,4,4,4,4,4,4,4,4,
  6069. 4,4,4,4,4,4,4,
  6070. };
  6071. #define BNX2_NUM_TESTS 6
  6072. static struct {
  6073. char string[ETH_GSTRING_LEN];
  6074. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6075. { "register_test (offline)" },
  6076. { "memory_test (offline)" },
  6077. { "loopback_test (offline)" },
  6078. { "nvram_test (online)" },
  6079. { "interrupt_test (online)" },
  6080. { "link_test (online)" },
  6081. };
  6082. static int
  6083. bnx2_get_sset_count(struct net_device *dev, int sset)
  6084. {
  6085. switch (sset) {
  6086. case ETH_SS_TEST:
  6087. return BNX2_NUM_TESTS;
  6088. case ETH_SS_STATS:
  6089. return BNX2_NUM_STATS;
  6090. default:
  6091. return -EOPNOTSUPP;
  6092. }
  6093. }
  6094. static void
  6095. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6096. {
  6097. struct bnx2 *bp = netdev_priv(dev);
  6098. bnx2_set_power_state(bp, PCI_D0);
  6099. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6100. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6101. int i;
  6102. bnx2_netif_stop(bp, true);
  6103. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6104. bnx2_free_skbs(bp);
  6105. if (bnx2_test_registers(bp) != 0) {
  6106. buf[0] = 1;
  6107. etest->flags |= ETH_TEST_FL_FAILED;
  6108. }
  6109. if (bnx2_test_memory(bp) != 0) {
  6110. buf[1] = 1;
  6111. etest->flags |= ETH_TEST_FL_FAILED;
  6112. }
  6113. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6114. etest->flags |= ETH_TEST_FL_FAILED;
  6115. if (!netif_running(bp->dev))
  6116. bnx2_shutdown_chip(bp);
  6117. else {
  6118. bnx2_init_nic(bp, 1);
  6119. bnx2_netif_start(bp, true);
  6120. }
  6121. /* wait for link up */
  6122. for (i = 0; i < 7; i++) {
  6123. if (bp->link_up)
  6124. break;
  6125. msleep_interruptible(1000);
  6126. }
  6127. }
  6128. if (bnx2_test_nvram(bp) != 0) {
  6129. buf[3] = 1;
  6130. etest->flags |= ETH_TEST_FL_FAILED;
  6131. }
  6132. if (bnx2_test_intr(bp) != 0) {
  6133. buf[4] = 1;
  6134. etest->flags |= ETH_TEST_FL_FAILED;
  6135. }
  6136. if (bnx2_test_link(bp) != 0) {
  6137. buf[5] = 1;
  6138. etest->flags |= ETH_TEST_FL_FAILED;
  6139. }
  6140. if (!netif_running(bp->dev))
  6141. bnx2_set_power_state(bp, PCI_D3hot);
  6142. }
  6143. static void
  6144. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6145. {
  6146. switch (stringset) {
  6147. case ETH_SS_STATS:
  6148. memcpy(buf, bnx2_stats_str_arr,
  6149. sizeof(bnx2_stats_str_arr));
  6150. break;
  6151. case ETH_SS_TEST:
  6152. memcpy(buf, bnx2_tests_str_arr,
  6153. sizeof(bnx2_tests_str_arr));
  6154. break;
  6155. }
  6156. }
  6157. static void
  6158. bnx2_get_ethtool_stats(struct net_device *dev,
  6159. struct ethtool_stats *stats, u64 *buf)
  6160. {
  6161. struct bnx2 *bp = netdev_priv(dev);
  6162. int i;
  6163. u32 *hw_stats = (u32 *) bp->stats_blk;
  6164. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6165. u8 *stats_len_arr = NULL;
  6166. if (hw_stats == NULL) {
  6167. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6168. return;
  6169. }
  6170. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  6171. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  6172. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  6173. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  6174. stats_len_arr = bnx2_5706_stats_len_arr;
  6175. else
  6176. stats_len_arr = bnx2_5708_stats_len_arr;
  6177. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6178. unsigned long offset;
  6179. if (stats_len_arr[i] == 0) {
  6180. /* skip this counter */
  6181. buf[i] = 0;
  6182. continue;
  6183. }
  6184. offset = bnx2_stats_offset_arr[i];
  6185. if (stats_len_arr[i] == 4) {
  6186. /* 4-byte counter */
  6187. buf[i] = (u64) *(hw_stats + offset) +
  6188. *(temp_stats + offset);
  6189. continue;
  6190. }
  6191. /* 8-byte counter */
  6192. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6193. *(hw_stats + offset + 1) +
  6194. (((u64) *(temp_stats + offset)) << 32) +
  6195. *(temp_stats + offset + 1);
  6196. }
  6197. }
  6198. static int
  6199. bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
  6200. {
  6201. struct bnx2 *bp = netdev_priv(dev);
  6202. switch (state) {
  6203. case ETHTOOL_ID_ACTIVE:
  6204. bnx2_set_power_state(bp, PCI_D0);
  6205. bp->leds_save = REG_RD(bp, BNX2_MISC_CFG);
  6206. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6207. return 1; /* cycle on/off once per second */
  6208. case ETHTOOL_ID_ON:
  6209. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6210. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6211. BNX2_EMAC_LED_100MB_OVERRIDE |
  6212. BNX2_EMAC_LED_10MB_OVERRIDE |
  6213. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6214. BNX2_EMAC_LED_TRAFFIC);
  6215. break;
  6216. case ETHTOOL_ID_OFF:
  6217. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6218. break;
  6219. case ETHTOOL_ID_INACTIVE:
  6220. REG_WR(bp, BNX2_EMAC_LED, 0);
  6221. REG_WR(bp, BNX2_MISC_CFG, bp->leds_save);
  6222. if (!netif_running(dev))
  6223. bnx2_set_power_state(bp, PCI_D3hot);
  6224. break;
  6225. }
  6226. return 0;
  6227. }
  6228. static netdev_features_t
  6229. bnx2_fix_features(struct net_device *dev, netdev_features_t features)
  6230. {
  6231. struct bnx2 *bp = netdev_priv(dev);
  6232. if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  6233. features |= NETIF_F_HW_VLAN_RX;
  6234. return features;
  6235. }
  6236. static int
  6237. bnx2_set_features(struct net_device *dev, netdev_features_t features)
  6238. {
  6239. struct bnx2 *bp = netdev_priv(dev);
  6240. /* TSO with VLAN tag won't work with current firmware */
  6241. if (features & NETIF_F_HW_VLAN_TX)
  6242. dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
  6243. else
  6244. dev->vlan_features &= ~NETIF_F_ALL_TSO;
  6245. if ((!!(features & NETIF_F_HW_VLAN_RX) !=
  6246. !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
  6247. netif_running(dev)) {
  6248. bnx2_netif_stop(bp, false);
  6249. dev->features = features;
  6250. bnx2_set_rx_mode(dev);
  6251. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  6252. bnx2_netif_start(bp, false);
  6253. return 1;
  6254. }
  6255. return 0;
  6256. }
  6257. static void bnx2_get_channels(struct net_device *dev,
  6258. struct ethtool_channels *channels)
  6259. {
  6260. struct bnx2 *bp = netdev_priv(dev);
  6261. u32 max_rx_rings = 1;
  6262. u32 max_tx_rings = 1;
  6263. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6264. max_rx_rings = RX_MAX_RINGS;
  6265. max_tx_rings = TX_MAX_RINGS;
  6266. }
  6267. channels->max_rx = max_rx_rings;
  6268. channels->max_tx = max_tx_rings;
  6269. channels->max_other = 0;
  6270. channels->max_combined = 0;
  6271. channels->rx_count = bp->num_rx_rings;
  6272. channels->tx_count = bp->num_tx_rings;
  6273. channels->other_count = 0;
  6274. channels->combined_count = 0;
  6275. }
  6276. static int bnx2_set_channels(struct net_device *dev,
  6277. struct ethtool_channels *channels)
  6278. {
  6279. struct bnx2 *bp = netdev_priv(dev);
  6280. u32 max_rx_rings = 1;
  6281. u32 max_tx_rings = 1;
  6282. int rc = 0;
  6283. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6284. max_rx_rings = RX_MAX_RINGS;
  6285. max_tx_rings = TX_MAX_RINGS;
  6286. }
  6287. if (channels->rx_count > max_rx_rings ||
  6288. channels->tx_count > max_tx_rings)
  6289. return -EINVAL;
  6290. bp->num_req_rx_rings = channels->rx_count;
  6291. bp->num_req_tx_rings = channels->tx_count;
  6292. if (netif_running(dev))
  6293. rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
  6294. bp->tx_ring_size, true);
  6295. return rc;
  6296. }
  6297. static const struct ethtool_ops bnx2_ethtool_ops = {
  6298. .get_settings = bnx2_get_settings,
  6299. .set_settings = bnx2_set_settings,
  6300. .get_drvinfo = bnx2_get_drvinfo,
  6301. .get_regs_len = bnx2_get_regs_len,
  6302. .get_regs = bnx2_get_regs,
  6303. .get_wol = bnx2_get_wol,
  6304. .set_wol = bnx2_set_wol,
  6305. .nway_reset = bnx2_nway_reset,
  6306. .get_link = bnx2_get_link,
  6307. .get_eeprom_len = bnx2_get_eeprom_len,
  6308. .get_eeprom = bnx2_get_eeprom,
  6309. .set_eeprom = bnx2_set_eeprom,
  6310. .get_coalesce = bnx2_get_coalesce,
  6311. .set_coalesce = bnx2_set_coalesce,
  6312. .get_ringparam = bnx2_get_ringparam,
  6313. .set_ringparam = bnx2_set_ringparam,
  6314. .get_pauseparam = bnx2_get_pauseparam,
  6315. .set_pauseparam = bnx2_set_pauseparam,
  6316. .self_test = bnx2_self_test,
  6317. .get_strings = bnx2_get_strings,
  6318. .set_phys_id = bnx2_set_phys_id,
  6319. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6320. .get_sset_count = bnx2_get_sset_count,
  6321. .get_channels = bnx2_get_channels,
  6322. .set_channels = bnx2_set_channels,
  6323. };
  6324. /* Called with rtnl_lock */
  6325. static int
  6326. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6327. {
  6328. struct mii_ioctl_data *data = if_mii(ifr);
  6329. struct bnx2 *bp = netdev_priv(dev);
  6330. int err;
  6331. switch(cmd) {
  6332. case SIOCGMIIPHY:
  6333. data->phy_id = bp->phy_addr;
  6334. /* fallthru */
  6335. case SIOCGMIIREG: {
  6336. u32 mii_regval;
  6337. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6338. return -EOPNOTSUPP;
  6339. if (!netif_running(dev))
  6340. return -EAGAIN;
  6341. spin_lock_bh(&bp->phy_lock);
  6342. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6343. spin_unlock_bh(&bp->phy_lock);
  6344. data->val_out = mii_regval;
  6345. return err;
  6346. }
  6347. case SIOCSMIIREG:
  6348. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6349. return -EOPNOTSUPP;
  6350. if (!netif_running(dev))
  6351. return -EAGAIN;
  6352. spin_lock_bh(&bp->phy_lock);
  6353. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6354. spin_unlock_bh(&bp->phy_lock);
  6355. return err;
  6356. default:
  6357. /* do nothing */
  6358. break;
  6359. }
  6360. return -EOPNOTSUPP;
  6361. }
  6362. /* Called with rtnl_lock */
  6363. static int
  6364. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6365. {
  6366. struct sockaddr *addr = p;
  6367. struct bnx2 *bp = netdev_priv(dev);
  6368. if (!is_valid_ether_addr(addr->sa_data))
  6369. return -EADDRNOTAVAIL;
  6370. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6371. if (netif_running(dev))
  6372. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6373. return 0;
  6374. }
  6375. /* Called with rtnl_lock */
  6376. static int
  6377. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6378. {
  6379. struct bnx2 *bp = netdev_priv(dev);
  6380. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  6381. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  6382. return -EINVAL;
  6383. dev->mtu = new_mtu;
  6384. return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
  6385. false);
  6386. }
  6387. #ifdef CONFIG_NET_POLL_CONTROLLER
  6388. static void
  6389. poll_bnx2(struct net_device *dev)
  6390. {
  6391. struct bnx2 *bp = netdev_priv(dev);
  6392. int i;
  6393. for (i = 0; i < bp->irq_nvecs; i++) {
  6394. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6395. disable_irq(irq->vector);
  6396. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6397. enable_irq(irq->vector);
  6398. }
  6399. }
  6400. #endif
  6401. static void __devinit
  6402. bnx2_get_5709_media(struct bnx2 *bp)
  6403. {
  6404. u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6405. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6406. u32 strap;
  6407. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6408. return;
  6409. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6410. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6411. return;
  6412. }
  6413. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6414. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6415. else
  6416. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6417. if (PCI_FUNC(bp->pdev->devfn) == 0) {
  6418. switch (strap) {
  6419. case 0x4:
  6420. case 0x5:
  6421. case 0x6:
  6422. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6423. return;
  6424. }
  6425. } else {
  6426. switch (strap) {
  6427. case 0x1:
  6428. case 0x2:
  6429. case 0x4:
  6430. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6431. return;
  6432. }
  6433. }
  6434. }
  6435. static void __devinit
  6436. bnx2_get_pci_speed(struct bnx2 *bp)
  6437. {
  6438. u32 reg;
  6439. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6440. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6441. u32 clkreg;
  6442. bp->flags |= BNX2_FLAG_PCIX;
  6443. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6444. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6445. switch (clkreg) {
  6446. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6447. bp->bus_speed_mhz = 133;
  6448. break;
  6449. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6450. bp->bus_speed_mhz = 100;
  6451. break;
  6452. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6453. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6454. bp->bus_speed_mhz = 66;
  6455. break;
  6456. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6457. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6458. bp->bus_speed_mhz = 50;
  6459. break;
  6460. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6461. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6462. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6463. bp->bus_speed_mhz = 33;
  6464. break;
  6465. }
  6466. }
  6467. else {
  6468. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6469. bp->bus_speed_mhz = 66;
  6470. else
  6471. bp->bus_speed_mhz = 33;
  6472. }
  6473. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6474. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6475. }
  6476. static void __devinit
  6477. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6478. {
  6479. int rc, i, j;
  6480. u8 *data;
  6481. unsigned int block_end, rosize, len;
  6482. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6483. #define BNX2_VPD_LEN 128
  6484. #define BNX2_MAX_VER_SLEN 30
  6485. data = kmalloc(256, GFP_KERNEL);
  6486. if (!data)
  6487. return;
  6488. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6489. BNX2_VPD_LEN);
  6490. if (rc)
  6491. goto vpd_done;
  6492. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6493. data[i] = data[i + BNX2_VPD_LEN + 3];
  6494. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6495. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6496. data[i + 3] = data[i + BNX2_VPD_LEN];
  6497. }
  6498. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6499. if (i < 0)
  6500. goto vpd_done;
  6501. rosize = pci_vpd_lrdt_size(&data[i]);
  6502. i += PCI_VPD_LRDT_TAG_SIZE;
  6503. block_end = i + rosize;
  6504. if (block_end > BNX2_VPD_LEN)
  6505. goto vpd_done;
  6506. j = pci_vpd_find_info_keyword(data, i, rosize,
  6507. PCI_VPD_RO_KEYWORD_MFR_ID);
  6508. if (j < 0)
  6509. goto vpd_done;
  6510. len = pci_vpd_info_field_size(&data[j]);
  6511. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6512. if (j + len > block_end || len != 4 ||
  6513. memcmp(&data[j], "1028", 4))
  6514. goto vpd_done;
  6515. j = pci_vpd_find_info_keyword(data, i, rosize,
  6516. PCI_VPD_RO_KEYWORD_VENDOR0);
  6517. if (j < 0)
  6518. goto vpd_done;
  6519. len = pci_vpd_info_field_size(&data[j]);
  6520. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6521. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6522. goto vpd_done;
  6523. memcpy(bp->fw_version, &data[j], len);
  6524. bp->fw_version[len] = ' ';
  6525. vpd_done:
  6526. kfree(data);
  6527. }
  6528. static int __devinit
  6529. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6530. {
  6531. struct bnx2 *bp;
  6532. int rc, i, j;
  6533. u32 reg;
  6534. u64 dma_mask, persist_dma_mask;
  6535. int err;
  6536. SET_NETDEV_DEV(dev, &pdev->dev);
  6537. bp = netdev_priv(dev);
  6538. bp->flags = 0;
  6539. bp->phy_flags = 0;
  6540. bp->temp_stats_blk =
  6541. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6542. if (bp->temp_stats_blk == NULL) {
  6543. rc = -ENOMEM;
  6544. goto err_out;
  6545. }
  6546. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6547. rc = pci_enable_device(pdev);
  6548. if (rc) {
  6549. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6550. goto err_out;
  6551. }
  6552. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6553. dev_err(&pdev->dev,
  6554. "Cannot find PCI device base address, aborting\n");
  6555. rc = -ENODEV;
  6556. goto err_out_disable;
  6557. }
  6558. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6559. if (rc) {
  6560. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6561. goto err_out_disable;
  6562. }
  6563. pci_set_master(pdev);
  6564. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  6565. if (bp->pm_cap == 0) {
  6566. dev_err(&pdev->dev,
  6567. "Cannot find power management capability, aborting\n");
  6568. rc = -EIO;
  6569. goto err_out_release;
  6570. }
  6571. bp->dev = dev;
  6572. bp->pdev = pdev;
  6573. spin_lock_init(&bp->phy_lock);
  6574. spin_lock_init(&bp->indirect_lock);
  6575. #ifdef BCM_CNIC
  6576. mutex_init(&bp->cnic_lock);
  6577. #endif
  6578. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6579. bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
  6580. TX_MAX_TSS_RINGS + 1));
  6581. if (!bp->regview) {
  6582. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6583. rc = -ENOMEM;
  6584. goto err_out_release;
  6585. }
  6586. bnx2_set_power_state(bp, PCI_D0);
  6587. /* Configure byte swap and enable write to the reg_window registers.
  6588. * Rely on CPU to do target byte swapping on big endian systems
  6589. * The chip's target access swapping will not swap all accesses
  6590. */
  6591. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG,
  6592. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6593. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6594. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  6595. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6596. if (!pci_is_pcie(pdev)) {
  6597. dev_err(&pdev->dev, "Not PCIE, aborting\n");
  6598. rc = -EIO;
  6599. goto err_out_unmap;
  6600. }
  6601. bp->flags |= BNX2_FLAG_PCIE;
  6602. if (CHIP_REV(bp) == CHIP_REV_Ax)
  6603. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6604. /* AER (Advanced Error Reporting) hooks */
  6605. err = pci_enable_pcie_error_reporting(pdev);
  6606. if (!err)
  6607. bp->flags |= BNX2_FLAG_AER_ENABLED;
  6608. } else {
  6609. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6610. if (bp->pcix_cap == 0) {
  6611. dev_err(&pdev->dev,
  6612. "Cannot find PCIX capability, aborting\n");
  6613. rc = -EIO;
  6614. goto err_out_unmap;
  6615. }
  6616. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6617. }
  6618. if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
  6619. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  6620. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6621. }
  6622. if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
  6623. if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
  6624. bp->flags |= BNX2_FLAG_MSI_CAP;
  6625. }
  6626. /* 5708 cannot support DMA addresses > 40-bit. */
  6627. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  6628. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6629. else
  6630. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6631. /* Configure DMA attributes. */
  6632. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6633. dev->features |= NETIF_F_HIGHDMA;
  6634. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6635. if (rc) {
  6636. dev_err(&pdev->dev,
  6637. "pci_set_consistent_dma_mask failed, aborting\n");
  6638. goto err_out_unmap;
  6639. }
  6640. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6641. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6642. goto err_out_unmap;
  6643. }
  6644. if (!(bp->flags & BNX2_FLAG_PCIE))
  6645. bnx2_get_pci_speed(bp);
  6646. /* 5706A0 may falsely detect SERR and PERR. */
  6647. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6648. reg = REG_RD(bp, PCI_COMMAND);
  6649. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6650. REG_WR(bp, PCI_COMMAND, reg);
  6651. }
  6652. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  6653. !(bp->flags & BNX2_FLAG_PCIX)) {
  6654. dev_err(&pdev->dev,
  6655. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6656. goto err_out_unmap;
  6657. }
  6658. bnx2_init_nvram(bp);
  6659. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6660. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6661. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6662. u32 off = PCI_FUNC(pdev->devfn) << 2;
  6663. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6664. } else
  6665. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6666. /* Get the permanent MAC address. First we need to make sure the
  6667. * firmware is actually running.
  6668. */
  6669. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6670. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6671. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6672. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6673. rc = -ENODEV;
  6674. goto err_out_unmap;
  6675. }
  6676. bnx2_read_vpd_fw_ver(bp);
  6677. j = strlen(bp->fw_version);
  6678. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6679. for (i = 0; i < 3 && j < 24; i++) {
  6680. u8 num, k, skip0;
  6681. if (i == 0) {
  6682. bp->fw_version[j++] = 'b';
  6683. bp->fw_version[j++] = 'c';
  6684. bp->fw_version[j++] = ' ';
  6685. }
  6686. num = (u8) (reg >> (24 - (i * 8)));
  6687. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6688. if (num >= k || !skip0 || k == 1) {
  6689. bp->fw_version[j++] = (num / k) + '0';
  6690. skip0 = 0;
  6691. }
  6692. }
  6693. if (i != 2)
  6694. bp->fw_version[j++] = '.';
  6695. }
  6696. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6697. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6698. bp->wol = 1;
  6699. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6700. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6701. for (i = 0; i < 30; i++) {
  6702. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6703. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6704. break;
  6705. msleep(10);
  6706. }
  6707. }
  6708. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6709. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6710. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6711. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6712. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6713. if (j < 32)
  6714. bp->fw_version[j++] = ' ';
  6715. for (i = 0; i < 3 && j < 28; i++) {
  6716. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6717. reg = be32_to_cpu(reg);
  6718. memcpy(&bp->fw_version[j], &reg, 4);
  6719. j += 4;
  6720. }
  6721. }
  6722. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6723. bp->mac_addr[0] = (u8) (reg >> 8);
  6724. bp->mac_addr[1] = (u8) reg;
  6725. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6726. bp->mac_addr[2] = (u8) (reg >> 24);
  6727. bp->mac_addr[3] = (u8) (reg >> 16);
  6728. bp->mac_addr[4] = (u8) (reg >> 8);
  6729. bp->mac_addr[5] = (u8) reg;
  6730. bp->tx_ring_size = MAX_TX_DESC_CNT;
  6731. bnx2_set_rx_ring_size(bp, 255);
  6732. bp->tx_quick_cons_trip_int = 2;
  6733. bp->tx_quick_cons_trip = 20;
  6734. bp->tx_ticks_int = 18;
  6735. bp->tx_ticks = 80;
  6736. bp->rx_quick_cons_trip_int = 2;
  6737. bp->rx_quick_cons_trip = 12;
  6738. bp->rx_ticks_int = 18;
  6739. bp->rx_ticks = 18;
  6740. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6741. bp->current_interval = BNX2_TIMER_INTERVAL;
  6742. bp->phy_addr = 1;
  6743. /* Disable WOL support if we are running on a SERDES chip. */
  6744. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6745. bnx2_get_5709_media(bp);
  6746. else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
  6747. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6748. bp->phy_port = PORT_TP;
  6749. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6750. bp->phy_port = PORT_FIBRE;
  6751. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6752. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6753. bp->flags |= BNX2_FLAG_NO_WOL;
  6754. bp->wol = 0;
  6755. }
  6756. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  6757. /* Don't do parallel detect on this board because of
  6758. * some board problems. The link will not go down
  6759. * if we do parallel detect.
  6760. */
  6761. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6762. pdev->subsystem_device == 0x310c)
  6763. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6764. } else {
  6765. bp->phy_addr = 2;
  6766. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6767. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6768. }
  6769. } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
  6770. CHIP_NUM(bp) == CHIP_NUM_5708)
  6771. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6772. else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
  6773. (CHIP_REV(bp) == CHIP_REV_Ax ||
  6774. CHIP_REV(bp) == CHIP_REV_Bx))
  6775. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6776. bnx2_init_fw_cap(bp);
  6777. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  6778. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  6779. (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
  6780. !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6781. bp->flags |= BNX2_FLAG_NO_WOL;
  6782. bp->wol = 0;
  6783. }
  6784. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6785. bp->tx_quick_cons_trip_int =
  6786. bp->tx_quick_cons_trip;
  6787. bp->tx_ticks_int = bp->tx_ticks;
  6788. bp->rx_quick_cons_trip_int =
  6789. bp->rx_quick_cons_trip;
  6790. bp->rx_ticks_int = bp->rx_ticks;
  6791. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6792. bp->com_ticks_int = bp->com_ticks;
  6793. bp->cmd_ticks_int = bp->cmd_ticks;
  6794. }
  6795. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6796. *
  6797. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6798. * with byte enables disabled on the unused 32-bit word. This is legal
  6799. * but causes problems on the AMD 8132 which will eventually stop
  6800. * responding after a while.
  6801. *
  6802. * AMD believes this incompatibility is unique to the 5706, and
  6803. * prefers to locally disable MSI rather than globally disabling it.
  6804. */
  6805. if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
  6806. struct pci_dev *amd_8132 = NULL;
  6807. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6808. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6809. amd_8132))) {
  6810. if (amd_8132->revision >= 0x10 &&
  6811. amd_8132->revision <= 0x13) {
  6812. disable_msi = 1;
  6813. pci_dev_put(amd_8132);
  6814. break;
  6815. }
  6816. }
  6817. }
  6818. bnx2_set_default_link(bp);
  6819. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6820. init_timer(&bp->timer);
  6821. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6822. bp->timer.data = (unsigned long) bp;
  6823. bp->timer.function = bnx2_timer;
  6824. #ifdef BCM_CNIC
  6825. if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
  6826. bp->cnic_eth_dev.max_iscsi_conn =
  6827. (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
  6828. BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
  6829. #endif
  6830. pci_save_state(pdev);
  6831. return 0;
  6832. err_out_unmap:
  6833. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6834. pci_disable_pcie_error_reporting(pdev);
  6835. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6836. }
  6837. pci_iounmap(pdev, bp->regview);
  6838. bp->regview = NULL;
  6839. err_out_release:
  6840. pci_release_regions(pdev);
  6841. err_out_disable:
  6842. pci_disable_device(pdev);
  6843. pci_set_drvdata(pdev, NULL);
  6844. err_out:
  6845. return rc;
  6846. }
  6847. static char * __devinit
  6848. bnx2_bus_string(struct bnx2 *bp, char *str)
  6849. {
  6850. char *s = str;
  6851. if (bp->flags & BNX2_FLAG_PCIE) {
  6852. s += sprintf(s, "PCI Express");
  6853. } else {
  6854. s += sprintf(s, "PCI");
  6855. if (bp->flags & BNX2_FLAG_PCIX)
  6856. s += sprintf(s, "-X");
  6857. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6858. s += sprintf(s, " 32-bit");
  6859. else
  6860. s += sprintf(s, " 64-bit");
  6861. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6862. }
  6863. return str;
  6864. }
  6865. static void
  6866. bnx2_del_napi(struct bnx2 *bp)
  6867. {
  6868. int i;
  6869. for (i = 0; i < bp->irq_nvecs; i++)
  6870. netif_napi_del(&bp->bnx2_napi[i].napi);
  6871. }
  6872. static void
  6873. bnx2_init_napi(struct bnx2 *bp)
  6874. {
  6875. int i;
  6876. for (i = 0; i < bp->irq_nvecs; i++) {
  6877. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6878. int (*poll)(struct napi_struct *, int);
  6879. if (i == 0)
  6880. poll = bnx2_poll;
  6881. else
  6882. poll = bnx2_poll_msix;
  6883. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6884. bnapi->bp = bp;
  6885. }
  6886. }
  6887. static const struct net_device_ops bnx2_netdev_ops = {
  6888. .ndo_open = bnx2_open,
  6889. .ndo_start_xmit = bnx2_start_xmit,
  6890. .ndo_stop = bnx2_close,
  6891. .ndo_get_stats64 = bnx2_get_stats64,
  6892. .ndo_set_rx_mode = bnx2_set_rx_mode,
  6893. .ndo_do_ioctl = bnx2_ioctl,
  6894. .ndo_validate_addr = eth_validate_addr,
  6895. .ndo_set_mac_address = bnx2_change_mac_addr,
  6896. .ndo_change_mtu = bnx2_change_mtu,
  6897. .ndo_fix_features = bnx2_fix_features,
  6898. .ndo_set_features = bnx2_set_features,
  6899. .ndo_tx_timeout = bnx2_tx_timeout,
  6900. #ifdef CONFIG_NET_POLL_CONTROLLER
  6901. .ndo_poll_controller = poll_bnx2,
  6902. #endif
  6903. };
  6904. static int __devinit
  6905. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  6906. {
  6907. static int version_printed = 0;
  6908. struct net_device *dev;
  6909. struct bnx2 *bp;
  6910. int rc;
  6911. char str[40];
  6912. if (version_printed++ == 0)
  6913. pr_info("%s", version);
  6914. /* dev zeroed in init_etherdev */
  6915. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  6916. if (!dev)
  6917. return -ENOMEM;
  6918. rc = bnx2_init_board(pdev, dev);
  6919. if (rc < 0)
  6920. goto err_free;
  6921. dev->netdev_ops = &bnx2_netdev_ops;
  6922. dev->watchdog_timeo = TX_TIMEOUT;
  6923. dev->ethtool_ops = &bnx2_ethtool_ops;
  6924. bp = netdev_priv(dev);
  6925. pci_set_drvdata(pdev, dev);
  6926. memcpy(dev->dev_addr, bp->mac_addr, 6);
  6927. memcpy(dev->perm_addr, bp->mac_addr, 6);
  6928. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  6929. NETIF_F_TSO | NETIF_F_TSO_ECN |
  6930. NETIF_F_RXHASH | NETIF_F_RXCSUM;
  6931. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6932. dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
  6933. dev->vlan_features = dev->hw_features;
  6934. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6935. dev->features |= dev->hw_features;
  6936. dev->priv_flags |= IFF_UNICAST_FLT;
  6937. if ((rc = register_netdev(dev))) {
  6938. dev_err(&pdev->dev, "Cannot register net device\n");
  6939. goto error;
  6940. }
  6941. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
  6942. "node addr %pM\n", board_info[ent->driver_data].name,
  6943. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  6944. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  6945. bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
  6946. pdev->irq, dev->dev_addr);
  6947. return 0;
  6948. error:
  6949. iounmap(bp->regview);
  6950. pci_release_regions(pdev);
  6951. pci_disable_device(pdev);
  6952. pci_set_drvdata(pdev, NULL);
  6953. err_free:
  6954. free_netdev(dev);
  6955. return rc;
  6956. }
  6957. static void __devexit
  6958. bnx2_remove_one(struct pci_dev *pdev)
  6959. {
  6960. struct net_device *dev = pci_get_drvdata(pdev);
  6961. struct bnx2 *bp = netdev_priv(dev);
  6962. unregister_netdev(dev);
  6963. del_timer_sync(&bp->timer);
  6964. cancel_work_sync(&bp->reset_task);
  6965. pci_iounmap(bp->pdev, bp->regview);
  6966. kfree(bp->temp_stats_blk);
  6967. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6968. pci_disable_pcie_error_reporting(pdev);
  6969. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6970. }
  6971. bnx2_release_firmware(bp);
  6972. free_netdev(dev);
  6973. pci_release_regions(pdev);
  6974. pci_disable_device(pdev);
  6975. pci_set_drvdata(pdev, NULL);
  6976. }
  6977. static int
  6978. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  6979. {
  6980. struct net_device *dev = pci_get_drvdata(pdev);
  6981. struct bnx2 *bp = netdev_priv(dev);
  6982. /* PCI register 4 needs to be saved whether netif_running() or not.
  6983. * MSI address and data need to be saved if using MSI and
  6984. * netif_running().
  6985. */
  6986. pci_save_state(pdev);
  6987. if (!netif_running(dev))
  6988. return 0;
  6989. cancel_work_sync(&bp->reset_task);
  6990. bnx2_netif_stop(bp, true);
  6991. netif_device_detach(dev);
  6992. del_timer_sync(&bp->timer);
  6993. bnx2_shutdown_chip(bp);
  6994. bnx2_free_skbs(bp);
  6995. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  6996. return 0;
  6997. }
  6998. static int
  6999. bnx2_resume(struct pci_dev *pdev)
  7000. {
  7001. struct net_device *dev = pci_get_drvdata(pdev);
  7002. struct bnx2 *bp = netdev_priv(dev);
  7003. pci_restore_state(pdev);
  7004. if (!netif_running(dev))
  7005. return 0;
  7006. bnx2_set_power_state(bp, PCI_D0);
  7007. netif_device_attach(dev);
  7008. bnx2_init_nic(bp, 1);
  7009. bnx2_netif_start(bp, true);
  7010. return 0;
  7011. }
  7012. /**
  7013. * bnx2_io_error_detected - called when PCI error is detected
  7014. * @pdev: Pointer to PCI device
  7015. * @state: The current pci connection state
  7016. *
  7017. * This function is called after a PCI bus error affecting
  7018. * this device has been detected.
  7019. */
  7020. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  7021. pci_channel_state_t state)
  7022. {
  7023. struct net_device *dev = pci_get_drvdata(pdev);
  7024. struct bnx2 *bp = netdev_priv(dev);
  7025. rtnl_lock();
  7026. netif_device_detach(dev);
  7027. if (state == pci_channel_io_perm_failure) {
  7028. rtnl_unlock();
  7029. return PCI_ERS_RESULT_DISCONNECT;
  7030. }
  7031. if (netif_running(dev)) {
  7032. bnx2_netif_stop(bp, true);
  7033. del_timer_sync(&bp->timer);
  7034. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  7035. }
  7036. pci_disable_device(pdev);
  7037. rtnl_unlock();
  7038. /* Request a slot slot reset. */
  7039. return PCI_ERS_RESULT_NEED_RESET;
  7040. }
  7041. /**
  7042. * bnx2_io_slot_reset - called after the pci bus has been reset.
  7043. * @pdev: Pointer to PCI device
  7044. *
  7045. * Restart the card from scratch, as if from a cold-boot.
  7046. */
  7047. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  7048. {
  7049. struct net_device *dev = pci_get_drvdata(pdev);
  7050. struct bnx2 *bp = netdev_priv(dev);
  7051. pci_ers_result_t result;
  7052. int err;
  7053. rtnl_lock();
  7054. if (pci_enable_device(pdev)) {
  7055. dev_err(&pdev->dev,
  7056. "Cannot re-enable PCI device after reset\n");
  7057. result = PCI_ERS_RESULT_DISCONNECT;
  7058. } else {
  7059. pci_set_master(pdev);
  7060. pci_restore_state(pdev);
  7061. pci_save_state(pdev);
  7062. if (netif_running(dev)) {
  7063. bnx2_set_power_state(bp, PCI_D0);
  7064. bnx2_init_nic(bp, 1);
  7065. }
  7066. result = PCI_ERS_RESULT_RECOVERED;
  7067. }
  7068. rtnl_unlock();
  7069. if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
  7070. return result;
  7071. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7072. if (err) {
  7073. dev_err(&pdev->dev,
  7074. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7075. err); /* non-fatal, continue */
  7076. }
  7077. return result;
  7078. }
  7079. /**
  7080. * bnx2_io_resume - called when traffic can start flowing again.
  7081. * @pdev: Pointer to PCI device
  7082. *
  7083. * This callback is called when the error recovery driver tells us that
  7084. * its OK to resume normal operation.
  7085. */
  7086. static void bnx2_io_resume(struct pci_dev *pdev)
  7087. {
  7088. struct net_device *dev = pci_get_drvdata(pdev);
  7089. struct bnx2 *bp = netdev_priv(dev);
  7090. rtnl_lock();
  7091. if (netif_running(dev))
  7092. bnx2_netif_start(bp, true);
  7093. netif_device_attach(dev);
  7094. rtnl_unlock();
  7095. }
  7096. static struct pci_error_handlers bnx2_err_handler = {
  7097. .error_detected = bnx2_io_error_detected,
  7098. .slot_reset = bnx2_io_slot_reset,
  7099. .resume = bnx2_io_resume,
  7100. };
  7101. static struct pci_driver bnx2_pci_driver = {
  7102. .name = DRV_MODULE_NAME,
  7103. .id_table = bnx2_pci_tbl,
  7104. .probe = bnx2_init_one,
  7105. .remove = __devexit_p(bnx2_remove_one),
  7106. .suspend = bnx2_suspend,
  7107. .resume = bnx2_resume,
  7108. .err_handler = &bnx2_err_handler,
  7109. };
  7110. static int __init bnx2_init(void)
  7111. {
  7112. return pci_register_driver(&bnx2_pci_driver);
  7113. }
  7114. static void __exit bnx2_cleanup(void)
  7115. {
  7116. pci_unregister_driver(&bnx2_pci_driver);
  7117. }
  7118. module_init(bnx2_init);
  7119. module_exit(bnx2_cleanup);