io.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * arch/arm/plat-omap/include/mach/io.h
  3. *
  4. * IO definitions for TI OMAP processors and boards
  5. *
  6. * Copied from arch/arm/mach-sa1100/include/mach/io.h
  7. * Copyright (C) 1997-1999 Russell King
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. *
  32. * Modifications:
  33. * 06-12-1997 RMK Created.
  34. * 07-04-1999 RMK Major cleanup
  35. */
  36. #ifndef __ASM_ARM_ARCH_IO_H
  37. #define __ASM_ARM_ARCH_IO_H
  38. #include <mach/hardware.h>
  39. #define IO_SPACE_LIMIT 0xffffffff
  40. /*
  41. * We don't actually have real ISA nor PCI buses, but there is so many
  42. * drivers out there that might just work if we fake them...
  43. */
  44. #define __io(a) __typesafe_io(a)
  45. #define __mem_pci(a) (a)
  46. /*
  47. * ----------------------------------------------------------------------------
  48. * I/O mapping
  49. * ----------------------------------------------------------------------------
  50. */
  51. #ifdef __ASSEMBLER__
  52. #define IOMEM(x) (x)
  53. #else
  54. #define IOMEM(x) ((void __force __iomem *)(x))
  55. #endif
  56. #define OMAP2_L3_IO_OFFSET 0x90000000
  57. #define OMAP2_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L3_IO_OFFSET) /* L3 */
  58. #define OMAP2_L4_IO_OFFSET 0xb2000000
  59. #define OMAP2_L4_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L4_IO_OFFSET) /* L4 */
  60. #define OMAP4_L3_IO_OFFSET 0xb4000000
  61. #define OMAP4_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_IO_OFFSET) /* L3 */
  62. #define AM33XX_L4_WK_IO_OFFSET 0xb5000000
  63. #define AM33XX_L4_WK_IO_ADDRESS(pa) IOMEM((pa) + AM33XX_L4_WK_IO_OFFSET)
  64. #define OMAP4_L3_PER_IO_OFFSET 0xb1100000
  65. #define OMAP4_L3_PER_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_PER_IO_OFFSET)
  66. #define OMAP4_GPMC_IO_OFFSET 0xa9000000
  67. #define OMAP4_GPMC_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_GPMC_IO_OFFSET)
  68. #define OMAP2_EMU_IO_OFFSET 0xaa800000 /* Emulation */
  69. #define OMAP2_EMU_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_EMU_IO_OFFSET)
  70. /*
  71. * ----------------------------------------------------------------------------
  72. * Omap2 specific IO mapping
  73. * ----------------------------------------------------------------------------
  74. */
  75. /* We map both L3 and L4 on OMAP2 */
  76. #define L3_24XX_PHYS L3_24XX_BASE /* 0x68000000 --> 0xf8000000*/
  77. #define L3_24XX_VIRT (L3_24XX_PHYS + OMAP2_L3_IO_OFFSET)
  78. #define L3_24XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  79. #define L4_24XX_PHYS L4_24XX_BASE /* 0x48000000 --> 0xfa000000 */
  80. #define L4_24XX_VIRT (L4_24XX_PHYS + OMAP2_L4_IO_OFFSET)
  81. #define L4_24XX_SIZE SZ_1M /* 1MB of 128MB used, want 1MB sect */
  82. #define L4_WK_243X_PHYS L4_WK_243X_BASE /* 0x49000000 --> 0xfb000000 */
  83. #define L4_WK_243X_VIRT (L4_WK_243X_PHYS + OMAP2_L4_IO_OFFSET)
  84. #define L4_WK_243X_SIZE SZ_1M
  85. #define OMAP243X_GPMC_PHYS OMAP243X_GPMC_BASE
  86. #define OMAP243X_GPMC_VIRT (OMAP243X_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
  87. /* 0x6e000000 --> 0xfe000000 */
  88. #define OMAP243X_GPMC_SIZE SZ_1M
  89. #define OMAP243X_SDRC_PHYS OMAP243X_SDRC_BASE
  90. /* 0x6D000000 --> 0xfd000000 */
  91. #define OMAP243X_SDRC_VIRT (OMAP243X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
  92. #define OMAP243X_SDRC_SIZE SZ_1M
  93. #define OMAP243X_SMS_PHYS OMAP243X_SMS_BASE
  94. /* 0x6c000000 --> 0xfc000000 */
  95. #define OMAP243X_SMS_VIRT (OMAP243X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
  96. #define OMAP243X_SMS_SIZE SZ_1M
  97. /* 2420 IVA */
  98. #define DSP_MEM_2420_PHYS OMAP2420_DSP_MEM_BASE
  99. /* 0x58000000 --> 0xfc100000 */
  100. #define DSP_MEM_2420_VIRT 0xfc100000
  101. #define DSP_MEM_2420_SIZE 0x28000
  102. #define DSP_IPI_2420_PHYS OMAP2420_DSP_IPI_BASE
  103. /* 0x59000000 --> 0xfc128000 */
  104. #define DSP_IPI_2420_VIRT 0xfc128000
  105. #define DSP_IPI_2420_SIZE SZ_4K
  106. #define DSP_MMU_2420_PHYS OMAP2420_DSP_MMU_BASE
  107. /* 0x5a000000 --> 0xfc129000 */
  108. #define DSP_MMU_2420_VIRT 0xfc129000
  109. #define DSP_MMU_2420_SIZE SZ_4K
  110. /* 2430 IVA2.1 - currently unmapped */
  111. /*
  112. * ----------------------------------------------------------------------------
  113. * Omap3 specific IO mapping
  114. * ----------------------------------------------------------------------------
  115. */
  116. /* We map both L3 and L4 on OMAP3 */
  117. #define L3_34XX_PHYS L3_34XX_BASE /* 0x68000000 --> 0xf8000000 */
  118. #define L3_34XX_VIRT (L3_34XX_PHYS + OMAP2_L3_IO_OFFSET)
  119. #define L3_34XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  120. #define L4_34XX_PHYS L4_34XX_BASE /* 0x48000000 --> 0xfa000000 */
  121. #define L4_34XX_VIRT (L4_34XX_PHYS + OMAP2_L4_IO_OFFSET)
  122. #define L4_34XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
  123. /*
  124. * ----------------------------------------------------------------------------
  125. * AM33XX specific IO mapping
  126. * ----------------------------------------------------------------------------
  127. */
  128. #define L4_WK_AM33XX_PHYS L4_WK_AM33XX_BASE
  129. #define L4_WK_AM33XX_VIRT (L4_WK_AM33XX_PHYS + AM33XX_L4_WK_IO_OFFSET)
  130. #define L4_WK_AM33XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
  131. /*
  132. * Need to look at the Size 4M for L4.
  133. * VPOM3430 was not working for Int controller
  134. */
  135. #define L4_PER_34XX_PHYS L4_PER_34XX_BASE
  136. /* 0x49000000 --> 0xfb000000 */
  137. #define L4_PER_34XX_VIRT (L4_PER_34XX_PHYS + OMAP2_L4_IO_OFFSET)
  138. #define L4_PER_34XX_SIZE SZ_1M
  139. #define L4_EMU_34XX_PHYS L4_EMU_34XX_BASE
  140. /* 0x54000000 --> 0xfe800000 */
  141. #define L4_EMU_34XX_VIRT (L4_EMU_34XX_PHYS + OMAP2_EMU_IO_OFFSET)
  142. #define L4_EMU_34XX_SIZE SZ_8M
  143. #define OMAP34XX_GPMC_PHYS OMAP34XX_GPMC_BASE
  144. /* 0x6e000000 --> 0xfe000000 */
  145. #define OMAP34XX_GPMC_VIRT (OMAP34XX_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
  146. #define OMAP34XX_GPMC_SIZE SZ_1M
  147. #define OMAP343X_SMS_PHYS OMAP343X_SMS_BASE
  148. /* 0x6c000000 --> 0xfc000000 */
  149. #define OMAP343X_SMS_VIRT (OMAP343X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
  150. #define OMAP343X_SMS_SIZE SZ_1M
  151. #define OMAP343X_SDRC_PHYS OMAP343X_SDRC_BASE
  152. /* 0x6D000000 --> 0xfd000000 */
  153. #define OMAP343X_SDRC_VIRT (OMAP343X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
  154. #define OMAP343X_SDRC_SIZE SZ_1M
  155. /* 3430 IVA - currently unmapped */
  156. /*
  157. * ----------------------------------------------------------------------------
  158. * Omap4 specific IO mapping
  159. * ----------------------------------------------------------------------------
  160. */
  161. /* We map both L3 and L4 on OMAP4 */
  162. #define L3_44XX_PHYS L3_44XX_BASE /* 0x44000000 --> 0xf8000000 */
  163. #define L3_44XX_VIRT (L3_44XX_PHYS + OMAP4_L3_IO_OFFSET)
  164. #define L3_44XX_SIZE SZ_1M
  165. #define L4_44XX_PHYS L4_44XX_BASE /* 0x4a000000 --> 0xfc000000 */
  166. #define L4_44XX_VIRT (L4_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  167. #define L4_44XX_SIZE SZ_4M
  168. #define L4_PER_44XX_PHYS L4_PER_44XX_BASE
  169. /* 0x48000000 --> 0xfa000000 */
  170. #define L4_PER_44XX_VIRT (L4_PER_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  171. #define L4_PER_44XX_SIZE SZ_4M
  172. #define L4_ABE_44XX_PHYS L4_ABE_44XX_BASE
  173. /* 0x49000000 --> 0xfb000000 */
  174. #define L4_ABE_44XX_VIRT (L4_ABE_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  175. #define L4_ABE_44XX_SIZE SZ_1M
  176. #define L4_EMU_44XX_PHYS L4_EMU_44XX_BASE
  177. /* 0x54000000 --> 0xfe800000 */
  178. #define L4_EMU_44XX_VIRT (L4_EMU_44XX_PHYS + OMAP2_EMU_IO_OFFSET)
  179. #define L4_EMU_44XX_SIZE SZ_8M
  180. #define OMAP44XX_GPMC_PHYS OMAP44XX_GPMC_BASE
  181. /* 0x50000000 --> 0xf9000000 */
  182. #define OMAP44XX_GPMC_VIRT (OMAP44XX_GPMC_PHYS + OMAP4_GPMC_IO_OFFSET)
  183. #define OMAP44XX_GPMC_SIZE SZ_1M
  184. #define OMAP44XX_EMIF1_PHYS OMAP44XX_EMIF1_BASE
  185. /* 0x4c000000 --> 0xfd100000 */
  186. #define OMAP44XX_EMIF1_VIRT (OMAP44XX_EMIF1_PHYS + OMAP4_L3_PER_IO_OFFSET)
  187. #define OMAP44XX_EMIF1_SIZE SZ_1M
  188. #define OMAP44XX_EMIF2_PHYS OMAP44XX_EMIF2_BASE
  189. /* 0x4d000000 --> 0xfd200000 */
  190. #define OMAP44XX_EMIF2_SIZE SZ_1M
  191. #define OMAP44XX_EMIF2_VIRT (OMAP44XX_EMIF1_VIRT + OMAP44XX_EMIF1_SIZE)
  192. #define OMAP44XX_DMM_PHYS OMAP44XX_DMM_BASE
  193. /* 0x4e000000 --> 0xfd300000 */
  194. #define OMAP44XX_DMM_SIZE SZ_1M
  195. #define OMAP44XX_DMM_VIRT (OMAP44XX_EMIF2_VIRT + OMAP44XX_EMIF2_SIZE)
  196. /*
  197. * ----------------------------------------------------------------------------
  198. * Omap specific register access
  199. * ----------------------------------------------------------------------------
  200. */
  201. #ifndef __ASSEMBLER__
  202. /*
  203. * NOTE: Please use ioremap + __raw_read/write where possible instead of these
  204. */
  205. extern u8 omap_readb(u32 pa);
  206. extern u16 omap_readw(u32 pa);
  207. extern u32 omap_readl(u32 pa);
  208. extern void omap_writeb(u8 v, u32 pa);
  209. extern void omap_writew(u16 v, u32 pa);
  210. extern void omap_writel(u32 v, u32 pa);
  211. #endif
  212. #endif