ep0.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
  54. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  55. struct dwc3_ep *dep, struct dwc3_request *req);
  56. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  57. {
  58. switch (state) {
  59. case EP0_UNCONNECTED:
  60. return "Unconnected";
  61. case EP0_SETUP_PHASE:
  62. return "Setup Phase";
  63. case EP0_DATA_PHASE:
  64. return "Data Phase";
  65. case EP0_STATUS_PHASE:
  66. return "Status Phase";
  67. default:
  68. return "UNKNOWN";
  69. }
  70. }
  71. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  72. u32 len, u32 type)
  73. {
  74. struct dwc3_gadget_ep_cmd_params params;
  75. struct dwc3_trb *trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb = dwc->ep0_trb;
  84. trb->bpl = lower_32_bits(buf_dma);
  85. trb->bph = upper_32_bits(buf_dma);
  86. trb->size = len;
  87. trb->ctrl = type;
  88. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  89. | DWC3_TRB_CTRL_LST
  90. | DWC3_TRB_CTRL_IOC
  91. | DWC3_TRB_CTRL_ISP_IMI);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. req->request.actual = 0;
  112. req->request.status = -EINPROGRESS;
  113. req->epnum = dep->number;
  114. list_add_tail(&req->list, &dep->request_list);
  115. /*
  116. * Gadget driver might not be quick enough to queue a request
  117. * before we get a Transfer Not Ready event on this endpoint.
  118. *
  119. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  120. * flag is set, it's telling us that as soon as Gadget queues the
  121. * required request, we should kick the transfer here because the
  122. * IRQ we were waiting for is long gone.
  123. */
  124. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  125. unsigned direction;
  126. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  127. if (dwc->ep0state != EP0_DATA_PHASE) {
  128. dev_WARN(dwc->dev, "Unexpected pending request\n");
  129. return 0;
  130. }
  131. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  132. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  133. DWC3_EP0_DIR_IN);
  134. return 0;
  135. }
  136. /*
  137. * In case gadget driver asked us to delay the STATUS phase,
  138. * handle it here.
  139. */
  140. if (dwc->delayed_status) {
  141. dwc->delayed_status = false;
  142. if (dwc->ep0state == EP0_STATUS_PHASE)
  143. __dwc3_ep0_do_control_status(dwc, dwc->eps[1]);
  144. else
  145. dev_dbg(dwc->dev, "too early for delayed status\n");
  146. return 0;
  147. }
  148. /*
  149. * Unfortunately we have uncovered a limitation wrt the Data Phase.
  150. *
  151. * Section 9.4 says we can wait for the XferNotReady(DATA) event to
  152. * come before issueing Start Transfer command, but if we do, we will
  153. * miss situations where the host starts another SETUP phase instead of
  154. * the DATA phase. Such cases happen at least on TD.7.6 of the Link
  155. * Layer Compliance Suite.
  156. *
  157. * The problem surfaces due to the fact that in case of back-to-back
  158. * SETUP packets there will be no XferNotReady(DATA) generated and we
  159. * will be stuck waiting for XferNotReady(DATA) forever.
  160. *
  161. * By looking at tables 9-13 and 9-14 of the Databook, we can see that
  162. * it tells us to start Data Phase right away. It also mentions that if
  163. * we receive a SETUP phase instead of the DATA phase, core will issue
  164. * XferComplete for the DATA phase, before actually initiating it in
  165. * the wire, with the TRB's status set to "SETUP_PENDING". Such status
  166. * can only be used to print some debugging logs, as the core expects
  167. * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
  168. * just so it completes right away, without transferring anything and,
  169. * only then, we can go back to the SETUP phase.
  170. *
  171. * Because of this scenario, SNPS decided to change the programming
  172. * model of control transfers and support on-demand transfers only for
  173. * the STATUS phase. To fix the issue we have now, we will always wait
  174. * for gadget driver to queue the DATA phase's struct usb_request, then
  175. * start it right away.
  176. *
  177. * If we're actually in a 2-stage transfer, we will wait for
  178. * XferNotReady(STATUS).
  179. */
  180. if (dwc->three_stage_setup) {
  181. unsigned direction;
  182. direction = dwc->ep0_expect_in;
  183. dwc->ep0state = EP0_DATA_PHASE;
  184. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  185. dep->flags &= ~DWC3_EP0_DIR_IN;
  186. }
  187. return 0;
  188. }
  189. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  190. gfp_t gfp_flags)
  191. {
  192. struct dwc3_request *req = to_dwc3_request(request);
  193. struct dwc3_ep *dep = to_dwc3_ep(ep);
  194. struct dwc3 *dwc = dep->dwc;
  195. unsigned long flags;
  196. int ret;
  197. spin_lock_irqsave(&dwc->lock, flags);
  198. if (!dep->endpoint.desc) {
  199. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  200. request, dep->name);
  201. ret = -ESHUTDOWN;
  202. goto out;
  203. }
  204. /* we share one TRB for ep0/1 */
  205. if (!list_empty(&dep->request_list)) {
  206. ret = -EBUSY;
  207. goto out;
  208. }
  209. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  210. request, dep->name, request->length,
  211. dwc3_ep0_state_string(dwc->ep0state));
  212. ret = __dwc3_gadget_ep0_queue(dep, req);
  213. out:
  214. spin_unlock_irqrestore(&dwc->lock, flags);
  215. return ret;
  216. }
  217. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  218. {
  219. struct dwc3_ep *dep = dwc->eps[0];
  220. /* stall is always issued on EP0 */
  221. __dwc3_gadget_ep_set_halt(dep, 1);
  222. dep->flags = DWC3_EP_ENABLED;
  223. dwc->delayed_status = false;
  224. if (!list_empty(&dep->request_list)) {
  225. struct dwc3_request *req;
  226. req = next_request(&dep->request_list);
  227. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  228. }
  229. dwc->ep0state = EP0_SETUP_PHASE;
  230. dwc3_ep0_out_start(dwc);
  231. }
  232. int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
  233. {
  234. struct dwc3_ep *dep = to_dwc3_ep(ep);
  235. struct dwc3 *dwc = dep->dwc;
  236. dwc3_ep0_stall_and_restart(dwc);
  237. return 0;
  238. }
  239. void dwc3_ep0_out_start(struct dwc3 *dwc)
  240. {
  241. int ret;
  242. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  243. DWC3_TRBCTL_CONTROL_SETUP);
  244. WARN_ON(ret < 0);
  245. }
  246. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  247. {
  248. struct dwc3_ep *dep;
  249. u32 windex = le16_to_cpu(wIndex_le);
  250. u32 epnum;
  251. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  252. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  253. epnum |= 1;
  254. dep = dwc->eps[epnum];
  255. if (dep->flags & DWC3_EP_ENABLED)
  256. return dep;
  257. return NULL;
  258. }
  259. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  260. {
  261. }
  262. /*
  263. * ch 9.4.5
  264. */
  265. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  266. struct usb_ctrlrequest *ctrl)
  267. {
  268. struct dwc3_ep *dep;
  269. u32 recip;
  270. u32 reg;
  271. u16 usb_status = 0;
  272. __le16 *response_pkt;
  273. recip = ctrl->bRequestType & USB_RECIP_MASK;
  274. switch (recip) {
  275. case USB_RECIP_DEVICE:
  276. /*
  277. * LTM will be set once we know how to set this in HW.
  278. */
  279. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  280. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  281. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  282. if (reg & DWC3_DCTL_INITU1ENA)
  283. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  284. if (reg & DWC3_DCTL_INITU2ENA)
  285. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  286. }
  287. break;
  288. case USB_RECIP_INTERFACE:
  289. /*
  290. * Function Remote Wake Capable D0
  291. * Function Remote Wakeup D1
  292. */
  293. break;
  294. case USB_RECIP_ENDPOINT:
  295. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  296. if (!dep)
  297. return -EINVAL;
  298. if (dep->flags & DWC3_EP_STALL)
  299. usb_status = 1 << USB_ENDPOINT_HALT;
  300. break;
  301. default:
  302. return -EINVAL;
  303. };
  304. response_pkt = (__le16 *) dwc->setup_buf;
  305. *response_pkt = cpu_to_le16(usb_status);
  306. dep = dwc->eps[0];
  307. dwc->ep0_usb_req.dep = dep;
  308. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  309. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  310. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  311. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  312. }
  313. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  314. struct usb_ctrlrequest *ctrl, int set)
  315. {
  316. struct dwc3_ep *dep;
  317. u32 recip;
  318. u32 wValue;
  319. u32 wIndex;
  320. u32 reg;
  321. int ret;
  322. wValue = le16_to_cpu(ctrl->wValue);
  323. wIndex = le16_to_cpu(ctrl->wIndex);
  324. recip = ctrl->bRequestType & USB_RECIP_MASK;
  325. switch (recip) {
  326. case USB_RECIP_DEVICE:
  327. switch (wValue) {
  328. case USB_DEVICE_REMOTE_WAKEUP:
  329. break;
  330. /*
  331. * 9.4.1 says only only for SS, in AddressState only for
  332. * default control pipe
  333. */
  334. case USB_DEVICE_U1_ENABLE:
  335. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  336. return -EINVAL;
  337. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  338. return -EINVAL;
  339. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  340. if (set)
  341. reg |= DWC3_DCTL_INITU1ENA;
  342. else
  343. reg &= ~DWC3_DCTL_INITU1ENA;
  344. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  345. break;
  346. case USB_DEVICE_U2_ENABLE:
  347. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  348. return -EINVAL;
  349. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  350. return -EINVAL;
  351. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  352. if (set)
  353. reg |= DWC3_DCTL_INITU2ENA;
  354. else
  355. reg &= ~DWC3_DCTL_INITU2ENA;
  356. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  357. break;
  358. case USB_DEVICE_LTM_ENABLE:
  359. return -EINVAL;
  360. break;
  361. case USB_DEVICE_TEST_MODE:
  362. if ((wIndex & 0xff) != 0)
  363. return -EINVAL;
  364. if (!set)
  365. return -EINVAL;
  366. dwc->test_mode_nr = wIndex >> 8;
  367. dwc->test_mode = true;
  368. break;
  369. default:
  370. return -EINVAL;
  371. }
  372. break;
  373. case USB_RECIP_INTERFACE:
  374. switch (wValue) {
  375. case USB_INTRF_FUNC_SUSPEND:
  376. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  377. /* XXX enable Low power suspend */
  378. ;
  379. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  380. /* XXX enable remote wakeup */
  381. ;
  382. break;
  383. default:
  384. return -EINVAL;
  385. }
  386. break;
  387. case USB_RECIP_ENDPOINT:
  388. switch (wValue) {
  389. case USB_ENDPOINT_HALT:
  390. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  391. if (!dep)
  392. return -EINVAL;
  393. ret = __dwc3_gadget_ep_set_halt(dep, set);
  394. if (ret)
  395. return -EINVAL;
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. break;
  401. default:
  402. return -EINVAL;
  403. };
  404. return 0;
  405. }
  406. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  407. {
  408. u32 addr;
  409. u32 reg;
  410. addr = le16_to_cpu(ctrl->wValue);
  411. if (addr > 127) {
  412. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  413. return -EINVAL;
  414. }
  415. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  416. dev_dbg(dwc->dev, "trying to set address when configured\n");
  417. return -EINVAL;
  418. }
  419. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  420. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  421. reg |= DWC3_DCFG_DEVADDR(addr);
  422. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  423. if (addr)
  424. dwc->dev_state = DWC3_ADDRESS_STATE;
  425. else
  426. dwc->dev_state = DWC3_DEFAULT_STATE;
  427. return 0;
  428. }
  429. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  430. {
  431. int ret;
  432. spin_unlock(&dwc->lock);
  433. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  434. spin_lock(&dwc->lock);
  435. return ret;
  436. }
  437. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  438. {
  439. u32 cfg;
  440. int ret;
  441. u32 reg;
  442. dwc->start_config_issued = false;
  443. cfg = le16_to_cpu(ctrl->wValue);
  444. switch (dwc->dev_state) {
  445. case DWC3_DEFAULT_STATE:
  446. return -EINVAL;
  447. break;
  448. case DWC3_ADDRESS_STATE:
  449. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  450. /* if the cfg matches and the cfg is non zero */
  451. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  452. dwc->dev_state = DWC3_CONFIGURED_STATE;
  453. /*
  454. * Enable transition to U1/U2 state when
  455. * nothing is pending from application.
  456. */
  457. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  458. reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
  459. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  460. dwc->resize_fifos = true;
  461. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  462. }
  463. break;
  464. case DWC3_CONFIGURED_STATE:
  465. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  466. if (!cfg)
  467. dwc->dev_state = DWC3_ADDRESS_STATE;
  468. break;
  469. default:
  470. ret = -EINVAL;
  471. }
  472. return ret;
  473. }
  474. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  475. {
  476. struct dwc3_ep *dep = to_dwc3_ep(ep);
  477. struct dwc3 *dwc = dep->dwc;
  478. u32 param = 0;
  479. u32 reg;
  480. struct timing {
  481. u8 u1sel;
  482. u8 u1pel;
  483. u16 u2sel;
  484. u16 u2pel;
  485. } __packed timing;
  486. int ret;
  487. memcpy(&timing, req->buf, sizeof(timing));
  488. dwc->u1sel = timing.u1sel;
  489. dwc->u1pel = timing.u1pel;
  490. dwc->u2sel = le16_to_cpu(timing.u2sel);
  491. dwc->u2pel = le16_to_cpu(timing.u2pel);
  492. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  493. if (reg & DWC3_DCTL_INITU2ENA)
  494. param = dwc->u2pel;
  495. if (reg & DWC3_DCTL_INITU1ENA)
  496. param = dwc->u1pel;
  497. /*
  498. * According to Synopsys Databook, if parameter is
  499. * greater than 125, a value of zero should be
  500. * programmed in the register.
  501. */
  502. if (param > 125)
  503. param = 0;
  504. /* now that we have the time, issue DGCMD Set Sel */
  505. ret = dwc3_send_gadget_generic_command(dwc,
  506. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  507. WARN_ON(ret < 0);
  508. }
  509. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  510. {
  511. struct dwc3_ep *dep;
  512. u16 wLength;
  513. u16 wValue;
  514. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  515. return -EINVAL;
  516. wValue = le16_to_cpu(ctrl->wValue);
  517. wLength = le16_to_cpu(ctrl->wLength);
  518. if (wLength != 6) {
  519. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  520. wLength);
  521. return -EINVAL;
  522. }
  523. /*
  524. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  525. * queue a usb_request for 6 bytes.
  526. *
  527. * Remember, though, this controller can't handle non-wMaxPacketSize
  528. * aligned transfers on the OUT direction, so we queue a request for
  529. * wMaxPacketSize instead.
  530. */
  531. dep = dwc->eps[0];
  532. dwc->ep0_usb_req.dep = dep;
  533. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  534. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  535. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  536. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  537. }
  538. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  539. {
  540. u16 wLength;
  541. u16 wValue;
  542. u16 wIndex;
  543. wValue = le16_to_cpu(ctrl->wValue);
  544. wLength = le16_to_cpu(ctrl->wLength);
  545. wIndex = le16_to_cpu(ctrl->wIndex);
  546. if (wIndex || wLength)
  547. return -EINVAL;
  548. /*
  549. * REVISIT It's unclear from Databook what to do with this
  550. * value. For now, just cache it.
  551. */
  552. dwc->isoch_delay = wValue;
  553. return 0;
  554. }
  555. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  556. {
  557. int ret;
  558. switch (ctrl->bRequest) {
  559. case USB_REQ_GET_STATUS:
  560. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  561. ret = dwc3_ep0_handle_status(dwc, ctrl);
  562. break;
  563. case USB_REQ_CLEAR_FEATURE:
  564. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  565. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  566. break;
  567. case USB_REQ_SET_FEATURE:
  568. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  569. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  570. break;
  571. case USB_REQ_SET_ADDRESS:
  572. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  573. ret = dwc3_ep0_set_address(dwc, ctrl);
  574. break;
  575. case USB_REQ_SET_CONFIGURATION:
  576. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  577. ret = dwc3_ep0_set_config(dwc, ctrl);
  578. break;
  579. case USB_REQ_SET_SEL:
  580. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  581. ret = dwc3_ep0_set_sel(dwc, ctrl);
  582. break;
  583. case USB_REQ_SET_ISOCH_DELAY:
  584. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  585. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  586. break;
  587. default:
  588. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  589. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  590. break;
  591. };
  592. return ret;
  593. }
  594. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  595. const struct dwc3_event_depevt *event)
  596. {
  597. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  598. int ret = -EINVAL;
  599. u32 len;
  600. if (!dwc->gadget_driver)
  601. goto out;
  602. len = le16_to_cpu(ctrl->wLength);
  603. if (!len) {
  604. dwc->three_stage_setup = false;
  605. dwc->ep0_expect_in = false;
  606. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  607. } else {
  608. dwc->three_stage_setup = true;
  609. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  610. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  611. }
  612. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  613. ret = dwc3_ep0_std_request(dwc, ctrl);
  614. else
  615. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  616. if (ret == USB_GADGET_DELAYED_STATUS)
  617. dwc->delayed_status = true;
  618. out:
  619. if (ret < 0)
  620. dwc3_ep0_stall_and_restart(dwc);
  621. }
  622. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  623. const struct dwc3_event_depevt *event)
  624. {
  625. struct dwc3_request *r = NULL;
  626. struct usb_request *ur;
  627. struct dwc3_trb *trb;
  628. struct dwc3_ep *ep0;
  629. u32 transferred;
  630. u32 status;
  631. u32 length;
  632. u8 epnum;
  633. epnum = event->endpoint_number;
  634. ep0 = dwc->eps[0];
  635. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  636. r = next_request(&ep0->request_list);
  637. ur = &r->request;
  638. trb = dwc->ep0_trb;
  639. status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  640. if (status == DWC3_TRBSTS_SETUP_PENDING) {
  641. dev_dbg(dwc->dev, "Setup Pending received\n");
  642. if (r)
  643. dwc3_gadget_giveback(ep0, r, -ECONNRESET);
  644. return;
  645. }
  646. length = trb->size & DWC3_TRB_SIZE_MASK;
  647. if (dwc->ep0_bounced) {
  648. unsigned transfer_size = ur->length;
  649. unsigned maxp = ep0->endpoint.maxpacket;
  650. transfer_size += (maxp - (transfer_size % maxp));
  651. transferred = min_t(u32, ur->length,
  652. transfer_size - length);
  653. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  654. dwc->ep0_bounced = false;
  655. } else {
  656. transferred = ur->length - length;
  657. }
  658. ur->actual += transferred;
  659. if ((epnum & 1) && ur->actual < ur->length) {
  660. /* for some reason we did not get everything out */
  661. dwc3_ep0_stall_and_restart(dwc);
  662. } else {
  663. /*
  664. * handle the case where we have to send a zero packet. This
  665. * seems to be case when req.length > maxpacket. Could it be?
  666. */
  667. if (r)
  668. dwc3_gadget_giveback(ep0, r, 0);
  669. }
  670. }
  671. static void dwc3_ep0_complete_status(struct dwc3 *dwc,
  672. const struct dwc3_event_depevt *event)
  673. {
  674. struct dwc3_request *r;
  675. struct dwc3_ep *dep;
  676. struct dwc3_trb *trb;
  677. u32 status;
  678. dep = dwc->eps[0];
  679. trb = dwc->ep0_trb;
  680. if (!list_empty(&dep->request_list)) {
  681. r = next_request(&dep->request_list);
  682. dwc3_gadget_giveback(dep, r, 0);
  683. }
  684. if (dwc->test_mode) {
  685. int ret;
  686. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  687. if (ret < 0) {
  688. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  689. dwc->test_mode_nr);
  690. dwc3_ep0_stall_and_restart(dwc);
  691. return;
  692. }
  693. }
  694. status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  695. if (status == DWC3_TRBSTS_SETUP_PENDING)
  696. dev_dbg(dwc->dev, "Setup Pending received\n");
  697. dwc->ep0state = EP0_SETUP_PHASE;
  698. dwc3_ep0_out_start(dwc);
  699. }
  700. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  701. const struct dwc3_event_depevt *event)
  702. {
  703. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  704. dep->flags &= ~DWC3_EP_BUSY;
  705. dep->resource_index = 0;
  706. dwc->setup_packet_pending = false;
  707. switch (dwc->ep0state) {
  708. case EP0_SETUP_PHASE:
  709. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  710. dwc3_ep0_inspect_setup(dwc, event);
  711. break;
  712. case EP0_DATA_PHASE:
  713. dev_vdbg(dwc->dev, "Data Phase\n");
  714. dwc3_ep0_complete_data(dwc, event);
  715. break;
  716. case EP0_STATUS_PHASE:
  717. dev_vdbg(dwc->dev, "Status Phase\n");
  718. dwc3_ep0_complete_status(dwc, event);
  719. break;
  720. default:
  721. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  722. }
  723. }
  724. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  725. struct dwc3_ep *dep, struct dwc3_request *req)
  726. {
  727. int ret;
  728. req->direction = !!dep->number;
  729. if (req->request.length == 0) {
  730. ret = dwc3_ep0_start_trans(dwc, dep->number,
  731. dwc->ctrl_req_addr, 0,
  732. DWC3_TRBCTL_CONTROL_DATA);
  733. } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
  734. && (dep->number == 0)) {
  735. u32 transfer_size;
  736. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  737. dep->number);
  738. if (ret) {
  739. dev_dbg(dwc->dev, "failed to map request\n");
  740. return;
  741. }
  742. WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
  743. transfer_size = roundup(req->request.length,
  744. (u32) dep->endpoint.maxpacket);
  745. dwc->ep0_bounced = true;
  746. /*
  747. * REVISIT in case request length is bigger than
  748. * DWC3_EP0_BOUNCE_SIZE we will need two chained
  749. * TRBs to handle the transfer.
  750. */
  751. ret = dwc3_ep0_start_trans(dwc, dep->number,
  752. dwc->ep0_bounce_addr, transfer_size,
  753. DWC3_TRBCTL_CONTROL_DATA);
  754. } else {
  755. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  756. dep->number);
  757. if (ret) {
  758. dev_dbg(dwc->dev, "failed to map request\n");
  759. return;
  760. }
  761. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  762. req->request.length, DWC3_TRBCTL_CONTROL_DATA);
  763. }
  764. WARN_ON(ret < 0);
  765. }
  766. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  767. {
  768. struct dwc3 *dwc = dep->dwc;
  769. u32 type;
  770. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  771. : DWC3_TRBCTL_CONTROL_STATUS2;
  772. return dwc3_ep0_start_trans(dwc, dep->number,
  773. dwc->ctrl_req_addr, 0, type);
  774. }
  775. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
  776. {
  777. if (dwc->resize_fifos) {
  778. dev_dbg(dwc->dev, "starting to resize fifos\n");
  779. dwc3_gadget_resize_tx_fifos(dwc);
  780. dwc->resize_fifos = 0;
  781. }
  782. WARN_ON(dwc3_ep0_start_control_status(dep));
  783. }
  784. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  785. const struct dwc3_event_depevt *event)
  786. {
  787. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  788. __dwc3_ep0_do_control_status(dwc, dep);
  789. }
  790. static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
  791. {
  792. struct dwc3_gadget_ep_cmd_params params;
  793. u32 cmd;
  794. int ret;
  795. if (!dep->resource_index)
  796. return;
  797. cmd = DWC3_DEPCMD_ENDTRANSFER;
  798. cmd |= DWC3_DEPCMD_CMDIOC;
  799. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  800. memset(&params, 0, sizeof(params));
  801. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  802. WARN_ON_ONCE(ret);
  803. dep->resource_index = 0;
  804. }
  805. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  806. const struct dwc3_event_depevt *event)
  807. {
  808. dwc->setup_packet_pending = true;
  809. switch (event->status) {
  810. case DEPEVT_STATUS_CONTROL_DATA:
  811. dev_vdbg(dwc->dev, "Control Data\n");
  812. /*
  813. * We already have a DATA transfer in the controller's cache,
  814. * if we receive a XferNotReady(DATA) we will ignore it, unless
  815. * it's for the wrong direction.
  816. *
  817. * In that case, we must issue END_TRANSFER command to the Data
  818. * Phase we already have started and issue SetStall on the
  819. * control endpoint.
  820. */
  821. if (dwc->ep0_expect_in != event->endpoint_number) {
  822. struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
  823. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  824. dwc3_ep0_end_control_data(dwc, dep);
  825. dwc3_ep0_stall_and_restart(dwc);
  826. return;
  827. }
  828. break;
  829. case DEPEVT_STATUS_CONTROL_STATUS:
  830. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
  831. return;
  832. dev_vdbg(dwc->dev, "Control Status\n");
  833. dwc->ep0state = EP0_STATUS_PHASE;
  834. if (dwc->delayed_status) {
  835. WARN_ON_ONCE(event->endpoint_number != 1);
  836. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  837. return;
  838. }
  839. dwc3_ep0_do_control_status(dwc, event);
  840. }
  841. }
  842. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  843. const struct dwc3_event_depevt *event)
  844. {
  845. u8 epnum = event->endpoint_number;
  846. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  847. dwc3_ep_event_string(event->endpoint_event),
  848. epnum >> 1, (epnum & 1) ? "in" : "out",
  849. dwc3_ep0_state_string(dwc->ep0state));
  850. switch (event->endpoint_event) {
  851. case DWC3_DEPEVT_XFERCOMPLETE:
  852. dwc3_ep0_xfer_complete(dwc, event);
  853. break;
  854. case DWC3_DEPEVT_XFERNOTREADY:
  855. dwc3_ep0_xfernotready(dwc, event);
  856. break;
  857. case DWC3_DEPEVT_XFERINPROGRESS:
  858. case DWC3_DEPEVT_RXTXFIFOEVT:
  859. case DWC3_DEPEVT_STREAMEVT:
  860. case DWC3_DEPEVT_EPCMDCMPLT:
  861. break;
  862. }
  863. }