omap-serial.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  55. /* FCR register bitmasks */
  56. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  57. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  58. /* MVR register bitmasks */
  59. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  60. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  61. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  62. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  63. #define OMAP_UART_MVR_MAJ_MASK 0x700
  64. #define OMAP_UART_MVR_MAJ_SHIFT 8
  65. #define OMAP_UART_MVR_MIN_MASK 0x3f
  66. #define OMAP_UART_DMA_CH_FREE -1
  67. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  68. #define OMAP_MODE13X_SPEED 230400
  69. /* WER = 0x7F
  70. * Enable module level wakeup in WER reg
  71. */
  72. #define OMAP_UART_WER_MOD_WKUP 0X7F
  73. /* Enable XON/XOFF flow control on output */
  74. #define OMAP_UART_SW_TX 0x08
  75. /* Enable XON/XOFF flow control on input */
  76. #define OMAP_UART_SW_RX 0x02
  77. #define OMAP_UART_SW_CLR 0xF0
  78. #define OMAP_UART_TCR_TRIG 0x0F
  79. struct uart_omap_dma {
  80. u8 uart_dma_tx;
  81. u8 uart_dma_rx;
  82. int rx_dma_channel;
  83. int tx_dma_channel;
  84. dma_addr_t rx_buf_dma_phys;
  85. dma_addr_t tx_buf_dma_phys;
  86. unsigned int uart_base;
  87. /*
  88. * Buffer for rx dma.It is not required for tx because the buffer
  89. * comes from port structure.
  90. */
  91. unsigned char *rx_buf;
  92. unsigned int prev_rx_dma_pos;
  93. int tx_buf_size;
  94. int tx_dma_used;
  95. int rx_dma_used;
  96. spinlock_t tx_lock;
  97. spinlock_t rx_lock;
  98. /* timer to poll activity on rx dma */
  99. struct timer_list rx_timer;
  100. unsigned int rx_buf_size;
  101. unsigned int rx_poll_rate;
  102. unsigned int rx_timeout;
  103. };
  104. struct uart_omap_port {
  105. struct uart_port port;
  106. struct uart_omap_dma uart_dma;
  107. struct device *dev;
  108. unsigned char ier;
  109. unsigned char lcr;
  110. unsigned char mcr;
  111. unsigned char fcr;
  112. unsigned char efr;
  113. unsigned char dll;
  114. unsigned char dlh;
  115. unsigned char mdr1;
  116. unsigned char scr;
  117. int use_dma;
  118. /*
  119. * Some bits in registers are cleared on a read, so they must
  120. * be saved whenever the register is read but the bits will not
  121. * be immediately processed.
  122. */
  123. unsigned int lsr_break_flag;
  124. unsigned char msr_saved_flags;
  125. char name[20];
  126. unsigned long port_activity;
  127. int context_loss_cnt;
  128. u32 errata;
  129. u8 wakeups_enabled;
  130. int DTR_gpio;
  131. int DTR_inverted;
  132. int DTR_active;
  133. struct pm_qos_request pm_qos_request;
  134. u32 latency;
  135. u32 calc_latency;
  136. struct work_struct qos_work;
  137. struct pinctrl *pins;
  138. };
  139. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  140. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  141. /* Forward declaration of functions */
  142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  143. static struct workqueue_struct *serial_omap_uart_wq;
  144. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  145. {
  146. offset <<= up->port.regshift;
  147. return readw(up->port.membase + offset);
  148. }
  149. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  150. {
  151. offset <<= up->port.regshift;
  152. writew(value, up->port.membase + offset);
  153. }
  154. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  155. {
  156. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  158. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  159. serial_out(up, UART_FCR, 0);
  160. }
  161. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  162. {
  163. struct omap_uart_port_info *pdata = up->dev->platform_data;
  164. if (!pdata || !pdata->get_context_loss_count)
  165. return 0;
  166. return pdata->get_context_loss_count(up->dev);
  167. }
  168. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  169. {
  170. struct omap_uart_port_info *pdata = up->dev->platform_data;
  171. if (!pdata || !pdata->set_forceidle)
  172. return;
  173. pdata->set_forceidle(up->dev);
  174. }
  175. static void serial_omap_set_noidle(struct uart_omap_port *up)
  176. {
  177. struct omap_uart_port_info *pdata = up->dev->platform_data;
  178. if (!pdata || !pdata->set_noidle)
  179. return;
  180. pdata->set_noidle(up->dev);
  181. }
  182. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  183. {
  184. struct omap_uart_port_info *pdata = up->dev->platform_data;
  185. if (!pdata || !pdata->enable_wakeup)
  186. return;
  187. pdata->enable_wakeup(up->dev, enable);
  188. }
  189. /*
  190. * serial_omap_get_divisor - calculate divisor value
  191. * @port: uart port info
  192. * @baud: baudrate for which divisor needs to be calculated.
  193. *
  194. * We have written our own function to get the divisor so as to support
  195. * 13x mode. 3Mbps Baudrate as an different divisor.
  196. * Reference OMAP TRM Chapter 17:
  197. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  198. * referring to oversampling - divisor value
  199. * baudrate 460,800 to 3,686,400 all have divisor 13
  200. * except 3,000,000 which has divisor value 16
  201. */
  202. static unsigned int
  203. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  204. {
  205. unsigned int divisor;
  206. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  207. divisor = 13;
  208. else
  209. divisor = 16;
  210. return port->uartclk/(baud * divisor);
  211. }
  212. static void serial_omap_enable_ms(struct uart_port *port)
  213. {
  214. struct uart_omap_port *up = to_uart_omap_port(port);
  215. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  216. pm_runtime_get_sync(up->dev);
  217. up->ier |= UART_IER_MSI;
  218. serial_out(up, UART_IER, up->ier);
  219. pm_runtime_mark_last_busy(up->dev);
  220. pm_runtime_put_autosuspend(up->dev);
  221. }
  222. static void serial_omap_stop_tx(struct uart_port *port)
  223. {
  224. struct uart_omap_port *up = to_uart_omap_port(port);
  225. pm_runtime_get_sync(up->dev);
  226. if (up->ier & UART_IER_THRI) {
  227. up->ier &= ~UART_IER_THRI;
  228. serial_out(up, UART_IER, up->ier);
  229. }
  230. serial_omap_set_forceidle(up);
  231. pm_runtime_mark_last_busy(up->dev);
  232. pm_runtime_put_autosuspend(up->dev);
  233. }
  234. static void serial_omap_stop_rx(struct uart_port *port)
  235. {
  236. struct uart_omap_port *up = to_uart_omap_port(port);
  237. pm_runtime_get_sync(up->dev);
  238. up->ier &= ~UART_IER_RLSI;
  239. up->port.read_status_mask &= ~UART_LSR_DR;
  240. serial_out(up, UART_IER, up->ier);
  241. pm_runtime_mark_last_busy(up->dev);
  242. pm_runtime_put_autosuspend(up->dev);
  243. }
  244. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  245. {
  246. struct circ_buf *xmit = &up->port.state->xmit;
  247. int count;
  248. if (!(lsr & UART_LSR_THRE))
  249. return;
  250. if (up->port.x_char) {
  251. serial_out(up, UART_TX, up->port.x_char);
  252. up->port.icount.tx++;
  253. up->port.x_char = 0;
  254. return;
  255. }
  256. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  257. serial_omap_stop_tx(&up->port);
  258. return;
  259. }
  260. count = up->port.fifosize / 4;
  261. do {
  262. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  263. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  264. up->port.icount.tx++;
  265. if (uart_circ_empty(xmit))
  266. break;
  267. } while (--count > 0);
  268. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  269. spin_unlock(&up->port.lock);
  270. uart_write_wakeup(&up->port);
  271. spin_lock(&up->port.lock);
  272. }
  273. if (uart_circ_empty(xmit))
  274. serial_omap_stop_tx(&up->port);
  275. }
  276. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  277. {
  278. if (!(up->ier & UART_IER_THRI)) {
  279. up->ier |= UART_IER_THRI;
  280. serial_out(up, UART_IER, up->ier);
  281. }
  282. }
  283. static void serial_omap_start_tx(struct uart_port *port)
  284. {
  285. struct uart_omap_port *up = to_uart_omap_port(port);
  286. pm_runtime_get_sync(up->dev);
  287. serial_omap_enable_ier_thri(up);
  288. serial_omap_set_noidle(up);
  289. pm_runtime_mark_last_busy(up->dev);
  290. pm_runtime_put_autosuspend(up->dev);
  291. }
  292. static void serial_omap_throttle(struct uart_port *port)
  293. {
  294. struct uart_omap_port *up = to_uart_omap_port(port);
  295. unsigned long flags;
  296. pm_runtime_get_sync(up->dev);
  297. spin_lock_irqsave(&up->port.lock, flags);
  298. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  299. serial_out(up, UART_IER, up->ier);
  300. spin_unlock_irqrestore(&up->port.lock, flags);
  301. pm_runtime_mark_last_busy(up->dev);
  302. pm_runtime_put_autosuspend(up->dev);
  303. }
  304. static void serial_omap_unthrottle(struct uart_port *port)
  305. {
  306. struct uart_omap_port *up = to_uart_omap_port(port);
  307. unsigned long flags;
  308. pm_runtime_get_sync(up->dev);
  309. spin_lock_irqsave(&up->port.lock, flags);
  310. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  311. serial_out(up, UART_IER, up->ier);
  312. spin_unlock_irqrestore(&up->port.lock, flags);
  313. pm_runtime_mark_last_busy(up->dev);
  314. pm_runtime_put_autosuspend(up->dev);
  315. }
  316. static unsigned int check_modem_status(struct uart_omap_port *up)
  317. {
  318. unsigned int status;
  319. status = serial_in(up, UART_MSR);
  320. status |= up->msr_saved_flags;
  321. up->msr_saved_flags = 0;
  322. if ((status & UART_MSR_ANY_DELTA) == 0)
  323. return status;
  324. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  325. up->port.state != NULL) {
  326. if (status & UART_MSR_TERI)
  327. up->port.icount.rng++;
  328. if (status & UART_MSR_DDSR)
  329. up->port.icount.dsr++;
  330. if (status & UART_MSR_DDCD)
  331. uart_handle_dcd_change
  332. (&up->port, status & UART_MSR_DCD);
  333. if (status & UART_MSR_DCTS)
  334. uart_handle_cts_change
  335. (&up->port, status & UART_MSR_CTS);
  336. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  337. }
  338. return status;
  339. }
  340. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  341. {
  342. unsigned int flag;
  343. unsigned char ch = 0;
  344. if (likely(lsr & UART_LSR_DR))
  345. ch = serial_in(up, UART_RX);
  346. up->port.icount.rx++;
  347. flag = TTY_NORMAL;
  348. if (lsr & UART_LSR_BI) {
  349. flag = TTY_BREAK;
  350. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  351. up->port.icount.brk++;
  352. /*
  353. * We do the SysRQ and SAK checking
  354. * here because otherwise the break
  355. * may get masked by ignore_status_mask
  356. * or read_status_mask.
  357. */
  358. if (uart_handle_break(&up->port))
  359. return;
  360. }
  361. if (lsr & UART_LSR_PE) {
  362. flag = TTY_PARITY;
  363. up->port.icount.parity++;
  364. }
  365. if (lsr & UART_LSR_FE) {
  366. flag = TTY_FRAME;
  367. up->port.icount.frame++;
  368. }
  369. if (lsr & UART_LSR_OE)
  370. up->port.icount.overrun++;
  371. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  372. if (up->port.line == up->port.cons->index) {
  373. /* Recover the break flag from console xmit */
  374. lsr |= up->lsr_break_flag;
  375. }
  376. #endif
  377. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  378. }
  379. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  380. {
  381. unsigned char ch = 0;
  382. unsigned int flag;
  383. if (!(lsr & UART_LSR_DR))
  384. return;
  385. ch = serial_in(up, UART_RX);
  386. flag = TTY_NORMAL;
  387. up->port.icount.rx++;
  388. if (uart_handle_sysrq_char(&up->port, ch))
  389. return;
  390. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  391. }
  392. /**
  393. * serial_omap_irq() - This handles the interrupt from one port
  394. * @irq: uart port irq number
  395. * @dev_id: uart port info
  396. */
  397. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  398. {
  399. struct uart_omap_port *up = dev_id;
  400. unsigned int iir, lsr;
  401. unsigned int type;
  402. irqreturn_t ret = IRQ_NONE;
  403. int max_count = 256;
  404. spin_lock(&up->port.lock);
  405. pm_runtime_get_sync(up->dev);
  406. do {
  407. iir = serial_in(up, UART_IIR);
  408. if (iir & UART_IIR_NO_INT)
  409. break;
  410. ret = IRQ_HANDLED;
  411. lsr = serial_in(up, UART_LSR);
  412. /* extract IRQ type from IIR register */
  413. type = iir & 0x3e;
  414. switch (type) {
  415. case UART_IIR_MSI:
  416. check_modem_status(up);
  417. break;
  418. case UART_IIR_THRI:
  419. transmit_chars(up, lsr);
  420. break;
  421. case UART_IIR_RX_TIMEOUT:
  422. /* FALLTHROUGH */
  423. case UART_IIR_RDI:
  424. serial_omap_rdi(up, lsr);
  425. break;
  426. case UART_IIR_RLSI:
  427. serial_omap_rlsi(up, lsr);
  428. break;
  429. case UART_IIR_CTS_RTS_DSR:
  430. /* simply try again */
  431. break;
  432. case UART_IIR_XOFF:
  433. /* FALLTHROUGH */
  434. default:
  435. break;
  436. }
  437. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  438. spin_unlock(&up->port.lock);
  439. tty_flip_buffer_push(&up->port.state->port);
  440. pm_runtime_mark_last_busy(up->dev);
  441. pm_runtime_put_autosuspend(up->dev);
  442. up->port_activity = jiffies;
  443. return ret;
  444. }
  445. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  446. {
  447. struct uart_omap_port *up = to_uart_omap_port(port);
  448. unsigned long flags = 0;
  449. unsigned int ret = 0;
  450. pm_runtime_get_sync(up->dev);
  451. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  452. spin_lock_irqsave(&up->port.lock, flags);
  453. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  454. spin_unlock_irqrestore(&up->port.lock, flags);
  455. pm_runtime_mark_last_busy(up->dev);
  456. pm_runtime_put_autosuspend(up->dev);
  457. return ret;
  458. }
  459. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  460. {
  461. struct uart_omap_port *up = to_uart_omap_port(port);
  462. unsigned int status;
  463. unsigned int ret = 0;
  464. pm_runtime_get_sync(up->dev);
  465. status = check_modem_status(up);
  466. pm_runtime_mark_last_busy(up->dev);
  467. pm_runtime_put_autosuspend(up->dev);
  468. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  469. if (status & UART_MSR_DCD)
  470. ret |= TIOCM_CAR;
  471. if (status & UART_MSR_RI)
  472. ret |= TIOCM_RNG;
  473. if (status & UART_MSR_DSR)
  474. ret |= TIOCM_DSR;
  475. if (status & UART_MSR_CTS)
  476. ret |= TIOCM_CTS;
  477. return ret;
  478. }
  479. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  480. {
  481. struct uart_omap_port *up = to_uart_omap_port(port);
  482. unsigned char mcr = 0, old_mcr;
  483. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  484. if (mctrl & TIOCM_RTS)
  485. mcr |= UART_MCR_RTS;
  486. if (mctrl & TIOCM_DTR)
  487. mcr |= UART_MCR_DTR;
  488. if (mctrl & TIOCM_OUT1)
  489. mcr |= UART_MCR_OUT1;
  490. if (mctrl & TIOCM_OUT2)
  491. mcr |= UART_MCR_OUT2;
  492. if (mctrl & TIOCM_LOOP)
  493. mcr |= UART_MCR_LOOP;
  494. pm_runtime_get_sync(up->dev);
  495. old_mcr = serial_in(up, UART_MCR);
  496. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  497. UART_MCR_DTR | UART_MCR_RTS);
  498. up->mcr = old_mcr | mcr;
  499. serial_out(up, UART_MCR, up->mcr);
  500. pm_runtime_mark_last_busy(up->dev);
  501. pm_runtime_put_autosuspend(up->dev);
  502. if (gpio_is_valid(up->DTR_gpio) &&
  503. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  504. up->DTR_active = !up->DTR_active;
  505. if (gpio_cansleep(up->DTR_gpio))
  506. schedule_work(&up->qos_work);
  507. else
  508. gpio_set_value(up->DTR_gpio,
  509. up->DTR_active != up->DTR_inverted);
  510. }
  511. }
  512. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  513. {
  514. struct uart_omap_port *up = to_uart_omap_port(port);
  515. unsigned long flags = 0;
  516. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  517. pm_runtime_get_sync(up->dev);
  518. spin_lock_irqsave(&up->port.lock, flags);
  519. if (break_state == -1)
  520. up->lcr |= UART_LCR_SBC;
  521. else
  522. up->lcr &= ~UART_LCR_SBC;
  523. serial_out(up, UART_LCR, up->lcr);
  524. spin_unlock_irqrestore(&up->port.lock, flags);
  525. pm_runtime_mark_last_busy(up->dev);
  526. pm_runtime_put_autosuspend(up->dev);
  527. }
  528. static int serial_omap_startup(struct uart_port *port)
  529. {
  530. struct uart_omap_port *up = to_uart_omap_port(port);
  531. unsigned long flags = 0;
  532. int retval;
  533. /*
  534. * Allocate the IRQ
  535. */
  536. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  537. up->name, up);
  538. if (retval)
  539. return retval;
  540. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  541. pm_runtime_get_sync(up->dev);
  542. /*
  543. * Clear the FIFO buffers and disable them.
  544. * (they will be reenabled in set_termios())
  545. */
  546. serial_omap_clear_fifos(up);
  547. /* For Hardware flow control */
  548. serial_out(up, UART_MCR, UART_MCR_RTS);
  549. /*
  550. * Clear the interrupt registers.
  551. */
  552. (void) serial_in(up, UART_LSR);
  553. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  554. (void) serial_in(up, UART_RX);
  555. (void) serial_in(up, UART_IIR);
  556. (void) serial_in(up, UART_MSR);
  557. /*
  558. * Now, initialize the UART
  559. */
  560. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  561. spin_lock_irqsave(&up->port.lock, flags);
  562. /*
  563. * Most PC uarts need OUT2 raised to enable interrupts.
  564. */
  565. up->port.mctrl |= TIOCM_OUT2;
  566. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  567. spin_unlock_irqrestore(&up->port.lock, flags);
  568. up->msr_saved_flags = 0;
  569. /*
  570. * Finally, enable interrupts. Note: Modem status interrupts
  571. * are set via set_termios(), which will be occurring imminently
  572. * anyway, so we don't enable them here.
  573. */
  574. up->ier = UART_IER_RLSI | UART_IER_RDI;
  575. serial_out(up, UART_IER, up->ier);
  576. /* Enable module level wake up */
  577. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  578. pm_runtime_mark_last_busy(up->dev);
  579. pm_runtime_put_autosuspend(up->dev);
  580. up->port_activity = jiffies;
  581. return 0;
  582. }
  583. static void serial_omap_shutdown(struct uart_port *port)
  584. {
  585. struct uart_omap_port *up = to_uart_omap_port(port);
  586. unsigned long flags = 0;
  587. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  588. pm_runtime_get_sync(up->dev);
  589. /*
  590. * Disable interrupts from this port
  591. */
  592. up->ier = 0;
  593. serial_out(up, UART_IER, 0);
  594. spin_lock_irqsave(&up->port.lock, flags);
  595. up->port.mctrl &= ~TIOCM_OUT2;
  596. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  597. spin_unlock_irqrestore(&up->port.lock, flags);
  598. /*
  599. * Disable break condition and FIFOs
  600. */
  601. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  602. serial_omap_clear_fifos(up);
  603. /*
  604. * Read data port to reset things, and then free the irq
  605. */
  606. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  607. (void) serial_in(up, UART_RX);
  608. pm_runtime_mark_last_busy(up->dev);
  609. pm_runtime_put_autosuspend(up->dev);
  610. free_irq(up->port.irq, up);
  611. }
  612. static void serial_omap_uart_qos_work(struct work_struct *work)
  613. {
  614. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  615. qos_work);
  616. pm_qos_update_request(&up->pm_qos_request, up->latency);
  617. if (gpio_is_valid(up->DTR_gpio))
  618. gpio_set_value_cansleep(up->DTR_gpio,
  619. up->DTR_active != up->DTR_inverted);
  620. }
  621. static void
  622. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  623. struct ktermios *old)
  624. {
  625. struct uart_omap_port *up = to_uart_omap_port(port);
  626. unsigned char cval = 0;
  627. unsigned long flags = 0;
  628. unsigned int baud, quot;
  629. switch (termios->c_cflag & CSIZE) {
  630. case CS5:
  631. cval = UART_LCR_WLEN5;
  632. break;
  633. case CS6:
  634. cval = UART_LCR_WLEN6;
  635. break;
  636. case CS7:
  637. cval = UART_LCR_WLEN7;
  638. break;
  639. default:
  640. case CS8:
  641. cval = UART_LCR_WLEN8;
  642. break;
  643. }
  644. if (termios->c_cflag & CSTOPB)
  645. cval |= UART_LCR_STOP;
  646. if (termios->c_cflag & PARENB)
  647. cval |= UART_LCR_PARITY;
  648. if (!(termios->c_cflag & PARODD))
  649. cval |= UART_LCR_EPAR;
  650. if (termios->c_cflag & CMSPAR)
  651. cval |= UART_LCR_SPAR;
  652. /*
  653. * Ask the core to calculate the divisor for us.
  654. */
  655. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  656. quot = serial_omap_get_divisor(port, baud);
  657. /* calculate wakeup latency constraint */
  658. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  659. up->latency = up->calc_latency;
  660. schedule_work(&up->qos_work);
  661. up->dll = quot & 0xff;
  662. up->dlh = quot >> 8;
  663. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  664. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  665. UART_FCR_ENABLE_FIFO;
  666. /*
  667. * Ok, we're now changing the port state. Do it with
  668. * interrupts disabled.
  669. */
  670. pm_runtime_get_sync(up->dev);
  671. spin_lock_irqsave(&up->port.lock, flags);
  672. /*
  673. * Update the per-port timeout.
  674. */
  675. uart_update_timeout(port, termios->c_cflag, baud);
  676. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  677. if (termios->c_iflag & INPCK)
  678. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  679. if (termios->c_iflag & (BRKINT | PARMRK))
  680. up->port.read_status_mask |= UART_LSR_BI;
  681. /*
  682. * Characters to ignore
  683. */
  684. up->port.ignore_status_mask = 0;
  685. if (termios->c_iflag & IGNPAR)
  686. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  687. if (termios->c_iflag & IGNBRK) {
  688. up->port.ignore_status_mask |= UART_LSR_BI;
  689. /*
  690. * If we're ignoring parity and break indicators,
  691. * ignore overruns too (for real raw support).
  692. */
  693. if (termios->c_iflag & IGNPAR)
  694. up->port.ignore_status_mask |= UART_LSR_OE;
  695. }
  696. /*
  697. * ignore all characters if CREAD is not set
  698. */
  699. if ((termios->c_cflag & CREAD) == 0)
  700. up->port.ignore_status_mask |= UART_LSR_DR;
  701. /*
  702. * Modem status interrupts
  703. */
  704. up->ier &= ~UART_IER_MSI;
  705. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  706. up->ier |= UART_IER_MSI;
  707. serial_out(up, UART_IER, up->ier);
  708. serial_out(up, UART_LCR, cval); /* reset DLAB */
  709. up->lcr = cval;
  710. up->scr = OMAP_UART_SCR_TX_EMPTY;
  711. /* FIFOs and DMA Settings */
  712. /* FCR can be changed only when the
  713. * baud clock is not running
  714. * DLL_REG and DLH_REG set to 0.
  715. */
  716. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  717. serial_out(up, UART_DLL, 0);
  718. serial_out(up, UART_DLM, 0);
  719. serial_out(up, UART_LCR, 0);
  720. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  721. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  722. up->efr &= ~UART_EFR_SCD;
  723. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  724. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  725. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  726. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  727. /* FIFO ENABLE, DMA MODE */
  728. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  729. /* Set receive FIFO threshold to 16 characters and
  730. * transmit FIFO threshold to 16 spaces
  731. */
  732. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  733. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  734. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  735. UART_FCR_ENABLE_FIFO;
  736. serial_out(up, UART_FCR, up->fcr);
  737. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  738. serial_out(up, UART_OMAP_SCR, up->scr);
  739. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  740. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  741. serial_out(up, UART_MCR, up->mcr);
  742. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  743. serial_out(up, UART_EFR, up->efr);
  744. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  745. /* Protocol, Baud Rate, and Interrupt Settings */
  746. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  747. serial_omap_mdr1_errataset(up, up->mdr1);
  748. else
  749. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  750. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  751. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  752. serial_out(up, UART_LCR, 0);
  753. serial_out(up, UART_IER, 0);
  754. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  755. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  756. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  757. serial_out(up, UART_LCR, 0);
  758. serial_out(up, UART_IER, up->ier);
  759. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  760. serial_out(up, UART_EFR, up->efr);
  761. serial_out(up, UART_LCR, cval);
  762. if (baud > 230400 && baud != 3000000)
  763. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  764. else
  765. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  766. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  767. serial_omap_mdr1_errataset(up, up->mdr1);
  768. else
  769. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  770. /* Configure flow control */
  771. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  772. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  773. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  774. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  775. /* Enable access to TCR/TLR */
  776. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  777. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  778. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  779. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  780. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  781. /* Enable AUTORTS and AUTOCTS */
  782. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  783. /* Ensure MCR RTS is asserted */
  784. up->mcr |= UART_MCR_RTS;
  785. } else {
  786. /* Disable AUTORTS and AUTOCTS */
  787. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  788. }
  789. if (up->port.flags & UPF_SOFT_FLOW) {
  790. /* clear SW control mode bits */
  791. up->efr &= OMAP_UART_SW_CLR;
  792. /*
  793. * IXON Flag:
  794. * Enable XON/XOFF flow control on input.
  795. * Receiver compares XON1, XOFF1.
  796. */
  797. if (termios->c_iflag & IXON)
  798. up->efr |= OMAP_UART_SW_RX;
  799. /*
  800. * IXOFF Flag:
  801. * Enable XON/XOFF flow control on output.
  802. * Transmit XON1, XOFF1
  803. */
  804. if (termios->c_iflag & IXOFF)
  805. up->efr |= OMAP_UART_SW_TX;
  806. /*
  807. * IXANY Flag:
  808. * Enable any character to restart output.
  809. * Operation resumes after receiving any
  810. * character after recognition of the XOFF character
  811. */
  812. if (termios->c_iflag & IXANY)
  813. up->mcr |= UART_MCR_XONANY;
  814. else
  815. up->mcr &= ~UART_MCR_XONANY;
  816. }
  817. serial_out(up, UART_MCR, up->mcr);
  818. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  819. serial_out(up, UART_EFR, up->efr);
  820. serial_out(up, UART_LCR, up->lcr);
  821. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  822. spin_unlock_irqrestore(&up->port.lock, flags);
  823. pm_runtime_mark_last_busy(up->dev);
  824. pm_runtime_put_autosuspend(up->dev);
  825. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  826. }
  827. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  828. {
  829. struct uart_omap_port *up = to_uart_omap_port(port);
  830. serial_omap_enable_wakeup(up, state);
  831. return 0;
  832. }
  833. static void
  834. serial_omap_pm(struct uart_port *port, unsigned int state,
  835. unsigned int oldstate)
  836. {
  837. struct uart_omap_port *up = to_uart_omap_port(port);
  838. unsigned char efr;
  839. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  840. pm_runtime_get_sync(up->dev);
  841. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  842. efr = serial_in(up, UART_EFR);
  843. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  844. serial_out(up, UART_LCR, 0);
  845. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  846. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  847. serial_out(up, UART_EFR, efr);
  848. serial_out(up, UART_LCR, 0);
  849. if (!device_may_wakeup(up->dev)) {
  850. if (!state)
  851. pm_runtime_forbid(up->dev);
  852. else
  853. pm_runtime_allow(up->dev);
  854. }
  855. pm_runtime_mark_last_busy(up->dev);
  856. pm_runtime_put_autosuspend(up->dev);
  857. }
  858. static void serial_omap_release_port(struct uart_port *port)
  859. {
  860. dev_dbg(port->dev, "serial_omap_release_port+\n");
  861. }
  862. static int serial_omap_request_port(struct uart_port *port)
  863. {
  864. dev_dbg(port->dev, "serial_omap_request_port+\n");
  865. return 0;
  866. }
  867. static void serial_omap_config_port(struct uart_port *port, int flags)
  868. {
  869. struct uart_omap_port *up = to_uart_omap_port(port);
  870. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  871. up->port.line);
  872. up->port.type = PORT_OMAP;
  873. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  874. }
  875. static int
  876. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  877. {
  878. /* we don't want the core code to modify any port params */
  879. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  880. return -EINVAL;
  881. }
  882. static const char *
  883. serial_omap_type(struct uart_port *port)
  884. {
  885. struct uart_omap_port *up = to_uart_omap_port(port);
  886. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  887. return up->name;
  888. }
  889. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  890. static inline void wait_for_xmitr(struct uart_omap_port *up)
  891. {
  892. unsigned int status, tmout = 10000;
  893. /* Wait up to 10ms for the character(s) to be sent. */
  894. do {
  895. status = serial_in(up, UART_LSR);
  896. if (status & UART_LSR_BI)
  897. up->lsr_break_flag = UART_LSR_BI;
  898. if (--tmout == 0)
  899. break;
  900. udelay(1);
  901. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  902. /* Wait up to 1s for flow control if necessary */
  903. if (up->port.flags & UPF_CONS_FLOW) {
  904. tmout = 1000000;
  905. for (tmout = 1000000; tmout; tmout--) {
  906. unsigned int msr = serial_in(up, UART_MSR);
  907. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  908. if (msr & UART_MSR_CTS)
  909. break;
  910. udelay(1);
  911. }
  912. }
  913. }
  914. #ifdef CONFIG_CONSOLE_POLL
  915. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  916. {
  917. struct uart_omap_port *up = to_uart_omap_port(port);
  918. pm_runtime_get_sync(up->dev);
  919. wait_for_xmitr(up);
  920. serial_out(up, UART_TX, ch);
  921. pm_runtime_mark_last_busy(up->dev);
  922. pm_runtime_put_autosuspend(up->dev);
  923. }
  924. static int serial_omap_poll_get_char(struct uart_port *port)
  925. {
  926. struct uart_omap_port *up = to_uart_omap_port(port);
  927. unsigned int status;
  928. pm_runtime_get_sync(up->dev);
  929. status = serial_in(up, UART_LSR);
  930. if (!(status & UART_LSR_DR)) {
  931. status = NO_POLL_CHAR;
  932. goto out;
  933. }
  934. status = serial_in(up, UART_RX);
  935. out:
  936. pm_runtime_mark_last_busy(up->dev);
  937. pm_runtime_put_autosuspend(up->dev);
  938. return status;
  939. }
  940. #endif /* CONFIG_CONSOLE_POLL */
  941. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  942. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  943. static struct uart_driver serial_omap_reg;
  944. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  945. {
  946. struct uart_omap_port *up = to_uart_omap_port(port);
  947. wait_for_xmitr(up);
  948. serial_out(up, UART_TX, ch);
  949. }
  950. static void
  951. serial_omap_console_write(struct console *co, const char *s,
  952. unsigned int count)
  953. {
  954. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  955. unsigned long flags;
  956. unsigned int ier;
  957. int locked = 1;
  958. pm_runtime_get_sync(up->dev);
  959. local_irq_save(flags);
  960. if (up->port.sysrq)
  961. locked = 0;
  962. else if (oops_in_progress)
  963. locked = spin_trylock(&up->port.lock);
  964. else
  965. spin_lock(&up->port.lock);
  966. /*
  967. * First save the IER then disable the interrupts
  968. */
  969. ier = serial_in(up, UART_IER);
  970. serial_out(up, UART_IER, 0);
  971. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  972. /*
  973. * Finally, wait for transmitter to become empty
  974. * and restore the IER
  975. */
  976. wait_for_xmitr(up);
  977. serial_out(up, UART_IER, ier);
  978. /*
  979. * The receive handling will happen properly because the
  980. * receive ready bit will still be set; it is not cleared
  981. * on read. However, modem control will not, we must
  982. * call it if we have saved something in the saved flags
  983. * while processing with interrupts off.
  984. */
  985. if (up->msr_saved_flags)
  986. check_modem_status(up);
  987. pm_runtime_mark_last_busy(up->dev);
  988. pm_runtime_put_autosuspend(up->dev);
  989. if (locked)
  990. spin_unlock(&up->port.lock);
  991. local_irq_restore(flags);
  992. }
  993. static int __init
  994. serial_omap_console_setup(struct console *co, char *options)
  995. {
  996. struct uart_omap_port *up;
  997. int baud = 115200;
  998. int bits = 8;
  999. int parity = 'n';
  1000. int flow = 'n';
  1001. if (serial_omap_console_ports[co->index] == NULL)
  1002. return -ENODEV;
  1003. up = serial_omap_console_ports[co->index];
  1004. if (options)
  1005. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1006. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1007. }
  1008. static struct console serial_omap_console = {
  1009. .name = OMAP_SERIAL_NAME,
  1010. .write = serial_omap_console_write,
  1011. .device = uart_console_device,
  1012. .setup = serial_omap_console_setup,
  1013. .flags = CON_PRINTBUFFER,
  1014. .index = -1,
  1015. .data = &serial_omap_reg,
  1016. };
  1017. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1018. {
  1019. serial_omap_console_ports[up->port.line] = up;
  1020. }
  1021. #define OMAP_CONSOLE (&serial_omap_console)
  1022. #else
  1023. #define OMAP_CONSOLE NULL
  1024. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1025. {}
  1026. #endif
  1027. static struct uart_ops serial_omap_pops = {
  1028. .tx_empty = serial_omap_tx_empty,
  1029. .set_mctrl = serial_omap_set_mctrl,
  1030. .get_mctrl = serial_omap_get_mctrl,
  1031. .stop_tx = serial_omap_stop_tx,
  1032. .start_tx = serial_omap_start_tx,
  1033. .throttle = serial_omap_throttle,
  1034. .unthrottle = serial_omap_unthrottle,
  1035. .stop_rx = serial_omap_stop_rx,
  1036. .enable_ms = serial_omap_enable_ms,
  1037. .break_ctl = serial_omap_break_ctl,
  1038. .startup = serial_omap_startup,
  1039. .shutdown = serial_omap_shutdown,
  1040. .set_termios = serial_omap_set_termios,
  1041. .pm = serial_omap_pm,
  1042. .set_wake = serial_omap_set_wake,
  1043. .type = serial_omap_type,
  1044. .release_port = serial_omap_release_port,
  1045. .request_port = serial_omap_request_port,
  1046. .config_port = serial_omap_config_port,
  1047. .verify_port = serial_omap_verify_port,
  1048. #ifdef CONFIG_CONSOLE_POLL
  1049. .poll_put_char = serial_omap_poll_put_char,
  1050. .poll_get_char = serial_omap_poll_get_char,
  1051. #endif
  1052. };
  1053. static struct uart_driver serial_omap_reg = {
  1054. .owner = THIS_MODULE,
  1055. .driver_name = "OMAP-SERIAL",
  1056. .dev_name = OMAP_SERIAL_NAME,
  1057. .nr = OMAP_MAX_HSUART_PORTS,
  1058. .cons = OMAP_CONSOLE,
  1059. };
  1060. #ifdef CONFIG_PM_SLEEP
  1061. static int serial_omap_suspend(struct device *dev)
  1062. {
  1063. struct uart_omap_port *up = dev_get_drvdata(dev);
  1064. uart_suspend_port(&serial_omap_reg, &up->port);
  1065. flush_work(&up->qos_work);
  1066. return 0;
  1067. }
  1068. static int serial_omap_resume(struct device *dev)
  1069. {
  1070. struct uart_omap_port *up = dev_get_drvdata(dev);
  1071. uart_resume_port(&serial_omap_reg, &up->port);
  1072. return 0;
  1073. }
  1074. #endif
  1075. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1076. {
  1077. u32 mvr, scheme;
  1078. u16 revision, major, minor;
  1079. mvr = serial_in(up, UART_OMAP_MVER);
  1080. /* Check revision register scheme */
  1081. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1082. switch (scheme) {
  1083. case 0: /* Legacy Scheme: OMAP2/3 */
  1084. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1085. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1086. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1087. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1088. break;
  1089. case 1:
  1090. /* New Scheme: OMAP4+ */
  1091. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1092. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1093. OMAP_UART_MVR_MAJ_SHIFT;
  1094. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1095. break;
  1096. default:
  1097. dev_warn(up->dev,
  1098. "Unknown %s revision, defaulting to highest\n",
  1099. up->name);
  1100. /* highest possible revision */
  1101. major = 0xff;
  1102. minor = 0xff;
  1103. }
  1104. /* normalize revision for the driver */
  1105. revision = UART_BUILD_REVISION(major, minor);
  1106. switch (revision) {
  1107. case OMAP_UART_REV_46:
  1108. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1109. UART_ERRATA_i291_DMA_FORCEIDLE);
  1110. break;
  1111. case OMAP_UART_REV_52:
  1112. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1113. UART_ERRATA_i291_DMA_FORCEIDLE);
  1114. break;
  1115. case OMAP_UART_REV_63:
  1116. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1117. break;
  1118. default:
  1119. break;
  1120. }
  1121. }
  1122. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1123. {
  1124. struct omap_uart_port_info *omap_up_info;
  1125. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1126. if (!omap_up_info)
  1127. return NULL; /* out of memory */
  1128. of_property_read_u32(dev->of_node, "clock-frequency",
  1129. &omap_up_info->uartclk);
  1130. return omap_up_info;
  1131. }
  1132. static int serial_omap_probe(struct platform_device *pdev)
  1133. {
  1134. struct uart_omap_port *up;
  1135. struct resource *mem, *irq;
  1136. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1137. int ret;
  1138. if (pdev->dev.of_node)
  1139. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1140. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1141. if (!mem) {
  1142. dev_err(&pdev->dev, "no mem resource?\n");
  1143. return -ENODEV;
  1144. }
  1145. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1146. if (!irq) {
  1147. dev_err(&pdev->dev, "no irq resource?\n");
  1148. return -ENODEV;
  1149. }
  1150. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1151. pdev->dev.driver->name)) {
  1152. dev_err(&pdev->dev, "memory region already claimed\n");
  1153. return -EBUSY;
  1154. }
  1155. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1156. omap_up_info->DTR_present) {
  1157. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1158. if (ret < 0)
  1159. return ret;
  1160. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1161. omap_up_info->DTR_inverted);
  1162. if (ret < 0)
  1163. return ret;
  1164. }
  1165. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1166. if (!up)
  1167. return -ENOMEM;
  1168. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1169. omap_up_info->DTR_present) {
  1170. up->DTR_gpio = omap_up_info->DTR_gpio;
  1171. up->DTR_inverted = omap_up_info->DTR_inverted;
  1172. } else
  1173. up->DTR_gpio = -EINVAL;
  1174. up->DTR_active = 0;
  1175. up->dev = &pdev->dev;
  1176. up->port.dev = &pdev->dev;
  1177. up->port.type = PORT_OMAP;
  1178. up->port.iotype = UPIO_MEM;
  1179. up->port.irq = irq->start;
  1180. up->port.regshift = 2;
  1181. up->port.fifosize = 64;
  1182. up->port.ops = &serial_omap_pops;
  1183. if (pdev->dev.of_node)
  1184. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1185. else
  1186. up->port.line = pdev->id;
  1187. if (up->port.line < 0) {
  1188. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1189. up->port.line);
  1190. ret = -ENODEV;
  1191. goto err_port_line;
  1192. }
  1193. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1194. if (IS_ERR(up->pins)) {
  1195. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1196. up->port.line, PTR_ERR(up->pins));
  1197. up->pins = NULL;
  1198. }
  1199. sprintf(up->name, "OMAP UART%d", up->port.line);
  1200. up->port.mapbase = mem->start;
  1201. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1202. resource_size(mem));
  1203. if (!up->port.membase) {
  1204. dev_err(&pdev->dev, "can't ioremap UART\n");
  1205. ret = -ENOMEM;
  1206. goto err_ioremap;
  1207. }
  1208. up->port.flags = omap_up_info->flags;
  1209. up->port.uartclk = omap_up_info->uartclk;
  1210. if (!up->port.uartclk) {
  1211. up->port.uartclk = DEFAULT_CLK_SPEED;
  1212. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1213. "%d\n", DEFAULT_CLK_SPEED);
  1214. }
  1215. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1216. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1217. pm_qos_add_request(&up->pm_qos_request,
  1218. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1219. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1220. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1221. platform_set_drvdata(pdev, up);
  1222. pm_runtime_enable(&pdev->dev);
  1223. pm_runtime_use_autosuspend(&pdev->dev);
  1224. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1225. omap_up_info->autosuspend_timeout);
  1226. pm_runtime_irq_safe(&pdev->dev);
  1227. pm_runtime_get_sync(&pdev->dev);
  1228. omap_serial_fill_features_erratas(up);
  1229. ui[up->port.line] = up;
  1230. serial_omap_add_console_port(up);
  1231. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1232. if (ret != 0)
  1233. goto err_add_port;
  1234. pm_runtime_mark_last_busy(up->dev);
  1235. pm_runtime_put_autosuspend(up->dev);
  1236. return 0;
  1237. err_add_port:
  1238. pm_runtime_put(&pdev->dev);
  1239. pm_runtime_disable(&pdev->dev);
  1240. err_ioremap:
  1241. err_port_line:
  1242. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1243. pdev->id, __func__, ret);
  1244. return ret;
  1245. }
  1246. static int serial_omap_remove(struct platform_device *dev)
  1247. {
  1248. struct uart_omap_port *up = platform_get_drvdata(dev);
  1249. pm_runtime_put_sync(up->dev);
  1250. pm_runtime_disable(up->dev);
  1251. uart_remove_one_port(&serial_omap_reg, &up->port);
  1252. pm_qos_remove_request(&up->pm_qos_request);
  1253. return 0;
  1254. }
  1255. /*
  1256. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1257. * The access to uart register after MDR1 Access
  1258. * causes UART to corrupt data.
  1259. *
  1260. * Need a delay =
  1261. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1262. * give 10 times as much
  1263. */
  1264. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1265. {
  1266. u8 timeout = 255;
  1267. serial_out(up, UART_OMAP_MDR1, mdr1);
  1268. udelay(2);
  1269. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1270. UART_FCR_CLEAR_RCVR);
  1271. /*
  1272. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1273. * TX_FIFO_E bit is 1.
  1274. */
  1275. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1276. (UART_LSR_THRE | UART_LSR_DR))) {
  1277. timeout--;
  1278. if (!timeout) {
  1279. /* Should *never* happen. we warn and carry on */
  1280. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1281. serial_in(up, UART_LSR));
  1282. break;
  1283. }
  1284. udelay(1);
  1285. }
  1286. }
  1287. #ifdef CONFIG_PM_RUNTIME
  1288. static void serial_omap_restore_context(struct uart_omap_port *up)
  1289. {
  1290. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1291. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1292. else
  1293. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1294. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1295. serial_out(up, UART_EFR, UART_EFR_ECB);
  1296. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1297. serial_out(up, UART_IER, 0x0);
  1298. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1299. serial_out(up, UART_DLL, up->dll);
  1300. serial_out(up, UART_DLM, up->dlh);
  1301. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1302. serial_out(up, UART_IER, up->ier);
  1303. serial_out(up, UART_FCR, up->fcr);
  1304. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1305. serial_out(up, UART_MCR, up->mcr);
  1306. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1307. serial_out(up, UART_OMAP_SCR, up->scr);
  1308. serial_out(up, UART_EFR, up->efr);
  1309. serial_out(up, UART_LCR, up->lcr);
  1310. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1311. serial_omap_mdr1_errataset(up, up->mdr1);
  1312. else
  1313. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1314. }
  1315. static int serial_omap_runtime_suspend(struct device *dev)
  1316. {
  1317. struct uart_omap_port *up = dev_get_drvdata(dev);
  1318. struct omap_uart_port_info *pdata = dev->platform_data;
  1319. if (!up)
  1320. return -EINVAL;
  1321. if (!pdata)
  1322. return 0;
  1323. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1324. if (device_may_wakeup(dev)) {
  1325. if (!up->wakeups_enabled) {
  1326. serial_omap_enable_wakeup(up, true);
  1327. up->wakeups_enabled = true;
  1328. }
  1329. } else {
  1330. if (up->wakeups_enabled) {
  1331. serial_omap_enable_wakeup(up, false);
  1332. up->wakeups_enabled = false;
  1333. }
  1334. }
  1335. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1336. schedule_work(&up->qos_work);
  1337. return 0;
  1338. }
  1339. static int serial_omap_runtime_resume(struct device *dev)
  1340. {
  1341. struct uart_omap_port *up = dev_get_drvdata(dev);
  1342. int loss_cnt = serial_omap_get_context_loss_count(up);
  1343. if (loss_cnt < 0) {
  1344. dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1345. loss_cnt);
  1346. serial_omap_restore_context(up);
  1347. } else if (up->context_loss_cnt != loss_cnt) {
  1348. serial_omap_restore_context(up);
  1349. }
  1350. up->latency = up->calc_latency;
  1351. schedule_work(&up->qos_work);
  1352. return 0;
  1353. }
  1354. #endif
  1355. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1356. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1357. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1358. serial_omap_runtime_resume, NULL)
  1359. };
  1360. #if defined(CONFIG_OF)
  1361. static const struct of_device_id omap_serial_of_match[] = {
  1362. { .compatible = "ti,omap2-uart" },
  1363. { .compatible = "ti,omap3-uart" },
  1364. { .compatible = "ti,omap4-uart" },
  1365. {},
  1366. };
  1367. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1368. #endif
  1369. static struct platform_driver serial_omap_driver = {
  1370. .probe = serial_omap_probe,
  1371. .remove = serial_omap_remove,
  1372. .driver = {
  1373. .name = DRIVER_NAME,
  1374. .pm = &serial_omap_dev_pm_ops,
  1375. .of_match_table = of_match_ptr(omap_serial_of_match),
  1376. },
  1377. };
  1378. static int __init serial_omap_init(void)
  1379. {
  1380. int ret;
  1381. ret = uart_register_driver(&serial_omap_reg);
  1382. if (ret != 0)
  1383. return ret;
  1384. ret = platform_driver_register(&serial_omap_driver);
  1385. if (ret != 0)
  1386. uart_unregister_driver(&serial_omap_reg);
  1387. return ret;
  1388. }
  1389. static void __exit serial_omap_exit(void)
  1390. {
  1391. platform_driver_unregister(&serial_omap_driver);
  1392. uart_unregister_driver(&serial_omap_reg);
  1393. }
  1394. module_init(serial_omap_init);
  1395. module_exit(serial_omap_exit);
  1396. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1397. MODULE_LICENSE("GPL");
  1398. MODULE_AUTHOR("Texas Instruments Inc");