Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_MEMORY_H
  171. bool
  172. help
  173. Select this when mach/memory.h is required to provide special
  174. definitions for this platform. The need for mach/memory.h should
  175. be avoided when possible.
  176. config PHYS_OFFSET
  177. hex "Physical address of main memory" if MMU
  178. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  179. default DRAM_BASE if !MMU
  180. help
  181. Please provide the physical address corresponding to the
  182. location of main memory in your system.
  183. config GENERIC_BUG
  184. def_bool y
  185. depends on BUG
  186. source "init/Kconfig"
  187. source "kernel/Kconfig.freezer"
  188. menu "System Type"
  189. config MMU
  190. bool "MMU-based Paged Memory Management Support"
  191. default y
  192. help
  193. Select if you want MMU-based virtualised addressing space
  194. support by paged memory management. If unsure, say 'Y'.
  195. #
  196. # The "ARM system type" choice list is ordered alphabetically by option
  197. # text. Please add new entries in the option alphabetic order.
  198. #
  199. choice
  200. prompt "ARM system type"
  201. default ARCH_VERSATILE
  202. config ARCH_INTEGRATOR
  203. bool "ARM Ltd. Integrator family"
  204. select ARM_AMBA
  205. select ARCH_HAS_CPUFREQ
  206. select CLKDEV_LOOKUP
  207. select HAVE_MACH_CLKDEV
  208. select HAVE_TCM
  209. select ICST
  210. select GENERIC_CLOCKEVENTS
  211. select PLAT_VERSATILE
  212. select PLAT_VERSATILE_FPGA_IRQ
  213. select NEED_MACH_MEMORY_H
  214. help
  215. Support for ARM's Integrator platform.
  216. config ARCH_REALVIEW
  217. bool "ARM Ltd. RealView family"
  218. select ARM_AMBA
  219. select CLKDEV_LOOKUP
  220. select HAVE_MACH_CLKDEV
  221. select ICST
  222. select GENERIC_CLOCKEVENTS
  223. select ARCH_WANT_OPTIONAL_GPIOLIB
  224. select PLAT_VERSATILE
  225. select PLAT_VERSATILE_CLCD
  226. select ARM_TIMER_SP804
  227. select GPIO_PL061 if GPIOLIB
  228. select NEED_MACH_MEMORY_H
  229. help
  230. This enables support for ARM Ltd RealView boards.
  231. config ARCH_VERSATILE
  232. bool "ARM Ltd. Versatile family"
  233. select ARM_AMBA
  234. select ARM_VIC
  235. select CLKDEV_LOOKUP
  236. select HAVE_MACH_CLKDEV
  237. select ICST
  238. select GENERIC_CLOCKEVENTS
  239. select ARCH_WANT_OPTIONAL_GPIOLIB
  240. select PLAT_VERSATILE
  241. select PLAT_VERSATILE_CLCD
  242. select PLAT_VERSATILE_FPGA_IRQ
  243. select ARM_TIMER_SP804
  244. help
  245. This enables support for ARM Ltd Versatile board.
  246. config ARCH_VEXPRESS
  247. bool "ARM Ltd. Versatile Express family"
  248. select ARCH_WANT_OPTIONAL_GPIOLIB
  249. select ARM_AMBA
  250. select ARM_TIMER_SP804
  251. select CLKDEV_LOOKUP
  252. select HAVE_MACH_CLKDEV
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_CLK
  255. select HAVE_PATA_PLATFORM
  256. select ICST
  257. select PLAT_VERSATILE
  258. select PLAT_VERSATILE_CLCD
  259. help
  260. This enables support for the ARM Ltd Versatile Express boards.
  261. config ARCH_AT91
  262. bool "Atmel AT91"
  263. select ARCH_REQUIRE_GPIOLIB
  264. select HAVE_CLK
  265. select CLKDEV_LOOKUP
  266. help
  267. This enables support for systems based on the Atmel AT91RM9200,
  268. AT91SAM9 and AT91CAP9 processors.
  269. config ARCH_BCMRING
  270. bool "Broadcom BCMRING"
  271. depends on MMU
  272. select CPU_V6
  273. select ARM_AMBA
  274. select ARM_TIMER_SP804
  275. select CLKDEV_LOOKUP
  276. select GENERIC_CLOCKEVENTS
  277. select ARCH_WANT_OPTIONAL_GPIOLIB
  278. help
  279. Support for Broadcom's BCMRing platform.
  280. config ARCH_HIGHBANK
  281. bool "Calxeda Highbank-based"
  282. select ARCH_WANT_OPTIONAL_GPIOLIB
  283. select ARM_AMBA
  284. select ARM_GIC
  285. select ARM_TIMER_SP804
  286. select CACHE_L2X0
  287. select CLKDEV_LOOKUP
  288. select CPU_V7
  289. select GENERIC_CLOCKEVENTS
  290. select HAVE_ARM_SCU
  291. select HAVE_SMP
  292. select USE_OF
  293. help
  294. Support for the Calxeda Highbank SoC based boards.
  295. config ARCH_CLPS711X
  296. bool "Cirrus Logic CLPS711x/EP721x-based"
  297. select CPU_ARM720T
  298. select ARCH_USES_GETTIMEOFFSET
  299. select NEED_MACH_MEMORY_H
  300. help
  301. Support for Cirrus Logic 711x/721x based boards.
  302. config ARCH_CNS3XXX
  303. bool "Cavium Networks CNS3XXX family"
  304. select CPU_V6K
  305. select GENERIC_CLOCKEVENTS
  306. select ARM_GIC
  307. select MIGHT_HAVE_CACHE_L2X0
  308. select MIGHT_HAVE_PCI
  309. select PCI_DOMAINS if PCI
  310. help
  311. Support for Cavium Networks CNS3XXX platform.
  312. config ARCH_GEMINI
  313. bool "Cortina Systems Gemini"
  314. select CPU_FA526
  315. select ARCH_REQUIRE_GPIOLIB
  316. select ARCH_USES_GETTIMEOFFSET
  317. help
  318. Support for the Cortina Systems Gemini family SoCs
  319. config ARCH_PRIMA2
  320. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  321. select CPU_V7
  322. select NO_IOPORT
  323. select GENERIC_CLOCKEVENTS
  324. select CLKDEV_LOOKUP
  325. select GENERIC_IRQ_CHIP
  326. select MIGHT_HAVE_CACHE_L2X0
  327. select USE_OF
  328. select ZONE_DMA
  329. help
  330. Support for CSR SiRFSoC ARM Cortex A9 Platform
  331. config ARCH_EBSA110
  332. bool "EBSA-110"
  333. select CPU_SA110
  334. select ISA
  335. select NO_IOPORT
  336. select ARCH_USES_GETTIMEOFFSET
  337. select NEED_MACH_MEMORY_H
  338. help
  339. This is an evaluation board for the StrongARM processor available
  340. from Digital. It has limited hardware on-board, including an
  341. Ethernet interface, two PCMCIA sockets, two serial ports and a
  342. parallel port.
  343. config ARCH_EP93XX
  344. bool "EP93xx-based"
  345. select CPU_ARM920T
  346. select ARM_AMBA
  347. select ARM_VIC
  348. select CLKDEV_LOOKUP
  349. select ARCH_REQUIRE_GPIOLIB
  350. select ARCH_HAS_HOLES_MEMORYMODEL
  351. select ARCH_USES_GETTIMEOFFSET
  352. select NEED_MACH_MEMORY_H
  353. help
  354. This enables support for the Cirrus EP93xx series of CPUs.
  355. config ARCH_FOOTBRIDGE
  356. bool "FootBridge"
  357. select CPU_SA110
  358. select FOOTBRIDGE
  359. select GENERIC_CLOCKEVENTS
  360. select HAVE_IDE
  361. select NEED_MACH_MEMORY_H
  362. help
  363. Support for systems based on the DC21285 companion chip
  364. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  365. config ARCH_MXC
  366. bool "Freescale MXC/iMX-based"
  367. select GENERIC_CLOCKEVENTS
  368. select ARCH_REQUIRE_GPIOLIB
  369. select CLKDEV_LOOKUP
  370. select CLKSRC_MMIO
  371. select GENERIC_IRQ_CHIP
  372. select HAVE_SCHED_CLOCK
  373. select MULTI_IRQ_HANDLER
  374. help
  375. Support for Freescale MXC/iMX-based family of processors
  376. config ARCH_MXS
  377. bool "Freescale MXS-based"
  378. select GENERIC_CLOCKEVENTS
  379. select ARCH_REQUIRE_GPIOLIB
  380. select CLKDEV_LOOKUP
  381. select CLKSRC_MMIO
  382. help
  383. Support for Freescale MXS-based family of processors
  384. config ARCH_NETX
  385. bool "Hilscher NetX based"
  386. select CLKSRC_MMIO
  387. select CPU_ARM926T
  388. select ARM_VIC
  389. select GENERIC_CLOCKEVENTS
  390. help
  391. This enables support for systems based on the Hilscher NetX Soc
  392. config ARCH_H720X
  393. bool "Hynix HMS720x-based"
  394. select CPU_ARM720T
  395. select ISA_DMA_API
  396. select ARCH_USES_GETTIMEOFFSET
  397. help
  398. This enables support for systems based on the Hynix HMS720x
  399. config ARCH_IOP13XX
  400. bool "IOP13xx-based"
  401. depends on MMU
  402. select CPU_XSC3
  403. select PLAT_IOP
  404. select PCI
  405. select ARCH_SUPPORTS_MSI
  406. select VMSPLIT_1G
  407. select NEED_MACH_MEMORY_H
  408. help
  409. Support for Intel's IOP13XX (XScale) family of processors.
  410. config ARCH_IOP32X
  411. bool "IOP32x-based"
  412. depends on MMU
  413. select CPU_XSCALE
  414. select PLAT_IOP
  415. select PCI
  416. select ARCH_REQUIRE_GPIOLIB
  417. help
  418. Support for Intel's 80219 and IOP32X (XScale) family of
  419. processors.
  420. config ARCH_IOP33X
  421. bool "IOP33x-based"
  422. depends on MMU
  423. select CPU_XSCALE
  424. select PLAT_IOP
  425. select PCI
  426. select ARCH_REQUIRE_GPIOLIB
  427. help
  428. Support for Intel's IOP33X (XScale) family of processors.
  429. config ARCH_IXP23XX
  430. bool "IXP23XX-based"
  431. depends on MMU
  432. select CPU_XSC3
  433. select PCI
  434. select ARCH_USES_GETTIMEOFFSET
  435. select NEED_MACH_MEMORY_H
  436. help
  437. Support for Intel's IXP23xx (XScale) family of processors.
  438. config ARCH_IXP2000
  439. bool "IXP2400/2800-based"
  440. depends on MMU
  441. select CPU_XSCALE
  442. select PCI
  443. select ARCH_USES_GETTIMEOFFSET
  444. select NEED_MACH_MEMORY_H
  445. help
  446. Support for Intel's IXP2400/2800 (XScale) family of processors.
  447. config ARCH_IXP4XX
  448. bool "IXP4xx-based"
  449. depends on MMU
  450. select CLKSRC_MMIO
  451. select CPU_XSCALE
  452. select GENERIC_GPIO
  453. select GENERIC_CLOCKEVENTS
  454. select HAVE_SCHED_CLOCK
  455. select MIGHT_HAVE_PCI
  456. select DMABOUNCE if PCI
  457. help
  458. Support for Intel's IXP4XX (XScale) family of processors.
  459. config ARCH_DOVE
  460. bool "Marvell Dove"
  461. select CPU_V7
  462. select PCI
  463. select ARCH_REQUIRE_GPIOLIB
  464. select GENERIC_CLOCKEVENTS
  465. select PLAT_ORION
  466. help
  467. Support for the Marvell Dove SoC 88AP510
  468. config ARCH_KIRKWOOD
  469. bool "Marvell Kirkwood"
  470. select CPU_FEROCEON
  471. select PCI
  472. select ARCH_REQUIRE_GPIOLIB
  473. select GENERIC_CLOCKEVENTS
  474. select PLAT_ORION
  475. help
  476. Support for the following Marvell Kirkwood series SoCs:
  477. 88F6180, 88F6192 and 88F6281.
  478. config ARCH_LPC32XX
  479. bool "NXP LPC32XX"
  480. select CLKSRC_MMIO
  481. select CPU_ARM926T
  482. select ARCH_REQUIRE_GPIOLIB
  483. select HAVE_IDE
  484. select ARM_AMBA
  485. select USB_ARCH_HAS_OHCI
  486. select CLKDEV_LOOKUP
  487. select GENERIC_CLOCKEVENTS
  488. help
  489. Support for the NXP LPC32XX family of processors
  490. config ARCH_MV78XX0
  491. bool "Marvell MV78xx0"
  492. select CPU_FEROCEON
  493. select PCI
  494. select ARCH_REQUIRE_GPIOLIB
  495. select GENERIC_CLOCKEVENTS
  496. select PLAT_ORION
  497. help
  498. Support for the following Marvell MV78xx0 series SoCs:
  499. MV781x0, MV782x0.
  500. config ARCH_ORION5X
  501. bool "Marvell Orion"
  502. depends on MMU
  503. select CPU_FEROCEON
  504. select PCI
  505. select ARCH_REQUIRE_GPIOLIB
  506. select GENERIC_CLOCKEVENTS
  507. select PLAT_ORION
  508. help
  509. Support for the following Marvell Orion 5x series SoCs:
  510. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  511. Orion-2 (5281), Orion-1-90 (6183).
  512. config ARCH_MMP
  513. bool "Marvell PXA168/910/MMP2"
  514. depends on MMU
  515. select ARCH_REQUIRE_GPIOLIB
  516. select CLKDEV_LOOKUP
  517. select GENERIC_CLOCKEVENTS
  518. select HAVE_SCHED_CLOCK
  519. select TICK_ONESHOT
  520. select PLAT_PXA
  521. select SPARSE_IRQ
  522. select GENERIC_ALLOCATOR
  523. help
  524. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  525. config ARCH_KS8695
  526. bool "Micrel/Kendin KS8695"
  527. select CPU_ARM922T
  528. select ARCH_REQUIRE_GPIOLIB
  529. select ARCH_USES_GETTIMEOFFSET
  530. select NEED_MACH_MEMORY_H
  531. help
  532. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  533. System-on-Chip devices.
  534. config ARCH_W90X900
  535. bool "Nuvoton W90X900 CPU"
  536. select CPU_ARM926T
  537. select ARCH_REQUIRE_GPIOLIB
  538. select CLKDEV_LOOKUP
  539. select CLKSRC_MMIO
  540. select GENERIC_CLOCKEVENTS
  541. help
  542. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  543. At present, the w90x900 has been renamed nuc900, regarding
  544. the ARM series product line, you can login the following
  545. link address to know more.
  546. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  547. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  548. config ARCH_TEGRA
  549. bool "NVIDIA Tegra"
  550. select CLKDEV_LOOKUP
  551. select CLKSRC_MMIO
  552. select GENERIC_CLOCKEVENTS
  553. select GENERIC_GPIO
  554. select HAVE_CLK
  555. select HAVE_SCHED_CLOCK
  556. select HAVE_SMP
  557. select MIGHT_HAVE_CACHE_L2X0
  558. select ARCH_HAS_CPUFREQ
  559. help
  560. This enables support for NVIDIA Tegra based systems (Tegra APX,
  561. Tegra 6xx and Tegra 2 series).
  562. config ARCH_PICOXCELL
  563. bool "Picochip picoXcell"
  564. select ARCH_REQUIRE_GPIOLIB
  565. select ARM_PATCH_PHYS_VIRT
  566. select ARM_VIC
  567. select CPU_V6K
  568. select DW_APB_TIMER
  569. select GENERIC_CLOCKEVENTS
  570. select GENERIC_GPIO
  571. select HAVE_SCHED_CLOCK
  572. select HAVE_TCM
  573. select NO_IOPORT
  574. select USE_OF
  575. help
  576. This enables support for systems based on the Picochip picoXcell
  577. family of Femtocell devices. The picoxcell support requires device tree
  578. for all boards.
  579. config ARCH_PNX4008
  580. bool "Philips Nexperia PNX4008 Mobile"
  581. select CPU_ARM926T
  582. select CLKDEV_LOOKUP
  583. select ARCH_USES_GETTIMEOFFSET
  584. help
  585. This enables support for Philips PNX4008 mobile platform.
  586. config ARCH_PXA
  587. bool "PXA2xx/PXA3xx-based"
  588. depends on MMU
  589. select ARCH_MTD_XIP
  590. select ARCH_HAS_CPUFREQ
  591. select CLKDEV_LOOKUP
  592. select CLKSRC_MMIO
  593. select ARCH_REQUIRE_GPIOLIB
  594. select GENERIC_CLOCKEVENTS
  595. select HAVE_SCHED_CLOCK
  596. select TICK_ONESHOT
  597. select PLAT_PXA
  598. select SPARSE_IRQ
  599. select AUTO_ZRELADDR
  600. select MULTI_IRQ_HANDLER
  601. select ARM_CPU_SUSPEND if PM
  602. select HAVE_IDE
  603. help
  604. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  605. config ARCH_MSM
  606. bool "Qualcomm MSM"
  607. select HAVE_CLK
  608. select GENERIC_CLOCKEVENTS
  609. select ARCH_REQUIRE_GPIOLIB
  610. select CLKDEV_LOOKUP
  611. help
  612. Support for Qualcomm MSM/QSD based systems. This runs on the
  613. apps processor of the MSM/QSD and depends on a shared memory
  614. interface to the modem processor which runs the baseband
  615. stack and controls some vital subsystems
  616. (clock and power control, etc).
  617. config ARCH_SHMOBILE
  618. bool "Renesas SH-Mobile / R-Mobile"
  619. select HAVE_CLK
  620. select CLKDEV_LOOKUP
  621. select HAVE_MACH_CLKDEV
  622. select HAVE_SMP
  623. select GENERIC_CLOCKEVENTS
  624. select MIGHT_HAVE_CACHE_L2X0
  625. select NO_IOPORT
  626. select SPARSE_IRQ
  627. select MULTI_IRQ_HANDLER
  628. select PM_GENERIC_DOMAINS if PM
  629. select NEED_MACH_MEMORY_H
  630. help
  631. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  632. config ARCH_RPC
  633. bool "RiscPC"
  634. select ARCH_ACORN
  635. select FIQ
  636. select TIMER_ACORN
  637. select ARCH_MAY_HAVE_PC_FDC
  638. select HAVE_PATA_PLATFORM
  639. select ISA_DMA_API
  640. select NO_IOPORT
  641. select ARCH_SPARSEMEM_ENABLE
  642. select ARCH_USES_GETTIMEOFFSET
  643. select HAVE_IDE
  644. select NEED_MACH_MEMORY_H
  645. help
  646. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  647. CD-ROM interface, serial and parallel port, and the floppy drive.
  648. config ARCH_SA1100
  649. bool "SA1100-based"
  650. select CLKSRC_MMIO
  651. select CPU_SA1100
  652. select ISA
  653. select ARCH_SPARSEMEM_ENABLE
  654. select ARCH_MTD_XIP
  655. select ARCH_HAS_CPUFREQ
  656. select CPU_FREQ
  657. select GENERIC_CLOCKEVENTS
  658. select HAVE_CLK
  659. select HAVE_SCHED_CLOCK
  660. select TICK_ONESHOT
  661. select ARCH_REQUIRE_GPIOLIB
  662. select HAVE_IDE
  663. select NEED_MACH_MEMORY_H
  664. help
  665. Support for StrongARM 11x0 based boards.
  666. config ARCH_S3C2410
  667. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  668. select GENERIC_GPIO
  669. select ARCH_HAS_CPUFREQ
  670. select HAVE_CLK
  671. select CLKDEV_LOOKUP
  672. select ARCH_USES_GETTIMEOFFSET
  673. select HAVE_S3C2410_I2C if I2C
  674. help
  675. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  676. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  677. the Samsung SMDK2410 development board (and derivatives).
  678. Note, the S3C2416 and the S3C2450 are so close that they even share
  679. the same SoC ID code. This means that there is no separate machine
  680. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  681. config ARCH_S3C64XX
  682. bool "Samsung S3C64XX"
  683. select PLAT_SAMSUNG
  684. select CPU_V6
  685. select ARM_VIC
  686. select HAVE_CLK
  687. select HAVE_TCM
  688. select CLKDEV_LOOKUP
  689. select NO_IOPORT
  690. select ARCH_USES_GETTIMEOFFSET
  691. select ARCH_HAS_CPUFREQ
  692. select ARCH_REQUIRE_GPIOLIB
  693. select SAMSUNG_CLKSRC
  694. select SAMSUNG_IRQ_VIC_TIMER
  695. select S3C_GPIO_TRACK
  696. select S3C_DEV_NAND
  697. select USB_ARCH_HAS_OHCI
  698. select SAMSUNG_GPIOLIB_4BIT
  699. select HAVE_S3C2410_I2C if I2C
  700. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  701. help
  702. Samsung S3C64XX series based systems
  703. config ARCH_S5P64X0
  704. bool "Samsung S5P6440 S5P6450"
  705. select CPU_V6
  706. select GENERIC_GPIO
  707. select HAVE_CLK
  708. select CLKDEV_LOOKUP
  709. select CLKSRC_MMIO
  710. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  711. select GENERIC_CLOCKEVENTS
  712. select HAVE_SCHED_CLOCK
  713. select HAVE_S3C2410_I2C if I2C
  714. select HAVE_S3C_RTC if RTC_CLASS
  715. help
  716. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  717. SMDK6450.
  718. config ARCH_S5PC100
  719. bool "Samsung S5PC100"
  720. select GENERIC_GPIO
  721. select HAVE_CLK
  722. select CLKDEV_LOOKUP
  723. select CPU_V7
  724. select ARM_L1_CACHE_SHIFT_6
  725. select ARCH_USES_GETTIMEOFFSET
  726. select HAVE_S3C2410_I2C if I2C
  727. select HAVE_S3C_RTC if RTC_CLASS
  728. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  729. help
  730. Samsung S5PC100 series based systems
  731. config ARCH_S5PV210
  732. bool "Samsung S5PV210/S5PC110"
  733. select CPU_V7
  734. select ARCH_SPARSEMEM_ENABLE
  735. select ARCH_HAS_HOLES_MEMORYMODEL
  736. select GENERIC_GPIO
  737. select HAVE_CLK
  738. select CLKDEV_LOOKUP
  739. select CLKSRC_MMIO
  740. select ARM_L1_CACHE_SHIFT_6
  741. select ARCH_HAS_CPUFREQ
  742. select GENERIC_CLOCKEVENTS
  743. select HAVE_SCHED_CLOCK
  744. select HAVE_S3C2410_I2C if I2C
  745. select HAVE_S3C_RTC if RTC_CLASS
  746. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  747. select NEED_MACH_MEMORY_H
  748. help
  749. Samsung S5PV210/S5PC110 series based systems
  750. config ARCH_EXYNOS
  751. bool "SAMSUNG EXYNOS"
  752. select CPU_V7
  753. select ARCH_SPARSEMEM_ENABLE
  754. select ARCH_HAS_HOLES_MEMORYMODEL
  755. select GENERIC_GPIO
  756. select HAVE_CLK
  757. select CLKDEV_LOOKUP
  758. select ARCH_HAS_CPUFREQ
  759. select GENERIC_CLOCKEVENTS
  760. select HAVE_S3C_RTC if RTC_CLASS
  761. select HAVE_S3C2410_I2C if I2C
  762. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  763. select NEED_MACH_MEMORY_H
  764. help
  765. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  766. config ARCH_SHARK
  767. bool "Shark"
  768. select CPU_SA110
  769. select ISA
  770. select ISA_DMA
  771. select ZONE_DMA
  772. select PCI
  773. select ARCH_USES_GETTIMEOFFSET
  774. select NEED_MACH_MEMORY_H
  775. help
  776. Support for the StrongARM based Digital DNARD machine, also known
  777. as "Shark" (<http://www.shark-linux.de/shark.html>).
  778. config ARCH_TCC_926
  779. bool "Telechips TCC ARM926-based systems"
  780. select CLKSRC_MMIO
  781. select CPU_ARM926T
  782. select HAVE_CLK
  783. select CLKDEV_LOOKUP
  784. select GENERIC_CLOCKEVENTS
  785. help
  786. Support for Telechips TCC ARM926-based systems.
  787. config ARCH_U300
  788. bool "ST-Ericsson U300 Series"
  789. depends on MMU
  790. select CLKSRC_MMIO
  791. select CPU_ARM926T
  792. select HAVE_SCHED_CLOCK
  793. select HAVE_TCM
  794. select ARM_AMBA
  795. select ARM_PATCH_PHYS_VIRT
  796. select ARM_VIC
  797. select GENERIC_CLOCKEVENTS
  798. select CLKDEV_LOOKUP
  799. select HAVE_MACH_CLKDEV
  800. select GENERIC_GPIO
  801. select ARCH_REQUIRE_GPIOLIB
  802. select NEED_MACH_MEMORY_H
  803. help
  804. Support for ST-Ericsson U300 series mobile platforms.
  805. config ARCH_U8500
  806. bool "ST-Ericsson U8500 Series"
  807. select CPU_V7
  808. select ARM_AMBA
  809. select GENERIC_CLOCKEVENTS
  810. select CLKDEV_LOOKUP
  811. select ARCH_REQUIRE_GPIOLIB
  812. select ARCH_HAS_CPUFREQ
  813. select HAVE_SMP
  814. select MIGHT_HAVE_CACHE_L2X0
  815. help
  816. Support for ST-Ericsson's Ux500 architecture
  817. config ARCH_NOMADIK
  818. bool "STMicroelectronics Nomadik"
  819. select ARM_AMBA
  820. select ARM_VIC
  821. select CPU_ARM926T
  822. select CLKDEV_LOOKUP
  823. select GENERIC_CLOCKEVENTS
  824. select MIGHT_HAVE_CACHE_L2X0
  825. select ARCH_REQUIRE_GPIOLIB
  826. help
  827. Support for the Nomadik platform by ST-Ericsson
  828. config ARCH_DAVINCI
  829. bool "TI DaVinci"
  830. select GENERIC_CLOCKEVENTS
  831. select ARCH_REQUIRE_GPIOLIB
  832. select ZONE_DMA
  833. select HAVE_IDE
  834. select CLKDEV_LOOKUP
  835. select GENERIC_ALLOCATOR
  836. select GENERIC_IRQ_CHIP
  837. select ARCH_HAS_HOLES_MEMORYMODEL
  838. help
  839. Support for TI's DaVinci platform.
  840. config ARCH_OMAP
  841. bool "TI OMAP"
  842. select HAVE_CLK
  843. select ARCH_REQUIRE_GPIOLIB
  844. select ARCH_HAS_CPUFREQ
  845. select CLKSRC_MMIO
  846. select GENERIC_CLOCKEVENTS
  847. select HAVE_SCHED_CLOCK
  848. select ARCH_HAS_HOLES_MEMORYMODEL
  849. help
  850. Support for TI's OMAP platform (OMAP1/2/3/4).
  851. config PLAT_SPEAR
  852. bool "ST SPEAr"
  853. select ARM_AMBA
  854. select ARCH_REQUIRE_GPIOLIB
  855. select CLKDEV_LOOKUP
  856. select CLKSRC_MMIO
  857. select GENERIC_CLOCKEVENTS
  858. select HAVE_CLK
  859. help
  860. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  861. config ARCH_VT8500
  862. bool "VIA/WonderMedia 85xx"
  863. select CPU_ARM926T
  864. select GENERIC_GPIO
  865. select ARCH_HAS_CPUFREQ
  866. select GENERIC_CLOCKEVENTS
  867. select ARCH_REQUIRE_GPIOLIB
  868. select HAVE_PWM
  869. help
  870. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  871. config ARCH_ZYNQ
  872. bool "Xilinx Zynq ARM Cortex A9 Platform"
  873. select CPU_V7
  874. select GENERIC_CLOCKEVENTS
  875. select CLKDEV_LOOKUP
  876. select ARM_GIC
  877. select ARM_AMBA
  878. select ICST
  879. select MIGHT_HAVE_CACHE_L2X0
  880. select USE_OF
  881. help
  882. Support for Xilinx Zynq ARM Cortex A9 Platform
  883. endchoice
  884. #
  885. # This is sorted alphabetically by mach-* pathname. However, plat-*
  886. # Kconfigs may be included either alphabetically (according to the
  887. # plat- suffix) or along side the corresponding mach-* source.
  888. #
  889. source "arch/arm/mach-at91/Kconfig"
  890. source "arch/arm/mach-bcmring/Kconfig"
  891. source "arch/arm/mach-clps711x/Kconfig"
  892. source "arch/arm/mach-cns3xxx/Kconfig"
  893. source "arch/arm/mach-davinci/Kconfig"
  894. source "arch/arm/mach-dove/Kconfig"
  895. source "arch/arm/mach-ep93xx/Kconfig"
  896. source "arch/arm/mach-footbridge/Kconfig"
  897. source "arch/arm/mach-gemini/Kconfig"
  898. source "arch/arm/mach-h720x/Kconfig"
  899. source "arch/arm/mach-integrator/Kconfig"
  900. source "arch/arm/mach-iop32x/Kconfig"
  901. source "arch/arm/mach-iop33x/Kconfig"
  902. source "arch/arm/mach-iop13xx/Kconfig"
  903. source "arch/arm/mach-ixp4xx/Kconfig"
  904. source "arch/arm/mach-ixp2000/Kconfig"
  905. source "arch/arm/mach-ixp23xx/Kconfig"
  906. source "arch/arm/mach-kirkwood/Kconfig"
  907. source "arch/arm/mach-ks8695/Kconfig"
  908. source "arch/arm/mach-lpc32xx/Kconfig"
  909. source "arch/arm/mach-msm/Kconfig"
  910. source "arch/arm/mach-mv78xx0/Kconfig"
  911. source "arch/arm/plat-mxc/Kconfig"
  912. source "arch/arm/mach-mxs/Kconfig"
  913. source "arch/arm/mach-netx/Kconfig"
  914. source "arch/arm/mach-nomadik/Kconfig"
  915. source "arch/arm/plat-nomadik/Kconfig"
  916. source "arch/arm/plat-omap/Kconfig"
  917. source "arch/arm/mach-omap1/Kconfig"
  918. source "arch/arm/mach-omap2/Kconfig"
  919. source "arch/arm/mach-orion5x/Kconfig"
  920. source "arch/arm/mach-pxa/Kconfig"
  921. source "arch/arm/plat-pxa/Kconfig"
  922. source "arch/arm/mach-mmp/Kconfig"
  923. source "arch/arm/mach-realview/Kconfig"
  924. source "arch/arm/mach-sa1100/Kconfig"
  925. source "arch/arm/plat-samsung/Kconfig"
  926. source "arch/arm/plat-s3c24xx/Kconfig"
  927. source "arch/arm/plat-s5p/Kconfig"
  928. source "arch/arm/plat-spear/Kconfig"
  929. source "arch/arm/plat-tcc/Kconfig"
  930. if ARCH_S3C2410
  931. source "arch/arm/mach-s3c2410/Kconfig"
  932. source "arch/arm/mach-s3c2412/Kconfig"
  933. source "arch/arm/mach-s3c2416/Kconfig"
  934. source "arch/arm/mach-s3c2440/Kconfig"
  935. source "arch/arm/mach-s3c2443/Kconfig"
  936. endif
  937. if ARCH_S3C64XX
  938. source "arch/arm/mach-s3c64xx/Kconfig"
  939. endif
  940. source "arch/arm/mach-s5p64x0/Kconfig"
  941. source "arch/arm/mach-s5pc100/Kconfig"
  942. source "arch/arm/mach-s5pv210/Kconfig"
  943. source "arch/arm/mach-exynos/Kconfig"
  944. source "arch/arm/mach-shmobile/Kconfig"
  945. source "arch/arm/mach-tegra/Kconfig"
  946. source "arch/arm/mach-u300/Kconfig"
  947. source "arch/arm/mach-ux500/Kconfig"
  948. source "arch/arm/mach-versatile/Kconfig"
  949. source "arch/arm/mach-vexpress/Kconfig"
  950. source "arch/arm/plat-versatile/Kconfig"
  951. source "arch/arm/mach-vt8500/Kconfig"
  952. source "arch/arm/mach-w90x900/Kconfig"
  953. # Definitions to make life easier
  954. config ARCH_ACORN
  955. bool
  956. config PLAT_IOP
  957. bool
  958. select GENERIC_CLOCKEVENTS
  959. select HAVE_SCHED_CLOCK
  960. config PLAT_ORION
  961. bool
  962. select CLKSRC_MMIO
  963. select GENERIC_IRQ_CHIP
  964. select HAVE_SCHED_CLOCK
  965. config PLAT_PXA
  966. bool
  967. config PLAT_VERSATILE
  968. bool
  969. config ARM_TIMER_SP804
  970. bool
  971. select CLKSRC_MMIO
  972. source arch/arm/mm/Kconfig
  973. config ARM_NR_BANKS
  974. int
  975. default 16 if ARCH_EP93XX
  976. default 8
  977. config IWMMXT
  978. bool "Enable iWMMXt support"
  979. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  980. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  981. help
  982. Enable support for iWMMXt context switching at run time if
  983. running on a CPU that supports it.
  984. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  985. config XSCALE_PMU
  986. bool
  987. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  988. default y
  989. config CPU_HAS_PMU
  990. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  991. (!ARCH_OMAP3 || OMAP3_EMU)
  992. default y
  993. bool
  994. config MULTI_IRQ_HANDLER
  995. bool
  996. help
  997. Allow each machine to specify it's own IRQ handler at run time.
  998. if !MMU
  999. source "arch/arm/Kconfig-nommu"
  1000. endif
  1001. config ARM_ERRATA_411920
  1002. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1003. depends on CPU_V6 || CPU_V6K
  1004. help
  1005. Invalidation of the Instruction Cache operation can
  1006. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1007. It does not affect the MPCore. This option enables the ARM Ltd.
  1008. recommended workaround.
  1009. config ARM_ERRATA_430973
  1010. bool "ARM errata: Stale prediction on replaced interworking branch"
  1011. depends on CPU_V7
  1012. help
  1013. This option enables the workaround for the 430973 Cortex-A8
  1014. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1015. interworking branch is replaced with another code sequence at the
  1016. same virtual address, whether due to self-modifying code or virtual
  1017. to physical address re-mapping, Cortex-A8 does not recover from the
  1018. stale interworking branch prediction. This results in Cortex-A8
  1019. executing the new code sequence in the incorrect ARM or Thumb state.
  1020. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1021. and also flushes the branch target cache at every context switch.
  1022. Note that setting specific bits in the ACTLR register may not be
  1023. available in non-secure mode.
  1024. config ARM_ERRATA_458693
  1025. bool "ARM errata: Processor deadlock when a false hazard is created"
  1026. depends on CPU_V7
  1027. help
  1028. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1029. erratum. For very specific sequences of memory operations, it is
  1030. possible for a hazard condition intended for a cache line to instead
  1031. be incorrectly associated with a different cache line. This false
  1032. hazard might then cause a processor deadlock. The workaround enables
  1033. the L1 caching of the NEON accesses and disables the PLD instruction
  1034. in the ACTLR register. Note that setting specific bits in the ACTLR
  1035. register may not be available in non-secure mode.
  1036. config ARM_ERRATA_460075
  1037. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1038. depends on CPU_V7
  1039. help
  1040. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1041. erratum. Any asynchronous access to the L2 cache may encounter a
  1042. situation in which recent store transactions to the L2 cache are lost
  1043. and overwritten with stale memory contents from external memory. The
  1044. workaround disables the write-allocate mode for the L2 cache via the
  1045. ACTLR register. Note that setting specific bits in the ACTLR register
  1046. may not be available in non-secure mode.
  1047. config ARM_ERRATA_742230
  1048. bool "ARM errata: DMB operation may be faulty"
  1049. depends on CPU_V7 && SMP
  1050. help
  1051. This option enables the workaround for the 742230 Cortex-A9
  1052. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1053. between two write operations may not ensure the correct visibility
  1054. ordering of the two writes. This workaround sets a specific bit in
  1055. the diagnostic register of the Cortex-A9 which causes the DMB
  1056. instruction to behave as a DSB, ensuring the correct behaviour of
  1057. the two writes.
  1058. config ARM_ERRATA_742231
  1059. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1060. depends on CPU_V7 && SMP
  1061. help
  1062. This option enables the workaround for the 742231 Cortex-A9
  1063. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1064. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1065. accessing some data located in the same cache line, may get corrupted
  1066. data due to bad handling of the address hazard when the line gets
  1067. replaced from one of the CPUs at the same time as another CPU is
  1068. accessing it. This workaround sets specific bits in the diagnostic
  1069. register of the Cortex-A9 which reduces the linefill issuing
  1070. capabilities of the processor.
  1071. config PL310_ERRATA_588369
  1072. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1073. depends on CACHE_L2X0
  1074. help
  1075. The PL310 L2 cache controller implements three types of Clean &
  1076. Invalidate maintenance operations: by Physical Address
  1077. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1078. They are architecturally defined to behave as the execution of a
  1079. clean operation followed immediately by an invalidate operation,
  1080. both performing to the same memory location. This functionality
  1081. is not correctly implemented in PL310 as clean lines are not
  1082. invalidated as a result of these operations.
  1083. config ARM_ERRATA_720789
  1084. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1085. depends on CPU_V7
  1086. help
  1087. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1088. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1089. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1090. As a consequence of this erratum, some TLB entries which should be
  1091. invalidated are not, resulting in an incoherency in the system page
  1092. tables. The workaround changes the TLB flushing routines to invalidate
  1093. entries regardless of the ASID.
  1094. config PL310_ERRATA_727915
  1095. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1096. depends on CACHE_L2X0
  1097. help
  1098. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1099. operation (offset 0x7FC). This operation runs in background so that
  1100. PL310 can handle normal accesses while it is in progress. Under very
  1101. rare circumstances, due to this erratum, write data can be lost when
  1102. PL310 treats a cacheable write transaction during a Clean &
  1103. Invalidate by Way operation.
  1104. config ARM_ERRATA_743622
  1105. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1106. depends on CPU_V7
  1107. help
  1108. This option enables the workaround for the 743622 Cortex-A9
  1109. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1110. optimisation in the Cortex-A9 Store Buffer may lead to data
  1111. corruption. This workaround sets a specific bit in the diagnostic
  1112. register of the Cortex-A9 which disables the Store Buffer
  1113. optimisation, preventing the defect from occurring. This has no
  1114. visible impact on the overall performance or power consumption of the
  1115. processor.
  1116. config ARM_ERRATA_751472
  1117. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1118. depends on CPU_V7
  1119. help
  1120. This option enables the workaround for the 751472 Cortex-A9 (prior
  1121. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1122. completion of a following broadcasted operation if the second
  1123. operation is received by a CPU before the ICIALLUIS has completed,
  1124. potentially leading to corrupted entries in the cache or TLB.
  1125. config PL310_ERRATA_753970
  1126. bool "PL310 errata: cache sync operation may be faulty"
  1127. depends on CACHE_PL310
  1128. help
  1129. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1130. Under some condition the effect of cache sync operation on
  1131. the store buffer still remains when the operation completes.
  1132. This means that the store buffer is always asked to drain and
  1133. this prevents it from merging any further writes. The workaround
  1134. is to replace the normal offset of cache sync operation (0x730)
  1135. by another offset targeting an unmapped PL310 register 0x740.
  1136. This has the same effect as the cache sync operation: store buffer
  1137. drain and waiting for all buffers empty.
  1138. config ARM_ERRATA_754322
  1139. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1140. depends on CPU_V7
  1141. help
  1142. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1143. r3p*) erratum. A speculative memory access may cause a page table walk
  1144. which starts prior to an ASID switch but completes afterwards. This
  1145. can populate the micro-TLB with a stale entry which may be hit with
  1146. the new ASID. This workaround places two dsb instructions in the mm
  1147. switching code so that no page table walks can cross the ASID switch.
  1148. config ARM_ERRATA_754327
  1149. bool "ARM errata: no automatic Store Buffer drain"
  1150. depends on CPU_V7 && SMP
  1151. help
  1152. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1153. r2p0) erratum. The Store Buffer does not have any automatic draining
  1154. mechanism and therefore a livelock may occur if an external agent
  1155. continuously polls a memory location waiting to observe an update.
  1156. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1157. written polling loops from denying visibility of updates to memory.
  1158. config ARM_ERRATA_364296
  1159. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1160. depends on CPU_V6 && !SMP
  1161. help
  1162. This options enables the workaround for the 364296 ARM1136
  1163. r0p2 erratum (possible cache data corruption with
  1164. hit-under-miss enabled). It sets the undocumented bit 31 in
  1165. the auxiliary control register and the FI bit in the control
  1166. register, thus disabling hit-under-miss without putting the
  1167. processor into full low interrupt latency mode. ARM11MPCore
  1168. is not affected.
  1169. config ARM_ERRATA_764369
  1170. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1171. depends on CPU_V7 && SMP
  1172. help
  1173. This option enables the workaround for erratum 764369
  1174. affecting Cortex-A9 MPCore with two or more processors (all
  1175. current revisions). Under certain timing circumstances, a data
  1176. cache line maintenance operation by MVA targeting an Inner
  1177. Shareable memory region may fail to proceed up to either the
  1178. Point of Coherency or to the Point of Unification of the
  1179. system. This workaround adds a DSB instruction before the
  1180. relevant cache maintenance functions and sets a specific bit
  1181. in the diagnostic control register of the SCU.
  1182. config PL310_ERRATA_769419
  1183. bool "PL310 errata: no automatic Store Buffer drain"
  1184. depends on CACHE_L2X0
  1185. help
  1186. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1187. not automatically drain. This can cause normal, non-cacheable
  1188. writes to be retained when the memory system is idle, leading
  1189. to suboptimal I/O performance for drivers using coherent DMA.
  1190. This option adds a write barrier to the cpu_idle loop so that,
  1191. on systems with an outer cache, the store buffer is drained
  1192. explicitly.
  1193. endmenu
  1194. source "arch/arm/common/Kconfig"
  1195. menu "Bus support"
  1196. config ARM_AMBA
  1197. bool
  1198. config ISA
  1199. bool
  1200. help
  1201. Find out whether you have ISA slots on your motherboard. ISA is the
  1202. name of a bus system, i.e. the way the CPU talks to the other stuff
  1203. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1204. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1205. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1206. # Select ISA DMA controller support
  1207. config ISA_DMA
  1208. bool
  1209. select ISA_DMA_API
  1210. # Select ISA DMA interface
  1211. config ISA_DMA_API
  1212. bool
  1213. config PCI
  1214. bool "PCI support" if MIGHT_HAVE_PCI
  1215. help
  1216. Find out whether you have a PCI motherboard. PCI is the name of a
  1217. bus system, i.e. the way the CPU talks to the other stuff inside
  1218. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1219. VESA. If you have PCI, say Y, otherwise N.
  1220. config PCI_DOMAINS
  1221. bool
  1222. depends on PCI
  1223. config PCI_NANOENGINE
  1224. bool "BSE nanoEngine PCI support"
  1225. depends on SA1100_NANOENGINE
  1226. help
  1227. Enable PCI on the BSE nanoEngine board.
  1228. config PCI_SYSCALL
  1229. def_bool PCI
  1230. # Select the host bridge type
  1231. config PCI_HOST_VIA82C505
  1232. bool
  1233. depends on PCI && ARCH_SHARK
  1234. default y
  1235. config PCI_HOST_ITE8152
  1236. bool
  1237. depends on PCI && MACH_ARMCORE
  1238. default y
  1239. select DMABOUNCE
  1240. source "drivers/pci/Kconfig"
  1241. source "drivers/pcmcia/Kconfig"
  1242. endmenu
  1243. menu "Kernel Features"
  1244. source "kernel/time/Kconfig"
  1245. config HAVE_SMP
  1246. bool
  1247. help
  1248. This option should be selected by machines which have an SMP-
  1249. capable CPU.
  1250. The only effect of this option is to make the SMP-related
  1251. options available to the user for configuration.
  1252. config SMP
  1253. bool "Symmetric Multi-Processing"
  1254. depends on CPU_V6K || CPU_V7
  1255. depends on GENERIC_CLOCKEVENTS
  1256. depends on HAVE_SMP
  1257. depends on MMU
  1258. select USE_GENERIC_SMP_HELPERS
  1259. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1260. help
  1261. This enables support for systems with more than one CPU. If you have
  1262. a system with only one CPU, like most personal computers, say N. If
  1263. you have a system with more than one CPU, say Y.
  1264. If you say N here, the kernel will run on single and multiprocessor
  1265. machines, but will use only one CPU of a multiprocessor machine. If
  1266. you say Y here, the kernel will run on many, but not all, single
  1267. processor machines. On a single processor machine, the kernel will
  1268. run faster if you say N here.
  1269. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1270. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1271. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1272. If you don't know what to do here, say N.
  1273. config SMP_ON_UP
  1274. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1275. depends on EXPERIMENTAL
  1276. depends on SMP && !XIP_KERNEL
  1277. default y
  1278. help
  1279. SMP kernels contain instructions which fail on non-SMP processors.
  1280. Enabling this option allows the kernel to modify itself to make
  1281. these instructions safe. Disabling it allows about 1K of space
  1282. savings.
  1283. If you don't know what to do here, say Y.
  1284. config ARM_CPU_TOPOLOGY
  1285. bool "Support cpu topology definition"
  1286. depends on SMP && CPU_V7
  1287. default y
  1288. help
  1289. Support ARM cpu topology definition. The MPIDR register defines
  1290. affinity between processors which is then used to describe the cpu
  1291. topology of an ARM System.
  1292. config SCHED_MC
  1293. bool "Multi-core scheduler support"
  1294. depends on ARM_CPU_TOPOLOGY
  1295. help
  1296. Multi-core scheduler support improves the CPU scheduler's decision
  1297. making when dealing with multi-core CPU chips at a cost of slightly
  1298. increased overhead in some places. If unsure say N here.
  1299. config SCHED_SMT
  1300. bool "SMT scheduler support"
  1301. depends on ARM_CPU_TOPOLOGY
  1302. help
  1303. Improves the CPU scheduler's decision making when dealing with
  1304. MultiThreading at a cost of slightly increased overhead in some
  1305. places. If unsure say N here.
  1306. config HAVE_ARM_SCU
  1307. bool
  1308. help
  1309. This option enables support for the ARM system coherency unit
  1310. config HAVE_ARM_TWD
  1311. bool
  1312. depends on SMP
  1313. select TICK_ONESHOT
  1314. help
  1315. This options enables support for the ARM timer and watchdog unit
  1316. choice
  1317. prompt "Memory split"
  1318. default VMSPLIT_3G
  1319. help
  1320. Select the desired split between kernel and user memory.
  1321. If you are not absolutely sure what you are doing, leave this
  1322. option alone!
  1323. config VMSPLIT_3G
  1324. bool "3G/1G user/kernel split"
  1325. config VMSPLIT_2G
  1326. bool "2G/2G user/kernel split"
  1327. config VMSPLIT_1G
  1328. bool "1G/3G user/kernel split"
  1329. endchoice
  1330. config PAGE_OFFSET
  1331. hex
  1332. default 0x40000000 if VMSPLIT_1G
  1333. default 0x80000000 if VMSPLIT_2G
  1334. default 0xC0000000
  1335. config NR_CPUS
  1336. int "Maximum number of CPUs (2-32)"
  1337. range 2 32
  1338. depends on SMP
  1339. default "4"
  1340. config HOTPLUG_CPU
  1341. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1342. depends on SMP && HOTPLUG && EXPERIMENTAL
  1343. help
  1344. Say Y here to experiment with turning CPUs off and on. CPUs
  1345. can be controlled through /sys/devices/system/cpu.
  1346. config LOCAL_TIMERS
  1347. bool "Use local timer interrupts"
  1348. depends on SMP
  1349. default y
  1350. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1351. help
  1352. Enable support for local timers on SMP platforms, rather then the
  1353. legacy IPI broadcast method. Local timers allows the system
  1354. accounting to be spread across the timer interval, preventing a
  1355. "thundering herd" at every timer tick.
  1356. config ARCH_NR_GPIO
  1357. int
  1358. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1359. default 350 if ARCH_U8500
  1360. default 0
  1361. help
  1362. Maximum number of GPIOs in the system.
  1363. If unsure, leave the default value.
  1364. source kernel/Kconfig.preempt
  1365. config HZ
  1366. int
  1367. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1368. ARCH_S5PV210 || ARCH_EXYNOS4
  1369. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1370. default AT91_TIMER_HZ if ARCH_AT91
  1371. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1372. default 100
  1373. config THUMB2_KERNEL
  1374. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1375. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1376. select AEABI
  1377. select ARM_ASM_UNIFIED
  1378. select ARM_UNWIND
  1379. help
  1380. By enabling this option, the kernel will be compiled in
  1381. Thumb-2 mode. A compiler/assembler that understand the unified
  1382. ARM-Thumb syntax is needed.
  1383. If unsure, say N.
  1384. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1385. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1386. depends on THUMB2_KERNEL && MODULES
  1387. default y
  1388. help
  1389. Various binutils versions can resolve Thumb-2 branches to
  1390. locally-defined, preemptible global symbols as short-range "b.n"
  1391. branch instructions.
  1392. This is a problem, because there's no guarantee the final
  1393. destination of the symbol, or any candidate locations for a
  1394. trampoline, are within range of the branch. For this reason, the
  1395. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1396. relocation in modules at all, and it makes little sense to add
  1397. support.
  1398. The symptom is that the kernel fails with an "unsupported
  1399. relocation" error when loading some modules.
  1400. Until fixed tools are available, passing
  1401. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1402. code which hits this problem, at the cost of a bit of extra runtime
  1403. stack usage in some cases.
  1404. The problem is described in more detail at:
  1405. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1406. Only Thumb-2 kernels are affected.
  1407. Unless you are sure your tools don't have this problem, say Y.
  1408. config ARM_ASM_UNIFIED
  1409. bool
  1410. config AEABI
  1411. bool "Use the ARM EABI to compile the kernel"
  1412. help
  1413. This option allows for the kernel to be compiled using the latest
  1414. ARM ABI (aka EABI). This is only useful if you are using a user
  1415. space environment that is also compiled with EABI.
  1416. Since there are major incompatibilities between the legacy ABI and
  1417. EABI, especially with regard to structure member alignment, this
  1418. option also changes the kernel syscall calling convention to
  1419. disambiguate both ABIs and allow for backward compatibility support
  1420. (selected with CONFIG_OABI_COMPAT).
  1421. To use this you need GCC version 4.0.0 or later.
  1422. config OABI_COMPAT
  1423. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1424. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1425. default y
  1426. help
  1427. This option preserves the old syscall interface along with the
  1428. new (ARM EABI) one. It also provides a compatibility layer to
  1429. intercept syscalls that have structure arguments which layout
  1430. in memory differs between the legacy ABI and the new ARM EABI
  1431. (only for non "thumb" binaries). This option adds a tiny
  1432. overhead to all syscalls and produces a slightly larger kernel.
  1433. If you know you'll be using only pure EABI user space then you
  1434. can say N here. If this option is not selected and you attempt
  1435. to execute a legacy ABI binary then the result will be
  1436. UNPREDICTABLE (in fact it can be predicted that it won't work
  1437. at all). If in doubt say Y.
  1438. config ARCH_HAS_HOLES_MEMORYMODEL
  1439. bool
  1440. config ARCH_SPARSEMEM_ENABLE
  1441. bool
  1442. config ARCH_SPARSEMEM_DEFAULT
  1443. def_bool ARCH_SPARSEMEM_ENABLE
  1444. config ARCH_SELECT_MEMORY_MODEL
  1445. def_bool ARCH_SPARSEMEM_ENABLE
  1446. config HAVE_ARCH_PFN_VALID
  1447. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1448. config HIGHMEM
  1449. bool "High Memory Support"
  1450. depends on MMU
  1451. help
  1452. The address space of ARM processors is only 4 Gigabytes large
  1453. and it has to accommodate user address space, kernel address
  1454. space as well as some memory mapped IO. That means that, if you
  1455. have a large amount of physical memory and/or IO, not all of the
  1456. memory can be "permanently mapped" by the kernel. The physical
  1457. memory that is not permanently mapped is called "high memory".
  1458. Depending on the selected kernel/user memory split, minimum
  1459. vmalloc space and actual amount of RAM, you may not need this
  1460. option which should result in a slightly faster kernel.
  1461. If unsure, say n.
  1462. config HIGHPTE
  1463. bool "Allocate 2nd-level pagetables from highmem"
  1464. depends on HIGHMEM
  1465. config HW_PERF_EVENTS
  1466. bool "Enable hardware performance counter support for perf events"
  1467. depends on PERF_EVENTS && CPU_HAS_PMU
  1468. default y
  1469. help
  1470. Enable hardware performance counter support for perf events. If
  1471. disabled, perf events will use software events only.
  1472. source "mm/Kconfig"
  1473. config FORCE_MAX_ZONEORDER
  1474. int "Maximum zone order" if ARCH_SHMOBILE
  1475. range 11 64 if ARCH_SHMOBILE
  1476. default "9" if SA1111
  1477. default "11"
  1478. help
  1479. The kernel memory allocator divides physically contiguous memory
  1480. blocks into "zones", where each zone is a power of two number of
  1481. pages. This option selects the largest power of two that the kernel
  1482. keeps in the memory allocator. If you need to allocate very large
  1483. blocks of physically contiguous memory, then you may need to
  1484. increase this value.
  1485. This config option is actually maximum order plus one. For example,
  1486. a value of 11 means that the largest free memory block is 2^10 pages.
  1487. config LEDS
  1488. bool "Timer and CPU usage LEDs"
  1489. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1490. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1491. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1492. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1493. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1494. ARCH_AT91 || ARCH_DAVINCI || \
  1495. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1496. help
  1497. If you say Y here, the LEDs on your machine will be used
  1498. to provide useful information about your current system status.
  1499. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1500. be able to select which LEDs are active using the options below. If
  1501. you are compiling a kernel for the EBSA-110 or the LART however, the
  1502. red LED will simply flash regularly to indicate that the system is
  1503. still functional. It is safe to say Y here if you have a CATS
  1504. system, but the driver will do nothing.
  1505. config LEDS_TIMER
  1506. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1507. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1508. || MACH_OMAP_PERSEUS2
  1509. depends on LEDS
  1510. depends on !GENERIC_CLOCKEVENTS
  1511. default y if ARCH_EBSA110
  1512. help
  1513. If you say Y here, one of the system LEDs (the green one on the
  1514. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1515. will flash regularly to indicate that the system is still
  1516. operational. This is mainly useful to kernel hackers who are
  1517. debugging unstable kernels.
  1518. The LART uses the same LED for both Timer LED and CPU usage LED
  1519. functions. You may choose to use both, but the Timer LED function
  1520. will overrule the CPU usage LED.
  1521. config LEDS_CPU
  1522. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1523. !ARCH_OMAP) \
  1524. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1525. || MACH_OMAP_PERSEUS2
  1526. depends on LEDS
  1527. help
  1528. If you say Y here, the red LED will be used to give a good real
  1529. time indication of CPU usage, by lighting whenever the idle task
  1530. is not currently executing.
  1531. The LART uses the same LED for both Timer LED and CPU usage LED
  1532. functions. You may choose to use both, but the Timer LED function
  1533. will overrule the CPU usage LED.
  1534. config ALIGNMENT_TRAP
  1535. bool
  1536. depends on CPU_CP15_MMU
  1537. default y if !ARCH_EBSA110
  1538. select HAVE_PROC_CPU if PROC_FS
  1539. help
  1540. ARM processors cannot fetch/store information which is not
  1541. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1542. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1543. fetch/store instructions will be emulated in software if you say
  1544. here, which has a severe performance impact. This is necessary for
  1545. correct operation of some network protocols. With an IP-only
  1546. configuration it is safe to say N, otherwise say Y.
  1547. config UACCESS_WITH_MEMCPY
  1548. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1549. depends on MMU && EXPERIMENTAL
  1550. default y if CPU_FEROCEON
  1551. help
  1552. Implement faster copy_to_user and clear_user methods for CPU
  1553. cores where a 8-word STM instruction give significantly higher
  1554. memory write throughput than a sequence of individual 32bit stores.
  1555. A possible side effect is a slight increase in scheduling latency
  1556. between threads sharing the same address space if they invoke
  1557. such copy operations with large buffers.
  1558. However, if the CPU data cache is using a write-allocate mode,
  1559. this option is unlikely to provide any performance gain.
  1560. config SECCOMP
  1561. bool
  1562. prompt "Enable seccomp to safely compute untrusted bytecode"
  1563. ---help---
  1564. This kernel feature is useful for number crunching applications
  1565. that may need to compute untrusted bytecode during their
  1566. execution. By using pipes or other transports made available to
  1567. the process as file descriptors supporting the read/write
  1568. syscalls, it's possible to isolate those applications in
  1569. their own address space using seccomp. Once seccomp is
  1570. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1571. and the task is only allowed to execute a few safe syscalls
  1572. defined by each seccomp mode.
  1573. config CC_STACKPROTECTOR
  1574. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1575. depends on EXPERIMENTAL
  1576. help
  1577. This option turns on the -fstack-protector GCC feature. This
  1578. feature puts, at the beginning of functions, a canary value on
  1579. the stack just before the return address, and validates
  1580. the value just before actually returning. Stack based buffer
  1581. overflows (that need to overwrite this return address) now also
  1582. overwrite the canary, which gets detected and the attack is then
  1583. neutralized via a kernel panic.
  1584. This feature requires gcc version 4.2 or above.
  1585. config DEPRECATED_PARAM_STRUCT
  1586. bool "Provide old way to pass kernel parameters"
  1587. help
  1588. This was deprecated in 2001 and announced to live on for 5 years.
  1589. Some old boot loaders still use this way.
  1590. endmenu
  1591. menu "Boot options"
  1592. config USE_OF
  1593. bool "Flattened Device Tree support"
  1594. select OF
  1595. select OF_EARLY_FLATTREE
  1596. select IRQ_DOMAIN
  1597. help
  1598. Include support for flattened device tree machine descriptions.
  1599. # Compressed boot loader in ROM. Yes, we really want to ask about
  1600. # TEXT and BSS so we preserve their values in the config files.
  1601. config ZBOOT_ROM_TEXT
  1602. hex "Compressed ROM boot loader base address"
  1603. default "0"
  1604. help
  1605. The physical address at which the ROM-able zImage is to be
  1606. placed in the target. Platforms which normally make use of
  1607. ROM-able zImage formats normally set this to a suitable
  1608. value in their defconfig file.
  1609. If ZBOOT_ROM is not enabled, this has no effect.
  1610. config ZBOOT_ROM_BSS
  1611. hex "Compressed ROM boot loader BSS address"
  1612. default "0"
  1613. help
  1614. The base address of an area of read/write memory in the target
  1615. for the ROM-able zImage which must be available while the
  1616. decompressor is running. It must be large enough to hold the
  1617. entire decompressed kernel plus an additional 128 KiB.
  1618. Platforms which normally make use of ROM-able zImage formats
  1619. normally set this to a suitable value in their defconfig file.
  1620. If ZBOOT_ROM is not enabled, this has no effect.
  1621. config ZBOOT_ROM
  1622. bool "Compressed boot loader in ROM/flash"
  1623. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1624. help
  1625. Say Y here if you intend to execute your compressed kernel image
  1626. (zImage) directly from ROM or flash. If unsure, say N.
  1627. choice
  1628. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1629. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1630. default ZBOOT_ROM_NONE
  1631. help
  1632. Include experimental SD/MMC loading code in the ROM-able zImage.
  1633. With this enabled it is possible to write the the ROM-able zImage
  1634. kernel image to an MMC or SD card and boot the kernel straight
  1635. from the reset vector. At reset the processor Mask ROM will load
  1636. the first part of the the ROM-able zImage which in turn loads the
  1637. rest the kernel image to RAM.
  1638. config ZBOOT_ROM_NONE
  1639. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1640. help
  1641. Do not load image from SD or MMC
  1642. config ZBOOT_ROM_MMCIF
  1643. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1644. help
  1645. Load image from MMCIF hardware block.
  1646. config ZBOOT_ROM_SH_MOBILE_SDHI
  1647. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1648. help
  1649. Load image from SDHI hardware block
  1650. endchoice
  1651. config ARM_APPENDED_DTB
  1652. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1653. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1654. help
  1655. With this option, the boot code will look for a device tree binary
  1656. (DTB) appended to zImage
  1657. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1658. This is meant as a backward compatibility convenience for those
  1659. systems with a bootloader that can't be upgraded to accommodate
  1660. the documented boot protocol using a device tree.
  1661. Beware that there is very little in terms of protection against
  1662. this option being confused by leftover garbage in memory that might
  1663. look like a DTB header after a reboot if no actual DTB is appended
  1664. to zImage. Do not leave this option active in a production kernel
  1665. if you don't intend to always append a DTB. Proper passing of the
  1666. location into r2 of a bootloader provided DTB is always preferable
  1667. to this option.
  1668. config ARM_ATAG_DTB_COMPAT
  1669. bool "Supplement the appended DTB with traditional ATAG information"
  1670. depends on ARM_APPENDED_DTB
  1671. help
  1672. Some old bootloaders can't be updated to a DTB capable one, yet
  1673. they provide ATAGs with memory configuration, the ramdisk address,
  1674. the kernel cmdline string, etc. Such information is dynamically
  1675. provided by the bootloader and can't always be stored in a static
  1676. DTB. To allow a device tree enabled kernel to be used with such
  1677. bootloaders, this option allows zImage to extract the information
  1678. from the ATAG list and store it at run time into the appended DTB.
  1679. config CMDLINE
  1680. string "Default kernel command string"
  1681. default ""
  1682. help
  1683. On some architectures (EBSA110 and CATS), there is currently no way
  1684. for the boot loader to pass arguments to the kernel. For these
  1685. architectures, you should supply some command-line options at build
  1686. time by entering them here. As a minimum, you should specify the
  1687. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1688. choice
  1689. prompt "Kernel command line type" if CMDLINE != ""
  1690. default CMDLINE_FROM_BOOTLOADER
  1691. config CMDLINE_FROM_BOOTLOADER
  1692. bool "Use bootloader kernel arguments if available"
  1693. help
  1694. Uses the command-line options passed by the boot loader. If
  1695. the boot loader doesn't provide any, the default kernel command
  1696. string provided in CMDLINE will be used.
  1697. config CMDLINE_EXTEND
  1698. bool "Extend bootloader kernel arguments"
  1699. help
  1700. The command-line arguments provided by the boot loader will be
  1701. appended to the default kernel command string.
  1702. config CMDLINE_FORCE
  1703. bool "Always use the default kernel command string"
  1704. help
  1705. Always use the default kernel command string, even if the boot
  1706. loader passes other arguments to the kernel.
  1707. This is useful if you cannot or don't want to change the
  1708. command-line options your boot loader passes to the kernel.
  1709. endchoice
  1710. config XIP_KERNEL
  1711. bool "Kernel Execute-In-Place from ROM"
  1712. depends on !ZBOOT_ROM && !ARM_LPAE
  1713. help
  1714. Execute-In-Place allows the kernel to run from non-volatile storage
  1715. directly addressable by the CPU, such as NOR flash. This saves RAM
  1716. space since the text section of the kernel is not loaded from flash
  1717. to RAM. Read-write sections, such as the data section and stack,
  1718. are still copied to RAM. The XIP kernel is not compressed since
  1719. it has to run directly from flash, so it will take more space to
  1720. store it. The flash address used to link the kernel object files,
  1721. and for storing it, is configuration dependent. Therefore, if you
  1722. say Y here, you must know the proper physical address where to
  1723. store the kernel image depending on your own flash memory usage.
  1724. Also note that the make target becomes "make xipImage" rather than
  1725. "make zImage" or "make Image". The final kernel binary to put in
  1726. ROM memory will be arch/arm/boot/xipImage.
  1727. If unsure, say N.
  1728. config XIP_PHYS_ADDR
  1729. hex "XIP Kernel Physical Location"
  1730. depends on XIP_KERNEL
  1731. default "0x00080000"
  1732. help
  1733. This is the physical address in your flash memory the kernel will
  1734. be linked for and stored to. This address is dependent on your
  1735. own flash usage.
  1736. config KEXEC
  1737. bool "Kexec system call (EXPERIMENTAL)"
  1738. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1739. help
  1740. kexec is a system call that implements the ability to shutdown your
  1741. current kernel, and to start another kernel. It is like a reboot
  1742. but it is independent of the system firmware. And like a reboot
  1743. you can start any kernel with it, not just Linux.
  1744. It is an ongoing process to be certain the hardware in a machine
  1745. is properly shutdown, so do not be surprised if this code does not
  1746. initially work for you. It may help to enable device hotplugging
  1747. support.
  1748. config ATAGS_PROC
  1749. bool "Export atags in procfs"
  1750. depends on KEXEC
  1751. default y
  1752. help
  1753. Should the atags used to boot the kernel be exported in an "atags"
  1754. file in procfs. Useful with kexec.
  1755. config CRASH_DUMP
  1756. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1757. depends on EXPERIMENTAL
  1758. help
  1759. Generate crash dump after being started by kexec. This should
  1760. be normally only set in special crash dump kernels which are
  1761. loaded in the main kernel with kexec-tools into a specially
  1762. reserved region and then later executed after a crash by
  1763. kdump/kexec. The crash dump kernel must be compiled to a
  1764. memory address not used by the main kernel
  1765. For more details see Documentation/kdump/kdump.txt
  1766. config AUTO_ZRELADDR
  1767. bool "Auto calculation of the decompressed kernel image address"
  1768. depends on !ZBOOT_ROM && !ARCH_U300
  1769. help
  1770. ZRELADDR is the physical address where the decompressed kernel
  1771. image will be placed. If AUTO_ZRELADDR is selected, the address
  1772. will be determined at run-time by masking the current IP with
  1773. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1774. from start of memory.
  1775. endmenu
  1776. menu "CPU Power Management"
  1777. if ARCH_HAS_CPUFREQ
  1778. source "drivers/cpufreq/Kconfig"
  1779. config CPU_FREQ_IMX
  1780. tristate "CPUfreq driver for i.MX CPUs"
  1781. depends on ARCH_MXC && CPU_FREQ
  1782. help
  1783. This enables the CPUfreq driver for i.MX CPUs.
  1784. config CPU_FREQ_SA1100
  1785. bool
  1786. config CPU_FREQ_SA1110
  1787. bool
  1788. config CPU_FREQ_INTEGRATOR
  1789. tristate "CPUfreq driver for ARM Integrator CPUs"
  1790. depends on ARCH_INTEGRATOR && CPU_FREQ
  1791. default y
  1792. help
  1793. This enables the CPUfreq driver for ARM Integrator CPUs.
  1794. For details, take a look at <file:Documentation/cpu-freq>.
  1795. If in doubt, say Y.
  1796. config CPU_FREQ_PXA
  1797. bool
  1798. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1799. default y
  1800. select CPU_FREQ_TABLE
  1801. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1802. config CPU_FREQ_S3C
  1803. bool
  1804. help
  1805. Internal configuration node for common cpufreq on Samsung SoC
  1806. config CPU_FREQ_S3C24XX
  1807. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1808. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1809. select CPU_FREQ_S3C
  1810. help
  1811. This enables the CPUfreq driver for the Samsung S3C24XX family
  1812. of CPUs.
  1813. For details, take a look at <file:Documentation/cpu-freq>.
  1814. If in doubt, say N.
  1815. config CPU_FREQ_S3C24XX_PLL
  1816. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1817. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1818. help
  1819. Compile in support for changing the PLL frequency from the
  1820. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1821. after a frequency change, so by default it is not enabled.
  1822. This also means that the PLL tables for the selected CPU(s) will
  1823. be built which may increase the size of the kernel image.
  1824. config CPU_FREQ_S3C24XX_DEBUG
  1825. bool "Debug CPUfreq Samsung driver core"
  1826. depends on CPU_FREQ_S3C24XX
  1827. help
  1828. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1829. config CPU_FREQ_S3C24XX_IODEBUG
  1830. bool "Debug CPUfreq Samsung driver IO timing"
  1831. depends on CPU_FREQ_S3C24XX
  1832. help
  1833. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1834. config CPU_FREQ_S3C24XX_DEBUGFS
  1835. bool "Export debugfs for CPUFreq"
  1836. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1837. help
  1838. Export status information via debugfs.
  1839. endif
  1840. source "drivers/cpuidle/Kconfig"
  1841. endmenu
  1842. menu "Floating point emulation"
  1843. comment "At least one emulation must be selected"
  1844. config FPE_NWFPE
  1845. bool "NWFPE math emulation"
  1846. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1847. ---help---
  1848. Say Y to include the NWFPE floating point emulator in the kernel.
  1849. This is necessary to run most binaries. Linux does not currently
  1850. support floating point hardware so you need to say Y here even if
  1851. your machine has an FPA or floating point co-processor podule.
  1852. You may say N here if you are going to load the Acorn FPEmulator
  1853. early in the bootup.
  1854. config FPE_NWFPE_XP
  1855. bool "Support extended precision"
  1856. depends on FPE_NWFPE
  1857. help
  1858. Say Y to include 80-bit support in the kernel floating-point
  1859. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1860. Note that gcc does not generate 80-bit operations by default,
  1861. so in most cases this option only enlarges the size of the
  1862. floating point emulator without any good reason.
  1863. You almost surely want to say N here.
  1864. config FPE_FASTFPE
  1865. bool "FastFPE math emulation (EXPERIMENTAL)"
  1866. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1867. ---help---
  1868. Say Y here to include the FAST floating point emulator in the kernel.
  1869. This is an experimental much faster emulator which now also has full
  1870. precision for the mantissa. It does not support any exceptions.
  1871. It is very simple, and approximately 3-6 times faster than NWFPE.
  1872. It should be sufficient for most programs. It may be not suitable
  1873. for scientific calculations, but you have to check this for yourself.
  1874. If you do not feel you need a faster FP emulation you should better
  1875. choose NWFPE.
  1876. config VFP
  1877. bool "VFP-format floating point maths"
  1878. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1879. help
  1880. Say Y to include VFP support code in the kernel. This is needed
  1881. if your hardware includes a VFP unit.
  1882. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1883. release notes and additional status information.
  1884. Say N if your target does not have VFP hardware.
  1885. config VFPv3
  1886. bool
  1887. depends on VFP
  1888. default y if CPU_V7
  1889. config NEON
  1890. bool "Advanced SIMD (NEON) Extension support"
  1891. depends on VFPv3 && CPU_V7
  1892. help
  1893. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1894. Extension.
  1895. endmenu
  1896. menu "Userspace binary formats"
  1897. source "fs/Kconfig.binfmt"
  1898. config ARTHUR
  1899. tristate "RISC OS personality"
  1900. depends on !AEABI
  1901. help
  1902. Say Y here to include the kernel code necessary if you want to run
  1903. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1904. experimental; if this sounds frightening, say N and sleep in peace.
  1905. You can also say M here to compile this support as a module (which
  1906. will be called arthur).
  1907. endmenu
  1908. menu "Power management options"
  1909. source "kernel/power/Kconfig"
  1910. config ARCH_SUSPEND_POSSIBLE
  1911. depends on !ARCH_S5PC100
  1912. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1913. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1914. def_bool y
  1915. config ARM_CPU_SUSPEND
  1916. def_bool PM_SLEEP
  1917. endmenu
  1918. source "net/Kconfig"
  1919. source "drivers/Kconfig"
  1920. source "fs/Kconfig"
  1921. source "arch/arm/Kconfig.debug"
  1922. source "security/Kconfig"
  1923. source "crypto/Kconfig"
  1924. source "lib/Kconfig"