gianfar.h 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /*
  2. * drivers/net/gianfar.h
  3. *
  4. * Gianfar Ethernet Driver
  5. * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
  6. * Based on 8260_io/fcc_enet.c
  7. *
  8. * Author: Andy Fleming
  9. * Maintainer: Kumar Gala
  10. * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
  11. *
  12. * Copyright 2002-2009 Freescale Semiconductor, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * Still left to do:
  20. * -Add support for module parameters
  21. * -Add patch for ethtool phys id
  22. */
  23. #ifndef __GIANFAR_H
  24. #define __GIANFAR_H
  25. #include <linux/kernel.h>
  26. #include <linux/sched.h>
  27. #include <linux/string.h>
  28. #include <linux/errno.h>
  29. #include <linux/slab.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/init.h>
  32. #include <linux/delay.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/mm.h>
  38. #include <linux/mii.h>
  39. #include <linux/phy.h>
  40. #include <asm/io.h>
  41. #include <asm/irq.h>
  42. #include <asm/uaccess.h>
  43. #include <linux/module.h>
  44. #include <linux/crc32.h>
  45. #include <linux/workqueue.h>
  46. #include <linux/ethtool.h>
  47. /* The maximum number of packets to be handled in one call of gfar_poll */
  48. #define GFAR_DEV_WEIGHT 64
  49. /* Length for FCB */
  50. #define GMAC_FCB_LEN 8
  51. /* Default padding amount */
  52. #define DEFAULT_PADDING 2
  53. /* Number of bytes to align the rx bufs to */
  54. #define RXBUF_ALIGNMENT 64
  55. /* The number of bytes which composes a unit for the purpose of
  56. * allocating data buffers. ie-for any given MTU, the data buffer
  57. * will be the next highest multiple of 512 bytes. */
  58. #define INCREMENTAL_BUFFER_SIZE 512
  59. #define MAC_ADDR_LEN 6
  60. #define PHY_INIT_TIMEOUT 100000
  61. #define GFAR_PHY_CHANGE_TIME 2
  62. #define DEVICE_NAME "%s: Gianfar Ethernet Controller Version 1.2, "
  63. #define DRV_NAME "gfar-enet"
  64. extern const char gfar_driver_name[];
  65. extern const char gfar_driver_version[];
  66. /* MAXIMUM NUMBER OF QUEUES SUPPORTED */
  67. #define MAX_TX_QS 0x8
  68. #define MAX_RX_QS 0x8
  69. /* These need to be powers of 2 for this driver */
  70. #define DEFAULT_TX_RING_SIZE 256
  71. #define DEFAULT_RX_RING_SIZE 256
  72. #define GFAR_RX_MAX_RING_SIZE 256
  73. #define GFAR_TX_MAX_RING_SIZE 256
  74. #define GFAR_MAX_FIFO_THRESHOLD 511
  75. #define GFAR_MAX_FIFO_STARVE 511
  76. #define GFAR_MAX_FIFO_STARVE_OFF 511
  77. #define DEFAULT_RX_BUFFER_SIZE 1536
  78. #define TX_RING_MOD_MASK(size) (size-1)
  79. #define RX_RING_MOD_MASK(size) (size-1)
  80. #define JUMBO_BUFFER_SIZE 9728
  81. #define JUMBO_FRAME_SIZE 9600
  82. #define DEFAULT_FIFO_TX_THR 0x100
  83. #define DEFAULT_FIFO_TX_STARVE 0x40
  84. #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
  85. #define DEFAULT_BD_STASH 1
  86. #define DEFAULT_STASH_LENGTH 96
  87. #define DEFAULT_STASH_INDEX 0
  88. /* The number of Exact Match registers */
  89. #define GFAR_EM_NUM 15
  90. /* Latency of interface clock in nanoseconds */
  91. /* Interface clock latency , in this case, means the
  92. * time described by a value of 1 in the interrupt
  93. * coalescing registers' time fields. Since those fields
  94. * refer to the time it takes for 64 clocks to pass, the
  95. * latencies are as such:
  96. * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
  97. * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
  98. * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
  99. */
  100. #define GFAR_GBIT_TIME 512
  101. #define GFAR_100_TIME 2560
  102. #define GFAR_10_TIME 25600
  103. #define DEFAULT_TX_COALESCE 1
  104. #define DEFAULT_TXCOUNT 16
  105. #define DEFAULT_TXTIME 21
  106. #define DEFAULT_RXTIME 21
  107. #define DEFAULT_RX_COALESCE 0
  108. #define DEFAULT_RXCOUNT 0
  109. #define GFAR_SUPPORTED (SUPPORTED_10baseT_Half \
  110. | SUPPORTED_10baseT_Full \
  111. | SUPPORTED_100baseT_Half \
  112. | SUPPORTED_100baseT_Full \
  113. | SUPPORTED_Autoneg \
  114. | SUPPORTED_MII)
  115. /* TBI register addresses */
  116. #define MII_TBICON 0x11
  117. /* TBICON register bit fields */
  118. #define TBICON_CLK_SELECT 0x0020
  119. /* MAC register bits */
  120. #define MACCFG1_SOFT_RESET 0x80000000
  121. #define MACCFG1_RESET_RX_MC 0x00080000
  122. #define MACCFG1_RESET_TX_MC 0x00040000
  123. #define MACCFG1_RESET_RX_FUN 0x00020000
  124. #define MACCFG1_RESET_TX_FUN 0x00010000
  125. #define MACCFG1_LOOPBACK 0x00000100
  126. #define MACCFG1_RX_FLOW 0x00000020
  127. #define MACCFG1_TX_FLOW 0x00000010
  128. #define MACCFG1_SYNCD_RX_EN 0x00000008
  129. #define MACCFG1_RX_EN 0x00000004
  130. #define MACCFG1_SYNCD_TX_EN 0x00000002
  131. #define MACCFG1_TX_EN 0x00000001
  132. #define MACCFG2_INIT_SETTINGS 0x00007205
  133. #define MACCFG2_FULL_DUPLEX 0x00000001
  134. #define MACCFG2_IF 0x00000300
  135. #define MACCFG2_MII 0x00000100
  136. #define MACCFG2_GMII 0x00000200
  137. #define MACCFG2_HUGEFRAME 0x00000020
  138. #define MACCFG2_LENGTHCHECK 0x00000010
  139. #define MACCFG2_MPEN 0x00000008
  140. #define ECNTRL_INIT_SETTINGS 0x00001000
  141. #define ECNTRL_TBI_MODE 0x00000020
  142. #define ECNTRL_REDUCED_MODE 0x00000010
  143. #define ECNTRL_R100 0x00000008
  144. #define ECNTRL_REDUCED_MII_MODE 0x00000004
  145. #define ECNTRL_SGMII_MODE 0x00000002
  146. #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
  147. #define MINFLR_INIT_SETTINGS 0x00000040
  148. /* Tqueue control */
  149. #define TQUEUE_EN0 0x00008000
  150. #define TQUEUE_EN1 0x00004000
  151. #define TQUEUE_EN2 0x00002000
  152. #define TQUEUE_EN3 0x00001000
  153. #define TQUEUE_EN4 0x00000800
  154. #define TQUEUE_EN5 0x00000400
  155. #define TQUEUE_EN6 0x00000200
  156. #define TQUEUE_EN7 0x00000100
  157. #define TQUEUE_EN_ALL 0x0000FF00
  158. #define TR03WT_WT0_MASK 0xFF000000
  159. #define TR03WT_WT1_MASK 0x00FF0000
  160. #define TR03WT_WT2_MASK 0x0000FF00
  161. #define TR03WT_WT3_MASK 0x000000FF
  162. #define TR47WT_WT4_MASK 0xFF000000
  163. #define TR47WT_WT5_MASK 0x00FF0000
  164. #define TR47WT_WT6_MASK 0x0000FF00
  165. #define TR47WT_WT7_MASK 0x000000FF
  166. /* Rqueue control */
  167. #define RQUEUE_EX0 0x00800000
  168. #define RQUEUE_EX1 0x00400000
  169. #define RQUEUE_EX2 0x00200000
  170. #define RQUEUE_EX3 0x00100000
  171. #define RQUEUE_EX4 0x00080000
  172. #define RQUEUE_EX5 0x00040000
  173. #define RQUEUE_EX6 0x00020000
  174. #define RQUEUE_EX7 0x00010000
  175. #define RQUEUE_EX_ALL 0x00FF0000
  176. #define RQUEUE_EN0 0x00000080
  177. #define RQUEUE_EN1 0x00000040
  178. #define RQUEUE_EN2 0x00000020
  179. #define RQUEUE_EN3 0x00000010
  180. #define RQUEUE_EN4 0x00000008
  181. #define RQUEUE_EN5 0x00000004
  182. #define RQUEUE_EN6 0x00000002
  183. #define RQUEUE_EN7 0x00000001
  184. #define RQUEUE_EN_ALL 0x000000FF
  185. /* Init to do tx snooping for buffers and descriptors */
  186. #define DMACTRL_INIT_SETTINGS 0x000000c3
  187. #define DMACTRL_GRS 0x00000010
  188. #define DMACTRL_GTS 0x00000008
  189. #define TSTAT_CLEAR_THALT_ALL 0xFF000000
  190. #define TSTAT_CLEAR_THALT 0x80000000
  191. #define TSTAT_CLEAR_THALT0 0x80000000
  192. #define TSTAT_CLEAR_THALT1 0x40000000
  193. #define TSTAT_CLEAR_THALT2 0x20000000
  194. #define TSTAT_CLEAR_THALT3 0x10000000
  195. #define TSTAT_CLEAR_THALT4 0x08000000
  196. #define TSTAT_CLEAR_THALT5 0x04000000
  197. #define TSTAT_CLEAR_THALT6 0x02000000
  198. #define TSTAT_CLEAR_THALT7 0x01000000
  199. /* Interrupt coalescing macros */
  200. #define IC_ICEN 0x80000000
  201. #define IC_ICFT_MASK 0x1fe00000
  202. #define IC_ICFT_SHIFT 21
  203. #define mk_ic_icft(x) \
  204. (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
  205. #define IC_ICTT_MASK 0x0000ffff
  206. #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
  207. #define mk_ic_value(count, time) (IC_ICEN | \
  208. mk_ic_icft(count) | \
  209. mk_ic_ictt(time))
  210. #define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
  211. IC_ICFT_SHIFT)
  212. #define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
  213. #define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
  214. #define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
  215. #define skip_bd(bdp, stride, base, ring_size) ({ \
  216. typeof(bdp) new_bd = (bdp) + (stride); \
  217. (new_bd >= (base) + (ring_size)) ? (new_bd - (ring_size)) : new_bd; })
  218. #define next_bd(bdp, base, ring_size) skip_bd(bdp, 1, base, ring_size)
  219. #define RCTRL_PAL_MASK 0x001f0000
  220. #define RCTRL_VLEX 0x00002000
  221. #define RCTRL_FILREN 0x00001000
  222. #define RCTRL_GHTX 0x00000400
  223. #define RCTRL_IPCSEN 0x00000200
  224. #define RCTRL_TUCSEN 0x00000100
  225. #define RCTRL_PRSDEP_MASK 0x000000c0
  226. #define RCTRL_PRSDEP_INIT 0x000000c0
  227. #define RCTRL_PROM 0x00000008
  228. #define RCTRL_EMEN 0x00000002
  229. #define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
  230. RCTRL_TUCSEN)
  231. #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
  232. RCTRL_PRSDEP_INIT)
  233. #define RCTRL_EXTHASH (RCTRL_GHTX)
  234. #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
  235. #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
  236. #define RSTAT_CLEAR_RHALT 0x00800000
  237. #define TCTRL_IPCSEN 0x00004000
  238. #define TCTRL_TUCSEN 0x00002000
  239. #define TCTRL_VLINS 0x00001000
  240. #define TCTRL_THDF 0x00000800
  241. #define TCTRL_RFCPAUSE 0x00000010
  242. #define TCTRL_TFCPAUSE 0x00000008
  243. #define TCTRL_TXSCHED_MASK 0x00000006
  244. #define TCTRL_TXSCHED_INIT 0x00000000
  245. #define TCTRL_TXSCHED_PRIO 0x00000002
  246. #define TCTRL_TXSCHED_WRRS 0x00000004
  247. #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
  248. #define IEVENT_INIT_CLEAR 0xffffffff
  249. #define IEVENT_BABR 0x80000000
  250. #define IEVENT_RXC 0x40000000
  251. #define IEVENT_BSY 0x20000000
  252. #define IEVENT_EBERR 0x10000000
  253. #define IEVENT_MSRO 0x04000000
  254. #define IEVENT_GTSC 0x02000000
  255. #define IEVENT_BABT 0x01000000
  256. #define IEVENT_TXC 0x00800000
  257. #define IEVENT_TXE 0x00400000
  258. #define IEVENT_TXB 0x00200000
  259. #define IEVENT_TXF 0x00100000
  260. #define IEVENT_LC 0x00040000
  261. #define IEVENT_CRL 0x00020000
  262. #define IEVENT_XFUN 0x00010000
  263. #define IEVENT_RXB0 0x00008000
  264. #define IEVENT_MAG 0x00000800
  265. #define IEVENT_GRSC 0x00000100
  266. #define IEVENT_RXF0 0x00000080
  267. #define IEVENT_FIR 0x00000008
  268. #define IEVENT_FIQ 0x00000004
  269. #define IEVENT_DPE 0x00000002
  270. #define IEVENT_PERR 0x00000001
  271. #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
  272. #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
  273. #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
  274. #define IEVENT_ERR_MASK \
  275. (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
  276. IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
  277. | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
  278. | IEVENT_MAG | IEVENT_BABR)
  279. #define IMASK_INIT_CLEAR 0x00000000
  280. #define IMASK_BABR 0x80000000
  281. #define IMASK_RXC 0x40000000
  282. #define IMASK_BSY 0x20000000
  283. #define IMASK_EBERR 0x10000000
  284. #define IMASK_MSRO 0x04000000
  285. #define IMASK_GRSC 0x02000000
  286. #define IMASK_BABT 0x01000000
  287. #define IMASK_TXC 0x00800000
  288. #define IMASK_TXEEN 0x00400000
  289. #define IMASK_TXBEN 0x00200000
  290. #define IMASK_TXFEN 0x00100000
  291. #define IMASK_LC 0x00040000
  292. #define IMASK_CRL 0x00020000
  293. #define IMASK_XFUN 0x00010000
  294. #define IMASK_RXB0 0x00008000
  295. #define IMASK_MAG 0x00000800
  296. #define IMASK_GTSC 0x00000100
  297. #define IMASK_RXFEN0 0x00000080
  298. #define IMASK_FIR 0x00000008
  299. #define IMASK_FIQ 0x00000004
  300. #define IMASK_DPE 0x00000002
  301. #define IMASK_PERR 0x00000001
  302. #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
  303. IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
  304. IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
  305. | IMASK_PERR)
  306. #define IMASK_RTX_DISABLED ((~(IMASK_RXFEN0 | IMASK_TXFEN | IMASK_BSY)) \
  307. & IMASK_DEFAULT)
  308. /* Fifo management */
  309. #define FIFO_TX_THR_MASK 0x01ff
  310. #define FIFO_TX_STARVE_MASK 0x01ff
  311. #define FIFO_TX_STARVE_OFF_MASK 0x01ff
  312. /* Attribute fields */
  313. /* This enables rx snooping for buffers and descriptors */
  314. #define ATTR_BDSTASH 0x00000800
  315. #define ATTR_BUFSTASH 0x00004000
  316. #define ATTR_SNOOPING 0x000000c0
  317. #define ATTR_INIT_SETTINGS ATTR_SNOOPING
  318. #define ATTRELI_INIT_SETTINGS 0x0
  319. #define ATTRELI_EL_MASK 0x3fff0000
  320. #define ATTRELI_EL(x) (x << 16)
  321. #define ATTRELI_EI_MASK 0x00003fff
  322. #define ATTRELI_EI(x) (x)
  323. #define BD_LFLAG(flags) ((flags) << 16)
  324. #define BD_LENGTH_MASK 0x0000ffff
  325. /* TxBD status field bits */
  326. #define TXBD_READY 0x8000
  327. #define TXBD_PADCRC 0x4000
  328. #define TXBD_WRAP 0x2000
  329. #define TXBD_INTERRUPT 0x1000
  330. #define TXBD_LAST 0x0800
  331. #define TXBD_CRC 0x0400
  332. #define TXBD_DEF 0x0200
  333. #define TXBD_HUGEFRAME 0x0080
  334. #define TXBD_LATECOLLISION 0x0080
  335. #define TXBD_RETRYLIMIT 0x0040
  336. #define TXBD_RETRYCOUNTMASK 0x003c
  337. #define TXBD_UNDERRUN 0x0002
  338. #define TXBD_TOE 0x0002
  339. /* Tx FCB param bits */
  340. #define TXFCB_VLN 0x80
  341. #define TXFCB_IP 0x40
  342. #define TXFCB_IP6 0x20
  343. #define TXFCB_TUP 0x10
  344. #define TXFCB_UDP 0x08
  345. #define TXFCB_CIP 0x04
  346. #define TXFCB_CTU 0x02
  347. #define TXFCB_NPH 0x01
  348. #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
  349. /* RxBD status field bits */
  350. #define RXBD_EMPTY 0x8000
  351. #define RXBD_RO1 0x4000
  352. #define RXBD_WRAP 0x2000
  353. #define RXBD_INTERRUPT 0x1000
  354. #define RXBD_LAST 0x0800
  355. #define RXBD_FIRST 0x0400
  356. #define RXBD_MISS 0x0100
  357. #define RXBD_BROADCAST 0x0080
  358. #define RXBD_MULTICAST 0x0040
  359. #define RXBD_LARGE 0x0020
  360. #define RXBD_NONOCTET 0x0010
  361. #define RXBD_SHORT 0x0008
  362. #define RXBD_CRCERR 0x0004
  363. #define RXBD_OVERRUN 0x0002
  364. #define RXBD_TRUNCATED 0x0001
  365. #define RXBD_STATS 0x01ff
  366. #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
  367. | RXBD_CRCERR | RXBD_OVERRUN \
  368. | RXBD_TRUNCATED)
  369. /* Rx FCB status field bits */
  370. #define RXFCB_VLN 0x8000
  371. #define RXFCB_IP 0x4000
  372. #define RXFCB_IP6 0x2000
  373. #define RXFCB_TUP 0x1000
  374. #define RXFCB_CIP 0x0800
  375. #define RXFCB_CTU 0x0400
  376. #define RXFCB_EIP 0x0200
  377. #define RXFCB_ETU 0x0100
  378. #define RXFCB_CSUM_MASK 0x0f00
  379. #define RXFCB_PERR_MASK 0x000c
  380. #define RXFCB_PERR_BADL3 0x0008
  381. #define GFAR_INT_NAME_MAX IFNAMSIZ + 4
  382. struct txbd8
  383. {
  384. union {
  385. struct {
  386. u16 status; /* Status Fields */
  387. u16 length; /* Buffer length */
  388. };
  389. u32 lstatus;
  390. };
  391. u32 bufPtr; /* Buffer Pointer */
  392. };
  393. struct txfcb {
  394. u8 flags;
  395. u8 reserved;
  396. u8 l4os; /* Level 4 Header Offset */
  397. u8 l3os; /* Level 3 Header Offset */
  398. u16 phcs; /* Pseudo-header Checksum */
  399. u16 vlctl; /* VLAN control word */
  400. };
  401. struct rxbd8
  402. {
  403. union {
  404. struct {
  405. u16 status; /* Status Fields */
  406. u16 length; /* Buffer Length */
  407. };
  408. u32 lstatus;
  409. };
  410. u32 bufPtr; /* Buffer Pointer */
  411. };
  412. struct rxfcb {
  413. u16 flags;
  414. u8 rq; /* Receive Queue index */
  415. u8 pro; /* Layer 4 Protocol */
  416. u16 reserved;
  417. u16 vlctl; /* VLAN control word */
  418. };
  419. struct rmon_mib
  420. {
  421. u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
  422. u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
  423. u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
  424. u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
  425. u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
  426. u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
  427. u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  428. u32 rbyt; /* 0x.69c - Receive Byte Counter */
  429. u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
  430. u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
  431. u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
  432. u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
  433. u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
  434. u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
  435. u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
  436. u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
  437. u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
  438. u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
  439. u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
  440. u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
  441. u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
  442. u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
  443. u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
  444. u32 rdrp; /* 0x.6dc - Receive Drop Counter */
  445. u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
  446. u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
  447. u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
  448. u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
  449. u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
  450. u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
  451. u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
  452. u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
  453. u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
  454. u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
  455. u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
  456. u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
  457. u8 res1[4];
  458. u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
  459. u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
  460. u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
  461. u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
  462. u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
  463. u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
  464. u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
  465. u32 car1; /* 0x.730 - Carry Register One */
  466. u32 car2; /* 0x.734 - Carry Register Two */
  467. u32 cam1; /* 0x.738 - Carry Mask Register One */
  468. u32 cam2; /* 0x.73c - Carry Mask Register Two */
  469. };
  470. struct gfar_extra_stats {
  471. u64 kernel_dropped;
  472. u64 rx_large;
  473. u64 rx_short;
  474. u64 rx_nonoctet;
  475. u64 rx_crcerr;
  476. u64 rx_overrun;
  477. u64 rx_bsy;
  478. u64 rx_babr;
  479. u64 rx_trunc;
  480. u64 eberr;
  481. u64 tx_babt;
  482. u64 tx_underrun;
  483. u64 rx_skbmissing;
  484. u64 tx_timeout;
  485. };
  486. #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
  487. #define GFAR_EXTRA_STATS_LEN (sizeof(struct gfar_extra_stats)/sizeof(u64))
  488. /* Number of stats in the stats structure (ignore car and cam regs)*/
  489. #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
  490. #define GFAR_INFOSTR_LEN 32
  491. struct gfar_stats {
  492. u64 extra[GFAR_EXTRA_STATS_LEN];
  493. u64 rmon[GFAR_RMON_LEN];
  494. };
  495. struct gfar {
  496. u32 tsec_id; /* 0x.000 - Controller ID register */
  497. u32 tsec_id2; /* 0x.004 - Controller ID2 register */
  498. u8 res1[8];
  499. u32 ievent; /* 0x.010 - Interrupt Event Register */
  500. u32 imask; /* 0x.014 - Interrupt Mask Register */
  501. u32 edis; /* 0x.018 - Error Disabled Register */
  502. u32 emapg; /* 0x.01c - Group Error mapping register */
  503. u32 ecntrl; /* 0x.020 - Ethernet Control Register */
  504. u32 minflr; /* 0x.024 - Minimum Frame Length Register */
  505. u32 ptv; /* 0x.028 - Pause Time Value Register */
  506. u32 dmactrl; /* 0x.02c - DMA Control Register */
  507. u32 tbipa; /* 0x.030 - TBI PHY Address Register */
  508. u8 res2[28];
  509. u32 fifo_rx_pause; /* 0x.050 - FIFO receive pause start threshold
  510. register */
  511. u32 fifo_rx_pause_shutoff; /* x.054 - FIFO receive starve shutoff
  512. register */
  513. u32 fifo_rx_alarm; /* 0x.058 - FIFO receive alarm start threshold
  514. register */
  515. u32 fifo_rx_alarm_shutoff; /*0x.05c - FIFO receive alarm starve
  516. shutoff register */
  517. u8 res3[44];
  518. u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
  519. u8 res4[8];
  520. u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
  521. u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
  522. u8 res5[96];
  523. u32 tctrl; /* 0x.100 - Transmit Control Register */
  524. u32 tstat; /* 0x.104 - Transmit Status Register */
  525. u32 dfvlan; /* 0x.108 - Default VLAN Control word */
  526. u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
  527. u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
  528. u32 tqueue; /* 0x.114 - Transmit queue control register */
  529. u8 res7[40];
  530. u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
  531. u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
  532. u8 res8[52];
  533. u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
  534. u8 res9a[4];
  535. u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
  536. u8 res9b[4];
  537. u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
  538. u8 res9c[4];
  539. u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
  540. u8 res9d[4];
  541. u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
  542. u8 res9e[4];
  543. u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
  544. u8 res9f[4];
  545. u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
  546. u8 res9g[4];
  547. u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
  548. u8 res9h[4];
  549. u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
  550. u8 res9[64];
  551. u32 tbaseh; /* 0x.200 - TxBD base address high */
  552. u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
  553. u8 res10a[4];
  554. u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
  555. u8 res10b[4];
  556. u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
  557. u8 res10c[4];
  558. u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
  559. u8 res10d[4];
  560. u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
  561. u8 res10e[4];
  562. u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
  563. u8 res10f[4];
  564. u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
  565. u8 res10g[4];
  566. u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
  567. u8 res10[192];
  568. u32 rctrl; /* 0x.300 - Receive Control Register */
  569. u32 rstat; /* 0x.304 - Receive Status Register */
  570. u8 res12[8];
  571. u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
  572. u32 rqueue; /* 0x.314 - Receive queue control register */
  573. u32 rir0; /* 0x.318 - Ring mapping register 0 */
  574. u32 rir1; /* 0x.31c - Ring mapping register 1 */
  575. u32 rir2; /* 0x.320 - Ring mapping register 2 */
  576. u32 rir3; /* 0x.324 - Ring mapping register 3 */
  577. u8 res13[8];
  578. u32 rbifx; /* 0x.330 - Receive bit field extract control register */
  579. u32 rqfar; /* 0x.334 - Receive queue filing table address register */
  580. u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
  581. u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
  582. u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
  583. u8 res14[56];
  584. u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
  585. u8 res15a[4];
  586. u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
  587. u8 res15b[4];
  588. u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
  589. u8 res15c[4];
  590. u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
  591. u8 res15d[4];
  592. u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
  593. u8 res15e[4];
  594. u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
  595. u8 res15f[4];
  596. u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
  597. u8 res15g[4];
  598. u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
  599. u8 res15h[4];
  600. u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
  601. u8 res16[64];
  602. u32 rbaseh; /* 0x.400 - RxBD base address high */
  603. u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
  604. u8 res17a[4];
  605. u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
  606. u8 res17b[4];
  607. u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
  608. u8 res17c[4];
  609. u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
  610. u8 res17d[4];
  611. u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
  612. u8 res17e[4];
  613. u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
  614. u8 res17f[4];
  615. u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
  616. u8 res17g[4];
  617. u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
  618. u8 res17[192];
  619. u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
  620. u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
  621. u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
  622. u32 hafdup; /* 0x.50c - Half Duplex Register */
  623. u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
  624. u8 res18[12];
  625. u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
  626. u32 ifctrl; /* 0x.538 - Interface control register */
  627. u32 ifstat; /* 0x.53c - Interface Status Register */
  628. u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
  629. u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
  630. u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
  631. u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
  632. u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
  633. u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
  634. u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
  635. u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
  636. u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
  637. u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
  638. u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
  639. u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
  640. u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
  641. u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
  642. u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
  643. u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
  644. u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
  645. u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
  646. u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
  647. u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
  648. u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
  649. u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
  650. u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
  651. u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
  652. u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
  653. u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
  654. u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
  655. u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
  656. u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
  657. u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
  658. u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
  659. u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
  660. u8 res20[192];
  661. struct rmon_mib rmon; /* 0x.680-0x.73c */
  662. u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
  663. u8 res21[188];
  664. u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
  665. u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
  666. u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
  667. u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
  668. u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
  669. u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
  670. u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
  671. u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
  672. u8 res22[96];
  673. u32 gaddr0; /* 0x.880 - Group address register 0 */
  674. u32 gaddr1; /* 0x.884 - Group address register 1 */
  675. u32 gaddr2; /* 0x.888 - Group address register 2 */
  676. u32 gaddr3; /* 0x.88c - Group address register 3 */
  677. u32 gaddr4; /* 0x.890 - Group address register 4 */
  678. u32 gaddr5; /* 0x.894 - Group address register 5 */
  679. u32 gaddr6; /* 0x.898 - Group address register 6 */
  680. u32 gaddr7; /* 0x.89c - Group address register 7 */
  681. u8 res23a[352];
  682. u32 fifocfg; /* 0x.a00 - FIFO interface config register */
  683. u8 res23b[252];
  684. u8 res23c[248];
  685. u32 attr; /* 0x.bf8 - Attributes Register */
  686. u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
  687. u8 res24[688];
  688. u32 isrg0; /* 0x.eb0 - Interrupt steering group 0 register */
  689. u32 isrg1; /* 0x.eb4 - Interrupt steering group 1 register */
  690. u32 isrg2; /* 0x.eb8 - Interrupt steering group 2 register */
  691. u32 isrg3; /* 0x.ebc - Interrupt steering group 3 register */
  692. u8 res25[16];
  693. u32 rxic0; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
  694. u32 rxic1; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
  695. u32 rxic2; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
  696. u32 rxic3; /* 0x.edc - Ring 3 Rx interrupt coalescing */
  697. u32 rxic4; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
  698. u32 rxic5; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
  699. u32 rxic6; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
  700. u32 rxic7; /* 0x.eec - Ring 7 Rx interrupt coalescing */
  701. u8 res26[32];
  702. u32 txic0; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
  703. u32 txic1; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
  704. u32 txic2; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
  705. u32 txic3; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
  706. u32 txic4; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
  707. u32 txic5; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
  708. u32 txic6; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
  709. u32 txic7; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
  710. u8 res27[208];
  711. };
  712. /* Flags related to gianfar device features */
  713. #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
  714. #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
  715. #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
  716. #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
  717. #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
  718. #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
  719. #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
  720. #define FSL_GIANFAR_DEV_HAS_PADDING 0x00000080
  721. #define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
  722. #define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
  723. #define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
  724. #define DEFAULT_MAPPING 0xFF
  725. /**
  726. * struct gfar_priv_tx_q - per tx queue structure
  727. * @txlock: per queue tx spin lock
  728. * @tx_skbuff:skb pointers
  729. * @skb_curtx: to be used skb pointer
  730. * @skb_dirtytx:the last used skb pointer
  731. * @qindex: index of this queue
  732. * @dev: back pointer to the dev structure
  733. * @grp: back pointer to the group to which this queue belongs
  734. * @tx_bd_base: First tx buffer descriptor
  735. * @cur_tx: Next free ring entry
  736. * @dirty_tx: First buffer in line to be transmitted
  737. * @tx_ring_size: Tx ring size
  738. * @num_txbdfree: number of free TxBds
  739. * @txcoalescing: enable/disable tx coalescing
  740. * @txic: transmit interrupt coalescing value
  741. * @txcount: coalescing value if based on tx frame count
  742. * @txtime: coalescing value if based on time
  743. */
  744. struct gfar_priv_tx_q {
  745. spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
  746. struct sk_buff ** tx_skbuff;
  747. /* Buffer descriptor pointers */
  748. dma_addr_t tx_bd_dma_base;
  749. struct txbd8 *tx_bd_base;
  750. struct txbd8 *cur_tx;
  751. struct txbd8 *dirty_tx;
  752. struct net_device *dev;
  753. u16 skb_curtx;
  754. u16 skb_dirtytx;
  755. u16 qindex;
  756. unsigned int tx_ring_size;
  757. unsigned int num_txbdfree;
  758. /* Configuration info for the coalescing features */
  759. unsigned char txcoalescing;
  760. unsigned long txic;
  761. unsigned short txcount;
  762. unsigned short txtime;
  763. };
  764. /**
  765. * struct gfar_priv_rx_q - per rx queue structure
  766. * @rxlock: per queue rx spin lock
  767. * @rx_skbuff: skb pointers
  768. * @skb_currx: currently use skb pointer
  769. * @rx_bd_base: First rx buffer descriptor
  770. * @cur_rx: Next free rx ring entry
  771. * @qindex: index of this queue
  772. * @dev: back pointer to the dev structure
  773. * @rx_ring_size: Rx ring size
  774. * @rxcoalescing: enable/disable rx-coalescing
  775. * @rxic: receive interrupt coalescing vlaue
  776. */
  777. struct gfar_priv_rx_q {
  778. spinlock_t rxlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
  779. struct sk_buff ** rx_skbuff;
  780. dma_addr_t rx_bd_dma_base;
  781. struct rxbd8 *rx_bd_base;
  782. struct rxbd8 *cur_rx;
  783. struct net_device *dev;
  784. u16 skb_currx;
  785. u16 qindex;
  786. unsigned int rx_ring_size;
  787. /* RX Coalescing values */
  788. unsigned char rxcoalescing;
  789. unsigned long rxic;
  790. };
  791. /**
  792. * struct gfar_priv_grp - per group structure
  793. * @napi: the napi poll function
  794. * @priv: back pointer to the priv structure
  795. * @regs: the ioremapped register space for this group
  796. * @grp_id: group id for this group
  797. * @interruptTransmit: The TX interrupt number for this group
  798. * @interruptReceive: The RX interrupt number for this group
  799. * @interruptError: The ERROR interrupt number for this group
  800. * @int_name_tx: tx interrupt name for this group
  801. * @int_name_rx: rx interrupt name for this group
  802. * @int_name_er: er interrupt name for this group
  803. */
  804. struct gfar_priv_grp {
  805. spinlock_t grplock __attribute__ ((aligned (SMP_CACHE_BYTES)));
  806. struct napi_struct napi;
  807. struct gfar_private *priv;
  808. struct gfar __iomem *regs;
  809. unsigned int rx_bit_map;
  810. unsigned int tx_bit_map;
  811. unsigned int num_tx_queues;
  812. unsigned int num_rx_queues;
  813. unsigned int rstat;
  814. unsigned int tstat;
  815. unsigned int imask;
  816. unsigned int ievent;
  817. unsigned int interruptTransmit;
  818. unsigned int interruptReceive;
  819. unsigned int interruptError;
  820. char int_name_tx[GFAR_INT_NAME_MAX];
  821. char int_name_rx[GFAR_INT_NAME_MAX];
  822. char int_name_er[GFAR_INT_NAME_MAX];
  823. };
  824. /* Struct stolen almost completely (and shamelessly) from the FCC enet source
  825. * (Ok, that's not so true anymore, but there is a family resemblence)
  826. * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
  827. * and tx_bd_base always point to the currently available buffer.
  828. * The dirty_tx tracks the current buffer that is being sent by the
  829. * controller. The cur_tx and dirty_tx are equal under both completely
  830. * empty and completely full conditions. The empty/ready indicator in
  831. * the buffer descriptor determines the actual condition.
  832. */
  833. struct gfar_private {
  834. /* Indicates how many tx, rx queues are enabled */
  835. unsigned int num_tx_queues;
  836. unsigned int num_rx_queues;
  837. /* The total tx and rx ring size for the enabled queues */
  838. unsigned int total_tx_ring_size;
  839. unsigned int total_rx_ring_size;
  840. struct device_node *node;
  841. struct net_device *ndev;
  842. struct of_device *ofdev;
  843. struct gfar_priv_grp gfargrp;
  844. struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
  845. struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
  846. /* RX per device parameters */
  847. unsigned int rx_buffer_size;
  848. unsigned int rx_stash_size;
  849. unsigned int rx_stash_index;
  850. struct sk_buff_head rx_recycle;
  851. struct vlan_group *vlgrp;
  852. /* Hash registers and their width */
  853. u32 __iomem *hash_regs[16];
  854. int hash_width;
  855. /* global parameters */
  856. unsigned int fifo_threshold;
  857. unsigned int fifo_starve;
  858. unsigned int fifo_starve_off;
  859. /* Bitfield update lock */
  860. spinlock_t bflock;
  861. phy_interface_t interface;
  862. struct device_node *phy_node;
  863. struct device_node *tbi_node;
  864. u32 device_flags;
  865. unsigned char rx_csum_enable:1,
  866. extended_hash:1,
  867. bd_stash_en:1,
  868. rx_filer_enable:1,
  869. wol_en:1; /* Wake-on-LAN enabled */
  870. unsigned short padding;
  871. /* PHY stuff */
  872. struct phy_device *phydev;
  873. struct mii_bus *mii_bus;
  874. int oldspeed;
  875. int oldduplex;
  876. int oldlink;
  877. uint32_t msg_enable;
  878. struct work_struct reset_task;
  879. /* Network Statistics */
  880. struct gfar_extra_stats extra_stats;
  881. };
  882. static inline u32 gfar_read(volatile unsigned __iomem *addr)
  883. {
  884. u32 val;
  885. val = in_be32(addr);
  886. return val;
  887. }
  888. static inline void gfar_write(volatile unsigned __iomem *addr, u32 val)
  889. {
  890. out_be32(addr, val);
  891. }
  892. extern void lock_rx_qs(struct gfar_private *priv);
  893. extern void lock_tx_qs(struct gfar_private *priv);
  894. extern void unlock_rx_qs(struct gfar_private *priv);
  895. extern void unlock_tx_qs(struct gfar_private *priv);
  896. extern irqreturn_t gfar_receive(int irq, void *dev_id);
  897. extern int startup_gfar(struct net_device *dev);
  898. extern void stop_gfar(struct net_device *dev);
  899. extern void gfar_halt(struct net_device *dev);
  900. extern void gfar_phy_test(struct mii_bus *bus, struct phy_device *phydev,
  901. int enable, u32 regnum, u32 read);
  902. void gfar_init_sysfs(struct net_device *dev);
  903. extern const struct ethtool_ops gfar_ethtool_ops;
  904. #endif /* __GIANFAR_H */