da8xx-fb.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. #define CLK_MIN_DIV 2
  122. #define CLK_MAX_DIV 255
  123. static void __iomem *da8xx_fb_reg_base;
  124. static unsigned int lcd_revision;
  125. static irq_handler_t lcdc_irq_handler;
  126. static wait_queue_head_t frame_done_wq;
  127. static int frame_done_flag;
  128. static inline unsigned int lcdc_read(unsigned int addr)
  129. {
  130. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  131. }
  132. static inline void lcdc_write(unsigned int val, unsigned int addr)
  133. {
  134. __raw_writel(val, da8xx_fb_reg_base + (addr));
  135. }
  136. struct da8xx_fb_par {
  137. struct device *dev;
  138. resource_size_t p_palette_base;
  139. unsigned char *v_palette_base;
  140. dma_addr_t vram_phys;
  141. unsigned long vram_size;
  142. void *vram_virt;
  143. unsigned int dma_start;
  144. unsigned int dma_end;
  145. struct clk *lcdc_clk;
  146. int irq;
  147. unsigned int palette_sz;
  148. int blank;
  149. wait_queue_head_t vsync_wait;
  150. int vsync_flag;
  151. int vsync_timeout;
  152. spinlock_t lock_for_chan_update;
  153. /*
  154. * LCDC has 2 ping pong DMA channels, channel 0
  155. * and channel 1.
  156. */
  157. unsigned int which_dma_channel_done;
  158. #ifdef CONFIG_CPU_FREQ
  159. struct notifier_block freq_transition;
  160. #endif
  161. unsigned int lcd_fck_rate;
  162. void (*panel_power_ctrl)(int);
  163. u32 pseudo_palette[16];
  164. struct fb_videomode mode;
  165. struct lcd_ctrl_config cfg;
  166. };
  167. static struct fb_var_screeninfo da8xx_fb_var;
  168. static struct fb_fix_screeninfo da8xx_fb_fix = {
  169. .id = "DA8xx FB Drv",
  170. .type = FB_TYPE_PACKED_PIXELS,
  171. .type_aux = 0,
  172. .visual = FB_VISUAL_PSEUDOCOLOR,
  173. .xpanstep = 0,
  174. .ypanstep = 1,
  175. .ywrapstep = 0,
  176. .accel = FB_ACCEL_NONE
  177. };
  178. static struct fb_videomode known_lcd_panels[] = {
  179. /* Sharp LCD035Q3DG01 */
  180. [0] = {
  181. .name = "Sharp_LCD035Q3DG01",
  182. .xres = 320,
  183. .yres = 240,
  184. .pixclock = KHZ2PICOS(4607),
  185. .left_margin = 6,
  186. .right_margin = 8,
  187. .upper_margin = 2,
  188. .lower_margin = 2,
  189. .hsync_len = 0,
  190. .vsync_len = 0,
  191. .sync = FB_SYNC_CLK_INVERT |
  192. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  193. },
  194. /* Sharp LK043T1DG01 */
  195. [1] = {
  196. .name = "Sharp_LK043T1DG01",
  197. .xres = 480,
  198. .yres = 272,
  199. .pixclock = KHZ2PICOS(7833),
  200. .left_margin = 2,
  201. .right_margin = 2,
  202. .upper_margin = 2,
  203. .lower_margin = 2,
  204. .hsync_len = 41,
  205. .vsync_len = 10,
  206. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  207. .flag = 0,
  208. },
  209. [2] = {
  210. /* Hitachi SP10Q010 */
  211. .name = "SP10Q010",
  212. .xres = 320,
  213. .yres = 240,
  214. .pixclock = KHZ2PICOS(7833),
  215. .left_margin = 10,
  216. .right_margin = 10,
  217. .upper_margin = 10,
  218. .lower_margin = 10,
  219. .hsync_len = 10,
  220. .vsync_len = 10,
  221. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  222. .flag = 0,
  223. },
  224. };
  225. static inline bool da8xx_fb_is_raster_enabled(void)
  226. {
  227. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  228. }
  229. /* Enable the Raster Engine of the LCD Controller */
  230. static inline void lcd_enable_raster(void)
  231. {
  232. u32 reg;
  233. /* Put LCDC in reset for several cycles */
  234. if (lcd_revision == LCD_VERSION_2)
  235. /* Write 1 to reset LCDC */
  236. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  237. mdelay(1);
  238. /* Bring LCDC out of reset */
  239. if (lcd_revision == LCD_VERSION_2)
  240. lcdc_write(0, LCD_CLK_RESET_REG);
  241. mdelay(1);
  242. /* Above reset sequence doesnot reset register context */
  243. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  244. if (!(reg & LCD_RASTER_ENABLE))
  245. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  246. }
  247. /* Disable the Raster Engine of the LCD Controller */
  248. static inline void lcd_disable_raster(enum da8xx_frame_complete
  249. wait_for_frame_done)
  250. {
  251. u32 reg;
  252. int ret;
  253. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  254. if (reg & LCD_RASTER_ENABLE)
  255. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  256. else
  257. /* return if already disabled */
  258. return;
  259. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  260. (lcd_revision == LCD_VERSION_2)) {
  261. frame_done_flag = 0;
  262. ret = wait_event_interruptible_timeout(frame_done_wq,
  263. frame_done_flag != 0,
  264. msecs_to_jiffies(50));
  265. if (ret == 0)
  266. pr_err("LCD Controller timed out\n");
  267. }
  268. }
  269. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  270. {
  271. u32 start;
  272. u32 end;
  273. u32 reg_ras;
  274. u32 reg_dma;
  275. u32 reg_int;
  276. /* init reg to clear PLM (loading mode) fields */
  277. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  278. reg_ras &= ~(3 << 20);
  279. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  280. if (load_mode == LOAD_DATA) {
  281. start = par->dma_start;
  282. end = par->dma_end;
  283. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  284. if (lcd_revision == LCD_VERSION_1) {
  285. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  286. } else {
  287. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  288. LCD_V2_END_OF_FRAME0_INT_ENA |
  289. LCD_V2_END_OF_FRAME1_INT_ENA |
  290. LCD_FRAME_DONE | LCD_SYNC_LOST;
  291. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  292. }
  293. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  294. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  295. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  296. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  297. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  298. } else if (load_mode == LOAD_PALETTE) {
  299. start = par->p_palette_base;
  300. end = start + par->palette_sz - 1;
  301. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  302. if (lcd_revision == LCD_VERSION_1) {
  303. reg_ras |= LCD_V1_PL_INT_ENA;
  304. } else {
  305. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  306. LCD_V2_PL_INT_ENA;
  307. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  308. }
  309. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  310. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  311. }
  312. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  313. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  314. /*
  315. * The Raster enable bit must be set after all other control fields are
  316. * set.
  317. */
  318. lcd_enable_raster();
  319. }
  320. /* Configure the Burst Size and fifo threhold of DMA */
  321. static int lcd_cfg_dma(int burst_size, int fifo_th)
  322. {
  323. u32 reg;
  324. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  325. switch (burst_size) {
  326. case 1:
  327. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  328. break;
  329. case 2:
  330. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  331. break;
  332. case 4:
  333. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  334. break;
  335. case 8:
  336. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  337. break;
  338. case 16:
  339. default:
  340. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  341. break;
  342. }
  343. reg |= (fifo_th << 8);
  344. lcdc_write(reg, LCD_DMA_CTRL_REG);
  345. return 0;
  346. }
  347. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  348. {
  349. u32 reg;
  350. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  351. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  352. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  353. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  354. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  355. }
  356. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  357. int front_porch)
  358. {
  359. u32 reg;
  360. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  361. reg |= ((back_porch & 0xff) << 24)
  362. | ((front_porch & 0xff) << 16)
  363. | ((pulse_width & 0x3f) << 10);
  364. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  365. }
  366. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  367. int front_porch)
  368. {
  369. u32 reg;
  370. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  371. reg |= ((back_porch & 0xff) << 24)
  372. | ((front_porch & 0xff) << 16)
  373. | ((pulse_width & 0x3f) << 10);
  374. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  375. }
  376. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  377. struct fb_videomode *panel)
  378. {
  379. u32 reg;
  380. u32 reg_int;
  381. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  382. LCD_MONO_8BIT_MODE |
  383. LCD_MONOCHROME_MODE);
  384. switch (cfg->panel_shade) {
  385. case MONOCHROME:
  386. reg |= LCD_MONOCHROME_MODE;
  387. if (cfg->mono_8bit_mode)
  388. reg |= LCD_MONO_8BIT_MODE;
  389. break;
  390. case COLOR_ACTIVE:
  391. reg |= LCD_TFT_MODE;
  392. if (cfg->tft_alt_mode)
  393. reg |= LCD_TFT_ALT_ENABLE;
  394. break;
  395. case COLOR_PASSIVE:
  396. /* AC bias applicable only for Pasive panels */
  397. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  398. if (cfg->bpp == 12 && cfg->stn_565_mode)
  399. reg |= LCD_STN_565_ENABLE;
  400. break;
  401. default:
  402. return -EINVAL;
  403. }
  404. /* enable additional interrupts here */
  405. if (lcd_revision == LCD_VERSION_1) {
  406. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  407. } else {
  408. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  409. LCD_V2_UNDERFLOW_INT_ENA;
  410. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  411. }
  412. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  413. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  414. reg |= LCD_SYNC_CTRL;
  415. if (cfg->sync_edge)
  416. reg |= LCD_SYNC_EDGE;
  417. else
  418. reg &= ~LCD_SYNC_EDGE;
  419. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  420. reg |= LCD_INVERT_LINE_CLOCK;
  421. else
  422. reg &= ~LCD_INVERT_LINE_CLOCK;
  423. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  424. reg |= LCD_INVERT_FRAME_CLOCK;
  425. else
  426. reg &= ~LCD_INVERT_FRAME_CLOCK;
  427. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  428. return 0;
  429. }
  430. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  431. u32 bpp, u32 raster_order)
  432. {
  433. u32 reg;
  434. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  435. return -EINVAL;
  436. /* Set the Panel Width */
  437. /* Pixels per line = (PPL + 1)*16 */
  438. if (lcd_revision == LCD_VERSION_1) {
  439. /*
  440. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  441. * pixels.
  442. */
  443. width &= 0x3f0;
  444. } else {
  445. /*
  446. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  447. * pixels.
  448. */
  449. width &= 0x7f0;
  450. }
  451. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  452. reg &= 0xfffffc00;
  453. if (lcd_revision == LCD_VERSION_1) {
  454. reg |= ((width >> 4) - 1) << 4;
  455. } else {
  456. width = (width >> 4) - 1;
  457. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  458. }
  459. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  460. /* Set the Panel Height */
  461. /* Set bits 9:0 of Lines Per Pixel */
  462. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  463. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  464. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  465. /* Set bit 10 of Lines Per Pixel */
  466. if (lcd_revision == LCD_VERSION_2) {
  467. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  468. reg |= ((height - 1) & 0x400) << 16;
  469. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  470. }
  471. /* Set the Raster Order of the Frame Buffer */
  472. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  473. if (raster_order)
  474. reg |= LCD_RASTER_ORDER;
  475. par->palette_sz = 16 * 2;
  476. switch (bpp) {
  477. case 1:
  478. case 2:
  479. case 4:
  480. case 16:
  481. break;
  482. case 24:
  483. reg |= LCD_V2_TFT_24BPP_MODE;
  484. break;
  485. case 32:
  486. reg |= LCD_V2_TFT_24BPP_MODE;
  487. reg |= LCD_V2_TFT_24BPP_UNPACK;
  488. break;
  489. case 8:
  490. par->palette_sz = 256 * 2;
  491. break;
  492. default:
  493. return -EINVAL;
  494. }
  495. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  496. return 0;
  497. }
  498. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  499. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  500. unsigned blue, unsigned transp,
  501. struct fb_info *info)
  502. {
  503. struct da8xx_fb_par *par = info->par;
  504. unsigned short *palette = (unsigned short *) par->v_palette_base;
  505. u_short pal;
  506. int update_hw = 0;
  507. if (regno > 255)
  508. return 1;
  509. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  510. return 1;
  511. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  512. return -EINVAL;
  513. switch (info->fix.visual) {
  514. case FB_VISUAL_TRUECOLOR:
  515. red = CNVT_TOHW(red, info->var.red.length);
  516. green = CNVT_TOHW(green, info->var.green.length);
  517. blue = CNVT_TOHW(blue, info->var.blue.length);
  518. break;
  519. case FB_VISUAL_PSEUDOCOLOR:
  520. switch (info->var.bits_per_pixel) {
  521. case 4:
  522. if (regno > 15)
  523. return -EINVAL;
  524. if (info->var.grayscale) {
  525. pal = regno;
  526. } else {
  527. red >>= 4;
  528. green >>= 8;
  529. blue >>= 12;
  530. pal = red & 0x0f00;
  531. pal |= green & 0x00f0;
  532. pal |= blue & 0x000f;
  533. }
  534. if (regno == 0)
  535. pal |= 0x2000;
  536. palette[regno] = pal;
  537. break;
  538. case 8:
  539. red >>= 4;
  540. green >>= 8;
  541. blue >>= 12;
  542. pal = (red & 0x0f00);
  543. pal |= (green & 0x00f0);
  544. pal |= (blue & 0x000f);
  545. if (palette[regno] != pal) {
  546. update_hw = 1;
  547. palette[regno] = pal;
  548. }
  549. break;
  550. }
  551. break;
  552. }
  553. /* Truecolor has hardware independent palette */
  554. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  555. u32 v;
  556. if (regno > 15)
  557. return -EINVAL;
  558. v = (red << info->var.red.offset) |
  559. (green << info->var.green.offset) |
  560. (blue << info->var.blue.offset);
  561. switch (info->var.bits_per_pixel) {
  562. case 16:
  563. ((u16 *) (info->pseudo_palette))[regno] = v;
  564. break;
  565. case 24:
  566. case 32:
  567. ((u32 *) (info->pseudo_palette))[regno] = v;
  568. break;
  569. }
  570. if (palette[0] != 0x4000) {
  571. update_hw = 1;
  572. palette[0] = 0x4000;
  573. }
  574. }
  575. /* Update the palette in the h/w as needed. */
  576. if (update_hw)
  577. lcd_blit(LOAD_PALETTE, par);
  578. return 0;
  579. }
  580. #undef CNVT_TOHW
  581. static void da8xx_fb_lcd_reset(void)
  582. {
  583. /* DMA has to be disabled */
  584. lcdc_write(0, LCD_DMA_CTRL_REG);
  585. lcdc_write(0, LCD_RASTER_CTRL_REG);
  586. if (lcd_revision == LCD_VERSION_2) {
  587. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  588. /* Write 1 to reset */
  589. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  590. lcdc_write(0, LCD_CLK_RESET_REG);
  591. }
  592. }
  593. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  594. unsigned lcdc_clk_div,
  595. unsigned lcdc_clk_rate)
  596. {
  597. int ret;
  598. if (par->lcd_fck_rate != lcdc_clk_rate) {
  599. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  600. if (IS_ERR_VALUE(ret)) {
  601. dev_err(par->dev,
  602. "unable to set clock rate at %u\n",
  603. lcdc_clk_rate);
  604. return ret;
  605. }
  606. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  607. }
  608. /* Configure the LCD clock divisor. */
  609. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  610. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  611. if (lcd_revision == LCD_VERSION_2)
  612. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  613. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  614. return 0;
  615. }
  616. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  617. unsigned pixclock,
  618. unsigned *lcdc_clk_rate)
  619. {
  620. unsigned lcdc_clk_div;
  621. pixclock = PICOS2KHZ(pixclock) * 1000;
  622. *lcdc_clk_rate = par->lcd_fck_rate;
  623. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  624. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  625. pixclock * CLK_MAX_DIV);
  626. lcdc_clk_div = CLK_MAX_DIV;
  627. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  628. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  629. pixclock * CLK_MIN_DIV);
  630. lcdc_clk_div = CLK_MIN_DIV;
  631. } else {
  632. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  633. }
  634. return lcdc_clk_div;
  635. }
  636. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  637. struct fb_videomode *mode)
  638. {
  639. unsigned lcdc_clk_rate;
  640. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  641. &lcdc_clk_rate);
  642. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  643. }
  644. static inline unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  645. unsigned pixclock)
  646. {
  647. unsigned lcdc_clk_div, lcdc_clk_rate;
  648. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  649. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  650. }
  651. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  652. struct fb_videomode *panel)
  653. {
  654. u32 bpp;
  655. int ret = 0;
  656. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  657. if (IS_ERR_VALUE(ret)) {
  658. dev_err(par->dev, "unable to configure clock\n");
  659. return ret;
  660. }
  661. if (panel->sync & FB_SYNC_CLK_INVERT)
  662. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  663. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  664. else
  665. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  666. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  667. /* Configure the DMA burst size and fifo threshold. */
  668. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  669. if (ret < 0)
  670. return ret;
  671. /* Configure the vertical and horizontal sync properties. */
  672. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  673. panel->upper_margin);
  674. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  675. panel->left_margin);
  676. /* Configure for disply */
  677. ret = lcd_cfg_display(cfg, panel);
  678. if (ret < 0)
  679. return ret;
  680. bpp = cfg->bpp;
  681. if (bpp == 12)
  682. bpp = 16;
  683. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  684. (unsigned int)panel->yres, bpp,
  685. cfg->raster_order);
  686. if (ret < 0)
  687. return ret;
  688. /* Configure FDD */
  689. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  690. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  691. return 0;
  692. }
  693. /* IRQ handler for version 2 of LCDC */
  694. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  695. {
  696. struct da8xx_fb_par *par = arg;
  697. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  698. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  699. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  700. lcdc_write(stat, LCD_MASKED_STAT_REG);
  701. lcd_enable_raster();
  702. } else if (stat & LCD_PL_LOAD_DONE) {
  703. /*
  704. * Must disable raster before changing state of any control bit.
  705. * And also must be disabled before clearing the PL loading
  706. * interrupt via the following write to the status register. If
  707. * this is done after then one gets multiple PL done interrupts.
  708. */
  709. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  710. lcdc_write(stat, LCD_MASKED_STAT_REG);
  711. /* Disable PL completion interrupt */
  712. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  713. /* Setup and start data loading mode */
  714. lcd_blit(LOAD_DATA, par);
  715. } else {
  716. lcdc_write(stat, LCD_MASKED_STAT_REG);
  717. if (stat & LCD_END_OF_FRAME0) {
  718. par->which_dma_channel_done = 0;
  719. lcdc_write(par->dma_start,
  720. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  721. lcdc_write(par->dma_end,
  722. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  723. par->vsync_flag = 1;
  724. wake_up_interruptible(&par->vsync_wait);
  725. }
  726. if (stat & LCD_END_OF_FRAME1) {
  727. par->which_dma_channel_done = 1;
  728. lcdc_write(par->dma_start,
  729. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  730. lcdc_write(par->dma_end,
  731. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  732. par->vsync_flag = 1;
  733. wake_up_interruptible(&par->vsync_wait);
  734. }
  735. /* Set only when controller is disabled and at the end of
  736. * active frame
  737. */
  738. if (stat & BIT(0)) {
  739. frame_done_flag = 1;
  740. wake_up_interruptible(&frame_done_wq);
  741. }
  742. }
  743. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  744. return IRQ_HANDLED;
  745. }
  746. /* IRQ handler for version 1 LCDC */
  747. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  748. {
  749. struct da8xx_fb_par *par = arg;
  750. u32 stat = lcdc_read(LCD_STAT_REG);
  751. u32 reg_ras;
  752. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  753. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  754. lcdc_write(stat, LCD_STAT_REG);
  755. lcd_enable_raster();
  756. } else if (stat & LCD_PL_LOAD_DONE) {
  757. /*
  758. * Must disable raster before changing state of any control bit.
  759. * And also must be disabled before clearing the PL loading
  760. * interrupt via the following write to the status register. If
  761. * this is done after then one gets multiple PL done interrupts.
  762. */
  763. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  764. lcdc_write(stat, LCD_STAT_REG);
  765. /* Disable PL completion inerrupt */
  766. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  767. reg_ras &= ~LCD_V1_PL_INT_ENA;
  768. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  769. /* Setup and start data loading mode */
  770. lcd_blit(LOAD_DATA, par);
  771. } else {
  772. lcdc_write(stat, LCD_STAT_REG);
  773. if (stat & LCD_END_OF_FRAME0) {
  774. par->which_dma_channel_done = 0;
  775. lcdc_write(par->dma_start,
  776. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  777. lcdc_write(par->dma_end,
  778. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  779. par->vsync_flag = 1;
  780. wake_up_interruptible(&par->vsync_wait);
  781. }
  782. if (stat & LCD_END_OF_FRAME1) {
  783. par->which_dma_channel_done = 1;
  784. lcdc_write(par->dma_start,
  785. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  786. lcdc_write(par->dma_end,
  787. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  788. par->vsync_flag = 1;
  789. wake_up_interruptible(&par->vsync_wait);
  790. }
  791. }
  792. return IRQ_HANDLED;
  793. }
  794. static int fb_check_var(struct fb_var_screeninfo *var,
  795. struct fb_info *info)
  796. {
  797. int err = 0;
  798. struct da8xx_fb_par *par = info->par;
  799. int bpp = var->bits_per_pixel >> 3;
  800. unsigned long line_size = var->xres_virtual * bpp;
  801. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  802. return -EINVAL;
  803. switch (var->bits_per_pixel) {
  804. case 1:
  805. case 8:
  806. var->red.offset = 0;
  807. var->red.length = 8;
  808. var->green.offset = 0;
  809. var->green.length = 8;
  810. var->blue.offset = 0;
  811. var->blue.length = 8;
  812. var->transp.offset = 0;
  813. var->transp.length = 0;
  814. var->nonstd = 0;
  815. break;
  816. case 4:
  817. var->red.offset = 0;
  818. var->red.length = 4;
  819. var->green.offset = 0;
  820. var->green.length = 4;
  821. var->blue.offset = 0;
  822. var->blue.length = 4;
  823. var->transp.offset = 0;
  824. var->transp.length = 0;
  825. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  826. break;
  827. case 16: /* RGB 565 */
  828. var->red.offset = 11;
  829. var->red.length = 5;
  830. var->green.offset = 5;
  831. var->green.length = 6;
  832. var->blue.offset = 0;
  833. var->blue.length = 5;
  834. var->transp.offset = 0;
  835. var->transp.length = 0;
  836. var->nonstd = 0;
  837. break;
  838. case 24:
  839. var->red.offset = 16;
  840. var->red.length = 8;
  841. var->green.offset = 8;
  842. var->green.length = 8;
  843. var->blue.offset = 0;
  844. var->blue.length = 8;
  845. var->nonstd = 0;
  846. break;
  847. case 32:
  848. var->transp.offset = 24;
  849. var->transp.length = 8;
  850. var->red.offset = 16;
  851. var->red.length = 8;
  852. var->green.offset = 8;
  853. var->green.length = 8;
  854. var->blue.offset = 0;
  855. var->blue.length = 8;
  856. var->nonstd = 0;
  857. break;
  858. default:
  859. err = -EINVAL;
  860. }
  861. var->red.msb_right = 0;
  862. var->green.msb_right = 0;
  863. var->blue.msb_right = 0;
  864. var->transp.msb_right = 0;
  865. if (line_size * var->yres_virtual > par->vram_size)
  866. var->yres_virtual = par->vram_size / line_size;
  867. if (var->yres > var->yres_virtual)
  868. var->yres = var->yres_virtual;
  869. if (var->xres > var->xres_virtual)
  870. var->xres = var->xres_virtual;
  871. if (var->xres + var->xoffset > var->xres_virtual)
  872. var->xoffset = var->xres_virtual - var->xres;
  873. if (var->yres + var->yoffset > var->yres_virtual)
  874. var->yoffset = var->yres_virtual - var->yres;
  875. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  876. return err;
  877. }
  878. #ifdef CONFIG_CPU_FREQ
  879. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  880. unsigned long val, void *data)
  881. {
  882. struct da8xx_fb_par *par;
  883. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  884. if (val == CPUFREQ_POSTCHANGE) {
  885. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  886. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  887. lcd_disable_raster(DA8XX_FRAME_WAIT);
  888. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  889. if (par->blank == FB_BLANK_UNBLANK)
  890. lcd_enable_raster();
  891. }
  892. }
  893. return 0;
  894. }
  895. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  896. {
  897. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  898. return cpufreq_register_notifier(&par->freq_transition,
  899. CPUFREQ_TRANSITION_NOTIFIER);
  900. }
  901. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  902. {
  903. cpufreq_unregister_notifier(&par->freq_transition,
  904. CPUFREQ_TRANSITION_NOTIFIER);
  905. }
  906. #endif
  907. static int fb_remove(struct platform_device *dev)
  908. {
  909. struct fb_info *info = dev_get_drvdata(&dev->dev);
  910. if (info) {
  911. struct da8xx_fb_par *par = info->par;
  912. #ifdef CONFIG_CPU_FREQ
  913. lcd_da8xx_cpufreq_deregister(par);
  914. #endif
  915. if (par->panel_power_ctrl)
  916. par->panel_power_ctrl(0);
  917. lcd_disable_raster(DA8XX_FRAME_WAIT);
  918. lcdc_write(0, LCD_RASTER_CTRL_REG);
  919. /* disable DMA */
  920. lcdc_write(0, LCD_DMA_CTRL_REG);
  921. unregister_framebuffer(info);
  922. fb_dealloc_cmap(&info->cmap);
  923. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  924. par->p_palette_base);
  925. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  926. par->vram_phys);
  927. pm_runtime_put_sync(&dev->dev);
  928. pm_runtime_disable(&dev->dev);
  929. framebuffer_release(info);
  930. }
  931. return 0;
  932. }
  933. /*
  934. * Function to wait for vertical sync which for this LCD peripheral
  935. * translates into waiting for the current raster frame to complete.
  936. */
  937. static int fb_wait_for_vsync(struct fb_info *info)
  938. {
  939. struct da8xx_fb_par *par = info->par;
  940. int ret;
  941. /*
  942. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  943. * race condition here where the ISR could have occurred just before or
  944. * just after this set. But since we are just coarsely waiting for
  945. * a frame to complete then that's OK. i.e. if the frame completed
  946. * just before this code executed then we have to wait another full
  947. * frame time but there is no way to avoid such a situation. On the
  948. * other hand if the frame completed just after then we don't need
  949. * to wait long at all. Either way we are guaranteed to return to the
  950. * user immediately after a frame completion which is all that is
  951. * required.
  952. */
  953. par->vsync_flag = 0;
  954. ret = wait_event_interruptible_timeout(par->vsync_wait,
  955. par->vsync_flag != 0,
  956. par->vsync_timeout);
  957. if (ret < 0)
  958. return ret;
  959. if (ret == 0)
  960. return -ETIMEDOUT;
  961. return 0;
  962. }
  963. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  964. unsigned long arg)
  965. {
  966. struct lcd_sync_arg sync_arg;
  967. switch (cmd) {
  968. case FBIOGET_CONTRAST:
  969. case FBIOPUT_CONTRAST:
  970. case FBIGET_BRIGHTNESS:
  971. case FBIPUT_BRIGHTNESS:
  972. case FBIGET_COLOR:
  973. case FBIPUT_COLOR:
  974. return -ENOTTY;
  975. case FBIPUT_HSYNC:
  976. if (copy_from_user(&sync_arg, (char *)arg,
  977. sizeof(struct lcd_sync_arg)))
  978. return -EFAULT;
  979. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  980. sync_arg.pulse_width,
  981. sync_arg.front_porch);
  982. break;
  983. case FBIPUT_VSYNC:
  984. if (copy_from_user(&sync_arg, (char *)arg,
  985. sizeof(struct lcd_sync_arg)))
  986. return -EFAULT;
  987. lcd_cfg_vertical_sync(sync_arg.back_porch,
  988. sync_arg.pulse_width,
  989. sync_arg.front_porch);
  990. break;
  991. case FBIO_WAITFORVSYNC:
  992. return fb_wait_for_vsync(info);
  993. default:
  994. return -EINVAL;
  995. }
  996. return 0;
  997. }
  998. static int cfb_blank(int blank, struct fb_info *info)
  999. {
  1000. struct da8xx_fb_par *par = info->par;
  1001. int ret = 0;
  1002. if (par->blank == blank)
  1003. return 0;
  1004. par->blank = blank;
  1005. switch (blank) {
  1006. case FB_BLANK_UNBLANK:
  1007. lcd_enable_raster();
  1008. if (par->panel_power_ctrl)
  1009. par->panel_power_ctrl(1);
  1010. break;
  1011. case FB_BLANK_NORMAL:
  1012. case FB_BLANK_VSYNC_SUSPEND:
  1013. case FB_BLANK_HSYNC_SUSPEND:
  1014. case FB_BLANK_POWERDOWN:
  1015. if (par->panel_power_ctrl)
  1016. par->panel_power_ctrl(0);
  1017. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1018. break;
  1019. default:
  1020. ret = -EINVAL;
  1021. }
  1022. return ret;
  1023. }
  1024. /*
  1025. * Set new x,y offsets in the virtual display for the visible area and switch
  1026. * to the new mode.
  1027. */
  1028. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1029. struct fb_info *fbi)
  1030. {
  1031. int ret = 0;
  1032. struct fb_var_screeninfo new_var;
  1033. struct da8xx_fb_par *par = fbi->par;
  1034. struct fb_fix_screeninfo *fix = &fbi->fix;
  1035. unsigned int end;
  1036. unsigned int start;
  1037. unsigned long irq_flags;
  1038. if (var->xoffset != fbi->var.xoffset ||
  1039. var->yoffset != fbi->var.yoffset) {
  1040. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1041. new_var.xoffset = var->xoffset;
  1042. new_var.yoffset = var->yoffset;
  1043. if (fb_check_var(&new_var, fbi))
  1044. ret = -EINVAL;
  1045. else {
  1046. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1047. start = fix->smem_start +
  1048. new_var.yoffset * fix->line_length +
  1049. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1050. end = start + fbi->var.yres * fix->line_length - 1;
  1051. par->dma_start = start;
  1052. par->dma_end = end;
  1053. spin_lock_irqsave(&par->lock_for_chan_update,
  1054. irq_flags);
  1055. if (par->which_dma_channel_done == 0) {
  1056. lcdc_write(par->dma_start,
  1057. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1058. lcdc_write(par->dma_end,
  1059. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1060. } else if (par->which_dma_channel_done == 1) {
  1061. lcdc_write(par->dma_start,
  1062. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1063. lcdc_write(par->dma_end,
  1064. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1065. }
  1066. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1067. irq_flags);
  1068. }
  1069. }
  1070. return ret;
  1071. }
  1072. static int da8xxfb_set_par(struct fb_info *info)
  1073. {
  1074. struct da8xx_fb_par *par = info->par;
  1075. int ret;
  1076. bool raster = da8xx_fb_is_raster_enabled();
  1077. if (raster)
  1078. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1079. fb_var_to_videomode(&par->mode, &info->var);
  1080. par->cfg.bpp = info->var.bits_per_pixel;
  1081. info->fix.visual = (par->cfg.bpp <= 8) ?
  1082. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1083. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1084. ret = lcd_init(par, &par->cfg, &par->mode);
  1085. if (ret < 0) {
  1086. dev_err(par->dev, "lcd init failed\n");
  1087. return ret;
  1088. }
  1089. par->dma_start = info->fix.smem_start +
  1090. info->var.yoffset * info->fix.line_length +
  1091. info->var.xoffset * info->var.bits_per_pixel / 8;
  1092. par->dma_end = par->dma_start +
  1093. info->var.yres * info->fix.line_length - 1;
  1094. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1095. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1096. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1097. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1098. if (raster)
  1099. lcd_enable_raster();
  1100. return 0;
  1101. }
  1102. static struct fb_ops da8xx_fb_ops = {
  1103. .owner = THIS_MODULE,
  1104. .fb_check_var = fb_check_var,
  1105. .fb_set_par = da8xxfb_set_par,
  1106. .fb_setcolreg = fb_setcolreg,
  1107. .fb_pan_display = da8xx_pan_display,
  1108. .fb_ioctl = fb_ioctl,
  1109. .fb_fillrect = cfb_fillrect,
  1110. .fb_copyarea = cfb_copyarea,
  1111. .fb_imageblit = cfb_imageblit,
  1112. .fb_blank = cfb_blank,
  1113. };
  1114. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1115. {
  1116. struct da8xx_lcdc_platform_data *fb_pdata = dev->dev.platform_data;
  1117. struct fb_videomode *lcdc_info;
  1118. int i;
  1119. for (i = 0, lcdc_info = known_lcd_panels;
  1120. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1121. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1122. break;
  1123. }
  1124. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1125. dev_err(&dev->dev, "no panel found\n");
  1126. return NULL;
  1127. }
  1128. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1129. return lcdc_info;
  1130. }
  1131. static int fb_probe(struct platform_device *device)
  1132. {
  1133. struct da8xx_lcdc_platform_data *fb_pdata =
  1134. device->dev.platform_data;
  1135. static struct resource *lcdc_regs;
  1136. struct lcd_ctrl_config *lcd_cfg;
  1137. struct fb_videomode *lcdc_info;
  1138. struct fb_info *da8xx_fb_info;
  1139. struct clk *fb_clk = NULL;
  1140. struct da8xx_fb_par *par;
  1141. int ret;
  1142. unsigned long ulcm;
  1143. if (fb_pdata == NULL) {
  1144. dev_err(&device->dev, "Can not get platform data\n");
  1145. return -ENOENT;
  1146. }
  1147. lcdc_info = da8xx_fb_get_videomode(device);
  1148. if (lcdc_info == NULL)
  1149. return -ENODEV;
  1150. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1151. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1152. if (IS_ERR(da8xx_fb_reg_base))
  1153. return PTR_ERR(da8xx_fb_reg_base);
  1154. fb_clk = devm_clk_get(&device->dev, "fck");
  1155. if (IS_ERR(fb_clk)) {
  1156. dev_err(&device->dev, "Can not get device clock\n");
  1157. return PTR_ERR(fb_clk);
  1158. }
  1159. pm_runtime_enable(&device->dev);
  1160. pm_runtime_get_sync(&device->dev);
  1161. /* Determine LCD IP Version */
  1162. switch (lcdc_read(LCD_PID_REG)) {
  1163. case 0x4C100102:
  1164. lcd_revision = LCD_VERSION_1;
  1165. break;
  1166. case 0x4F200800:
  1167. case 0x4F201000:
  1168. lcd_revision = LCD_VERSION_2;
  1169. break;
  1170. default:
  1171. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1172. "defaulting to LCD revision 1\n",
  1173. lcdc_read(LCD_PID_REG));
  1174. lcd_revision = LCD_VERSION_1;
  1175. break;
  1176. }
  1177. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1178. if (!lcd_cfg) {
  1179. ret = -EINVAL;
  1180. goto err_pm_runtime_disable;
  1181. }
  1182. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1183. &device->dev);
  1184. if (!da8xx_fb_info) {
  1185. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1186. ret = -ENOMEM;
  1187. goto err_pm_runtime_disable;
  1188. }
  1189. par = da8xx_fb_info->par;
  1190. par->dev = &device->dev;
  1191. par->lcdc_clk = fb_clk;
  1192. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1193. if (fb_pdata->panel_power_ctrl) {
  1194. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1195. par->panel_power_ctrl(1);
  1196. }
  1197. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1198. par->cfg = *lcd_cfg;
  1199. da8xx_fb_lcd_reset();
  1200. /* allocate frame buffer */
  1201. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1202. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1203. par->vram_size = roundup(par->vram_size/8, ulcm);
  1204. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1205. par->vram_virt = dma_alloc_coherent(NULL,
  1206. par->vram_size,
  1207. (resource_size_t *) &par->vram_phys,
  1208. GFP_KERNEL | GFP_DMA);
  1209. if (!par->vram_virt) {
  1210. dev_err(&device->dev,
  1211. "GLCD: kmalloc for frame buffer failed\n");
  1212. ret = -EINVAL;
  1213. goto err_release_fb;
  1214. }
  1215. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1216. da8xx_fb_fix.smem_start = par->vram_phys;
  1217. da8xx_fb_fix.smem_len = par->vram_size;
  1218. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1219. par->dma_start = par->vram_phys;
  1220. par->dma_end = par->dma_start + lcdc_info->yres *
  1221. da8xx_fb_fix.line_length - 1;
  1222. /* allocate palette buffer */
  1223. par->v_palette_base = dma_alloc_coherent(NULL,
  1224. PALETTE_SIZE,
  1225. (resource_size_t *)
  1226. &par->p_palette_base,
  1227. GFP_KERNEL | GFP_DMA);
  1228. if (!par->v_palette_base) {
  1229. dev_err(&device->dev,
  1230. "GLCD: kmalloc for palette buffer failed\n");
  1231. ret = -EINVAL;
  1232. goto err_release_fb_mem;
  1233. }
  1234. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1235. par->irq = platform_get_irq(device, 0);
  1236. if (par->irq < 0) {
  1237. ret = -ENOENT;
  1238. goto err_release_pl_mem;
  1239. }
  1240. da8xx_fb_var.grayscale =
  1241. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1242. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1243. /* Initialize fbinfo */
  1244. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1245. da8xx_fb_info->fix = da8xx_fb_fix;
  1246. da8xx_fb_info->var = da8xx_fb_var;
  1247. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1248. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1249. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1250. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1251. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1252. if (ret)
  1253. goto err_release_pl_mem;
  1254. da8xx_fb_info->cmap.len = par->palette_sz;
  1255. /* initialize var_screeninfo */
  1256. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1257. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1258. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1259. /* initialize the vsync wait queue */
  1260. init_waitqueue_head(&par->vsync_wait);
  1261. par->vsync_timeout = HZ / 5;
  1262. par->which_dma_channel_done = -1;
  1263. spin_lock_init(&par->lock_for_chan_update);
  1264. /* Register the Frame Buffer */
  1265. if (register_framebuffer(da8xx_fb_info) < 0) {
  1266. dev_err(&device->dev,
  1267. "GLCD: Frame Buffer Registration Failed!\n");
  1268. ret = -EINVAL;
  1269. goto err_dealloc_cmap;
  1270. }
  1271. #ifdef CONFIG_CPU_FREQ
  1272. ret = lcd_da8xx_cpufreq_register(par);
  1273. if (ret) {
  1274. dev_err(&device->dev, "failed to register cpufreq\n");
  1275. goto err_cpu_freq;
  1276. }
  1277. #endif
  1278. if (lcd_revision == LCD_VERSION_1)
  1279. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1280. else {
  1281. init_waitqueue_head(&frame_done_wq);
  1282. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1283. }
  1284. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1285. DRIVER_NAME, par);
  1286. if (ret)
  1287. goto irq_freq;
  1288. return 0;
  1289. irq_freq:
  1290. #ifdef CONFIG_CPU_FREQ
  1291. lcd_da8xx_cpufreq_deregister(par);
  1292. err_cpu_freq:
  1293. #endif
  1294. unregister_framebuffer(da8xx_fb_info);
  1295. err_dealloc_cmap:
  1296. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1297. err_release_pl_mem:
  1298. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1299. par->p_palette_base);
  1300. err_release_fb_mem:
  1301. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1302. err_release_fb:
  1303. framebuffer_release(da8xx_fb_info);
  1304. err_pm_runtime_disable:
  1305. pm_runtime_put_sync(&device->dev);
  1306. pm_runtime_disable(&device->dev);
  1307. return ret;
  1308. }
  1309. #ifdef CONFIG_PM
  1310. struct lcdc_context {
  1311. u32 clk_enable;
  1312. u32 ctrl;
  1313. u32 dma_ctrl;
  1314. u32 raster_timing_0;
  1315. u32 raster_timing_1;
  1316. u32 raster_timing_2;
  1317. u32 int_enable_set;
  1318. u32 dma_frm_buf_base_addr_0;
  1319. u32 dma_frm_buf_ceiling_addr_0;
  1320. u32 dma_frm_buf_base_addr_1;
  1321. u32 dma_frm_buf_ceiling_addr_1;
  1322. u32 raster_ctrl;
  1323. } reg_context;
  1324. static void lcd_context_save(void)
  1325. {
  1326. if (lcd_revision == LCD_VERSION_2) {
  1327. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1328. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1329. }
  1330. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1331. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1332. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1333. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1334. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1335. reg_context.dma_frm_buf_base_addr_0 =
  1336. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1337. reg_context.dma_frm_buf_ceiling_addr_0 =
  1338. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1339. reg_context.dma_frm_buf_base_addr_1 =
  1340. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1341. reg_context.dma_frm_buf_ceiling_addr_1 =
  1342. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1343. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1344. return;
  1345. }
  1346. static void lcd_context_restore(void)
  1347. {
  1348. if (lcd_revision == LCD_VERSION_2) {
  1349. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1350. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1351. }
  1352. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1353. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1354. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1355. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1356. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1357. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1358. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1359. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1360. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1361. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1362. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1363. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1364. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1365. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1366. return;
  1367. }
  1368. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1369. {
  1370. struct fb_info *info = platform_get_drvdata(dev);
  1371. struct da8xx_fb_par *par = info->par;
  1372. console_lock();
  1373. if (par->panel_power_ctrl)
  1374. par->panel_power_ctrl(0);
  1375. fb_set_suspend(info, 1);
  1376. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1377. lcd_context_save();
  1378. pm_runtime_put_sync(&dev->dev);
  1379. console_unlock();
  1380. return 0;
  1381. }
  1382. static int fb_resume(struct platform_device *dev)
  1383. {
  1384. struct fb_info *info = platform_get_drvdata(dev);
  1385. struct da8xx_fb_par *par = info->par;
  1386. console_lock();
  1387. pm_runtime_get_sync(&dev->dev);
  1388. lcd_context_restore();
  1389. if (par->blank == FB_BLANK_UNBLANK) {
  1390. lcd_enable_raster();
  1391. if (par->panel_power_ctrl)
  1392. par->panel_power_ctrl(1);
  1393. }
  1394. fb_set_suspend(info, 0);
  1395. console_unlock();
  1396. return 0;
  1397. }
  1398. #else
  1399. #define fb_suspend NULL
  1400. #define fb_resume NULL
  1401. #endif
  1402. static struct platform_driver da8xx_fb_driver = {
  1403. .probe = fb_probe,
  1404. .remove = fb_remove,
  1405. .suspend = fb_suspend,
  1406. .resume = fb_resume,
  1407. .driver = {
  1408. .name = DRIVER_NAME,
  1409. .owner = THIS_MODULE,
  1410. },
  1411. };
  1412. static int __init da8xx_fb_init(void)
  1413. {
  1414. return platform_driver_register(&da8xx_fb_driver);
  1415. }
  1416. static void __exit da8xx_fb_cleanup(void)
  1417. {
  1418. platform_driver_unregister(&da8xx_fb_driver);
  1419. }
  1420. module_init(da8xx_fb_init);
  1421. module_exit(da8xx_fb_cleanup);
  1422. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1423. MODULE_AUTHOR("Texas Instruments");
  1424. MODULE_LICENSE("GPL");