intel_panel.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Copyright © 2006-2010 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. * Chris Wilson <chris@chris-wilson.co.uk>
  29. */
  30. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  31. #include <linux/moduleparam.h>
  32. #include "intel_drv.h"
  33. #define PCI_LBPC 0xf4 /* legacy/combination backlight modes */
  34. void
  35. intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  36. struct drm_display_mode *adjusted_mode)
  37. {
  38. adjusted_mode->hdisplay = fixed_mode->hdisplay;
  39. adjusted_mode->hsync_start = fixed_mode->hsync_start;
  40. adjusted_mode->hsync_end = fixed_mode->hsync_end;
  41. adjusted_mode->htotal = fixed_mode->htotal;
  42. adjusted_mode->vdisplay = fixed_mode->vdisplay;
  43. adjusted_mode->vsync_start = fixed_mode->vsync_start;
  44. adjusted_mode->vsync_end = fixed_mode->vsync_end;
  45. adjusted_mode->vtotal = fixed_mode->vtotal;
  46. adjusted_mode->clock = fixed_mode->clock;
  47. }
  48. /* adjusted_mode has been preset to be the panel's fixed mode */
  49. void
  50. intel_pch_panel_fitting(struct drm_device *dev,
  51. int fitting_mode,
  52. const struct drm_display_mode *mode,
  53. struct drm_display_mode *adjusted_mode)
  54. {
  55. struct drm_i915_private *dev_priv = dev->dev_private;
  56. int x, y, width, height;
  57. x = y = width = height = 0;
  58. /* Native modes don't need fitting */
  59. if (adjusted_mode->hdisplay == mode->hdisplay &&
  60. adjusted_mode->vdisplay == mode->vdisplay)
  61. goto done;
  62. switch (fitting_mode) {
  63. case DRM_MODE_SCALE_CENTER:
  64. width = mode->hdisplay;
  65. height = mode->vdisplay;
  66. x = (adjusted_mode->hdisplay - width + 1)/2;
  67. y = (adjusted_mode->vdisplay - height + 1)/2;
  68. break;
  69. case DRM_MODE_SCALE_ASPECT:
  70. /* Scale but preserve the aspect ratio */
  71. {
  72. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  73. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  74. if (scaled_width > scaled_height) { /* pillar */
  75. width = scaled_height / mode->vdisplay;
  76. if (width & 1)
  77. width++;
  78. x = (adjusted_mode->hdisplay - width + 1) / 2;
  79. y = 0;
  80. height = adjusted_mode->vdisplay;
  81. } else if (scaled_width < scaled_height) { /* letter */
  82. height = scaled_width / mode->hdisplay;
  83. if (height & 1)
  84. height++;
  85. y = (adjusted_mode->vdisplay - height + 1) / 2;
  86. x = 0;
  87. width = adjusted_mode->hdisplay;
  88. } else {
  89. x = y = 0;
  90. width = adjusted_mode->hdisplay;
  91. height = adjusted_mode->vdisplay;
  92. }
  93. }
  94. break;
  95. default:
  96. case DRM_MODE_SCALE_FULLSCREEN:
  97. x = y = 0;
  98. width = adjusted_mode->hdisplay;
  99. height = adjusted_mode->vdisplay;
  100. break;
  101. }
  102. done:
  103. dev_priv->pch_pf_pos = (x << 16) | y;
  104. dev_priv->pch_pf_size = (width << 16) | height;
  105. }
  106. static void
  107. centre_horizontally(struct drm_display_mode *mode,
  108. int width)
  109. {
  110. u32 border, sync_pos, blank_width, sync_width;
  111. /* keep the hsync and hblank widths constant */
  112. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  113. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  114. sync_pos = (blank_width - sync_width + 1) / 2;
  115. border = (mode->hdisplay - width + 1) / 2;
  116. border += border & 1; /* make the border even */
  117. mode->crtc_hdisplay = width;
  118. mode->crtc_hblank_start = width + border;
  119. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  120. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  121. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  122. }
  123. static void
  124. centre_vertically(struct drm_display_mode *mode,
  125. int height)
  126. {
  127. u32 border, sync_pos, blank_width, sync_width;
  128. /* keep the vsync and vblank widths constant */
  129. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  130. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  131. sync_pos = (blank_width - sync_width + 1) / 2;
  132. border = (mode->vdisplay - height + 1) / 2;
  133. mode->crtc_vdisplay = height;
  134. mode->crtc_vblank_start = height + border;
  135. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  136. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  137. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  138. }
  139. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  140. {
  141. /*
  142. * Floating point operation is not supported. So the FACTOR
  143. * is defined, which can avoid the floating point computation
  144. * when calculating the panel ratio.
  145. */
  146. #define ACCURACY 12
  147. #define FACTOR (1 << ACCURACY)
  148. u32 ratio = source * FACTOR / target;
  149. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  150. }
  151. void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
  152. struct intel_crtc_config *pipe_config,
  153. int fitting_mode)
  154. {
  155. struct drm_device *dev = intel_crtc->base.dev;
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  158. struct drm_display_mode *mode, *adjusted_mode;
  159. mode = &pipe_config->requested_mode;
  160. adjusted_mode = &pipe_config->adjusted_mode;
  161. /* Native modes don't need fitting */
  162. if (adjusted_mode->hdisplay == mode->hdisplay &&
  163. adjusted_mode->vdisplay == mode->vdisplay)
  164. goto out;
  165. switch (fitting_mode) {
  166. case DRM_MODE_SCALE_CENTER:
  167. /*
  168. * For centered modes, we have to calculate border widths &
  169. * heights and modify the values programmed into the CRTC.
  170. */
  171. centre_horizontally(adjusted_mode, mode->hdisplay);
  172. centre_vertically(adjusted_mode, mode->vdisplay);
  173. border = LVDS_BORDER_ENABLE;
  174. break;
  175. case DRM_MODE_SCALE_ASPECT:
  176. /* Scale but preserve the aspect ratio */
  177. if (INTEL_INFO(dev)->gen >= 4) {
  178. u32 scaled_width = adjusted_mode->hdisplay *
  179. mode->vdisplay;
  180. u32 scaled_height = mode->hdisplay *
  181. adjusted_mode->vdisplay;
  182. /* 965+ is easy, it does everything in hw */
  183. if (scaled_width > scaled_height)
  184. pfit_control |= PFIT_ENABLE |
  185. PFIT_SCALING_PILLAR;
  186. else if (scaled_width < scaled_height)
  187. pfit_control |= PFIT_ENABLE |
  188. PFIT_SCALING_LETTER;
  189. else if (adjusted_mode->hdisplay != mode->hdisplay)
  190. pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
  191. } else {
  192. u32 scaled_width = adjusted_mode->hdisplay *
  193. mode->vdisplay;
  194. u32 scaled_height = mode->hdisplay *
  195. adjusted_mode->vdisplay;
  196. /*
  197. * For earlier chips we have to calculate the scaling
  198. * ratio by hand and program it into the
  199. * PFIT_PGM_RATIO register
  200. */
  201. if (scaled_width > scaled_height) { /* pillar */
  202. centre_horizontally(adjusted_mode,
  203. scaled_height /
  204. mode->vdisplay);
  205. border = LVDS_BORDER_ENABLE;
  206. if (mode->vdisplay != adjusted_mode->vdisplay) {
  207. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  208. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  209. bits << PFIT_VERT_SCALE_SHIFT);
  210. pfit_control |= (PFIT_ENABLE |
  211. VERT_INTERP_BILINEAR |
  212. HORIZ_INTERP_BILINEAR);
  213. }
  214. } else if (scaled_width < scaled_height) { /* letter */
  215. centre_vertically(adjusted_mode,
  216. scaled_width /
  217. mode->hdisplay);
  218. border = LVDS_BORDER_ENABLE;
  219. if (mode->hdisplay != adjusted_mode->hdisplay) {
  220. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  221. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  222. bits << PFIT_VERT_SCALE_SHIFT);
  223. pfit_control |= (PFIT_ENABLE |
  224. VERT_INTERP_BILINEAR |
  225. HORIZ_INTERP_BILINEAR);
  226. }
  227. } else {
  228. /* Aspects match, Let hw scale both directions */
  229. pfit_control |= (PFIT_ENABLE |
  230. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  231. VERT_INTERP_BILINEAR |
  232. HORIZ_INTERP_BILINEAR);
  233. }
  234. }
  235. break;
  236. default:
  237. case DRM_MODE_SCALE_FULLSCREEN:
  238. /*
  239. * Full scaling, even if it changes the aspect ratio.
  240. * Fortunately this is all done for us in hw.
  241. */
  242. if (mode->vdisplay != adjusted_mode->vdisplay ||
  243. mode->hdisplay != adjusted_mode->hdisplay) {
  244. pfit_control |= PFIT_ENABLE;
  245. if (INTEL_INFO(dev)->gen >= 4)
  246. pfit_control |= PFIT_SCALING_AUTO;
  247. else
  248. pfit_control |= (VERT_AUTO_SCALE |
  249. VERT_INTERP_BILINEAR |
  250. HORIZ_AUTO_SCALE |
  251. HORIZ_INTERP_BILINEAR);
  252. }
  253. break;
  254. }
  255. /* 965+ wants fuzzy fitting */
  256. /* FIXME: handle multiple panels by failing gracefully */
  257. if (INTEL_INFO(dev)->gen >= 4)
  258. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  259. PFIT_FILTER_FUZZY);
  260. out:
  261. if ((pfit_control & PFIT_ENABLE) == 0) {
  262. pfit_control = 0;
  263. pfit_pgm_ratios = 0;
  264. }
  265. /* Make sure pre-965 set dither correctly for 18bpp panels. */
  266. if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
  267. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  268. if (pfit_control != pipe_config->pfit_control ||
  269. pfit_pgm_ratios != pipe_config->pfit_pgm_ratios) {
  270. pipe_config->pfit_control = pfit_control;
  271. pipe_config->pfit_pgm_ratios = pfit_pgm_ratios;
  272. }
  273. dev_priv->lvds_border_bits = border;
  274. }
  275. static int is_backlight_combination_mode(struct drm_device *dev)
  276. {
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. if (INTEL_INFO(dev)->gen >= 4)
  279. return I915_READ(BLC_PWM_CTL2) & BLM_COMBINATION_MODE;
  280. if (IS_GEN2(dev))
  281. return I915_READ(BLC_PWM_CTL) & BLM_LEGACY_MODE;
  282. return 0;
  283. }
  284. /* XXX: query mode clock or hardware clock and program max PWM appropriately
  285. * when it's 0.
  286. */
  287. static u32 i915_read_blc_pwm_ctl(struct drm_device *dev)
  288. {
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. u32 val;
  291. WARN_ON(!spin_is_locked(&dev_priv->backlight.lock));
  292. /* Restore the CTL value if it lost, e.g. GPU reset */
  293. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  294. val = I915_READ(BLC_PWM_PCH_CTL2);
  295. if (dev_priv->regfile.saveBLC_PWM_CTL2 == 0) {
  296. dev_priv->regfile.saveBLC_PWM_CTL2 = val;
  297. } else if (val == 0) {
  298. val = dev_priv->regfile.saveBLC_PWM_CTL2;
  299. I915_WRITE(BLC_PWM_PCH_CTL2, val);
  300. }
  301. } else {
  302. val = I915_READ(BLC_PWM_CTL);
  303. if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
  304. dev_priv->regfile.saveBLC_PWM_CTL = val;
  305. if (INTEL_INFO(dev)->gen >= 4)
  306. dev_priv->regfile.saveBLC_PWM_CTL2 =
  307. I915_READ(BLC_PWM_CTL2);
  308. } else if (val == 0) {
  309. val = dev_priv->regfile.saveBLC_PWM_CTL;
  310. I915_WRITE(BLC_PWM_CTL, val);
  311. if (INTEL_INFO(dev)->gen >= 4)
  312. I915_WRITE(BLC_PWM_CTL2,
  313. dev_priv->regfile.saveBLC_PWM_CTL2);
  314. }
  315. }
  316. return val;
  317. }
  318. static u32 intel_panel_get_max_backlight(struct drm_device *dev)
  319. {
  320. u32 max;
  321. max = i915_read_blc_pwm_ctl(dev);
  322. if (HAS_PCH_SPLIT(dev)) {
  323. max >>= 16;
  324. } else {
  325. if (INTEL_INFO(dev)->gen < 4)
  326. max >>= 17;
  327. else
  328. max >>= 16;
  329. if (is_backlight_combination_mode(dev))
  330. max *= 0xff;
  331. }
  332. DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
  333. return max;
  334. }
  335. static int i915_panel_invert_brightness;
  336. MODULE_PARM_DESC(invert_brightness, "Invert backlight brightness "
  337. "(-1 force normal, 0 machine defaults, 1 force inversion), please "
  338. "report PCI device ID, subsystem vendor and subsystem device ID "
  339. "to dri-devel@lists.freedesktop.org, if your machine needs it. "
  340. "It will then be included in an upcoming module version.");
  341. module_param_named(invert_brightness, i915_panel_invert_brightness, int, 0600);
  342. static u32 intel_panel_compute_brightness(struct drm_device *dev, u32 val)
  343. {
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. if (i915_panel_invert_brightness < 0)
  346. return val;
  347. if (i915_panel_invert_brightness > 0 ||
  348. dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
  349. u32 max = intel_panel_get_max_backlight(dev);
  350. if (max)
  351. return max - val;
  352. }
  353. return val;
  354. }
  355. static u32 intel_panel_get_backlight(struct drm_device *dev)
  356. {
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. u32 val;
  359. unsigned long flags;
  360. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  361. if (HAS_PCH_SPLIT(dev)) {
  362. val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  363. } else {
  364. val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  365. if (INTEL_INFO(dev)->gen < 4)
  366. val >>= 1;
  367. if (is_backlight_combination_mode(dev)) {
  368. u8 lbpc;
  369. pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
  370. val *= lbpc;
  371. }
  372. }
  373. val = intel_panel_compute_brightness(dev, val);
  374. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  375. DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
  376. return val;
  377. }
  378. static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
  379. {
  380. struct drm_i915_private *dev_priv = dev->dev_private;
  381. u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  382. I915_WRITE(BLC_PWM_CPU_CTL, val | level);
  383. }
  384. static void intel_panel_actually_set_backlight(struct drm_device *dev, u32 level)
  385. {
  386. struct drm_i915_private *dev_priv = dev->dev_private;
  387. u32 tmp;
  388. DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
  389. level = intel_panel_compute_brightness(dev, level);
  390. if (HAS_PCH_SPLIT(dev))
  391. return intel_pch_panel_set_backlight(dev, level);
  392. if (is_backlight_combination_mode(dev)) {
  393. u32 max = intel_panel_get_max_backlight(dev);
  394. u8 lbpc;
  395. /* we're screwed, but keep behaviour backwards compatible */
  396. if (!max)
  397. max = 1;
  398. lbpc = level * 0xfe / max + 1;
  399. level /= lbpc;
  400. pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
  401. }
  402. tmp = I915_READ(BLC_PWM_CTL);
  403. if (INTEL_INFO(dev)->gen < 4)
  404. level <<= 1;
  405. tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
  406. I915_WRITE(BLC_PWM_CTL, tmp | level);
  407. }
  408. /* set backlight brightness to level in range [0..max] */
  409. void intel_panel_set_backlight(struct drm_device *dev, u32 level, u32 max)
  410. {
  411. struct drm_i915_private *dev_priv = dev->dev_private;
  412. u32 freq;
  413. unsigned long flags;
  414. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  415. freq = intel_panel_get_max_backlight(dev);
  416. if (!freq) {
  417. /* we are screwed, bail out */
  418. goto out;
  419. }
  420. /* scale to hardware */
  421. level = level * freq / max;
  422. dev_priv->backlight.level = level;
  423. if (dev_priv->backlight.device)
  424. dev_priv->backlight.device->props.brightness = level;
  425. if (dev_priv->backlight.enabled)
  426. intel_panel_actually_set_backlight(dev, level);
  427. out:
  428. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  429. }
  430. void intel_panel_disable_backlight(struct drm_device *dev)
  431. {
  432. struct drm_i915_private *dev_priv = dev->dev_private;
  433. unsigned long flags;
  434. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  435. dev_priv->backlight.enabled = false;
  436. intel_panel_actually_set_backlight(dev, 0);
  437. if (INTEL_INFO(dev)->gen >= 4) {
  438. uint32_t reg, tmp;
  439. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  440. I915_WRITE(reg, I915_READ(reg) & ~BLM_PWM_ENABLE);
  441. if (HAS_PCH_SPLIT(dev)) {
  442. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  443. tmp &= ~BLM_PCH_PWM_ENABLE;
  444. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  445. }
  446. }
  447. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  448. }
  449. void intel_panel_enable_backlight(struct drm_device *dev,
  450. enum pipe pipe)
  451. {
  452. struct drm_i915_private *dev_priv = dev->dev_private;
  453. enum transcoder cpu_transcoder =
  454. intel_pipe_to_cpu_transcoder(dev_priv, pipe);
  455. unsigned long flags;
  456. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  457. if (dev_priv->backlight.level == 0) {
  458. dev_priv->backlight.level = intel_panel_get_max_backlight(dev);
  459. if (dev_priv->backlight.device)
  460. dev_priv->backlight.device->props.brightness =
  461. dev_priv->backlight.level;
  462. }
  463. if (INTEL_INFO(dev)->gen >= 4) {
  464. uint32_t reg, tmp;
  465. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  466. tmp = I915_READ(reg);
  467. /* Note that this can also get called through dpms changes. And
  468. * we don't track the backlight dpms state, hence check whether
  469. * we have to do anything first. */
  470. if (tmp & BLM_PWM_ENABLE)
  471. goto set_level;
  472. if (INTEL_INFO(dev)->num_pipes == 3)
  473. tmp &= ~BLM_PIPE_SELECT_IVB;
  474. else
  475. tmp &= ~BLM_PIPE_SELECT;
  476. if (cpu_transcoder == TRANSCODER_EDP)
  477. tmp |= BLM_TRANSCODER_EDP;
  478. else
  479. tmp |= BLM_PIPE(cpu_transcoder);
  480. tmp &= ~BLM_PWM_ENABLE;
  481. I915_WRITE(reg, tmp);
  482. POSTING_READ(reg);
  483. I915_WRITE(reg, tmp | BLM_PWM_ENABLE);
  484. if (HAS_PCH_SPLIT(dev)) {
  485. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  486. tmp |= BLM_PCH_PWM_ENABLE;
  487. tmp &= ~BLM_PCH_OVERRIDE_ENABLE;
  488. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  489. }
  490. }
  491. set_level:
  492. /* Call below after setting BLC_PWM_CPU_CTL2 and BLC_PWM_PCH_CTL1.
  493. * BLC_PWM_CPU_CTL may be cleared to zero automatically when these
  494. * registers are set.
  495. */
  496. dev_priv->backlight.enabled = true;
  497. intel_panel_actually_set_backlight(dev, dev_priv->backlight.level);
  498. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  499. }
  500. static void intel_panel_init_backlight(struct drm_device *dev)
  501. {
  502. struct drm_i915_private *dev_priv = dev->dev_private;
  503. dev_priv->backlight.level = intel_panel_get_backlight(dev);
  504. dev_priv->backlight.enabled = dev_priv->backlight.level != 0;
  505. }
  506. enum drm_connector_status
  507. intel_panel_detect(struct drm_device *dev)
  508. {
  509. struct drm_i915_private *dev_priv = dev->dev_private;
  510. /* Assume that the BIOS does not lie through the OpRegion... */
  511. if (!i915_panel_ignore_lid && dev_priv->opregion.lid_state) {
  512. return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
  513. connector_status_connected :
  514. connector_status_disconnected;
  515. }
  516. switch (i915_panel_ignore_lid) {
  517. case -2:
  518. return connector_status_connected;
  519. case -1:
  520. return connector_status_disconnected;
  521. default:
  522. return connector_status_unknown;
  523. }
  524. }
  525. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  526. static int intel_panel_update_status(struct backlight_device *bd)
  527. {
  528. struct drm_device *dev = bl_get_data(bd);
  529. intel_panel_set_backlight(dev, bd->props.brightness,
  530. bd->props.max_brightness);
  531. return 0;
  532. }
  533. static int intel_panel_get_brightness(struct backlight_device *bd)
  534. {
  535. struct drm_device *dev = bl_get_data(bd);
  536. return intel_panel_get_backlight(dev);
  537. }
  538. static const struct backlight_ops intel_panel_bl_ops = {
  539. .update_status = intel_panel_update_status,
  540. .get_brightness = intel_panel_get_brightness,
  541. };
  542. int intel_panel_setup_backlight(struct drm_connector *connector)
  543. {
  544. struct drm_device *dev = connector->dev;
  545. struct drm_i915_private *dev_priv = dev->dev_private;
  546. struct backlight_properties props;
  547. unsigned long flags;
  548. intel_panel_init_backlight(dev);
  549. if (WARN_ON(dev_priv->backlight.device))
  550. return -ENODEV;
  551. memset(&props, 0, sizeof(props));
  552. props.type = BACKLIGHT_RAW;
  553. props.brightness = dev_priv->backlight.level;
  554. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  555. props.max_brightness = intel_panel_get_max_backlight(dev);
  556. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  557. if (props.max_brightness == 0) {
  558. DRM_DEBUG_DRIVER("Failed to get maximum backlight value\n");
  559. return -ENODEV;
  560. }
  561. dev_priv->backlight.device =
  562. backlight_device_register("intel_backlight",
  563. &connector->kdev, dev,
  564. &intel_panel_bl_ops, &props);
  565. if (IS_ERR(dev_priv->backlight.device)) {
  566. DRM_ERROR("Failed to register backlight: %ld\n",
  567. PTR_ERR(dev_priv->backlight.device));
  568. dev_priv->backlight.device = NULL;
  569. return -ENODEV;
  570. }
  571. return 0;
  572. }
  573. void intel_panel_destroy_backlight(struct drm_device *dev)
  574. {
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. if (dev_priv->backlight.device) {
  577. backlight_device_unregister(dev_priv->backlight.device);
  578. dev_priv->backlight.device = NULL;
  579. }
  580. }
  581. #else
  582. int intel_panel_setup_backlight(struct drm_connector *connector)
  583. {
  584. intel_panel_init_backlight(connector->dev);
  585. return 0;
  586. }
  587. void intel_panel_destroy_backlight(struct drm_device *dev)
  588. {
  589. return;
  590. }
  591. #endif
  592. int intel_panel_init(struct intel_panel *panel,
  593. struct drm_display_mode *fixed_mode)
  594. {
  595. panel->fixed_mode = fixed_mode;
  596. return 0;
  597. }
  598. void intel_panel_fini(struct intel_panel *panel)
  599. {
  600. struct intel_connector *intel_connector =
  601. container_of(panel, struct intel_connector, panel);
  602. if (panel->fixed_mode)
  603. drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
  604. }