x86.c 164 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  10. *
  11. * Authors:
  12. * Avi Kivity <avi@qumranet.com>
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Amit Shah <amit.shah@qumranet.com>
  15. * Ben-Ami Yassour <benami@il.ibm.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. */
  21. #include <linux/kvm_host.h>
  22. #include "irq.h"
  23. #include "mmu.h"
  24. #include "i8254.h"
  25. #include "tss.h"
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include "cpuid.h"
  29. #include <linux/clocksource.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/kvm.h>
  32. #include <linux/fs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/module.h>
  35. #include <linux/mman.h>
  36. #include <linux/highmem.h>
  37. #include <linux/iommu.h>
  38. #include <linux/intel-iommu.h>
  39. #include <linux/cpufreq.h>
  40. #include <linux/user-return-notifier.h>
  41. #include <linux/srcu.h>
  42. #include <linux/slab.h>
  43. #include <linux/perf_event.h>
  44. #include <linux/uaccess.h>
  45. #include <linux/hash.h>
  46. #include <linux/pci.h>
  47. #include <trace/events/kvm.h>
  48. #define CREATE_TRACE_POINTS
  49. #include "trace.h"
  50. #include <asm/debugreg.h>
  51. #include <asm/msr.h>
  52. #include <asm/desc.h>
  53. #include <asm/mtrr.h>
  54. #include <asm/mce.h>
  55. #include <asm/i387.h>
  56. #include <asm/fpu-internal.h> /* Ugh! */
  57. #include <asm/xcr.h>
  58. #include <asm/pvclock.h>
  59. #include <asm/div64.h>
  60. #define MAX_IO_MSRS 256
  61. #define KVM_MAX_MCE_BANKS 32
  62. #define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
  63. #define emul_to_vcpu(ctxt) \
  64. container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
  65. /* EFER defaults:
  66. * - enable syscall per default because its emulated by KVM
  67. * - enable LME and LMA per default on 64 bit KVM
  68. */
  69. #ifdef CONFIG_X86_64
  70. static
  71. u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
  72. #else
  73. static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
  74. #endif
  75. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  76. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  77. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  78. static void process_nmi(struct kvm_vcpu *vcpu);
  79. struct kvm_x86_ops *kvm_x86_ops;
  80. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  81. static bool ignore_msrs = 0;
  82. module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
  83. bool kvm_has_tsc_control;
  84. EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
  85. u32 kvm_max_guest_tsc_khz;
  86. EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
  87. /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
  88. static u32 tsc_tolerance_ppm = 250;
  89. module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
  90. #define KVM_NR_SHARED_MSRS 16
  91. struct kvm_shared_msrs_global {
  92. int nr;
  93. u32 msrs[KVM_NR_SHARED_MSRS];
  94. };
  95. struct kvm_shared_msrs {
  96. struct user_return_notifier urn;
  97. bool registered;
  98. struct kvm_shared_msr_values {
  99. u64 host;
  100. u64 curr;
  101. } values[KVM_NR_SHARED_MSRS];
  102. };
  103. static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
  104. static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
  105. struct kvm_stats_debugfs_item debugfs_entries[] = {
  106. { "pf_fixed", VCPU_STAT(pf_fixed) },
  107. { "pf_guest", VCPU_STAT(pf_guest) },
  108. { "tlb_flush", VCPU_STAT(tlb_flush) },
  109. { "invlpg", VCPU_STAT(invlpg) },
  110. { "exits", VCPU_STAT(exits) },
  111. { "io_exits", VCPU_STAT(io_exits) },
  112. { "mmio_exits", VCPU_STAT(mmio_exits) },
  113. { "signal_exits", VCPU_STAT(signal_exits) },
  114. { "irq_window", VCPU_STAT(irq_window_exits) },
  115. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  116. { "halt_exits", VCPU_STAT(halt_exits) },
  117. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  118. { "hypercalls", VCPU_STAT(hypercalls) },
  119. { "request_irq", VCPU_STAT(request_irq_exits) },
  120. { "irq_exits", VCPU_STAT(irq_exits) },
  121. { "host_state_reload", VCPU_STAT(host_state_reload) },
  122. { "efer_reload", VCPU_STAT(efer_reload) },
  123. { "fpu_reload", VCPU_STAT(fpu_reload) },
  124. { "insn_emulation", VCPU_STAT(insn_emulation) },
  125. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  126. { "irq_injections", VCPU_STAT(irq_injections) },
  127. { "nmi_injections", VCPU_STAT(nmi_injections) },
  128. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  129. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  130. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  131. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  132. { "mmu_flooded", VM_STAT(mmu_flooded) },
  133. { "mmu_recycled", VM_STAT(mmu_recycled) },
  134. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  135. { "mmu_unsync", VM_STAT(mmu_unsync) },
  136. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  137. { "largepages", VM_STAT(lpages) },
  138. { NULL }
  139. };
  140. u64 __read_mostly host_xcr0;
  141. int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
  142. static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
  143. {
  144. int i;
  145. for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
  146. vcpu->arch.apf.gfns[i] = ~0;
  147. }
  148. static void kvm_on_user_return(struct user_return_notifier *urn)
  149. {
  150. unsigned slot;
  151. struct kvm_shared_msrs *locals
  152. = container_of(urn, struct kvm_shared_msrs, urn);
  153. struct kvm_shared_msr_values *values;
  154. for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
  155. values = &locals->values[slot];
  156. if (values->host != values->curr) {
  157. wrmsrl(shared_msrs_global.msrs[slot], values->host);
  158. values->curr = values->host;
  159. }
  160. }
  161. locals->registered = false;
  162. user_return_notifier_unregister(urn);
  163. }
  164. static void shared_msr_update(unsigned slot, u32 msr)
  165. {
  166. struct kvm_shared_msrs *smsr;
  167. u64 value;
  168. smsr = &__get_cpu_var(shared_msrs);
  169. /* only read, and nobody should modify it at this time,
  170. * so don't need lock */
  171. if (slot >= shared_msrs_global.nr) {
  172. printk(KERN_ERR "kvm: invalid MSR slot!");
  173. return;
  174. }
  175. rdmsrl_safe(msr, &value);
  176. smsr->values[slot].host = value;
  177. smsr->values[slot].curr = value;
  178. }
  179. void kvm_define_shared_msr(unsigned slot, u32 msr)
  180. {
  181. if (slot >= shared_msrs_global.nr)
  182. shared_msrs_global.nr = slot + 1;
  183. shared_msrs_global.msrs[slot] = msr;
  184. /* we need ensured the shared_msr_global have been updated */
  185. smp_wmb();
  186. }
  187. EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
  188. static void kvm_shared_msr_cpu_online(void)
  189. {
  190. unsigned i;
  191. for (i = 0; i < shared_msrs_global.nr; ++i)
  192. shared_msr_update(i, shared_msrs_global.msrs[i]);
  193. }
  194. void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
  195. {
  196. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  197. if (((value ^ smsr->values[slot].curr) & mask) == 0)
  198. return;
  199. smsr->values[slot].curr = value;
  200. wrmsrl(shared_msrs_global.msrs[slot], value);
  201. if (!smsr->registered) {
  202. smsr->urn.on_user_return = kvm_on_user_return;
  203. user_return_notifier_register(&smsr->urn);
  204. smsr->registered = true;
  205. }
  206. }
  207. EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
  208. static void drop_user_return_notifiers(void *ignore)
  209. {
  210. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  211. if (smsr->registered)
  212. kvm_on_user_return(&smsr->urn);
  213. }
  214. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  215. {
  216. if (irqchip_in_kernel(vcpu->kvm))
  217. return vcpu->arch.apic_base;
  218. else
  219. return vcpu->arch.apic_base;
  220. }
  221. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  222. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  223. {
  224. /* TODO: reserve bits check */
  225. if (irqchip_in_kernel(vcpu->kvm))
  226. kvm_lapic_set_base(vcpu, data);
  227. else
  228. vcpu->arch.apic_base = data;
  229. }
  230. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  231. #define EXCPT_BENIGN 0
  232. #define EXCPT_CONTRIBUTORY 1
  233. #define EXCPT_PF 2
  234. static int exception_class(int vector)
  235. {
  236. switch (vector) {
  237. case PF_VECTOR:
  238. return EXCPT_PF;
  239. case DE_VECTOR:
  240. case TS_VECTOR:
  241. case NP_VECTOR:
  242. case SS_VECTOR:
  243. case GP_VECTOR:
  244. return EXCPT_CONTRIBUTORY;
  245. default:
  246. break;
  247. }
  248. return EXCPT_BENIGN;
  249. }
  250. static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
  251. unsigned nr, bool has_error, u32 error_code,
  252. bool reinject)
  253. {
  254. u32 prev_nr;
  255. int class1, class2;
  256. kvm_make_request(KVM_REQ_EVENT, vcpu);
  257. if (!vcpu->arch.exception.pending) {
  258. queue:
  259. vcpu->arch.exception.pending = true;
  260. vcpu->arch.exception.has_error_code = has_error;
  261. vcpu->arch.exception.nr = nr;
  262. vcpu->arch.exception.error_code = error_code;
  263. vcpu->arch.exception.reinject = reinject;
  264. return;
  265. }
  266. /* to check exception */
  267. prev_nr = vcpu->arch.exception.nr;
  268. if (prev_nr == DF_VECTOR) {
  269. /* triple fault -> shutdown */
  270. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  271. return;
  272. }
  273. class1 = exception_class(prev_nr);
  274. class2 = exception_class(nr);
  275. if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
  276. || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
  277. /* generate double fault per SDM Table 5-5 */
  278. vcpu->arch.exception.pending = true;
  279. vcpu->arch.exception.has_error_code = true;
  280. vcpu->arch.exception.nr = DF_VECTOR;
  281. vcpu->arch.exception.error_code = 0;
  282. } else
  283. /* replace previous exception with a new one in a hope
  284. that instruction re-execution will regenerate lost
  285. exception */
  286. goto queue;
  287. }
  288. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  289. {
  290. kvm_multiple_exception(vcpu, nr, false, 0, false);
  291. }
  292. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  293. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  294. {
  295. kvm_multiple_exception(vcpu, nr, false, 0, true);
  296. }
  297. EXPORT_SYMBOL_GPL(kvm_requeue_exception);
  298. void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
  299. {
  300. if (err)
  301. kvm_inject_gp(vcpu, 0);
  302. else
  303. kvm_x86_ops->skip_emulated_instruction(vcpu);
  304. }
  305. EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
  306. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
  307. {
  308. ++vcpu->stat.pf_guest;
  309. vcpu->arch.cr2 = fault->address;
  310. kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
  311. }
  312. EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
  313. void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
  314. {
  315. if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
  316. vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
  317. else
  318. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  319. }
  320. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  321. {
  322. atomic_inc(&vcpu->arch.nmi_queued);
  323. kvm_make_request(KVM_REQ_NMI, vcpu);
  324. }
  325. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  326. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  327. {
  328. kvm_multiple_exception(vcpu, nr, true, error_code, false);
  329. }
  330. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  331. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  332. {
  333. kvm_multiple_exception(vcpu, nr, true, error_code, true);
  334. }
  335. EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
  336. /*
  337. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  338. * a #GP and return false.
  339. */
  340. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  341. {
  342. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  343. return true;
  344. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  345. return false;
  346. }
  347. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  348. /*
  349. * This function will be used to read from the physical memory of the currently
  350. * running guest. The difference to kvm_read_guest_page is that this function
  351. * can read from guest physical or from the guest's guest physical memory.
  352. */
  353. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  354. gfn_t ngfn, void *data, int offset, int len,
  355. u32 access)
  356. {
  357. gfn_t real_gfn;
  358. gpa_t ngpa;
  359. ngpa = gfn_to_gpa(ngfn);
  360. real_gfn = mmu->translate_gpa(vcpu, ngpa, access);
  361. if (real_gfn == UNMAPPED_GVA)
  362. return -EFAULT;
  363. real_gfn = gpa_to_gfn(real_gfn);
  364. return kvm_read_guest_page(vcpu->kvm, real_gfn, data, offset, len);
  365. }
  366. EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
  367. int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
  368. void *data, int offset, int len, u32 access)
  369. {
  370. return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
  371. data, offset, len, access);
  372. }
  373. /*
  374. * Load the pae pdptrs. Return true is they are all valid.
  375. */
  376. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
  377. {
  378. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  379. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  380. int i;
  381. int ret;
  382. u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
  383. ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
  384. offset * sizeof(u64), sizeof(pdpte),
  385. PFERR_USER_MASK|PFERR_WRITE_MASK);
  386. if (ret < 0) {
  387. ret = 0;
  388. goto out;
  389. }
  390. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  391. if (is_present_gpte(pdpte[i]) &&
  392. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  393. ret = 0;
  394. goto out;
  395. }
  396. }
  397. ret = 1;
  398. memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
  399. __set_bit(VCPU_EXREG_PDPTR,
  400. (unsigned long *)&vcpu->arch.regs_avail);
  401. __set_bit(VCPU_EXREG_PDPTR,
  402. (unsigned long *)&vcpu->arch.regs_dirty);
  403. out:
  404. return ret;
  405. }
  406. EXPORT_SYMBOL_GPL(load_pdptrs);
  407. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  408. {
  409. u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
  410. bool changed = true;
  411. int offset;
  412. gfn_t gfn;
  413. int r;
  414. if (is_long_mode(vcpu) || !is_pae(vcpu))
  415. return false;
  416. if (!test_bit(VCPU_EXREG_PDPTR,
  417. (unsigned long *)&vcpu->arch.regs_avail))
  418. return true;
  419. gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
  420. offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
  421. r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
  422. PFERR_USER_MASK | PFERR_WRITE_MASK);
  423. if (r < 0)
  424. goto out;
  425. changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
  426. out:
  427. return changed;
  428. }
  429. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  430. {
  431. unsigned long old_cr0 = kvm_read_cr0(vcpu);
  432. unsigned long update_bits = X86_CR0_PG | X86_CR0_WP |
  433. X86_CR0_CD | X86_CR0_NW;
  434. cr0 |= X86_CR0_ET;
  435. #ifdef CONFIG_X86_64
  436. if (cr0 & 0xffffffff00000000UL)
  437. return 1;
  438. #endif
  439. cr0 &= ~CR0_RESERVED_BITS;
  440. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
  441. return 1;
  442. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
  443. return 1;
  444. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  445. #ifdef CONFIG_X86_64
  446. if ((vcpu->arch.efer & EFER_LME)) {
  447. int cs_db, cs_l;
  448. if (!is_pae(vcpu))
  449. return 1;
  450. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  451. if (cs_l)
  452. return 1;
  453. } else
  454. #endif
  455. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  456. kvm_read_cr3(vcpu)))
  457. return 1;
  458. }
  459. kvm_x86_ops->set_cr0(vcpu, cr0);
  460. if ((cr0 ^ old_cr0) & X86_CR0_PG) {
  461. kvm_clear_async_pf_completion_queue(vcpu);
  462. kvm_async_pf_hash_reset(vcpu);
  463. }
  464. if ((cr0 ^ old_cr0) & update_bits)
  465. kvm_mmu_reset_context(vcpu);
  466. return 0;
  467. }
  468. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  469. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  470. {
  471. (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
  472. }
  473. EXPORT_SYMBOL_GPL(kvm_lmsw);
  474. int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  475. {
  476. u64 xcr0;
  477. /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
  478. if (index != XCR_XFEATURE_ENABLED_MASK)
  479. return 1;
  480. xcr0 = xcr;
  481. if (kvm_x86_ops->get_cpl(vcpu) != 0)
  482. return 1;
  483. if (!(xcr0 & XSTATE_FP))
  484. return 1;
  485. if ((xcr0 & XSTATE_YMM) && !(xcr0 & XSTATE_SSE))
  486. return 1;
  487. if (xcr0 & ~host_xcr0)
  488. return 1;
  489. vcpu->arch.xcr0 = xcr0;
  490. vcpu->guest_xcr0_loaded = 0;
  491. return 0;
  492. }
  493. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  494. {
  495. if (__kvm_set_xcr(vcpu, index, xcr)) {
  496. kvm_inject_gp(vcpu, 0);
  497. return 1;
  498. }
  499. return 0;
  500. }
  501. EXPORT_SYMBOL_GPL(kvm_set_xcr);
  502. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  503. {
  504. unsigned long old_cr4 = kvm_read_cr4(vcpu);
  505. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE |
  506. X86_CR4_PAE | X86_CR4_SMEP;
  507. if (cr4 & CR4_RESERVED_BITS)
  508. return 1;
  509. if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
  510. return 1;
  511. if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
  512. return 1;
  513. if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_RDWRGSFS))
  514. return 1;
  515. if (is_long_mode(vcpu)) {
  516. if (!(cr4 & X86_CR4_PAE))
  517. return 1;
  518. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  519. && ((cr4 ^ old_cr4) & pdptr_bits)
  520. && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  521. kvm_read_cr3(vcpu)))
  522. return 1;
  523. if (kvm_x86_ops->set_cr4(vcpu, cr4))
  524. return 1;
  525. if ((cr4 ^ old_cr4) & pdptr_bits)
  526. kvm_mmu_reset_context(vcpu);
  527. if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
  528. kvm_update_cpuid(vcpu);
  529. return 0;
  530. }
  531. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  532. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  533. {
  534. if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
  535. kvm_mmu_sync_roots(vcpu);
  536. kvm_mmu_flush_tlb(vcpu);
  537. return 0;
  538. }
  539. if (is_long_mode(vcpu)) {
  540. if (cr3 & CR3_L_MODE_RESERVED_BITS)
  541. return 1;
  542. } else {
  543. if (is_pae(vcpu)) {
  544. if (cr3 & CR3_PAE_RESERVED_BITS)
  545. return 1;
  546. if (is_paging(vcpu) &&
  547. !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
  548. return 1;
  549. }
  550. /*
  551. * We don't check reserved bits in nonpae mode, because
  552. * this isn't enforced, and VMware depends on this.
  553. */
  554. }
  555. /*
  556. * Does the new cr3 value map to physical memory? (Note, we
  557. * catch an invalid cr3 even in real-mode, because it would
  558. * cause trouble later on when we turn on paging anyway.)
  559. *
  560. * A real CPU would silently accept an invalid cr3 and would
  561. * attempt to use it - with largely undefined (and often hard
  562. * to debug) behavior on the guest side.
  563. */
  564. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  565. return 1;
  566. vcpu->arch.cr3 = cr3;
  567. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  568. vcpu->arch.mmu.new_cr3(vcpu);
  569. return 0;
  570. }
  571. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  572. int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  573. {
  574. if (cr8 & CR8_RESERVED_BITS)
  575. return 1;
  576. if (irqchip_in_kernel(vcpu->kvm))
  577. kvm_lapic_set_tpr(vcpu, cr8);
  578. else
  579. vcpu->arch.cr8 = cr8;
  580. return 0;
  581. }
  582. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  583. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  584. {
  585. if (irqchip_in_kernel(vcpu->kvm))
  586. return kvm_lapic_get_cr8(vcpu);
  587. else
  588. return vcpu->arch.cr8;
  589. }
  590. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  591. static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  592. {
  593. switch (dr) {
  594. case 0 ... 3:
  595. vcpu->arch.db[dr] = val;
  596. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  597. vcpu->arch.eff_db[dr] = val;
  598. break;
  599. case 4:
  600. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  601. return 1; /* #UD */
  602. /* fall through */
  603. case 6:
  604. if (val & 0xffffffff00000000ULL)
  605. return -1; /* #GP */
  606. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  607. break;
  608. case 5:
  609. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  610. return 1; /* #UD */
  611. /* fall through */
  612. default: /* 7 */
  613. if (val & 0xffffffff00000000ULL)
  614. return -1; /* #GP */
  615. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  616. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  617. kvm_x86_ops->set_dr7(vcpu, vcpu->arch.dr7);
  618. vcpu->arch.switch_db_regs = (val & DR7_BP_EN_MASK);
  619. }
  620. break;
  621. }
  622. return 0;
  623. }
  624. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  625. {
  626. int res;
  627. res = __kvm_set_dr(vcpu, dr, val);
  628. if (res > 0)
  629. kvm_queue_exception(vcpu, UD_VECTOR);
  630. else if (res < 0)
  631. kvm_inject_gp(vcpu, 0);
  632. return res;
  633. }
  634. EXPORT_SYMBOL_GPL(kvm_set_dr);
  635. static int _kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  636. {
  637. switch (dr) {
  638. case 0 ... 3:
  639. *val = vcpu->arch.db[dr];
  640. break;
  641. case 4:
  642. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  643. return 1;
  644. /* fall through */
  645. case 6:
  646. *val = vcpu->arch.dr6;
  647. break;
  648. case 5:
  649. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  650. return 1;
  651. /* fall through */
  652. default: /* 7 */
  653. *val = vcpu->arch.dr7;
  654. break;
  655. }
  656. return 0;
  657. }
  658. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  659. {
  660. if (_kvm_get_dr(vcpu, dr, val)) {
  661. kvm_queue_exception(vcpu, UD_VECTOR);
  662. return 1;
  663. }
  664. return 0;
  665. }
  666. EXPORT_SYMBOL_GPL(kvm_get_dr);
  667. bool kvm_rdpmc(struct kvm_vcpu *vcpu)
  668. {
  669. u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  670. u64 data;
  671. int err;
  672. err = kvm_pmu_read_pmc(vcpu, ecx, &data);
  673. if (err)
  674. return err;
  675. kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
  676. kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
  677. return err;
  678. }
  679. EXPORT_SYMBOL_GPL(kvm_rdpmc);
  680. /*
  681. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  682. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  683. *
  684. * This list is modified at module load time to reflect the
  685. * capabilities of the host cpu. This capabilities test skips MSRs that are
  686. * kvm-specific. Those are put in the beginning of the list.
  687. */
  688. #define KVM_SAVE_MSRS_BEGIN 9
  689. static u32 msrs_to_save[] = {
  690. MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  691. MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
  692. HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
  693. HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
  694. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  695. MSR_STAR,
  696. #ifdef CONFIG_X86_64
  697. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  698. #endif
  699. MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  700. };
  701. static unsigned num_msrs_to_save;
  702. static u32 emulated_msrs[] = {
  703. MSR_IA32_TSCDEADLINE,
  704. MSR_IA32_MISC_ENABLE,
  705. MSR_IA32_MCG_STATUS,
  706. MSR_IA32_MCG_CTL,
  707. };
  708. static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
  709. {
  710. u64 old_efer = vcpu->arch.efer;
  711. if (efer & efer_reserved_bits)
  712. return 1;
  713. if (is_paging(vcpu)
  714. && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
  715. return 1;
  716. if (efer & EFER_FFXSR) {
  717. struct kvm_cpuid_entry2 *feat;
  718. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  719. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
  720. return 1;
  721. }
  722. if (efer & EFER_SVME) {
  723. struct kvm_cpuid_entry2 *feat;
  724. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  725. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
  726. return 1;
  727. }
  728. efer &= ~EFER_LMA;
  729. efer |= vcpu->arch.efer & EFER_LMA;
  730. kvm_x86_ops->set_efer(vcpu, efer);
  731. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  732. /* Update reserved bits */
  733. if ((efer ^ old_efer) & EFER_NX)
  734. kvm_mmu_reset_context(vcpu);
  735. return 0;
  736. }
  737. void kvm_enable_efer_bits(u64 mask)
  738. {
  739. efer_reserved_bits &= ~mask;
  740. }
  741. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  742. /*
  743. * Writes msr value into into the appropriate "register".
  744. * Returns 0 on success, non-0 otherwise.
  745. * Assumes vcpu_load() was already called.
  746. */
  747. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  748. {
  749. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  750. }
  751. /*
  752. * Adapt set_msr() to msr_io()'s calling convention
  753. */
  754. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  755. {
  756. return kvm_set_msr(vcpu, index, *data);
  757. }
  758. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  759. {
  760. int version;
  761. int r;
  762. struct pvclock_wall_clock wc;
  763. struct timespec boot;
  764. if (!wall_clock)
  765. return;
  766. r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
  767. if (r)
  768. return;
  769. if (version & 1)
  770. ++version; /* first time write, random junk */
  771. ++version;
  772. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  773. /*
  774. * The guest calculates current wall clock time by adding
  775. * system time (updated by kvm_guest_time_update below) to the
  776. * wall clock specified here. guest system time equals host
  777. * system time for us, thus we must fill in host boot time here.
  778. */
  779. getboottime(&boot);
  780. wc.sec = boot.tv_sec;
  781. wc.nsec = boot.tv_nsec;
  782. wc.version = version;
  783. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  784. version++;
  785. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  786. }
  787. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  788. {
  789. uint32_t quotient, remainder;
  790. /* Don't try to replace with do_div(), this one calculates
  791. * "(dividend << 32) / divisor" */
  792. __asm__ ( "divl %4"
  793. : "=a" (quotient), "=d" (remainder)
  794. : "0" (0), "1" (dividend), "r" (divisor) );
  795. return quotient;
  796. }
  797. static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
  798. s8 *pshift, u32 *pmultiplier)
  799. {
  800. uint64_t scaled64;
  801. int32_t shift = 0;
  802. uint64_t tps64;
  803. uint32_t tps32;
  804. tps64 = base_khz * 1000LL;
  805. scaled64 = scaled_khz * 1000LL;
  806. while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
  807. tps64 >>= 1;
  808. shift--;
  809. }
  810. tps32 = (uint32_t)tps64;
  811. while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
  812. if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
  813. scaled64 >>= 1;
  814. else
  815. tps32 <<= 1;
  816. shift++;
  817. }
  818. *pshift = shift;
  819. *pmultiplier = div_frac(scaled64, tps32);
  820. pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
  821. __func__, base_khz, scaled_khz, shift, *pmultiplier);
  822. }
  823. static inline u64 get_kernel_ns(void)
  824. {
  825. struct timespec ts;
  826. WARN_ON(preemptible());
  827. ktime_get_ts(&ts);
  828. monotonic_to_bootbased(&ts);
  829. return timespec_to_ns(&ts);
  830. }
  831. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  832. unsigned long max_tsc_khz;
  833. static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
  834. {
  835. return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
  836. vcpu->arch.virtual_tsc_shift);
  837. }
  838. static u32 adjust_tsc_khz(u32 khz, s32 ppm)
  839. {
  840. u64 v = (u64)khz * (1000000 + ppm);
  841. do_div(v, 1000000);
  842. return v;
  843. }
  844. static void kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
  845. {
  846. u32 thresh_lo, thresh_hi;
  847. int use_scaling = 0;
  848. /* Compute a scale to convert nanoseconds in TSC cycles */
  849. kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
  850. &vcpu->arch.virtual_tsc_shift,
  851. &vcpu->arch.virtual_tsc_mult);
  852. vcpu->arch.virtual_tsc_khz = this_tsc_khz;
  853. /*
  854. * Compute the variation in TSC rate which is acceptable
  855. * within the range of tolerance and decide if the
  856. * rate being applied is within that bounds of the hardware
  857. * rate. If so, no scaling or compensation need be done.
  858. */
  859. thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
  860. thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
  861. if (this_tsc_khz < thresh_lo || this_tsc_khz > thresh_hi) {
  862. pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", this_tsc_khz, thresh_lo, thresh_hi);
  863. use_scaling = 1;
  864. }
  865. kvm_x86_ops->set_tsc_khz(vcpu, this_tsc_khz, use_scaling);
  866. }
  867. static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
  868. {
  869. u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
  870. vcpu->arch.virtual_tsc_mult,
  871. vcpu->arch.virtual_tsc_shift);
  872. tsc += vcpu->arch.this_tsc_write;
  873. return tsc;
  874. }
  875. void kvm_write_tsc(struct kvm_vcpu *vcpu, u64 data)
  876. {
  877. struct kvm *kvm = vcpu->kvm;
  878. u64 offset, ns, elapsed;
  879. unsigned long flags;
  880. s64 usdiff;
  881. raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
  882. offset = kvm_x86_ops->compute_tsc_offset(vcpu, data);
  883. ns = get_kernel_ns();
  884. elapsed = ns - kvm->arch.last_tsc_nsec;
  885. /* n.b - signed multiplication and division required */
  886. usdiff = data - kvm->arch.last_tsc_write;
  887. #ifdef CONFIG_X86_64
  888. usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
  889. #else
  890. /* do_div() only does unsigned */
  891. asm("idivl %2; xor %%edx, %%edx"
  892. : "=A"(usdiff)
  893. : "A"(usdiff * 1000), "rm"(vcpu->arch.virtual_tsc_khz));
  894. #endif
  895. do_div(elapsed, 1000);
  896. usdiff -= elapsed;
  897. if (usdiff < 0)
  898. usdiff = -usdiff;
  899. /*
  900. * Special case: TSC write with a small delta (1 second) of virtual
  901. * cycle time against real time is interpreted as an attempt to
  902. * synchronize the CPU.
  903. *
  904. * For a reliable TSC, we can match TSC offsets, and for an unstable
  905. * TSC, we add elapsed time in this computation. We could let the
  906. * compensation code attempt to catch up if we fall behind, but
  907. * it's better to try to match offsets from the beginning.
  908. */
  909. if (usdiff < USEC_PER_SEC &&
  910. vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
  911. if (!check_tsc_unstable()) {
  912. offset = kvm->arch.cur_tsc_offset;
  913. pr_debug("kvm: matched tsc offset for %llu\n", data);
  914. } else {
  915. u64 delta = nsec_to_cycles(vcpu, elapsed);
  916. data += delta;
  917. offset = kvm_x86_ops->compute_tsc_offset(vcpu, data);
  918. pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
  919. }
  920. } else {
  921. /*
  922. * We split periods of matched TSC writes into generations.
  923. * For each generation, we track the original measured
  924. * nanosecond time, offset, and write, so if TSCs are in
  925. * sync, we can match exact offset, and if not, we can match
  926. * exact software computaion in compute_guest_tsc()
  927. *
  928. * These values are tracked in kvm->arch.cur_xxx variables.
  929. */
  930. kvm->arch.cur_tsc_generation++;
  931. kvm->arch.cur_tsc_nsec = ns;
  932. kvm->arch.cur_tsc_write = data;
  933. kvm->arch.cur_tsc_offset = offset;
  934. pr_debug("kvm: new tsc generation %u, clock %llu\n",
  935. kvm->arch.cur_tsc_generation, data);
  936. }
  937. /*
  938. * We also track th most recent recorded KHZ, write and time to
  939. * allow the matching interval to be extended at each write.
  940. */
  941. kvm->arch.last_tsc_nsec = ns;
  942. kvm->arch.last_tsc_write = data;
  943. kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
  944. /* Reset of TSC must disable overshoot protection below */
  945. vcpu->arch.hv_clock.tsc_timestamp = 0;
  946. vcpu->arch.last_guest_tsc = data;
  947. /* Keep track of which generation this VCPU has synchronized to */
  948. vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
  949. vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
  950. vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
  951. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  952. raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
  953. }
  954. EXPORT_SYMBOL_GPL(kvm_write_tsc);
  955. static int kvm_guest_time_update(struct kvm_vcpu *v)
  956. {
  957. unsigned long flags;
  958. struct kvm_vcpu_arch *vcpu = &v->arch;
  959. void *shared_kaddr;
  960. unsigned long this_tsc_khz;
  961. s64 kernel_ns, max_kernel_ns;
  962. u64 tsc_timestamp;
  963. /* Keep irq disabled to prevent changes to the clock */
  964. local_irq_save(flags);
  965. tsc_timestamp = kvm_x86_ops->read_l1_tsc(v);
  966. kernel_ns = get_kernel_ns();
  967. this_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  968. if (unlikely(this_tsc_khz == 0)) {
  969. local_irq_restore(flags);
  970. kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
  971. return 1;
  972. }
  973. /*
  974. * We may have to catch up the TSC to match elapsed wall clock
  975. * time for two reasons, even if kvmclock is used.
  976. * 1) CPU could have been running below the maximum TSC rate
  977. * 2) Broken TSC compensation resets the base at each VCPU
  978. * entry to avoid unknown leaps of TSC even when running
  979. * again on the same CPU. This may cause apparent elapsed
  980. * time to disappear, and the guest to stand still or run
  981. * very slowly.
  982. */
  983. if (vcpu->tsc_catchup) {
  984. u64 tsc = compute_guest_tsc(v, kernel_ns);
  985. if (tsc > tsc_timestamp) {
  986. adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
  987. tsc_timestamp = tsc;
  988. }
  989. }
  990. local_irq_restore(flags);
  991. if (!vcpu->time_page)
  992. return 0;
  993. /*
  994. * Time as measured by the TSC may go backwards when resetting the base
  995. * tsc_timestamp. The reason for this is that the TSC resolution is
  996. * higher than the resolution of the other clock scales. Thus, many
  997. * possible measurments of the TSC correspond to one measurement of any
  998. * other clock, and so a spread of values is possible. This is not a
  999. * problem for the computation of the nanosecond clock; with TSC rates
  1000. * around 1GHZ, there can only be a few cycles which correspond to one
  1001. * nanosecond value, and any path through this code will inevitably
  1002. * take longer than that. However, with the kernel_ns value itself,
  1003. * the precision may be much lower, down to HZ granularity. If the
  1004. * first sampling of TSC against kernel_ns ends in the low part of the
  1005. * range, and the second in the high end of the range, we can get:
  1006. *
  1007. * (TSC - offset_low) * S + kns_old > (TSC - offset_high) * S + kns_new
  1008. *
  1009. * As the sampling errors potentially range in the thousands of cycles,
  1010. * it is possible such a time value has already been observed by the
  1011. * guest. To protect against this, we must compute the system time as
  1012. * observed by the guest and ensure the new system time is greater.
  1013. */
  1014. max_kernel_ns = 0;
  1015. if (vcpu->hv_clock.tsc_timestamp) {
  1016. max_kernel_ns = vcpu->last_guest_tsc -
  1017. vcpu->hv_clock.tsc_timestamp;
  1018. max_kernel_ns = pvclock_scale_delta(max_kernel_ns,
  1019. vcpu->hv_clock.tsc_to_system_mul,
  1020. vcpu->hv_clock.tsc_shift);
  1021. max_kernel_ns += vcpu->last_kernel_ns;
  1022. }
  1023. if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
  1024. kvm_get_time_scale(NSEC_PER_SEC / 1000, this_tsc_khz,
  1025. &vcpu->hv_clock.tsc_shift,
  1026. &vcpu->hv_clock.tsc_to_system_mul);
  1027. vcpu->hw_tsc_khz = this_tsc_khz;
  1028. }
  1029. if (max_kernel_ns > kernel_ns)
  1030. kernel_ns = max_kernel_ns;
  1031. /* With all the info we got, fill in the values */
  1032. vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
  1033. vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
  1034. vcpu->last_kernel_ns = kernel_ns;
  1035. vcpu->last_guest_tsc = tsc_timestamp;
  1036. vcpu->hv_clock.flags = 0;
  1037. /*
  1038. * The interface expects us to write an even number signaling that the
  1039. * update is finished. Since the guest won't see the intermediate
  1040. * state, we just increase by 2 at the end.
  1041. */
  1042. vcpu->hv_clock.version += 2;
  1043. shared_kaddr = kmap_atomic(vcpu->time_page);
  1044. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  1045. sizeof(vcpu->hv_clock));
  1046. kunmap_atomic(shared_kaddr);
  1047. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  1048. return 0;
  1049. }
  1050. static bool msr_mtrr_valid(unsigned msr)
  1051. {
  1052. switch (msr) {
  1053. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  1054. case MSR_MTRRfix64K_00000:
  1055. case MSR_MTRRfix16K_80000:
  1056. case MSR_MTRRfix16K_A0000:
  1057. case MSR_MTRRfix4K_C0000:
  1058. case MSR_MTRRfix4K_C8000:
  1059. case MSR_MTRRfix4K_D0000:
  1060. case MSR_MTRRfix4K_D8000:
  1061. case MSR_MTRRfix4K_E0000:
  1062. case MSR_MTRRfix4K_E8000:
  1063. case MSR_MTRRfix4K_F0000:
  1064. case MSR_MTRRfix4K_F8000:
  1065. case MSR_MTRRdefType:
  1066. case MSR_IA32_CR_PAT:
  1067. return true;
  1068. case 0x2f8:
  1069. return true;
  1070. }
  1071. return false;
  1072. }
  1073. static bool valid_pat_type(unsigned t)
  1074. {
  1075. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  1076. }
  1077. static bool valid_mtrr_type(unsigned t)
  1078. {
  1079. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  1080. }
  1081. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1082. {
  1083. int i;
  1084. if (!msr_mtrr_valid(msr))
  1085. return false;
  1086. if (msr == MSR_IA32_CR_PAT) {
  1087. for (i = 0; i < 8; i++)
  1088. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  1089. return false;
  1090. return true;
  1091. } else if (msr == MSR_MTRRdefType) {
  1092. if (data & ~0xcff)
  1093. return false;
  1094. return valid_mtrr_type(data & 0xff);
  1095. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  1096. for (i = 0; i < 8 ; i++)
  1097. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  1098. return false;
  1099. return true;
  1100. }
  1101. /* variable MTRRs */
  1102. return valid_mtrr_type(data & 0xff);
  1103. }
  1104. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1105. {
  1106. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1107. if (!mtrr_valid(vcpu, msr, data))
  1108. return 1;
  1109. if (msr == MSR_MTRRdefType) {
  1110. vcpu->arch.mtrr_state.def_type = data;
  1111. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  1112. } else if (msr == MSR_MTRRfix64K_00000)
  1113. p[0] = data;
  1114. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1115. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  1116. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1117. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  1118. else if (msr == MSR_IA32_CR_PAT)
  1119. vcpu->arch.pat = data;
  1120. else { /* Variable MTRRs */
  1121. int idx, is_mtrr_mask;
  1122. u64 *pt;
  1123. idx = (msr - 0x200) / 2;
  1124. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1125. if (!is_mtrr_mask)
  1126. pt =
  1127. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1128. else
  1129. pt =
  1130. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1131. *pt = data;
  1132. }
  1133. kvm_mmu_reset_context(vcpu);
  1134. return 0;
  1135. }
  1136. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1137. {
  1138. u64 mcg_cap = vcpu->arch.mcg_cap;
  1139. unsigned bank_num = mcg_cap & 0xff;
  1140. switch (msr) {
  1141. case MSR_IA32_MCG_STATUS:
  1142. vcpu->arch.mcg_status = data;
  1143. break;
  1144. case MSR_IA32_MCG_CTL:
  1145. if (!(mcg_cap & MCG_CTL_P))
  1146. return 1;
  1147. if (data != 0 && data != ~(u64)0)
  1148. return -1;
  1149. vcpu->arch.mcg_ctl = data;
  1150. break;
  1151. default:
  1152. if (msr >= MSR_IA32_MC0_CTL &&
  1153. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1154. u32 offset = msr - MSR_IA32_MC0_CTL;
  1155. /* only 0 or all 1s can be written to IA32_MCi_CTL
  1156. * some Linux kernels though clear bit 10 in bank 4 to
  1157. * workaround a BIOS/GART TBL issue on AMD K8s, ignore
  1158. * this to avoid an uncatched #GP in the guest
  1159. */
  1160. if ((offset & 0x3) == 0 &&
  1161. data != 0 && (data | (1 << 10)) != ~(u64)0)
  1162. return -1;
  1163. vcpu->arch.mce_banks[offset] = data;
  1164. break;
  1165. }
  1166. return 1;
  1167. }
  1168. return 0;
  1169. }
  1170. static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
  1171. {
  1172. struct kvm *kvm = vcpu->kvm;
  1173. int lm = is_long_mode(vcpu);
  1174. u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
  1175. : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
  1176. u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
  1177. : kvm->arch.xen_hvm_config.blob_size_32;
  1178. u32 page_num = data & ~PAGE_MASK;
  1179. u64 page_addr = data & PAGE_MASK;
  1180. u8 *page;
  1181. int r;
  1182. r = -E2BIG;
  1183. if (page_num >= blob_size)
  1184. goto out;
  1185. r = -ENOMEM;
  1186. page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
  1187. if (IS_ERR(page)) {
  1188. r = PTR_ERR(page);
  1189. goto out;
  1190. }
  1191. if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
  1192. goto out_free;
  1193. r = 0;
  1194. out_free:
  1195. kfree(page);
  1196. out:
  1197. return r;
  1198. }
  1199. static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
  1200. {
  1201. return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
  1202. }
  1203. static bool kvm_hv_msr_partition_wide(u32 msr)
  1204. {
  1205. bool r = false;
  1206. switch (msr) {
  1207. case HV_X64_MSR_GUEST_OS_ID:
  1208. case HV_X64_MSR_HYPERCALL:
  1209. r = true;
  1210. break;
  1211. }
  1212. return r;
  1213. }
  1214. static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1215. {
  1216. struct kvm *kvm = vcpu->kvm;
  1217. switch (msr) {
  1218. case HV_X64_MSR_GUEST_OS_ID:
  1219. kvm->arch.hv_guest_os_id = data;
  1220. /* setting guest os id to zero disables hypercall page */
  1221. if (!kvm->arch.hv_guest_os_id)
  1222. kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
  1223. break;
  1224. case HV_X64_MSR_HYPERCALL: {
  1225. u64 gfn;
  1226. unsigned long addr;
  1227. u8 instructions[4];
  1228. /* if guest os id is not set hypercall should remain disabled */
  1229. if (!kvm->arch.hv_guest_os_id)
  1230. break;
  1231. if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
  1232. kvm->arch.hv_hypercall = data;
  1233. break;
  1234. }
  1235. gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
  1236. addr = gfn_to_hva(kvm, gfn);
  1237. if (kvm_is_error_hva(addr))
  1238. return 1;
  1239. kvm_x86_ops->patch_hypercall(vcpu, instructions);
  1240. ((unsigned char *)instructions)[3] = 0xc3; /* ret */
  1241. if (__copy_to_user((void __user *)addr, instructions, 4))
  1242. return 1;
  1243. kvm->arch.hv_hypercall = data;
  1244. break;
  1245. }
  1246. default:
  1247. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1248. "data 0x%llx\n", msr, data);
  1249. return 1;
  1250. }
  1251. return 0;
  1252. }
  1253. static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1254. {
  1255. switch (msr) {
  1256. case HV_X64_MSR_APIC_ASSIST_PAGE: {
  1257. unsigned long addr;
  1258. if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
  1259. vcpu->arch.hv_vapic = data;
  1260. break;
  1261. }
  1262. addr = gfn_to_hva(vcpu->kvm, data >>
  1263. HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
  1264. if (kvm_is_error_hva(addr))
  1265. return 1;
  1266. if (__clear_user((void __user *)addr, PAGE_SIZE))
  1267. return 1;
  1268. vcpu->arch.hv_vapic = data;
  1269. break;
  1270. }
  1271. case HV_X64_MSR_EOI:
  1272. return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
  1273. case HV_X64_MSR_ICR:
  1274. return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
  1275. case HV_X64_MSR_TPR:
  1276. return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
  1277. default:
  1278. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1279. "data 0x%llx\n", msr, data);
  1280. return 1;
  1281. }
  1282. return 0;
  1283. }
  1284. static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
  1285. {
  1286. gpa_t gpa = data & ~0x3f;
  1287. /* Bits 2:5 are resrved, Should be zero */
  1288. if (data & 0x3c)
  1289. return 1;
  1290. vcpu->arch.apf.msr_val = data;
  1291. if (!(data & KVM_ASYNC_PF_ENABLED)) {
  1292. kvm_clear_async_pf_completion_queue(vcpu);
  1293. kvm_async_pf_hash_reset(vcpu);
  1294. return 0;
  1295. }
  1296. if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa))
  1297. return 1;
  1298. vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
  1299. kvm_async_pf_wakeup_all(vcpu);
  1300. return 0;
  1301. }
  1302. static void kvmclock_reset(struct kvm_vcpu *vcpu)
  1303. {
  1304. if (vcpu->arch.time_page) {
  1305. kvm_release_page_dirty(vcpu->arch.time_page);
  1306. vcpu->arch.time_page = NULL;
  1307. }
  1308. }
  1309. static void accumulate_steal_time(struct kvm_vcpu *vcpu)
  1310. {
  1311. u64 delta;
  1312. if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
  1313. return;
  1314. delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
  1315. vcpu->arch.st.last_steal = current->sched_info.run_delay;
  1316. vcpu->arch.st.accum_steal = delta;
  1317. }
  1318. static void record_steal_time(struct kvm_vcpu *vcpu)
  1319. {
  1320. if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
  1321. return;
  1322. if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
  1323. &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
  1324. return;
  1325. vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
  1326. vcpu->arch.st.steal.version += 2;
  1327. vcpu->arch.st.accum_steal = 0;
  1328. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
  1329. &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
  1330. }
  1331. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1332. {
  1333. bool pr = false;
  1334. switch (msr) {
  1335. case MSR_EFER:
  1336. return set_efer(vcpu, data);
  1337. case MSR_K7_HWCR:
  1338. data &= ~(u64)0x40; /* ignore flush filter disable */
  1339. data &= ~(u64)0x100; /* ignore ignne emulation enable */
  1340. data &= ~(u64)0x8; /* ignore TLB cache disable */
  1341. if (data != 0) {
  1342. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  1343. data);
  1344. return 1;
  1345. }
  1346. break;
  1347. case MSR_FAM10H_MMIO_CONF_BASE:
  1348. if (data != 0) {
  1349. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  1350. "0x%llx\n", data);
  1351. return 1;
  1352. }
  1353. break;
  1354. case MSR_AMD64_NB_CFG:
  1355. break;
  1356. case MSR_IA32_DEBUGCTLMSR:
  1357. if (!data) {
  1358. /* We support the non-activated case already */
  1359. break;
  1360. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  1361. /* Values other than LBR and BTF are vendor-specific,
  1362. thus reserved and should throw a #GP */
  1363. return 1;
  1364. }
  1365. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  1366. __func__, data);
  1367. break;
  1368. case MSR_IA32_UCODE_REV:
  1369. case MSR_IA32_UCODE_WRITE:
  1370. case MSR_VM_HSAVE_PA:
  1371. case MSR_AMD64_PATCH_LOADER:
  1372. break;
  1373. case 0x200 ... 0x2ff:
  1374. return set_msr_mtrr(vcpu, msr, data);
  1375. case MSR_IA32_APICBASE:
  1376. kvm_set_apic_base(vcpu, data);
  1377. break;
  1378. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1379. return kvm_x2apic_msr_write(vcpu, msr, data);
  1380. case MSR_IA32_TSCDEADLINE:
  1381. kvm_set_lapic_tscdeadline_msr(vcpu, data);
  1382. break;
  1383. case MSR_IA32_MISC_ENABLE:
  1384. vcpu->arch.ia32_misc_enable_msr = data;
  1385. break;
  1386. case MSR_KVM_WALL_CLOCK_NEW:
  1387. case MSR_KVM_WALL_CLOCK:
  1388. vcpu->kvm->arch.wall_clock = data;
  1389. kvm_write_wall_clock(vcpu->kvm, data);
  1390. break;
  1391. case MSR_KVM_SYSTEM_TIME_NEW:
  1392. case MSR_KVM_SYSTEM_TIME: {
  1393. kvmclock_reset(vcpu);
  1394. vcpu->arch.time = data;
  1395. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  1396. /* we verify if the enable bit is set... */
  1397. if (!(data & 1))
  1398. break;
  1399. /* ...but clean it before doing the actual write */
  1400. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  1401. vcpu->arch.time_page =
  1402. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  1403. if (is_error_page(vcpu->arch.time_page)) {
  1404. kvm_release_page_clean(vcpu->arch.time_page);
  1405. vcpu->arch.time_page = NULL;
  1406. }
  1407. break;
  1408. }
  1409. case MSR_KVM_ASYNC_PF_EN:
  1410. if (kvm_pv_enable_async_pf(vcpu, data))
  1411. return 1;
  1412. break;
  1413. case MSR_KVM_STEAL_TIME:
  1414. if (unlikely(!sched_info_on()))
  1415. return 1;
  1416. if (data & KVM_STEAL_RESERVED_MASK)
  1417. return 1;
  1418. if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
  1419. data & KVM_STEAL_VALID_BITS))
  1420. return 1;
  1421. vcpu->arch.st.msr_val = data;
  1422. if (!(data & KVM_MSR_ENABLED))
  1423. break;
  1424. vcpu->arch.st.last_steal = current->sched_info.run_delay;
  1425. preempt_disable();
  1426. accumulate_steal_time(vcpu);
  1427. preempt_enable();
  1428. kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
  1429. break;
  1430. case MSR_IA32_MCG_CTL:
  1431. case MSR_IA32_MCG_STATUS:
  1432. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1433. return set_msr_mce(vcpu, msr, data);
  1434. /* Performance counters are not protected by a CPUID bit,
  1435. * so we should check all of them in the generic path for the sake of
  1436. * cross vendor migration.
  1437. * Writing a zero into the event select MSRs disables them,
  1438. * which we perfectly emulate ;-). Any other value should be at least
  1439. * reported, some guests depend on them.
  1440. */
  1441. case MSR_K7_EVNTSEL0:
  1442. case MSR_K7_EVNTSEL1:
  1443. case MSR_K7_EVNTSEL2:
  1444. case MSR_K7_EVNTSEL3:
  1445. if (data != 0)
  1446. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1447. "0x%x data 0x%llx\n", msr, data);
  1448. break;
  1449. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  1450. * so we ignore writes to make it happy.
  1451. */
  1452. case MSR_K7_PERFCTR0:
  1453. case MSR_K7_PERFCTR1:
  1454. case MSR_K7_PERFCTR2:
  1455. case MSR_K7_PERFCTR3:
  1456. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1457. "0x%x data 0x%llx\n", msr, data);
  1458. break;
  1459. case MSR_P6_PERFCTR0:
  1460. case MSR_P6_PERFCTR1:
  1461. pr = true;
  1462. case MSR_P6_EVNTSEL0:
  1463. case MSR_P6_EVNTSEL1:
  1464. if (kvm_pmu_msr(vcpu, msr))
  1465. return kvm_pmu_set_msr(vcpu, msr, data);
  1466. if (pr || data != 0)
  1467. pr_unimpl(vcpu, "disabled perfctr wrmsr: "
  1468. "0x%x data 0x%llx\n", msr, data);
  1469. break;
  1470. case MSR_K7_CLK_CTL:
  1471. /*
  1472. * Ignore all writes to this no longer documented MSR.
  1473. * Writes are only relevant for old K7 processors,
  1474. * all pre-dating SVM, but a recommended workaround from
  1475. * AMD for these chips. It is possible to speicify the
  1476. * affected processor models on the command line, hence
  1477. * the need to ignore the workaround.
  1478. */
  1479. break;
  1480. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1481. if (kvm_hv_msr_partition_wide(msr)) {
  1482. int r;
  1483. mutex_lock(&vcpu->kvm->lock);
  1484. r = set_msr_hyperv_pw(vcpu, msr, data);
  1485. mutex_unlock(&vcpu->kvm->lock);
  1486. return r;
  1487. } else
  1488. return set_msr_hyperv(vcpu, msr, data);
  1489. break;
  1490. case MSR_IA32_BBL_CR_CTL3:
  1491. /* Drop writes to this legacy MSR -- see rdmsr
  1492. * counterpart for further detail.
  1493. */
  1494. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
  1495. break;
  1496. case MSR_AMD64_OSVW_ID_LENGTH:
  1497. if (!guest_cpuid_has_osvw(vcpu))
  1498. return 1;
  1499. vcpu->arch.osvw.length = data;
  1500. break;
  1501. case MSR_AMD64_OSVW_STATUS:
  1502. if (!guest_cpuid_has_osvw(vcpu))
  1503. return 1;
  1504. vcpu->arch.osvw.status = data;
  1505. break;
  1506. default:
  1507. if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
  1508. return xen_hvm_config(vcpu, data);
  1509. if (kvm_pmu_msr(vcpu, msr))
  1510. return kvm_pmu_set_msr(vcpu, msr, data);
  1511. if (!ignore_msrs) {
  1512. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  1513. msr, data);
  1514. return 1;
  1515. } else {
  1516. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  1517. msr, data);
  1518. break;
  1519. }
  1520. }
  1521. return 0;
  1522. }
  1523. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  1524. /*
  1525. * Reads an msr value (of 'msr_index') into 'pdata'.
  1526. * Returns 0 on success, non-0 otherwise.
  1527. * Assumes vcpu_load() was already called.
  1528. */
  1529. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1530. {
  1531. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  1532. }
  1533. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1534. {
  1535. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1536. if (!msr_mtrr_valid(msr))
  1537. return 1;
  1538. if (msr == MSR_MTRRdefType)
  1539. *pdata = vcpu->arch.mtrr_state.def_type +
  1540. (vcpu->arch.mtrr_state.enabled << 10);
  1541. else if (msr == MSR_MTRRfix64K_00000)
  1542. *pdata = p[0];
  1543. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1544. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  1545. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1546. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  1547. else if (msr == MSR_IA32_CR_PAT)
  1548. *pdata = vcpu->arch.pat;
  1549. else { /* Variable MTRRs */
  1550. int idx, is_mtrr_mask;
  1551. u64 *pt;
  1552. idx = (msr - 0x200) / 2;
  1553. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1554. if (!is_mtrr_mask)
  1555. pt =
  1556. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1557. else
  1558. pt =
  1559. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1560. *pdata = *pt;
  1561. }
  1562. return 0;
  1563. }
  1564. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1565. {
  1566. u64 data;
  1567. u64 mcg_cap = vcpu->arch.mcg_cap;
  1568. unsigned bank_num = mcg_cap & 0xff;
  1569. switch (msr) {
  1570. case MSR_IA32_P5_MC_ADDR:
  1571. case MSR_IA32_P5_MC_TYPE:
  1572. data = 0;
  1573. break;
  1574. case MSR_IA32_MCG_CAP:
  1575. data = vcpu->arch.mcg_cap;
  1576. break;
  1577. case MSR_IA32_MCG_CTL:
  1578. if (!(mcg_cap & MCG_CTL_P))
  1579. return 1;
  1580. data = vcpu->arch.mcg_ctl;
  1581. break;
  1582. case MSR_IA32_MCG_STATUS:
  1583. data = vcpu->arch.mcg_status;
  1584. break;
  1585. default:
  1586. if (msr >= MSR_IA32_MC0_CTL &&
  1587. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1588. u32 offset = msr - MSR_IA32_MC0_CTL;
  1589. data = vcpu->arch.mce_banks[offset];
  1590. break;
  1591. }
  1592. return 1;
  1593. }
  1594. *pdata = data;
  1595. return 0;
  1596. }
  1597. static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1598. {
  1599. u64 data = 0;
  1600. struct kvm *kvm = vcpu->kvm;
  1601. switch (msr) {
  1602. case HV_X64_MSR_GUEST_OS_ID:
  1603. data = kvm->arch.hv_guest_os_id;
  1604. break;
  1605. case HV_X64_MSR_HYPERCALL:
  1606. data = kvm->arch.hv_hypercall;
  1607. break;
  1608. default:
  1609. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1610. return 1;
  1611. }
  1612. *pdata = data;
  1613. return 0;
  1614. }
  1615. static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1616. {
  1617. u64 data = 0;
  1618. switch (msr) {
  1619. case HV_X64_MSR_VP_INDEX: {
  1620. int r;
  1621. struct kvm_vcpu *v;
  1622. kvm_for_each_vcpu(r, v, vcpu->kvm)
  1623. if (v == vcpu)
  1624. data = r;
  1625. break;
  1626. }
  1627. case HV_X64_MSR_EOI:
  1628. return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
  1629. case HV_X64_MSR_ICR:
  1630. return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
  1631. case HV_X64_MSR_TPR:
  1632. return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
  1633. case HV_X64_MSR_APIC_ASSIST_PAGE:
  1634. data = vcpu->arch.hv_vapic;
  1635. break;
  1636. default:
  1637. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1638. return 1;
  1639. }
  1640. *pdata = data;
  1641. return 0;
  1642. }
  1643. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1644. {
  1645. u64 data;
  1646. switch (msr) {
  1647. case MSR_IA32_PLATFORM_ID:
  1648. case MSR_IA32_EBL_CR_POWERON:
  1649. case MSR_IA32_DEBUGCTLMSR:
  1650. case MSR_IA32_LASTBRANCHFROMIP:
  1651. case MSR_IA32_LASTBRANCHTOIP:
  1652. case MSR_IA32_LASTINTFROMIP:
  1653. case MSR_IA32_LASTINTTOIP:
  1654. case MSR_K8_SYSCFG:
  1655. case MSR_K7_HWCR:
  1656. case MSR_VM_HSAVE_PA:
  1657. case MSR_K7_EVNTSEL0:
  1658. case MSR_K7_PERFCTR0:
  1659. case MSR_K8_INT_PENDING_MSG:
  1660. case MSR_AMD64_NB_CFG:
  1661. case MSR_FAM10H_MMIO_CONF_BASE:
  1662. data = 0;
  1663. break;
  1664. case MSR_P6_PERFCTR0:
  1665. case MSR_P6_PERFCTR1:
  1666. case MSR_P6_EVNTSEL0:
  1667. case MSR_P6_EVNTSEL1:
  1668. if (kvm_pmu_msr(vcpu, msr))
  1669. return kvm_pmu_get_msr(vcpu, msr, pdata);
  1670. data = 0;
  1671. break;
  1672. case MSR_IA32_UCODE_REV:
  1673. data = 0x100000000ULL;
  1674. break;
  1675. case MSR_MTRRcap:
  1676. data = 0x500 | KVM_NR_VAR_MTRR;
  1677. break;
  1678. case 0x200 ... 0x2ff:
  1679. return get_msr_mtrr(vcpu, msr, pdata);
  1680. case 0xcd: /* fsb frequency */
  1681. data = 3;
  1682. break;
  1683. /*
  1684. * MSR_EBC_FREQUENCY_ID
  1685. * Conservative value valid for even the basic CPU models.
  1686. * Models 0,1: 000 in bits 23:21 indicating a bus speed of
  1687. * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
  1688. * and 266MHz for model 3, or 4. Set Core Clock
  1689. * Frequency to System Bus Frequency Ratio to 1 (bits
  1690. * 31:24) even though these are only valid for CPU
  1691. * models > 2, however guests may end up dividing or
  1692. * multiplying by zero otherwise.
  1693. */
  1694. case MSR_EBC_FREQUENCY_ID:
  1695. data = 1 << 24;
  1696. break;
  1697. case MSR_IA32_APICBASE:
  1698. data = kvm_get_apic_base(vcpu);
  1699. break;
  1700. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1701. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  1702. break;
  1703. case MSR_IA32_TSCDEADLINE:
  1704. data = kvm_get_lapic_tscdeadline_msr(vcpu);
  1705. break;
  1706. case MSR_IA32_MISC_ENABLE:
  1707. data = vcpu->arch.ia32_misc_enable_msr;
  1708. break;
  1709. case MSR_IA32_PERF_STATUS:
  1710. /* TSC increment by tick */
  1711. data = 1000ULL;
  1712. /* CPU multiplier */
  1713. data |= (((uint64_t)4ULL) << 40);
  1714. break;
  1715. case MSR_EFER:
  1716. data = vcpu->arch.efer;
  1717. break;
  1718. case MSR_KVM_WALL_CLOCK:
  1719. case MSR_KVM_WALL_CLOCK_NEW:
  1720. data = vcpu->kvm->arch.wall_clock;
  1721. break;
  1722. case MSR_KVM_SYSTEM_TIME:
  1723. case MSR_KVM_SYSTEM_TIME_NEW:
  1724. data = vcpu->arch.time;
  1725. break;
  1726. case MSR_KVM_ASYNC_PF_EN:
  1727. data = vcpu->arch.apf.msr_val;
  1728. break;
  1729. case MSR_KVM_STEAL_TIME:
  1730. data = vcpu->arch.st.msr_val;
  1731. break;
  1732. case MSR_IA32_P5_MC_ADDR:
  1733. case MSR_IA32_P5_MC_TYPE:
  1734. case MSR_IA32_MCG_CAP:
  1735. case MSR_IA32_MCG_CTL:
  1736. case MSR_IA32_MCG_STATUS:
  1737. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1738. return get_msr_mce(vcpu, msr, pdata);
  1739. case MSR_K7_CLK_CTL:
  1740. /*
  1741. * Provide expected ramp-up count for K7. All other
  1742. * are set to zero, indicating minimum divisors for
  1743. * every field.
  1744. *
  1745. * This prevents guest kernels on AMD host with CPU
  1746. * type 6, model 8 and higher from exploding due to
  1747. * the rdmsr failing.
  1748. */
  1749. data = 0x20000000;
  1750. break;
  1751. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1752. if (kvm_hv_msr_partition_wide(msr)) {
  1753. int r;
  1754. mutex_lock(&vcpu->kvm->lock);
  1755. r = get_msr_hyperv_pw(vcpu, msr, pdata);
  1756. mutex_unlock(&vcpu->kvm->lock);
  1757. return r;
  1758. } else
  1759. return get_msr_hyperv(vcpu, msr, pdata);
  1760. break;
  1761. case MSR_IA32_BBL_CR_CTL3:
  1762. /* This legacy MSR exists but isn't fully documented in current
  1763. * silicon. It is however accessed by winxp in very narrow
  1764. * scenarios where it sets bit #19, itself documented as
  1765. * a "reserved" bit. Best effort attempt to source coherent
  1766. * read data here should the balance of the register be
  1767. * interpreted by the guest:
  1768. *
  1769. * L2 cache control register 3: 64GB range, 256KB size,
  1770. * enabled, latency 0x1, configured
  1771. */
  1772. data = 0xbe702111;
  1773. break;
  1774. case MSR_AMD64_OSVW_ID_LENGTH:
  1775. if (!guest_cpuid_has_osvw(vcpu))
  1776. return 1;
  1777. data = vcpu->arch.osvw.length;
  1778. break;
  1779. case MSR_AMD64_OSVW_STATUS:
  1780. if (!guest_cpuid_has_osvw(vcpu))
  1781. return 1;
  1782. data = vcpu->arch.osvw.status;
  1783. break;
  1784. default:
  1785. if (kvm_pmu_msr(vcpu, msr))
  1786. return kvm_pmu_get_msr(vcpu, msr, pdata);
  1787. if (!ignore_msrs) {
  1788. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  1789. return 1;
  1790. } else {
  1791. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  1792. data = 0;
  1793. }
  1794. break;
  1795. }
  1796. *pdata = data;
  1797. return 0;
  1798. }
  1799. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  1800. /*
  1801. * Read or write a bunch of msrs. All parameters are kernel addresses.
  1802. *
  1803. * @return number of msrs set successfully.
  1804. */
  1805. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  1806. struct kvm_msr_entry *entries,
  1807. int (*do_msr)(struct kvm_vcpu *vcpu,
  1808. unsigned index, u64 *data))
  1809. {
  1810. int i, idx;
  1811. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1812. for (i = 0; i < msrs->nmsrs; ++i)
  1813. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1814. break;
  1815. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1816. return i;
  1817. }
  1818. /*
  1819. * Read or write a bunch of msrs. Parameters are user addresses.
  1820. *
  1821. * @return number of msrs set successfully.
  1822. */
  1823. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1824. int (*do_msr)(struct kvm_vcpu *vcpu,
  1825. unsigned index, u64 *data),
  1826. int writeback)
  1827. {
  1828. struct kvm_msrs msrs;
  1829. struct kvm_msr_entry *entries;
  1830. int r, n;
  1831. unsigned size;
  1832. r = -EFAULT;
  1833. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1834. goto out;
  1835. r = -E2BIG;
  1836. if (msrs.nmsrs >= MAX_IO_MSRS)
  1837. goto out;
  1838. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1839. entries = memdup_user(user_msrs->entries, size);
  1840. if (IS_ERR(entries)) {
  1841. r = PTR_ERR(entries);
  1842. goto out;
  1843. }
  1844. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1845. if (r < 0)
  1846. goto out_free;
  1847. r = -EFAULT;
  1848. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1849. goto out_free;
  1850. r = n;
  1851. out_free:
  1852. kfree(entries);
  1853. out:
  1854. return r;
  1855. }
  1856. int kvm_dev_ioctl_check_extension(long ext)
  1857. {
  1858. int r;
  1859. switch (ext) {
  1860. case KVM_CAP_IRQCHIP:
  1861. case KVM_CAP_HLT:
  1862. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1863. case KVM_CAP_SET_TSS_ADDR:
  1864. case KVM_CAP_EXT_CPUID:
  1865. case KVM_CAP_CLOCKSOURCE:
  1866. case KVM_CAP_PIT:
  1867. case KVM_CAP_NOP_IO_DELAY:
  1868. case KVM_CAP_MP_STATE:
  1869. case KVM_CAP_SYNC_MMU:
  1870. case KVM_CAP_USER_NMI:
  1871. case KVM_CAP_REINJECT_CONTROL:
  1872. case KVM_CAP_IRQ_INJECT_STATUS:
  1873. case KVM_CAP_ASSIGN_DEV_IRQ:
  1874. case KVM_CAP_IRQFD:
  1875. case KVM_CAP_IOEVENTFD:
  1876. case KVM_CAP_PIT2:
  1877. case KVM_CAP_PIT_STATE2:
  1878. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  1879. case KVM_CAP_XEN_HVM:
  1880. case KVM_CAP_ADJUST_CLOCK:
  1881. case KVM_CAP_VCPU_EVENTS:
  1882. case KVM_CAP_HYPERV:
  1883. case KVM_CAP_HYPERV_VAPIC:
  1884. case KVM_CAP_HYPERV_SPIN:
  1885. case KVM_CAP_PCI_SEGMENT:
  1886. case KVM_CAP_DEBUGREGS:
  1887. case KVM_CAP_X86_ROBUST_SINGLESTEP:
  1888. case KVM_CAP_XSAVE:
  1889. case KVM_CAP_ASYNC_PF:
  1890. case KVM_CAP_GET_TSC_KHZ:
  1891. case KVM_CAP_PCI_2_3:
  1892. case KVM_CAP_KVMCLOCK_CTRL:
  1893. r = 1;
  1894. break;
  1895. case KVM_CAP_COALESCED_MMIO:
  1896. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1897. break;
  1898. case KVM_CAP_VAPIC:
  1899. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1900. break;
  1901. case KVM_CAP_NR_VCPUS:
  1902. r = KVM_SOFT_MAX_VCPUS;
  1903. break;
  1904. case KVM_CAP_MAX_VCPUS:
  1905. r = KVM_MAX_VCPUS;
  1906. break;
  1907. case KVM_CAP_NR_MEMSLOTS:
  1908. r = KVM_MEMORY_SLOTS;
  1909. break;
  1910. case KVM_CAP_PV_MMU: /* obsolete */
  1911. r = 0;
  1912. break;
  1913. case KVM_CAP_IOMMU:
  1914. r = iommu_present(&pci_bus_type);
  1915. break;
  1916. case KVM_CAP_MCE:
  1917. r = KVM_MAX_MCE_BANKS;
  1918. break;
  1919. case KVM_CAP_XCRS:
  1920. r = cpu_has_xsave;
  1921. break;
  1922. case KVM_CAP_TSC_CONTROL:
  1923. r = kvm_has_tsc_control;
  1924. break;
  1925. case KVM_CAP_TSC_DEADLINE_TIMER:
  1926. r = boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER);
  1927. break;
  1928. default:
  1929. r = 0;
  1930. break;
  1931. }
  1932. return r;
  1933. }
  1934. long kvm_arch_dev_ioctl(struct file *filp,
  1935. unsigned int ioctl, unsigned long arg)
  1936. {
  1937. void __user *argp = (void __user *)arg;
  1938. long r;
  1939. switch (ioctl) {
  1940. case KVM_GET_MSR_INDEX_LIST: {
  1941. struct kvm_msr_list __user *user_msr_list = argp;
  1942. struct kvm_msr_list msr_list;
  1943. unsigned n;
  1944. r = -EFAULT;
  1945. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1946. goto out;
  1947. n = msr_list.nmsrs;
  1948. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1949. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1950. goto out;
  1951. r = -E2BIG;
  1952. if (n < msr_list.nmsrs)
  1953. goto out;
  1954. r = -EFAULT;
  1955. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1956. num_msrs_to_save * sizeof(u32)))
  1957. goto out;
  1958. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1959. &emulated_msrs,
  1960. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1961. goto out;
  1962. r = 0;
  1963. break;
  1964. }
  1965. case KVM_GET_SUPPORTED_CPUID: {
  1966. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1967. struct kvm_cpuid2 cpuid;
  1968. r = -EFAULT;
  1969. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1970. goto out;
  1971. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1972. cpuid_arg->entries);
  1973. if (r)
  1974. goto out;
  1975. r = -EFAULT;
  1976. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1977. goto out;
  1978. r = 0;
  1979. break;
  1980. }
  1981. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1982. u64 mce_cap;
  1983. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1984. r = -EFAULT;
  1985. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1986. goto out;
  1987. r = 0;
  1988. break;
  1989. }
  1990. default:
  1991. r = -EINVAL;
  1992. }
  1993. out:
  1994. return r;
  1995. }
  1996. static void wbinvd_ipi(void *garbage)
  1997. {
  1998. wbinvd();
  1999. }
  2000. static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
  2001. {
  2002. return vcpu->kvm->arch.iommu_domain &&
  2003. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY);
  2004. }
  2005. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  2006. {
  2007. /* Address WBINVD may be executed by guest */
  2008. if (need_emulate_wbinvd(vcpu)) {
  2009. if (kvm_x86_ops->has_wbinvd_exit())
  2010. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  2011. else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
  2012. smp_call_function_single(vcpu->cpu,
  2013. wbinvd_ipi, NULL, 1);
  2014. }
  2015. kvm_x86_ops->vcpu_load(vcpu, cpu);
  2016. /* Apply any externally detected TSC adjustments (due to suspend) */
  2017. if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
  2018. adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
  2019. vcpu->arch.tsc_offset_adjustment = 0;
  2020. set_bit(KVM_REQ_CLOCK_UPDATE, &vcpu->requests);
  2021. }
  2022. if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
  2023. s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
  2024. native_read_tsc() - vcpu->arch.last_host_tsc;
  2025. if (tsc_delta < 0)
  2026. mark_tsc_unstable("KVM discovered backwards TSC");
  2027. if (check_tsc_unstable()) {
  2028. u64 offset = kvm_x86_ops->compute_tsc_offset(vcpu,
  2029. vcpu->arch.last_guest_tsc);
  2030. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  2031. vcpu->arch.tsc_catchup = 1;
  2032. }
  2033. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  2034. if (vcpu->cpu != cpu)
  2035. kvm_migrate_timers(vcpu);
  2036. vcpu->cpu = cpu;
  2037. }
  2038. accumulate_steal_time(vcpu);
  2039. kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
  2040. }
  2041. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  2042. {
  2043. kvm_x86_ops->vcpu_put(vcpu);
  2044. kvm_put_guest_fpu(vcpu);
  2045. vcpu->arch.last_host_tsc = native_read_tsc();
  2046. }
  2047. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  2048. struct kvm_lapic_state *s)
  2049. {
  2050. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  2051. return 0;
  2052. }
  2053. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  2054. struct kvm_lapic_state *s)
  2055. {
  2056. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  2057. kvm_apic_post_state_restore(vcpu);
  2058. update_cr8_intercept(vcpu);
  2059. return 0;
  2060. }
  2061. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  2062. struct kvm_interrupt *irq)
  2063. {
  2064. if (irq->irq < 0 || irq->irq >= 256)
  2065. return -EINVAL;
  2066. if (irqchip_in_kernel(vcpu->kvm))
  2067. return -ENXIO;
  2068. kvm_queue_interrupt(vcpu, irq->irq, false);
  2069. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2070. return 0;
  2071. }
  2072. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  2073. {
  2074. kvm_inject_nmi(vcpu);
  2075. return 0;
  2076. }
  2077. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  2078. struct kvm_tpr_access_ctl *tac)
  2079. {
  2080. if (tac->flags)
  2081. return -EINVAL;
  2082. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  2083. return 0;
  2084. }
  2085. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  2086. u64 mcg_cap)
  2087. {
  2088. int r;
  2089. unsigned bank_num = mcg_cap & 0xff, bank;
  2090. r = -EINVAL;
  2091. if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
  2092. goto out;
  2093. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  2094. goto out;
  2095. r = 0;
  2096. vcpu->arch.mcg_cap = mcg_cap;
  2097. /* Init IA32_MCG_CTL to all 1s */
  2098. if (mcg_cap & MCG_CTL_P)
  2099. vcpu->arch.mcg_ctl = ~(u64)0;
  2100. /* Init IA32_MCi_CTL to all 1s */
  2101. for (bank = 0; bank < bank_num; bank++)
  2102. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  2103. out:
  2104. return r;
  2105. }
  2106. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  2107. struct kvm_x86_mce *mce)
  2108. {
  2109. u64 mcg_cap = vcpu->arch.mcg_cap;
  2110. unsigned bank_num = mcg_cap & 0xff;
  2111. u64 *banks = vcpu->arch.mce_banks;
  2112. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  2113. return -EINVAL;
  2114. /*
  2115. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  2116. * reporting is disabled
  2117. */
  2118. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  2119. vcpu->arch.mcg_ctl != ~(u64)0)
  2120. return 0;
  2121. banks += 4 * mce->bank;
  2122. /*
  2123. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  2124. * reporting is disabled for the bank
  2125. */
  2126. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  2127. return 0;
  2128. if (mce->status & MCI_STATUS_UC) {
  2129. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  2130. !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
  2131. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2132. return 0;
  2133. }
  2134. if (banks[1] & MCI_STATUS_VAL)
  2135. mce->status |= MCI_STATUS_OVER;
  2136. banks[2] = mce->addr;
  2137. banks[3] = mce->misc;
  2138. vcpu->arch.mcg_status = mce->mcg_status;
  2139. banks[1] = mce->status;
  2140. kvm_queue_exception(vcpu, MC_VECTOR);
  2141. } else if (!(banks[1] & MCI_STATUS_VAL)
  2142. || !(banks[1] & MCI_STATUS_UC)) {
  2143. if (banks[1] & MCI_STATUS_VAL)
  2144. mce->status |= MCI_STATUS_OVER;
  2145. banks[2] = mce->addr;
  2146. banks[3] = mce->misc;
  2147. banks[1] = mce->status;
  2148. } else
  2149. banks[1] |= MCI_STATUS_OVER;
  2150. return 0;
  2151. }
  2152. static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
  2153. struct kvm_vcpu_events *events)
  2154. {
  2155. process_nmi(vcpu);
  2156. events->exception.injected =
  2157. vcpu->arch.exception.pending &&
  2158. !kvm_exception_is_soft(vcpu->arch.exception.nr);
  2159. events->exception.nr = vcpu->arch.exception.nr;
  2160. events->exception.has_error_code = vcpu->arch.exception.has_error_code;
  2161. events->exception.pad = 0;
  2162. events->exception.error_code = vcpu->arch.exception.error_code;
  2163. events->interrupt.injected =
  2164. vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
  2165. events->interrupt.nr = vcpu->arch.interrupt.nr;
  2166. events->interrupt.soft = 0;
  2167. events->interrupt.shadow =
  2168. kvm_x86_ops->get_interrupt_shadow(vcpu,
  2169. KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
  2170. events->nmi.injected = vcpu->arch.nmi_injected;
  2171. events->nmi.pending = vcpu->arch.nmi_pending != 0;
  2172. events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
  2173. events->nmi.pad = 0;
  2174. events->sipi_vector = vcpu->arch.sipi_vector;
  2175. events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
  2176. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2177. | KVM_VCPUEVENT_VALID_SHADOW);
  2178. memset(&events->reserved, 0, sizeof(events->reserved));
  2179. }
  2180. static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
  2181. struct kvm_vcpu_events *events)
  2182. {
  2183. if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
  2184. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2185. | KVM_VCPUEVENT_VALID_SHADOW))
  2186. return -EINVAL;
  2187. process_nmi(vcpu);
  2188. vcpu->arch.exception.pending = events->exception.injected;
  2189. vcpu->arch.exception.nr = events->exception.nr;
  2190. vcpu->arch.exception.has_error_code = events->exception.has_error_code;
  2191. vcpu->arch.exception.error_code = events->exception.error_code;
  2192. vcpu->arch.interrupt.pending = events->interrupt.injected;
  2193. vcpu->arch.interrupt.nr = events->interrupt.nr;
  2194. vcpu->arch.interrupt.soft = events->interrupt.soft;
  2195. if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
  2196. kvm_x86_ops->set_interrupt_shadow(vcpu,
  2197. events->interrupt.shadow);
  2198. vcpu->arch.nmi_injected = events->nmi.injected;
  2199. if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
  2200. vcpu->arch.nmi_pending = events->nmi.pending;
  2201. kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
  2202. if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
  2203. vcpu->arch.sipi_vector = events->sipi_vector;
  2204. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2205. return 0;
  2206. }
  2207. static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
  2208. struct kvm_debugregs *dbgregs)
  2209. {
  2210. memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
  2211. dbgregs->dr6 = vcpu->arch.dr6;
  2212. dbgregs->dr7 = vcpu->arch.dr7;
  2213. dbgregs->flags = 0;
  2214. memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
  2215. }
  2216. static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
  2217. struct kvm_debugregs *dbgregs)
  2218. {
  2219. if (dbgregs->flags)
  2220. return -EINVAL;
  2221. memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
  2222. vcpu->arch.dr6 = dbgregs->dr6;
  2223. vcpu->arch.dr7 = dbgregs->dr7;
  2224. return 0;
  2225. }
  2226. static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
  2227. struct kvm_xsave *guest_xsave)
  2228. {
  2229. if (cpu_has_xsave)
  2230. memcpy(guest_xsave->region,
  2231. &vcpu->arch.guest_fpu.state->xsave,
  2232. xstate_size);
  2233. else {
  2234. memcpy(guest_xsave->region,
  2235. &vcpu->arch.guest_fpu.state->fxsave,
  2236. sizeof(struct i387_fxsave_struct));
  2237. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
  2238. XSTATE_FPSSE;
  2239. }
  2240. }
  2241. static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
  2242. struct kvm_xsave *guest_xsave)
  2243. {
  2244. u64 xstate_bv =
  2245. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
  2246. if (cpu_has_xsave)
  2247. memcpy(&vcpu->arch.guest_fpu.state->xsave,
  2248. guest_xsave->region, xstate_size);
  2249. else {
  2250. if (xstate_bv & ~XSTATE_FPSSE)
  2251. return -EINVAL;
  2252. memcpy(&vcpu->arch.guest_fpu.state->fxsave,
  2253. guest_xsave->region, sizeof(struct i387_fxsave_struct));
  2254. }
  2255. return 0;
  2256. }
  2257. static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
  2258. struct kvm_xcrs *guest_xcrs)
  2259. {
  2260. if (!cpu_has_xsave) {
  2261. guest_xcrs->nr_xcrs = 0;
  2262. return;
  2263. }
  2264. guest_xcrs->nr_xcrs = 1;
  2265. guest_xcrs->flags = 0;
  2266. guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
  2267. guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
  2268. }
  2269. static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
  2270. struct kvm_xcrs *guest_xcrs)
  2271. {
  2272. int i, r = 0;
  2273. if (!cpu_has_xsave)
  2274. return -EINVAL;
  2275. if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
  2276. return -EINVAL;
  2277. for (i = 0; i < guest_xcrs->nr_xcrs; i++)
  2278. /* Only support XCR0 currently */
  2279. if (guest_xcrs->xcrs[0].xcr == XCR_XFEATURE_ENABLED_MASK) {
  2280. r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
  2281. guest_xcrs->xcrs[0].value);
  2282. break;
  2283. }
  2284. if (r)
  2285. r = -EINVAL;
  2286. return r;
  2287. }
  2288. /*
  2289. * kvm_set_guest_paused() indicates to the guest kernel that it has been
  2290. * stopped by the hypervisor. This function will be called from the host only.
  2291. * EINVAL is returned when the host attempts to set the flag for a guest that
  2292. * does not support pv clocks.
  2293. */
  2294. static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
  2295. {
  2296. struct pvclock_vcpu_time_info *src = &vcpu->arch.hv_clock;
  2297. if (!vcpu->arch.time_page)
  2298. return -EINVAL;
  2299. src->flags |= PVCLOCK_GUEST_STOPPED;
  2300. mark_page_dirty(vcpu->kvm, vcpu->arch.time >> PAGE_SHIFT);
  2301. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  2302. return 0;
  2303. }
  2304. long kvm_arch_vcpu_ioctl(struct file *filp,
  2305. unsigned int ioctl, unsigned long arg)
  2306. {
  2307. struct kvm_vcpu *vcpu = filp->private_data;
  2308. void __user *argp = (void __user *)arg;
  2309. int r;
  2310. union {
  2311. struct kvm_lapic_state *lapic;
  2312. struct kvm_xsave *xsave;
  2313. struct kvm_xcrs *xcrs;
  2314. void *buffer;
  2315. } u;
  2316. u.buffer = NULL;
  2317. switch (ioctl) {
  2318. case KVM_GET_LAPIC: {
  2319. r = -EINVAL;
  2320. if (!vcpu->arch.apic)
  2321. goto out;
  2322. u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2323. r = -ENOMEM;
  2324. if (!u.lapic)
  2325. goto out;
  2326. r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
  2327. if (r)
  2328. goto out;
  2329. r = -EFAULT;
  2330. if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
  2331. goto out;
  2332. r = 0;
  2333. break;
  2334. }
  2335. case KVM_SET_LAPIC: {
  2336. r = -EINVAL;
  2337. if (!vcpu->arch.apic)
  2338. goto out;
  2339. u.lapic = memdup_user(argp, sizeof(*u.lapic));
  2340. if (IS_ERR(u.lapic)) {
  2341. r = PTR_ERR(u.lapic);
  2342. goto out;
  2343. }
  2344. r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
  2345. if (r)
  2346. goto out;
  2347. r = 0;
  2348. break;
  2349. }
  2350. case KVM_INTERRUPT: {
  2351. struct kvm_interrupt irq;
  2352. r = -EFAULT;
  2353. if (copy_from_user(&irq, argp, sizeof irq))
  2354. goto out;
  2355. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  2356. if (r)
  2357. goto out;
  2358. r = 0;
  2359. break;
  2360. }
  2361. case KVM_NMI: {
  2362. r = kvm_vcpu_ioctl_nmi(vcpu);
  2363. if (r)
  2364. goto out;
  2365. r = 0;
  2366. break;
  2367. }
  2368. case KVM_SET_CPUID: {
  2369. struct kvm_cpuid __user *cpuid_arg = argp;
  2370. struct kvm_cpuid cpuid;
  2371. r = -EFAULT;
  2372. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2373. goto out;
  2374. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  2375. if (r)
  2376. goto out;
  2377. break;
  2378. }
  2379. case KVM_SET_CPUID2: {
  2380. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2381. struct kvm_cpuid2 cpuid;
  2382. r = -EFAULT;
  2383. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2384. goto out;
  2385. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  2386. cpuid_arg->entries);
  2387. if (r)
  2388. goto out;
  2389. break;
  2390. }
  2391. case KVM_GET_CPUID2: {
  2392. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2393. struct kvm_cpuid2 cpuid;
  2394. r = -EFAULT;
  2395. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2396. goto out;
  2397. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  2398. cpuid_arg->entries);
  2399. if (r)
  2400. goto out;
  2401. r = -EFAULT;
  2402. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  2403. goto out;
  2404. r = 0;
  2405. break;
  2406. }
  2407. case KVM_GET_MSRS:
  2408. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  2409. break;
  2410. case KVM_SET_MSRS:
  2411. r = msr_io(vcpu, argp, do_set_msr, 0);
  2412. break;
  2413. case KVM_TPR_ACCESS_REPORTING: {
  2414. struct kvm_tpr_access_ctl tac;
  2415. r = -EFAULT;
  2416. if (copy_from_user(&tac, argp, sizeof tac))
  2417. goto out;
  2418. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  2419. if (r)
  2420. goto out;
  2421. r = -EFAULT;
  2422. if (copy_to_user(argp, &tac, sizeof tac))
  2423. goto out;
  2424. r = 0;
  2425. break;
  2426. };
  2427. case KVM_SET_VAPIC_ADDR: {
  2428. struct kvm_vapic_addr va;
  2429. r = -EINVAL;
  2430. if (!irqchip_in_kernel(vcpu->kvm))
  2431. goto out;
  2432. r = -EFAULT;
  2433. if (copy_from_user(&va, argp, sizeof va))
  2434. goto out;
  2435. r = 0;
  2436. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  2437. break;
  2438. }
  2439. case KVM_X86_SETUP_MCE: {
  2440. u64 mcg_cap;
  2441. r = -EFAULT;
  2442. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  2443. goto out;
  2444. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  2445. break;
  2446. }
  2447. case KVM_X86_SET_MCE: {
  2448. struct kvm_x86_mce mce;
  2449. r = -EFAULT;
  2450. if (copy_from_user(&mce, argp, sizeof mce))
  2451. goto out;
  2452. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  2453. break;
  2454. }
  2455. case KVM_GET_VCPU_EVENTS: {
  2456. struct kvm_vcpu_events events;
  2457. kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
  2458. r = -EFAULT;
  2459. if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
  2460. break;
  2461. r = 0;
  2462. break;
  2463. }
  2464. case KVM_SET_VCPU_EVENTS: {
  2465. struct kvm_vcpu_events events;
  2466. r = -EFAULT;
  2467. if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
  2468. break;
  2469. r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
  2470. break;
  2471. }
  2472. case KVM_GET_DEBUGREGS: {
  2473. struct kvm_debugregs dbgregs;
  2474. kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
  2475. r = -EFAULT;
  2476. if (copy_to_user(argp, &dbgregs,
  2477. sizeof(struct kvm_debugregs)))
  2478. break;
  2479. r = 0;
  2480. break;
  2481. }
  2482. case KVM_SET_DEBUGREGS: {
  2483. struct kvm_debugregs dbgregs;
  2484. r = -EFAULT;
  2485. if (copy_from_user(&dbgregs, argp,
  2486. sizeof(struct kvm_debugregs)))
  2487. break;
  2488. r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
  2489. break;
  2490. }
  2491. case KVM_GET_XSAVE: {
  2492. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2493. r = -ENOMEM;
  2494. if (!u.xsave)
  2495. break;
  2496. kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
  2497. r = -EFAULT;
  2498. if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
  2499. break;
  2500. r = 0;
  2501. break;
  2502. }
  2503. case KVM_SET_XSAVE: {
  2504. u.xsave = memdup_user(argp, sizeof(*u.xsave));
  2505. if (IS_ERR(u.xsave)) {
  2506. r = PTR_ERR(u.xsave);
  2507. goto out;
  2508. }
  2509. r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
  2510. break;
  2511. }
  2512. case KVM_GET_XCRS: {
  2513. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2514. r = -ENOMEM;
  2515. if (!u.xcrs)
  2516. break;
  2517. kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
  2518. r = -EFAULT;
  2519. if (copy_to_user(argp, u.xcrs,
  2520. sizeof(struct kvm_xcrs)))
  2521. break;
  2522. r = 0;
  2523. break;
  2524. }
  2525. case KVM_SET_XCRS: {
  2526. u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
  2527. if (IS_ERR(u.xcrs)) {
  2528. r = PTR_ERR(u.xcrs);
  2529. goto out;
  2530. }
  2531. r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
  2532. break;
  2533. }
  2534. case KVM_SET_TSC_KHZ: {
  2535. u32 user_tsc_khz;
  2536. r = -EINVAL;
  2537. user_tsc_khz = (u32)arg;
  2538. if (user_tsc_khz >= kvm_max_guest_tsc_khz)
  2539. goto out;
  2540. if (user_tsc_khz == 0)
  2541. user_tsc_khz = tsc_khz;
  2542. kvm_set_tsc_khz(vcpu, user_tsc_khz);
  2543. r = 0;
  2544. goto out;
  2545. }
  2546. case KVM_GET_TSC_KHZ: {
  2547. r = vcpu->arch.virtual_tsc_khz;
  2548. goto out;
  2549. }
  2550. case KVM_KVMCLOCK_CTRL: {
  2551. r = kvm_set_guest_paused(vcpu);
  2552. goto out;
  2553. }
  2554. default:
  2555. r = -EINVAL;
  2556. }
  2557. out:
  2558. kfree(u.buffer);
  2559. return r;
  2560. }
  2561. int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
  2562. {
  2563. return VM_FAULT_SIGBUS;
  2564. }
  2565. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  2566. {
  2567. int ret;
  2568. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  2569. return -1;
  2570. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  2571. return ret;
  2572. }
  2573. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  2574. u64 ident_addr)
  2575. {
  2576. kvm->arch.ept_identity_map_addr = ident_addr;
  2577. return 0;
  2578. }
  2579. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  2580. u32 kvm_nr_mmu_pages)
  2581. {
  2582. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  2583. return -EINVAL;
  2584. mutex_lock(&kvm->slots_lock);
  2585. spin_lock(&kvm->mmu_lock);
  2586. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  2587. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  2588. spin_unlock(&kvm->mmu_lock);
  2589. mutex_unlock(&kvm->slots_lock);
  2590. return 0;
  2591. }
  2592. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  2593. {
  2594. return kvm->arch.n_max_mmu_pages;
  2595. }
  2596. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2597. {
  2598. int r;
  2599. r = 0;
  2600. switch (chip->chip_id) {
  2601. case KVM_IRQCHIP_PIC_MASTER:
  2602. memcpy(&chip->chip.pic,
  2603. &pic_irqchip(kvm)->pics[0],
  2604. sizeof(struct kvm_pic_state));
  2605. break;
  2606. case KVM_IRQCHIP_PIC_SLAVE:
  2607. memcpy(&chip->chip.pic,
  2608. &pic_irqchip(kvm)->pics[1],
  2609. sizeof(struct kvm_pic_state));
  2610. break;
  2611. case KVM_IRQCHIP_IOAPIC:
  2612. r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
  2613. break;
  2614. default:
  2615. r = -EINVAL;
  2616. break;
  2617. }
  2618. return r;
  2619. }
  2620. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2621. {
  2622. int r;
  2623. r = 0;
  2624. switch (chip->chip_id) {
  2625. case KVM_IRQCHIP_PIC_MASTER:
  2626. spin_lock(&pic_irqchip(kvm)->lock);
  2627. memcpy(&pic_irqchip(kvm)->pics[0],
  2628. &chip->chip.pic,
  2629. sizeof(struct kvm_pic_state));
  2630. spin_unlock(&pic_irqchip(kvm)->lock);
  2631. break;
  2632. case KVM_IRQCHIP_PIC_SLAVE:
  2633. spin_lock(&pic_irqchip(kvm)->lock);
  2634. memcpy(&pic_irqchip(kvm)->pics[1],
  2635. &chip->chip.pic,
  2636. sizeof(struct kvm_pic_state));
  2637. spin_unlock(&pic_irqchip(kvm)->lock);
  2638. break;
  2639. case KVM_IRQCHIP_IOAPIC:
  2640. r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
  2641. break;
  2642. default:
  2643. r = -EINVAL;
  2644. break;
  2645. }
  2646. kvm_pic_update_irq(pic_irqchip(kvm));
  2647. return r;
  2648. }
  2649. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2650. {
  2651. int r = 0;
  2652. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2653. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  2654. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2655. return r;
  2656. }
  2657. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2658. {
  2659. int r = 0;
  2660. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2661. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  2662. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  2663. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2664. return r;
  2665. }
  2666. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2667. {
  2668. int r = 0;
  2669. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2670. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  2671. sizeof(ps->channels));
  2672. ps->flags = kvm->arch.vpit->pit_state.flags;
  2673. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2674. memset(&ps->reserved, 0, sizeof(ps->reserved));
  2675. return r;
  2676. }
  2677. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2678. {
  2679. int r = 0, start = 0;
  2680. u32 prev_legacy, cur_legacy;
  2681. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2682. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2683. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2684. if (!prev_legacy && cur_legacy)
  2685. start = 1;
  2686. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  2687. sizeof(kvm->arch.vpit->pit_state.channels));
  2688. kvm->arch.vpit->pit_state.flags = ps->flags;
  2689. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  2690. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2691. return r;
  2692. }
  2693. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  2694. struct kvm_reinject_control *control)
  2695. {
  2696. if (!kvm->arch.vpit)
  2697. return -ENXIO;
  2698. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2699. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  2700. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2701. return 0;
  2702. }
  2703. /**
  2704. * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
  2705. * @kvm: kvm instance
  2706. * @log: slot id and address to which we copy the log
  2707. *
  2708. * We need to keep it in mind that VCPU threads can write to the bitmap
  2709. * concurrently. So, to avoid losing data, we keep the following order for
  2710. * each bit:
  2711. *
  2712. * 1. Take a snapshot of the bit and clear it if needed.
  2713. * 2. Write protect the corresponding page.
  2714. * 3. Flush TLB's if needed.
  2715. * 4. Copy the snapshot to the userspace.
  2716. *
  2717. * Between 2 and 3, the guest may write to the page using the remaining TLB
  2718. * entry. This is not a problem because the page will be reported dirty at
  2719. * step 4 using the snapshot taken before and step 3 ensures that successive
  2720. * writes will be logged for the next call.
  2721. */
  2722. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
  2723. {
  2724. int r;
  2725. struct kvm_memory_slot *memslot;
  2726. unsigned long n, i;
  2727. unsigned long *dirty_bitmap;
  2728. unsigned long *dirty_bitmap_buffer;
  2729. bool is_dirty = false;
  2730. mutex_lock(&kvm->slots_lock);
  2731. r = -EINVAL;
  2732. if (log->slot >= KVM_MEMORY_SLOTS)
  2733. goto out;
  2734. memslot = id_to_memslot(kvm->memslots, log->slot);
  2735. dirty_bitmap = memslot->dirty_bitmap;
  2736. r = -ENOENT;
  2737. if (!dirty_bitmap)
  2738. goto out;
  2739. n = kvm_dirty_bitmap_bytes(memslot);
  2740. dirty_bitmap_buffer = dirty_bitmap + n / sizeof(long);
  2741. memset(dirty_bitmap_buffer, 0, n);
  2742. spin_lock(&kvm->mmu_lock);
  2743. for (i = 0; i < n / sizeof(long); i++) {
  2744. unsigned long mask;
  2745. gfn_t offset;
  2746. if (!dirty_bitmap[i])
  2747. continue;
  2748. is_dirty = true;
  2749. mask = xchg(&dirty_bitmap[i], 0);
  2750. dirty_bitmap_buffer[i] = mask;
  2751. offset = i * BITS_PER_LONG;
  2752. kvm_mmu_write_protect_pt_masked(kvm, memslot, offset, mask);
  2753. }
  2754. if (is_dirty)
  2755. kvm_flush_remote_tlbs(kvm);
  2756. spin_unlock(&kvm->mmu_lock);
  2757. r = -EFAULT;
  2758. if (copy_to_user(log->dirty_bitmap, dirty_bitmap_buffer, n))
  2759. goto out;
  2760. r = 0;
  2761. out:
  2762. mutex_unlock(&kvm->slots_lock);
  2763. return r;
  2764. }
  2765. long kvm_arch_vm_ioctl(struct file *filp,
  2766. unsigned int ioctl, unsigned long arg)
  2767. {
  2768. struct kvm *kvm = filp->private_data;
  2769. void __user *argp = (void __user *)arg;
  2770. int r = -ENOTTY;
  2771. /*
  2772. * This union makes it completely explicit to gcc-3.x
  2773. * that these two variables' stack usage should be
  2774. * combined, not added together.
  2775. */
  2776. union {
  2777. struct kvm_pit_state ps;
  2778. struct kvm_pit_state2 ps2;
  2779. struct kvm_pit_config pit_config;
  2780. } u;
  2781. switch (ioctl) {
  2782. case KVM_SET_TSS_ADDR:
  2783. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  2784. if (r < 0)
  2785. goto out;
  2786. break;
  2787. case KVM_SET_IDENTITY_MAP_ADDR: {
  2788. u64 ident_addr;
  2789. r = -EFAULT;
  2790. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  2791. goto out;
  2792. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  2793. if (r < 0)
  2794. goto out;
  2795. break;
  2796. }
  2797. case KVM_SET_NR_MMU_PAGES:
  2798. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  2799. if (r)
  2800. goto out;
  2801. break;
  2802. case KVM_GET_NR_MMU_PAGES:
  2803. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  2804. break;
  2805. case KVM_CREATE_IRQCHIP: {
  2806. struct kvm_pic *vpic;
  2807. mutex_lock(&kvm->lock);
  2808. r = -EEXIST;
  2809. if (kvm->arch.vpic)
  2810. goto create_irqchip_unlock;
  2811. r = -EINVAL;
  2812. if (atomic_read(&kvm->online_vcpus))
  2813. goto create_irqchip_unlock;
  2814. r = -ENOMEM;
  2815. vpic = kvm_create_pic(kvm);
  2816. if (vpic) {
  2817. r = kvm_ioapic_init(kvm);
  2818. if (r) {
  2819. mutex_lock(&kvm->slots_lock);
  2820. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  2821. &vpic->dev_master);
  2822. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  2823. &vpic->dev_slave);
  2824. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  2825. &vpic->dev_eclr);
  2826. mutex_unlock(&kvm->slots_lock);
  2827. kfree(vpic);
  2828. goto create_irqchip_unlock;
  2829. }
  2830. } else
  2831. goto create_irqchip_unlock;
  2832. smp_wmb();
  2833. kvm->arch.vpic = vpic;
  2834. smp_wmb();
  2835. r = kvm_setup_default_irq_routing(kvm);
  2836. if (r) {
  2837. mutex_lock(&kvm->slots_lock);
  2838. mutex_lock(&kvm->irq_lock);
  2839. kvm_ioapic_destroy(kvm);
  2840. kvm_destroy_pic(kvm);
  2841. mutex_unlock(&kvm->irq_lock);
  2842. mutex_unlock(&kvm->slots_lock);
  2843. }
  2844. create_irqchip_unlock:
  2845. mutex_unlock(&kvm->lock);
  2846. break;
  2847. }
  2848. case KVM_CREATE_PIT:
  2849. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  2850. goto create_pit;
  2851. case KVM_CREATE_PIT2:
  2852. r = -EFAULT;
  2853. if (copy_from_user(&u.pit_config, argp,
  2854. sizeof(struct kvm_pit_config)))
  2855. goto out;
  2856. create_pit:
  2857. mutex_lock(&kvm->slots_lock);
  2858. r = -EEXIST;
  2859. if (kvm->arch.vpit)
  2860. goto create_pit_unlock;
  2861. r = -ENOMEM;
  2862. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  2863. if (kvm->arch.vpit)
  2864. r = 0;
  2865. create_pit_unlock:
  2866. mutex_unlock(&kvm->slots_lock);
  2867. break;
  2868. case KVM_IRQ_LINE_STATUS:
  2869. case KVM_IRQ_LINE: {
  2870. struct kvm_irq_level irq_event;
  2871. r = -EFAULT;
  2872. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  2873. goto out;
  2874. r = -ENXIO;
  2875. if (irqchip_in_kernel(kvm)) {
  2876. __s32 status;
  2877. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  2878. irq_event.irq, irq_event.level);
  2879. if (ioctl == KVM_IRQ_LINE_STATUS) {
  2880. r = -EFAULT;
  2881. irq_event.status = status;
  2882. if (copy_to_user(argp, &irq_event,
  2883. sizeof irq_event))
  2884. goto out;
  2885. }
  2886. r = 0;
  2887. }
  2888. break;
  2889. }
  2890. case KVM_GET_IRQCHIP: {
  2891. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2892. struct kvm_irqchip *chip;
  2893. chip = memdup_user(argp, sizeof(*chip));
  2894. if (IS_ERR(chip)) {
  2895. r = PTR_ERR(chip);
  2896. goto out;
  2897. }
  2898. r = -ENXIO;
  2899. if (!irqchip_in_kernel(kvm))
  2900. goto get_irqchip_out;
  2901. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2902. if (r)
  2903. goto get_irqchip_out;
  2904. r = -EFAULT;
  2905. if (copy_to_user(argp, chip, sizeof *chip))
  2906. goto get_irqchip_out;
  2907. r = 0;
  2908. get_irqchip_out:
  2909. kfree(chip);
  2910. if (r)
  2911. goto out;
  2912. break;
  2913. }
  2914. case KVM_SET_IRQCHIP: {
  2915. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2916. struct kvm_irqchip *chip;
  2917. chip = memdup_user(argp, sizeof(*chip));
  2918. if (IS_ERR(chip)) {
  2919. r = PTR_ERR(chip);
  2920. goto out;
  2921. }
  2922. r = -ENXIO;
  2923. if (!irqchip_in_kernel(kvm))
  2924. goto set_irqchip_out;
  2925. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2926. if (r)
  2927. goto set_irqchip_out;
  2928. r = 0;
  2929. set_irqchip_out:
  2930. kfree(chip);
  2931. if (r)
  2932. goto out;
  2933. break;
  2934. }
  2935. case KVM_GET_PIT: {
  2936. r = -EFAULT;
  2937. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2938. goto out;
  2939. r = -ENXIO;
  2940. if (!kvm->arch.vpit)
  2941. goto out;
  2942. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2943. if (r)
  2944. goto out;
  2945. r = -EFAULT;
  2946. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2947. goto out;
  2948. r = 0;
  2949. break;
  2950. }
  2951. case KVM_SET_PIT: {
  2952. r = -EFAULT;
  2953. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2954. goto out;
  2955. r = -ENXIO;
  2956. if (!kvm->arch.vpit)
  2957. goto out;
  2958. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2959. if (r)
  2960. goto out;
  2961. r = 0;
  2962. break;
  2963. }
  2964. case KVM_GET_PIT2: {
  2965. r = -ENXIO;
  2966. if (!kvm->arch.vpit)
  2967. goto out;
  2968. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  2969. if (r)
  2970. goto out;
  2971. r = -EFAULT;
  2972. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  2973. goto out;
  2974. r = 0;
  2975. break;
  2976. }
  2977. case KVM_SET_PIT2: {
  2978. r = -EFAULT;
  2979. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  2980. goto out;
  2981. r = -ENXIO;
  2982. if (!kvm->arch.vpit)
  2983. goto out;
  2984. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  2985. if (r)
  2986. goto out;
  2987. r = 0;
  2988. break;
  2989. }
  2990. case KVM_REINJECT_CONTROL: {
  2991. struct kvm_reinject_control control;
  2992. r = -EFAULT;
  2993. if (copy_from_user(&control, argp, sizeof(control)))
  2994. goto out;
  2995. r = kvm_vm_ioctl_reinject(kvm, &control);
  2996. if (r)
  2997. goto out;
  2998. r = 0;
  2999. break;
  3000. }
  3001. case KVM_XEN_HVM_CONFIG: {
  3002. r = -EFAULT;
  3003. if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
  3004. sizeof(struct kvm_xen_hvm_config)))
  3005. goto out;
  3006. r = -EINVAL;
  3007. if (kvm->arch.xen_hvm_config.flags)
  3008. goto out;
  3009. r = 0;
  3010. break;
  3011. }
  3012. case KVM_SET_CLOCK: {
  3013. struct kvm_clock_data user_ns;
  3014. u64 now_ns;
  3015. s64 delta;
  3016. r = -EFAULT;
  3017. if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
  3018. goto out;
  3019. r = -EINVAL;
  3020. if (user_ns.flags)
  3021. goto out;
  3022. r = 0;
  3023. local_irq_disable();
  3024. now_ns = get_kernel_ns();
  3025. delta = user_ns.clock - now_ns;
  3026. local_irq_enable();
  3027. kvm->arch.kvmclock_offset = delta;
  3028. break;
  3029. }
  3030. case KVM_GET_CLOCK: {
  3031. struct kvm_clock_data user_ns;
  3032. u64 now_ns;
  3033. local_irq_disable();
  3034. now_ns = get_kernel_ns();
  3035. user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
  3036. local_irq_enable();
  3037. user_ns.flags = 0;
  3038. memset(&user_ns.pad, 0, sizeof(user_ns.pad));
  3039. r = -EFAULT;
  3040. if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
  3041. goto out;
  3042. r = 0;
  3043. break;
  3044. }
  3045. default:
  3046. ;
  3047. }
  3048. out:
  3049. return r;
  3050. }
  3051. static void kvm_init_msr_list(void)
  3052. {
  3053. u32 dummy[2];
  3054. unsigned i, j;
  3055. /* skip the first msrs in the list. KVM-specific */
  3056. for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
  3057. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  3058. continue;
  3059. if (j < i)
  3060. msrs_to_save[j] = msrs_to_save[i];
  3061. j++;
  3062. }
  3063. num_msrs_to_save = j;
  3064. }
  3065. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  3066. const void *v)
  3067. {
  3068. int handled = 0;
  3069. int n;
  3070. do {
  3071. n = min(len, 8);
  3072. if (!(vcpu->arch.apic &&
  3073. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, n, v))
  3074. && kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
  3075. break;
  3076. handled += n;
  3077. addr += n;
  3078. len -= n;
  3079. v += n;
  3080. } while (len);
  3081. return handled;
  3082. }
  3083. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  3084. {
  3085. int handled = 0;
  3086. int n;
  3087. do {
  3088. n = min(len, 8);
  3089. if (!(vcpu->arch.apic &&
  3090. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, n, v))
  3091. && kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
  3092. break;
  3093. trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
  3094. handled += n;
  3095. addr += n;
  3096. len -= n;
  3097. v += n;
  3098. } while (len);
  3099. return handled;
  3100. }
  3101. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3102. struct kvm_segment *var, int seg)
  3103. {
  3104. kvm_x86_ops->set_segment(vcpu, var, seg);
  3105. }
  3106. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3107. struct kvm_segment *var, int seg)
  3108. {
  3109. kvm_x86_ops->get_segment(vcpu, var, seg);
  3110. }
  3111. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3112. {
  3113. gpa_t t_gpa;
  3114. struct x86_exception exception;
  3115. BUG_ON(!mmu_is_nested(vcpu));
  3116. /* NPT walks are always user-walks */
  3117. access |= PFERR_USER_MASK;
  3118. t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, &exception);
  3119. return t_gpa;
  3120. }
  3121. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
  3122. struct x86_exception *exception)
  3123. {
  3124. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3125. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3126. }
  3127. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
  3128. struct x86_exception *exception)
  3129. {
  3130. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3131. access |= PFERR_FETCH_MASK;
  3132. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3133. }
  3134. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
  3135. struct x86_exception *exception)
  3136. {
  3137. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3138. access |= PFERR_WRITE_MASK;
  3139. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3140. }
  3141. /* uses this to access any guest's mapped memory without checking CPL */
  3142. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
  3143. struct x86_exception *exception)
  3144. {
  3145. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
  3146. }
  3147. static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
  3148. struct kvm_vcpu *vcpu, u32 access,
  3149. struct x86_exception *exception)
  3150. {
  3151. void *data = val;
  3152. int r = X86EMUL_CONTINUE;
  3153. while (bytes) {
  3154. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
  3155. exception);
  3156. unsigned offset = addr & (PAGE_SIZE-1);
  3157. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  3158. int ret;
  3159. if (gpa == UNMAPPED_GVA)
  3160. return X86EMUL_PROPAGATE_FAULT;
  3161. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  3162. if (ret < 0) {
  3163. r = X86EMUL_IO_NEEDED;
  3164. goto out;
  3165. }
  3166. bytes -= toread;
  3167. data += toread;
  3168. addr += toread;
  3169. }
  3170. out:
  3171. return r;
  3172. }
  3173. /* used for instruction fetching */
  3174. static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
  3175. gva_t addr, void *val, unsigned int bytes,
  3176. struct x86_exception *exception)
  3177. {
  3178. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3179. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3180. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
  3181. access | PFERR_FETCH_MASK,
  3182. exception);
  3183. }
  3184. int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
  3185. gva_t addr, void *val, unsigned int bytes,
  3186. struct x86_exception *exception)
  3187. {
  3188. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3189. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3190. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
  3191. exception);
  3192. }
  3193. EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
  3194. static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
  3195. gva_t addr, void *val, unsigned int bytes,
  3196. struct x86_exception *exception)
  3197. {
  3198. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3199. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
  3200. }
  3201. int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
  3202. gva_t addr, void *val,
  3203. unsigned int bytes,
  3204. struct x86_exception *exception)
  3205. {
  3206. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3207. void *data = val;
  3208. int r = X86EMUL_CONTINUE;
  3209. while (bytes) {
  3210. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
  3211. PFERR_WRITE_MASK,
  3212. exception);
  3213. unsigned offset = addr & (PAGE_SIZE-1);
  3214. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  3215. int ret;
  3216. if (gpa == UNMAPPED_GVA)
  3217. return X86EMUL_PROPAGATE_FAULT;
  3218. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  3219. if (ret < 0) {
  3220. r = X86EMUL_IO_NEEDED;
  3221. goto out;
  3222. }
  3223. bytes -= towrite;
  3224. data += towrite;
  3225. addr += towrite;
  3226. }
  3227. out:
  3228. return r;
  3229. }
  3230. EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
  3231. static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
  3232. gpa_t *gpa, struct x86_exception *exception,
  3233. bool write)
  3234. {
  3235. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3236. if (vcpu_match_mmio_gva(vcpu, gva) &&
  3237. check_write_user_access(vcpu, write, access,
  3238. vcpu->arch.access)) {
  3239. *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
  3240. (gva & (PAGE_SIZE - 1));
  3241. trace_vcpu_match_mmio(gva, *gpa, write, false);
  3242. return 1;
  3243. }
  3244. if (write)
  3245. access |= PFERR_WRITE_MASK;
  3246. *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
  3247. if (*gpa == UNMAPPED_GVA)
  3248. return -1;
  3249. /* For APIC access vmexit */
  3250. if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3251. return 1;
  3252. if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
  3253. trace_vcpu_match_mmio(gva, *gpa, write, true);
  3254. return 1;
  3255. }
  3256. return 0;
  3257. }
  3258. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  3259. const void *val, int bytes)
  3260. {
  3261. int ret;
  3262. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  3263. if (ret < 0)
  3264. return 0;
  3265. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  3266. return 1;
  3267. }
  3268. struct read_write_emulator_ops {
  3269. int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
  3270. int bytes);
  3271. int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3272. void *val, int bytes);
  3273. int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3274. int bytes, void *val);
  3275. int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
  3276. void *val, int bytes);
  3277. bool write;
  3278. };
  3279. static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
  3280. {
  3281. if (vcpu->mmio_read_completed) {
  3282. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  3283. vcpu->mmio_fragments[0].gpa, *(u64 *)val);
  3284. vcpu->mmio_read_completed = 0;
  3285. return 1;
  3286. }
  3287. return 0;
  3288. }
  3289. static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
  3290. void *val, int bytes)
  3291. {
  3292. return !kvm_read_guest(vcpu->kvm, gpa, val, bytes);
  3293. }
  3294. static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
  3295. void *val, int bytes)
  3296. {
  3297. return emulator_write_phys(vcpu, gpa, val, bytes);
  3298. }
  3299. static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
  3300. {
  3301. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  3302. return vcpu_mmio_write(vcpu, gpa, bytes, val);
  3303. }
  3304. static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
  3305. void *val, int bytes)
  3306. {
  3307. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  3308. return X86EMUL_IO_NEEDED;
  3309. }
  3310. static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
  3311. void *val, int bytes)
  3312. {
  3313. struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
  3314. memcpy(vcpu->run->mmio.data, frag->data, frag->len);
  3315. return X86EMUL_CONTINUE;
  3316. }
  3317. static struct read_write_emulator_ops read_emultor = {
  3318. .read_write_prepare = read_prepare,
  3319. .read_write_emulate = read_emulate,
  3320. .read_write_mmio = vcpu_mmio_read,
  3321. .read_write_exit_mmio = read_exit_mmio,
  3322. };
  3323. static struct read_write_emulator_ops write_emultor = {
  3324. .read_write_emulate = write_emulate,
  3325. .read_write_mmio = write_mmio,
  3326. .read_write_exit_mmio = write_exit_mmio,
  3327. .write = true,
  3328. };
  3329. static int emulator_read_write_onepage(unsigned long addr, void *val,
  3330. unsigned int bytes,
  3331. struct x86_exception *exception,
  3332. struct kvm_vcpu *vcpu,
  3333. struct read_write_emulator_ops *ops)
  3334. {
  3335. gpa_t gpa;
  3336. int handled, ret;
  3337. bool write = ops->write;
  3338. struct kvm_mmio_fragment *frag;
  3339. ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
  3340. if (ret < 0)
  3341. return X86EMUL_PROPAGATE_FAULT;
  3342. /* For APIC access vmexit */
  3343. if (ret)
  3344. goto mmio;
  3345. if (ops->read_write_emulate(vcpu, gpa, val, bytes))
  3346. return X86EMUL_CONTINUE;
  3347. mmio:
  3348. /*
  3349. * Is this MMIO handled locally?
  3350. */
  3351. handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
  3352. if (handled == bytes)
  3353. return X86EMUL_CONTINUE;
  3354. gpa += handled;
  3355. bytes -= handled;
  3356. val += handled;
  3357. while (bytes) {
  3358. unsigned now = min(bytes, 8U);
  3359. frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
  3360. frag->gpa = gpa;
  3361. frag->data = val;
  3362. frag->len = now;
  3363. gpa += now;
  3364. val += now;
  3365. bytes -= now;
  3366. }
  3367. return X86EMUL_CONTINUE;
  3368. }
  3369. int emulator_read_write(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  3370. void *val, unsigned int bytes,
  3371. struct x86_exception *exception,
  3372. struct read_write_emulator_ops *ops)
  3373. {
  3374. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3375. gpa_t gpa;
  3376. int rc;
  3377. if (ops->read_write_prepare &&
  3378. ops->read_write_prepare(vcpu, val, bytes))
  3379. return X86EMUL_CONTINUE;
  3380. vcpu->mmio_nr_fragments = 0;
  3381. /* Crossing a page boundary? */
  3382. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  3383. int now;
  3384. now = -addr & ~PAGE_MASK;
  3385. rc = emulator_read_write_onepage(addr, val, now, exception,
  3386. vcpu, ops);
  3387. if (rc != X86EMUL_CONTINUE)
  3388. return rc;
  3389. addr += now;
  3390. val += now;
  3391. bytes -= now;
  3392. }
  3393. rc = emulator_read_write_onepage(addr, val, bytes, exception,
  3394. vcpu, ops);
  3395. if (rc != X86EMUL_CONTINUE)
  3396. return rc;
  3397. if (!vcpu->mmio_nr_fragments)
  3398. return rc;
  3399. gpa = vcpu->mmio_fragments[0].gpa;
  3400. vcpu->mmio_needed = 1;
  3401. vcpu->mmio_cur_fragment = 0;
  3402. vcpu->run->mmio.len = vcpu->mmio_fragments[0].len;
  3403. vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
  3404. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3405. vcpu->run->mmio.phys_addr = gpa;
  3406. return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
  3407. }
  3408. static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
  3409. unsigned long addr,
  3410. void *val,
  3411. unsigned int bytes,
  3412. struct x86_exception *exception)
  3413. {
  3414. return emulator_read_write(ctxt, addr, val, bytes,
  3415. exception, &read_emultor);
  3416. }
  3417. int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
  3418. unsigned long addr,
  3419. const void *val,
  3420. unsigned int bytes,
  3421. struct x86_exception *exception)
  3422. {
  3423. return emulator_read_write(ctxt, addr, (void *)val, bytes,
  3424. exception, &write_emultor);
  3425. }
  3426. #define CMPXCHG_TYPE(t, ptr, old, new) \
  3427. (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
  3428. #ifdef CONFIG_X86_64
  3429. # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
  3430. #else
  3431. # define CMPXCHG64(ptr, old, new) \
  3432. (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
  3433. #endif
  3434. static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
  3435. unsigned long addr,
  3436. const void *old,
  3437. const void *new,
  3438. unsigned int bytes,
  3439. struct x86_exception *exception)
  3440. {
  3441. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3442. gpa_t gpa;
  3443. struct page *page;
  3444. char *kaddr;
  3445. bool exchanged;
  3446. /* guests cmpxchg8b have to be emulated atomically */
  3447. if (bytes > 8 || (bytes & (bytes - 1)))
  3448. goto emul_write;
  3449. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
  3450. if (gpa == UNMAPPED_GVA ||
  3451. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3452. goto emul_write;
  3453. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  3454. goto emul_write;
  3455. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3456. if (is_error_page(page)) {
  3457. kvm_release_page_clean(page);
  3458. goto emul_write;
  3459. }
  3460. kaddr = kmap_atomic(page);
  3461. kaddr += offset_in_page(gpa);
  3462. switch (bytes) {
  3463. case 1:
  3464. exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
  3465. break;
  3466. case 2:
  3467. exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
  3468. break;
  3469. case 4:
  3470. exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
  3471. break;
  3472. case 8:
  3473. exchanged = CMPXCHG64(kaddr, old, new);
  3474. break;
  3475. default:
  3476. BUG();
  3477. }
  3478. kunmap_atomic(kaddr);
  3479. kvm_release_page_dirty(page);
  3480. if (!exchanged)
  3481. return X86EMUL_CMPXCHG_FAILED;
  3482. kvm_mmu_pte_write(vcpu, gpa, new, bytes);
  3483. return X86EMUL_CONTINUE;
  3484. emul_write:
  3485. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  3486. return emulator_write_emulated(ctxt, addr, new, bytes, exception);
  3487. }
  3488. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  3489. {
  3490. /* TODO: String I/O for in kernel device */
  3491. int r;
  3492. if (vcpu->arch.pio.in)
  3493. r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
  3494. vcpu->arch.pio.size, pd);
  3495. else
  3496. r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
  3497. vcpu->arch.pio.port, vcpu->arch.pio.size,
  3498. pd);
  3499. return r;
  3500. }
  3501. static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
  3502. unsigned short port, void *val,
  3503. unsigned int count, bool in)
  3504. {
  3505. trace_kvm_pio(!in, port, size, count);
  3506. vcpu->arch.pio.port = port;
  3507. vcpu->arch.pio.in = in;
  3508. vcpu->arch.pio.count = count;
  3509. vcpu->arch.pio.size = size;
  3510. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3511. vcpu->arch.pio.count = 0;
  3512. return 1;
  3513. }
  3514. vcpu->run->exit_reason = KVM_EXIT_IO;
  3515. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  3516. vcpu->run->io.size = size;
  3517. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3518. vcpu->run->io.count = count;
  3519. vcpu->run->io.port = port;
  3520. return 0;
  3521. }
  3522. static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  3523. int size, unsigned short port, void *val,
  3524. unsigned int count)
  3525. {
  3526. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3527. int ret;
  3528. if (vcpu->arch.pio.count)
  3529. goto data_avail;
  3530. ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
  3531. if (ret) {
  3532. data_avail:
  3533. memcpy(val, vcpu->arch.pio_data, size * count);
  3534. vcpu->arch.pio.count = 0;
  3535. return 1;
  3536. }
  3537. return 0;
  3538. }
  3539. static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
  3540. int size, unsigned short port,
  3541. const void *val, unsigned int count)
  3542. {
  3543. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3544. memcpy(vcpu->arch.pio_data, val, size * count);
  3545. return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
  3546. }
  3547. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3548. {
  3549. return kvm_x86_ops->get_segment_base(vcpu, seg);
  3550. }
  3551. static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
  3552. {
  3553. kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
  3554. }
  3555. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
  3556. {
  3557. if (!need_emulate_wbinvd(vcpu))
  3558. return X86EMUL_CONTINUE;
  3559. if (kvm_x86_ops->has_wbinvd_exit()) {
  3560. int cpu = get_cpu();
  3561. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  3562. smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
  3563. wbinvd_ipi, NULL, 1);
  3564. put_cpu();
  3565. cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
  3566. } else
  3567. wbinvd();
  3568. return X86EMUL_CONTINUE;
  3569. }
  3570. EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
  3571. static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
  3572. {
  3573. kvm_emulate_wbinvd(emul_to_vcpu(ctxt));
  3574. }
  3575. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  3576. {
  3577. return _kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
  3578. }
  3579. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  3580. {
  3581. return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
  3582. }
  3583. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  3584. {
  3585. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  3586. }
  3587. static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
  3588. {
  3589. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3590. unsigned long value;
  3591. switch (cr) {
  3592. case 0:
  3593. value = kvm_read_cr0(vcpu);
  3594. break;
  3595. case 2:
  3596. value = vcpu->arch.cr2;
  3597. break;
  3598. case 3:
  3599. value = kvm_read_cr3(vcpu);
  3600. break;
  3601. case 4:
  3602. value = kvm_read_cr4(vcpu);
  3603. break;
  3604. case 8:
  3605. value = kvm_get_cr8(vcpu);
  3606. break;
  3607. default:
  3608. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3609. return 0;
  3610. }
  3611. return value;
  3612. }
  3613. static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
  3614. {
  3615. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3616. int res = 0;
  3617. switch (cr) {
  3618. case 0:
  3619. res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
  3620. break;
  3621. case 2:
  3622. vcpu->arch.cr2 = val;
  3623. break;
  3624. case 3:
  3625. res = kvm_set_cr3(vcpu, val);
  3626. break;
  3627. case 4:
  3628. res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
  3629. break;
  3630. case 8:
  3631. res = kvm_set_cr8(vcpu, val);
  3632. break;
  3633. default:
  3634. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3635. res = -1;
  3636. }
  3637. return res;
  3638. }
  3639. static void emulator_set_rflags(struct x86_emulate_ctxt *ctxt, ulong val)
  3640. {
  3641. kvm_set_rflags(emul_to_vcpu(ctxt), val);
  3642. }
  3643. static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
  3644. {
  3645. return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
  3646. }
  3647. static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3648. {
  3649. kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
  3650. }
  3651. static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3652. {
  3653. kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
  3654. }
  3655. static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3656. {
  3657. kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
  3658. }
  3659. static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
  3660. {
  3661. kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
  3662. }
  3663. static unsigned long emulator_get_cached_segment_base(
  3664. struct x86_emulate_ctxt *ctxt, int seg)
  3665. {
  3666. return get_segment_base(emul_to_vcpu(ctxt), seg);
  3667. }
  3668. static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
  3669. struct desc_struct *desc, u32 *base3,
  3670. int seg)
  3671. {
  3672. struct kvm_segment var;
  3673. kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
  3674. *selector = var.selector;
  3675. if (var.unusable)
  3676. return false;
  3677. if (var.g)
  3678. var.limit >>= 12;
  3679. set_desc_limit(desc, var.limit);
  3680. set_desc_base(desc, (unsigned long)var.base);
  3681. #ifdef CONFIG_X86_64
  3682. if (base3)
  3683. *base3 = var.base >> 32;
  3684. #endif
  3685. desc->type = var.type;
  3686. desc->s = var.s;
  3687. desc->dpl = var.dpl;
  3688. desc->p = var.present;
  3689. desc->avl = var.avl;
  3690. desc->l = var.l;
  3691. desc->d = var.db;
  3692. desc->g = var.g;
  3693. return true;
  3694. }
  3695. static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
  3696. struct desc_struct *desc, u32 base3,
  3697. int seg)
  3698. {
  3699. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3700. struct kvm_segment var;
  3701. var.selector = selector;
  3702. var.base = get_desc_base(desc);
  3703. #ifdef CONFIG_X86_64
  3704. var.base |= ((u64)base3) << 32;
  3705. #endif
  3706. var.limit = get_desc_limit(desc);
  3707. if (desc->g)
  3708. var.limit = (var.limit << 12) | 0xfff;
  3709. var.type = desc->type;
  3710. var.present = desc->p;
  3711. var.dpl = desc->dpl;
  3712. var.db = desc->d;
  3713. var.s = desc->s;
  3714. var.l = desc->l;
  3715. var.g = desc->g;
  3716. var.avl = desc->avl;
  3717. var.present = desc->p;
  3718. var.unusable = !var.present;
  3719. var.padding = 0;
  3720. kvm_set_segment(vcpu, &var, seg);
  3721. return;
  3722. }
  3723. static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
  3724. u32 msr_index, u64 *pdata)
  3725. {
  3726. return kvm_get_msr(emul_to_vcpu(ctxt), msr_index, pdata);
  3727. }
  3728. static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
  3729. u32 msr_index, u64 data)
  3730. {
  3731. return kvm_set_msr(emul_to_vcpu(ctxt), msr_index, data);
  3732. }
  3733. static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
  3734. u32 pmc, u64 *pdata)
  3735. {
  3736. return kvm_pmu_read_pmc(emul_to_vcpu(ctxt), pmc, pdata);
  3737. }
  3738. static void emulator_halt(struct x86_emulate_ctxt *ctxt)
  3739. {
  3740. emul_to_vcpu(ctxt)->arch.halt_request = 1;
  3741. }
  3742. static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
  3743. {
  3744. preempt_disable();
  3745. kvm_load_guest_fpu(emul_to_vcpu(ctxt));
  3746. /*
  3747. * CR0.TS may reference the host fpu state, not the guest fpu state,
  3748. * so it may be clear at this point.
  3749. */
  3750. clts();
  3751. }
  3752. static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
  3753. {
  3754. preempt_enable();
  3755. }
  3756. static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
  3757. struct x86_instruction_info *info,
  3758. enum x86_intercept_stage stage)
  3759. {
  3760. return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
  3761. }
  3762. static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
  3763. u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
  3764. {
  3765. struct kvm_cpuid_entry2 *cpuid = NULL;
  3766. if (eax && ecx)
  3767. cpuid = kvm_find_cpuid_entry(emul_to_vcpu(ctxt),
  3768. *eax, *ecx);
  3769. if (cpuid) {
  3770. *eax = cpuid->eax;
  3771. *ecx = cpuid->ecx;
  3772. if (ebx)
  3773. *ebx = cpuid->ebx;
  3774. if (edx)
  3775. *edx = cpuid->edx;
  3776. return true;
  3777. }
  3778. return false;
  3779. }
  3780. static struct x86_emulate_ops emulate_ops = {
  3781. .read_std = kvm_read_guest_virt_system,
  3782. .write_std = kvm_write_guest_virt_system,
  3783. .fetch = kvm_fetch_guest_virt,
  3784. .read_emulated = emulator_read_emulated,
  3785. .write_emulated = emulator_write_emulated,
  3786. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  3787. .invlpg = emulator_invlpg,
  3788. .pio_in_emulated = emulator_pio_in_emulated,
  3789. .pio_out_emulated = emulator_pio_out_emulated,
  3790. .get_segment = emulator_get_segment,
  3791. .set_segment = emulator_set_segment,
  3792. .get_cached_segment_base = emulator_get_cached_segment_base,
  3793. .get_gdt = emulator_get_gdt,
  3794. .get_idt = emulator_get_idt,
  3795. .set_gdt = emulator_set_gdt,
  3796. .set_idt = emulator_set_idt,
  3797. .get_cr = emulator_get_cr,
  3798. .set_cr = emulator_set_cr,
  3799. .set_rflags = emulator_set_rflags,
  3800. .cpl = emulator_get_cpl,
  3801. .get_dr = emulator_get_dr,
  3802. .set_dr = emulator_set_dr,
  3803. .set_msr = emulator_set_msr,
  3804. .get_msr = emulator_get_msr,
  3805. .read_pmc = emulator_read_pmc,
  3806. .halt = emulator_halt,
  3807. .wbinvd = emulator_wbinvd,
  3808. .fix_hypercall = emulator_fix_hypercall,
  3809. .get_fpu = emulator_get_fpu,
  3810. .put_fpu = emulator_put_fpu,
  3811. .intercept = emulator_intercept,
  3812. .get_cpuid = emulator_get_cpuid,
  3813. };
  3814. static void cache_all_regs(struct kvm_vcpu *vcpu)
  3815. {
  3816. kvm_register_read(vcpu, VCPU_REGS_RAX);
  3817. kvm_register_read(vcpu, VCPU_REGS_RSP);
  3818. kvm_register_read(vcpu, VCPU_REGS_RIP);
  3819. vcpu->arch.regs_dirty = ~0;
  3820. }
  3821. static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
  3822. {
  3823. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu, mask);
  3824. /*
  3825. * an sti; sti; sequence only disable interrupts for the first
  3826. * instruction. So, if the last instruction, be it emulated or
  3827. * not, left the system with the INT_STI flag enabled, it
  3828. * means that the last instruction is an sti. We should not
  3829. * leave the flag on in this case. The same goes for mov ss
  3830. */
  3831. if (!(int_shadow & mask))
  3832. kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
  3833. }
  3834. static void inject_emulated_exception(struct kvm_vcpu *vcpu)
  3835. {
  3836. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3837. if (ctxt->exception.vector == PF_VECTOR)
  3838. kvm_propagate_fault(vcpu, &ctxt->exception);
  3839. else if (ctxt->exception.error_code_valid)
  3840. kvm_queue_exception_e(vcpu, ctxt->exception.vector,
  3841. ctxt->exception.error_code);
  3842. else
  3843. kvm_queue_exception(vcpu, ctxt->exception.vector);
  3844. }
  3845. static void init_decode_cache(struct x86_emulate_ctxt *ctxt,
  3846. const unsigned long *regs)
  3847. {
  3848. memset(&ctxt->twobyte, 0,
  3849. (void *)&ctxt->regs - (void *)&ctxt->twobyte);
  3850. memcpy(ctxt->regs, regs, sizeof(ctxt->regs));
  3851. ctxt->fetch.start = 0;
  3852. ctxt->fetch.end = 0;
  3853. ctxt->io_read.pos = 0;
  3854. ctxt->io_read.end = 0;
  3855. ctxt->mem_read.pos = 0;
  3856. ctxt->mem_read.end = 0;
  3857. }
  3858. static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
  3859. {
  3860. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3861. int cs_db, cs_l;
  3862. /*
  3863. * TODO: fix emulate.c to use guest_read/write_register
  3864. * instead of direct ->regs accesses, can save hundred cycles
  3865. * on Intel for instructions that don't read/change RSP, for
  3866. * for example.
  3867. */
  3868. cache_all_regs(vcpu);
  3869. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  3870. ctxt->eflags = kvm_get_rflags(vcpu);
  3871. ctxt->eip = kvm_rip_read(vcpu);
  3872. ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
  3873. (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
  3874. cs_l ? X86EMUL_MODE_PROT64 :
  3875. cs_db ? X86EMUL_MODE_PROT32 :
  3876. X86EMUL_MODE_PROT16;
  3877. ctxt->guest_mode = is_guest_mode(vcpu);
  3878. init_decode_cache(ctxt, vcpu->arch.regs);
  3879. vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
  3880. }
  3881. int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
  3882. {
  3883. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3884. int ret;
  3885. init_emulate_ctxt(vcpu);
  3886. ctxt->op_bytes = 2;
  3887. ctxt->ad_bytes = 2;
  3888. ctxt->_eip = ctxt->eip + inc_eip;
  3889. ret = emulate_int_real(ctxt, irq);
  3890. if (ret != X86EMUL_CONTINUE)
  3891. return EMULATE_FAIL;
  3892. ctxt->eip = ctxt->_eip;
  3893. memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
  3894. kvm_rip_write(vcpu, ctxt->eip);
  3895. kvm_set_rflags(vcpu, ctxt->eflags);
  3896. if (irq == NMI_VECTOR)
  3897. vcpu->arch.nmi_pending = 0;
  3898. else
  3899. vcpu->arch.interrupt.pending = false;
  3900. return EMULATE_DONE;
  3901. }
  3902. EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
  3903. static int handle_emulation_failure(struct kvm_vcpu *vcpu)
  3904. {
  3905. int r = EMULATE_DONE;
  3906. ++vcpu->stat.insn_emulation_fail;
  3907. trace_kvm_emulate_insn_failed(vcpu);
  3908. if (!is_guest_mode(vcpu)) {
  3909. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3910. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  3911. vcpu->run->internal.ndata = 0;
  3912. r = EMULATE_FAIL;
  3913. }
  3914. kvm_queue_exception(vcpu, UD_VECTOR);
  3915. return r;
  3916. }
  3917. static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t gva)
  3918. {
  3919. gpa_t gpa;
  3920. if (tdp_enabled)
  3921. return false;
  3922. /*
  3923. * if emulation was due to access to shadowed page table
  3924. * and it failed try to unshadow page and re-entetr the
  3925. * guest to let CPU execute the instruction.
  3926. */
  3927. if (kvm_mmu_unprotect_page_virt(vcpu, gva))
  3928. return true;
  3929. gpa = kvm_mmu_gva_to_gpa_system(vcpu, gva, NULL);
  3930. if (gpa == UNMAPPED_GVA)
  3931. return true; /* let cpu generate fault */
  3932. if (!kvm_is_error_hva(gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT)))
  3933. return true;
  3934. return false;
  3935. }
  3936. static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
  3937. unsigned long cr2, int emulation_type)
  3938. {
  3939. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  3940. unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
  3941. last_retry_eip = vcpu->arch.last_retry_eip;
  3942. last_retry_addr = vcpu->arch.last_retry_addr;
  3943. /*
  3944. * If the emulation is caused by #PF and it is non-page_table
  3945. * writing instruction, it means the VM-EXIT is caused by shadow
  3946. * page protected, we can zap the shadow page and retry this
  3947. * instruction directly.
  3948. *
  3949. * Note: if the guest uses a non-page-table modifying instruction
  3950. * on the PDE that points to the instruction, then we will unmap
  3951. * the instruction and go to an infinite loop. So, we cache the
  3952. * last retried eip and the last fault address, if we meet the eip
  3953. * and the address again, we can break out of the potential infinite
  3954. * loop.
  3955. */
  3956. vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
  3957. if (!(emulation_type & EMULTYPE_RETRY))
  3958. return false;
  3959. if (x86_page_table_writing_insn(ctxt))
  3960. return false;
  3961. if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
  3962. return false;
  3963. vcpu->arch.last_retry_eip = ctxt->eip;
  3964. vcpu->arch.last_retry_addr = cr2;
  3965. if (!vcpu->arch.mmu.direct_map)
  3966. gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
  3967. kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3968. return true;
  3969. }
  3970. int x86_emulate_instruction(struct kvm_vcpu *vcpu,
  3971. unsigned long cr2,
  3972. int emulation_type,
  3973. void *insn,
  3974. int insn_len)
  3975. {
  3976. int r;
  3977. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3978. bool writeback = true;
  3979. kvm_clear_exception_queue(vcpu);
  3980. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  3981. init_emulate_ctxt(vcpu);
  3982. ctxt->interruptibility = 0;
  3983. ctxt->have_exception = false;
  3984. ctxt->perm_ok = false;
  3985. ctxt->only_vendor_specific_insn
  3986. = emulation_type & EMULTYPE_TRAP_UD;
  3987. r = x86_decode_insn(ctxt, insn, insn_len);
  3988. trace_kvm_emulate_insn_start(vcpu);
  3989. ++vcpu->stat.insn_emulation;
  3990. if (r != EMULATION_OK) {
  3991. if (emulation_type & EMULTYPE_TRAP_UD)
  3992. return EMULATE_FAIL;
  3993. if (reexecute_instruction(vcpu, cr2))
  3994. return EMULATE_DONE;
  3995. if (emulation_type & EMULTYPE_SKIP)
  3996. return EMULATE_FAIL;
  3997. return handle_emulation_failure(vcpu);
  3998. }
  3999. }
  4000. if (emulation_type & EMULTYPE_SKIP) {
  4001. kvm_rip_write(vcpu, ctxt->_eip);
  4002. return EMULATE_DONE;
  4003. }
  4004. if (retry_instruction(ctxt, cr2, emulation_type))
  4005. return EMULATE_DONE;
  4006. /* this is needed for vmware backdoor interface to work since it
  4007. changes registers values during IO operation */
  4008. if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
  4009. vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
  4010. memcpy(ctxt->regs, vcpu->arch.regs, sizeof ctxt->regs);
  4011. }
  4012. restart:
  4013. r = x86_emulate_insn(ctxt);
  4014. if (r == EMULATION_INTERCEPTED)
  4015. return EMULATE_DONE;
  4016. if (r == EMULATION_FAILED) {
  4017. if (reexecute_instruction(vcpu, cr2))
  4018. return EMULATE_DONE;
  4019. return handle_emulation_failure(vcpu);
  4020. }
  4021. if (ctxt->have_exception) {
  4022. inject_emulated_exception(vcpu);
  4023. r = EMULATE_DONE;
  4024. } else if (vcpu->arch.pio.count) {
  4025. if (!vcpu->arch.pio.in)
  4026. vcpu->arch.pio.count = 0;
  4027. else
  4028. writeback = false;
  4029. r = EMULATE_DO_MMIO;
  4030. } else if (vcpu->mmio_needed) {
  4031. if (!vcpu->mmio_is_write)
  4032. writeback = false;
  4033. r = EMULATE_DO_MMIO;
  4034. } else if (r == EMULATION_RESTART)
  4035. goto restart;
  4036. else
  4037. r = EMULATE_DONE;
  4038. if (writeback) {
  4039. toggle_interruptibility(vcpu, ctxt->interruptibility);
  4040. kvm_set_rflags(vcpu, ctxt->eflags);
  4041. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4042. memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
  4043. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  4044. kvm_rip_write(vcpu, ctxt->eip);
  4045. } else
  4046. vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
  4047. return r;
  4048. }
  4049. EXPORT_SYMBOL_GPL(x86_emulate_instruction);
  4050. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
  4051. {
  4052. unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4053. int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
  4054. size, port, &val, 1);
  4055. /* do not return to emulator after return from userspace */
  4056. vcpu->arch.pio.count = 0;
  4057. return ret;
  4058. }
  4059. EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
  4060. static void tsc_bad(void *info)
  4061. {
  4062. __this_cpu_write(cpu_tsc_khz, 0);
  4063. }
  4064. static void tsc_khz_changed(void *data)
  4065. {
  4066. struct cpufreq_freqs *freq = data;
  4067. unsigned long khz = 0;
  4068. if (data)
  4069. khz = freq->new;
  4070. else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4071. khz = cpufreq_quick_get(raw_smp_processor_id());
  4072. if (!khz)
  4073. khz = tsc_khz;
  4074. __this_cpu_write(cpu_tsc_khz, khz);
  4075. }
  4076. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  4077. void *data)
  4078. {
  4079. struct cpufreq_freqs *freq = data;
  4080. struct kvm *kvm;
  4081. struct kvm_vcpu *vcpu;
  4082. int i, send_ipi = 0;
  4083. /*
  4084. * We allow guests to temporarily run on slowing clocks,
  4085. * provided we notify them after, or to run on accelerating
  4086. * clocks, provided we notify them before. Thus time never
  4087. * goes backwards.
  4088. *
  4089. * However, we have a problem. We can't atomically update
  4090. * the frequency of a given CPU from this function; it is
  4091. * merely a notifier, which can be called from any CPU.
  4092. * Changing the TSC frequency at arbitrary points in time
  4093. * requires a recomputation of local variables related to
  4094. * the TSC for each VCPU. We must flag these local variables
  4095. * to be updated and be sure the update takes place with the
  4096. * new frequency before any guests proceed.
  4097. *
  4098. * Unfortunately, the combination of hotplug CPU and frequency
  4099. * change creates an intractable locking scenario; the order
  4100. * of when these callouts happen is undefined with respect to
  4101. * CPU hotplug, and they can race with each other. As such,
  4102. * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
  4103. * undefined; you can actually have a CPU frequency change take
  4104. * place in between the computation of X and the setting of the
  4105. * variable. To protect against this problem, all updates of
  4106. * the per_cpu tsc_khz variable are done in an interrupt
  4107. * protected IPI, and all callers wishing to update the value
  4108. * must wait for a synchronous IPI to complete (which is trivial
  4109. * if the caller is on the CPU already). This establishes the
  4110. * necessary total order on variable updates.
  4111. *
  4112. * Note that because a guest time update may take place
  4113. * anytime after the setting of the VCPU's request bit, the
  4114. * correct TSC value must be set before the request. However,
  4115. * to ensure the update actually makes it to any guest which
  4116. * starts running in hardware virtualization between the set
  4117. * and the acquisition of the spinlock, we must also ping the
  4118. * CPU after setting the request bit.
  4119. *
  4120. */
  4121. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  4122. return 0;
  4123. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  4124. return 0;
  4125. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  4126. raw_spin_lock(&kvm_lock);
  4127. list_for_each_entry(kvm, &vm_list, vm_list) {
  4128. kvm_for_each_vcpu(i, vcpu, kvm) {
  4129. if (vcpu->cpu != freq->cpu)
  4130. continue;
  4131. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  4132. if (vcpu->cpu != smp_processor_id())
  4133. send_ipi = 1;
  4134. }
  4135. }
  4136. raw_spin_unlock(&kvm_lock);
  4137. if (freq->old < freq->new && send_ipi) {
  4138. /*
  4139. * We upscale the frequency. Must make the guest
  4140. * doesn't see old kvmclock values while running with
  4141. * the new frequency, otherwise we risk the guest sees
  4142. * time go backwards.
  4143. *
  4144. * In case we update the frequency for another cpu
  4145. * (which might be in guest context) send an interrupt
  4146. * to kick the cpu out of guest context. Next time
  4147. * guest context is entered kvmclock will be updated,
  4148. * so the guest will not see stale values.
  4149. */
  4150. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  4151. }
  4152. return 0;
  4153. }
  4154. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  4155. .notifier_call = kvmclock_cpufreq_notifier
  4156. };
  4157. static int kvmclock_cpu_notifier(struct notifier_block *nfb,
  4158. unsigned long action, void *hcpu)
  4159. {
  4160. unsigned int cpu = (unsigned long)hcpu;
  4161. switch (action) {
  4162. case CPU_ONLINE:
  4163. case CPU_DOWN_FAILED:
  4164. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  4165. break;
  4166. case CPU_DOWN_PREPARE:
  4167. smp_call_function_single(cpu, tsc_bad, NULL, 1);
  4168. break;
  4169. }
  4170. return NOTIFY_OK;
  4171. }
  4172. static struct notifier_block kvmclock_cpu_notifier_block = {
  4173. .notifier_call = kvmclock_cpu_notifier,
  4174. .priority = -INT_MAX
  4175. };
  4176. static void kvm_timer_init(void)
  4177. {
  4178. int cpu;
  4179. max_tsc_khz = tsc_khz;
  4180. register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4181. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  4182. #ifdef CONFIG_CPU_FREQ
  4183. struct cpufreq_policy policy;
  4184. memset(&policy, 0, sizeof(policy));
  4185. cpu = get_cpu();
  4186. cpufreq_get_policy(&policy, cpu);
  4187. if (policy.cpuinfo.max_freq)
  4188. max_tsc_khz = policy.cpuinfo.max_freq;
  4189. put_cpu();
  4190. #endif
  4191. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  4192. CPUFREQ_TRANSITION_NOTIFIER);
  4193. }
  4194. pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
  4195. for_each_online_cpu(cpu)
  4196. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  4197. }
  4198. static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
  4199. int kvm_is_in_guest(void)
  4200. {
  4201. return __this_cpu_read(current_vcpu) != NULL;
  4202. }
  4203. static int kvm_is_user_mode(void)
  4204. {
  4205. int user_mode = 3;
  4206. if (__this_cpu_read(current_vcpu))
  4207. user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
  4208. return user_mode != 0;
  4209. }
  4210. static unsigned long kvm_get_guest_ip(void)
  4211. {
  4212. unsigned long ip = 0;
  4213. if (__this_cpu_read(current_vcpu))
  4214. ip = kvm_rip_read(__this_cpu_read(current_vcpu));
  4215. return ip;
  4216. }
  4217. static struct perf_guest_info_callbacks kvm_guest_cbs = {
  4218. .is_in_guest = kvm_is_in_guest,
  4219. .is_user_mode = kvm_is_user_mode,
  4220. .get_guest_ip = kvm_get_guest_ip,
  4221. };
  4222. void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
  4223. {
  4224. __this_cpu_write(current_vcpu, vcpu);
  4225. }
  4226. EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
  4227. void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
  4228. {
  4229. __this_cpu_write(current_vcpu, NULL);
  4230. }
  4231. EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
  4232. static void kvm_set_mmio_spte_mask(void)
  4233. {
  4234. u64 mask;
  4235. int maxphyaddr = boot_cpu_data.x86_phys_bits;
  4236. /*
  4237. * Set the reserved bits and the present bit of an paging-structure
  4238. * entry to generate page fault with PFER.RSV = 1.
  4239. */
  4240. mask = ((1ull << (62 - maxphyaddr + 1)) - 1) << maxphyaddr;
  4241. mask |= 1ull;
  4242. #ifdef CONFIG_X86_64
  4243. /*
  4244. * If reserved bit is not supported, clear the present bit to disable
  4245. * mmio page fault.
  4246. */
  4247. if (maxphyaddr == 52)
  4248. mask &= ~1ull;
  4249. #endif
  4250. kvm_mmu_set_mmio_spte_mask(mask);
  4251. }
  4252. int kvm_arch_init(void *opaque)
  4253. {
  4254. int r;
  4255. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  4256. if (kvm_x86_ops) {
  4257. printk(KERN_ERR "kvm: already loaded the other module\n");
  4258. r = -EEXIST;
  4259. goto out;
  4260. }
  4261. if (!ops->cpu_has_kvm_support()) {
  4262. printk(KERN_ERR "kvm: no hardware support\n");
  4263. r = -EOPNOTSUPP;
  4264. goto out;
  4265. }
  4266. if (ops->disabled_by_bios()) {
  4267. printk(KERN_ERR "kvm: disabled by bios\n");
  4268. r = -EOPNOTSUPP;
  4269. goto out;
  4270. }
  4271. r = kvm_mmu_module_init();
  4272. if (r)
  4273. goto out;
  4274. kvm_set_mmio_spte_mask();
  4275. kvm_init_msr_list();
  4276. kvm_x86_ops = ops;
  4277. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  4278. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  4279. kvm_timer_init();
  4280. perf_register_guest_info_callbacks(&kvm_guest_cbs);
  4281. if (cpu_has_xsave)
  4282. host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
  4283. return 0;
  4284. out:
  4285. return r;
  4286. }
  4287. void kvm_arch_exit(void)
  4288. {
  4289. perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
  4290. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4291. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  4292. CPUFREQ_TRANSITION_NOTIFIER);
  4293. unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4294. kvm_x86_ops = NULL;
  4295. kvm_mmu_module_exit();
  4296. }
  4297. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  4298. {
  4299. ++vcpu->stat.halt_exits;
  4300. if (irqchip_in_kernel(vcpu->kvm)) {
  4301. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  4302. return 1;
  4303. } else {
  4304. vcpu->run->exit_reason = KVM_EXIT_HLT;
  4305. return 0;
  4306. }
  4307. }
  4308. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  4309. int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
  4310. {
  4311. u64 param, ingpa, outgpa, ret;
  4312. uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
  4313. bool fast, longmode;
  4314. int cs_db, cs_l;
  4315. /*
  4316. * hypercall generates UD from non zero cpl and real mode
  4317. * per HYPER-V spec
  4318. */
  4319. if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
  4320. kvm_queue_exception(vcpu, UD_VECTOR);
  4321. return 0;
  4322. }
  4323. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  4324. longmode = is_long_mode(vcpu) && cs_l == 1;
  4325. if (!longmode) {
  4326. param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
  4327. (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
  4328. ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
  4329. (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
  4330. outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
  4331. (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
  4332. }
  4333. #ifdef CONFIG_X86_64
  4334. else {
  4335. param = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4336. ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4337. outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
  4338. }
  4339. #endif
  4340. code = param & 0xffff;
  4341. fast = (param >> 16) & 0x1;
  4342. rep_cnt = (param >> 32) & 0xfff;
  4343. rep_idx = (param >> 48) & 0xfff;
  4344. trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
  4345. switch (code) {
  4346. case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
  4347. kvm_vcpu_on_spin(vcpu);
  4348. break;
  4349. default:
  4350. res = HV_STATUS_INVALID_HYPERCALL_CODE;
  4351. break;
  4352. }
  4353. ret = res | (((u64)rep_done & 0xfff) << 32);
  4354. if (longmode) {
  4355. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4356. } else {
  4357. kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
  4358. kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
  4359. }
  4360. return 1;
  4361. }
  4362. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  4363. {
  4364. unsigned long nr, a0, a1, a2, a3, ret;
  4365. int r = 1;
  4366. if (kvm_hv_hypercall_enabled(vcpu->kvm))
  4367. return kvm_hv_hypercall(vcpu);
  4368. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4369. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4370. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4371. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4372. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4373. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  4374. if (!is_long_mode(vcpu)) {
  4375. nr &= 0xFFFFFFFF;
  4376. a0 &= 0xFFFFFFFF;
  4377. a1 &= 0xFFFFFFFF;
  4378. a2 &= 0xFFFFFFFF;
  4379. a3 &= 0xFFFFFFFF;
  4380. }
  4381. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  4382. ret = -KVM_EPERM;
  4383. goto out;
  4384. }
  4385. switch (nr) {
  4386. case KVM_HC_VAPIC_POLL_IRQ:
  4387. ret = 0;
  4388. break;
  4389. default:
  4390. ret = -KVM_ENOSYS;
  4391. break;
  4392. }
  4393. out:
  4394. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4395. ++vcpu->stat.hypercalls;
  4396. return r;
  4397. }
  4398. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  4399. int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
  4400. {
  4401. struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
  4402. char instruction[3];
  4403. unsigned long rip = kvm_rip_read(vcpu);
  4404. /*
  4405. * Blow out the MMU to ensure that no other VCPU has an active mapping
  4406. * to ensure that the updated hypercall appears atomically across all
  4407. * VCPUs.
  4408. */
  4409. kvm_mmu_zap_all(vcpu->kvm);
  4410. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  4411. return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
  4412. }
  4413. /*
  4414. * Check if userspace requested an interrupt window, and that the
  4415. * interrupt window is open.
  4416. *
  4417. * No need to exit to userspace if we already have an interrupt queued.
  4418. */
  4419. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
  4420. {
  4421. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  4422. vcpu->run->request_interrupt_window &&
  4423. kvm_arch_interrupt_allowed(vcpu));
  4424. }
  4425. static void post_kvm_run_save(struct kvm_vcpu *vcpu)
  4426. {
  4427. struct kvm_run *kvm_run = vcpu->run;
  4428. kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  4429. kvm_run->cr8 = kvm_get_cr8(vcpu);
  4430. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  4431. if (irqchip_in_kernel(vcpu->kvm))
  4432. kvm_run->ready_for_interrupt_injection = 1;
  4433. else
  4434. kvm_run->ready_for_interrupt_injection =
  4435. kvm_arch_interrupt_allowed(vcpu) &&
  4436. !kvm_cpu_has_interrupt(vcpu) &&
  4437. !kvm_event_needs_reinjection(vcpu);
  4438. }
  4439. static void vapic_enter(struct kvm_vcpu *vcpu)
  4440. {
  4441. struct kvm_lapic *apic = vcpu->arch.apic;
  4442. struct page *page;
  4443. if (!apic || !apic->vapic_addr)
  4444. return;
  4445. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4446. vcpu->arch.apic->vapic_page = page;
  4447. }
  4448. static void vapic_exit(struct kvm_vcpu *vcpu)
  4449. {
  4450. struct kvm_lapic *apic = vcpu->arch.apic;
  4451. int idx;
  4452. if (!apic || !apic->vapic_addr)
  4453. return;
  4454. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4455. kvm_release_page_dirty(apic->vapic_page);
  4456. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4457. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4458. }
  4459. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  4460. {
  4461. int max_irr, tpr;
  4462. if (!kvm_x86_ops->update_cr8_intercept)
  4463. return;
  4464. if (!vcpu->arch.apic)
  4465. return;
  4466. if (!vcpu->arch.apic->vapic_addr)
  4467. max_irr = kvm_lapic_find_highest_irr(vcpu);
  4468. else
  4469. max_irr = -1;
  4470. if (max_irr != -1)
  4471. max_irr >>= 4;
  4472. tpr = kvm_lapic_get_cr8(vcpu);
  4473. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  4474. }
  4475. static void inject_pending_event(struct kvm_vcpu *vcpu)
  4476. {
  4477. /* try to reinject previous events if any */
  4478. if (vcpu->arch.exception.pending) {
  4479. trace_kvm_inj_exception(vcpu->arch.exception.nr,
  4480. vcpu->arch.exception.has_error_code,
  4481. vcpu->arch.exception.error_code);
  4482. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  4483. vcpu->arch.exception.has_error_code,
  4484. vcpu->arch.exception.error_code,
  4485. vcpu->arch.exception.reinject);
  4486. return;
  4487. }
  4488. if (vcpu->arch.nmi_injected) {
  4489. kvm_x86_ops->set_nmi(vcpu);
  4490. return;
  4491. }
  4492. if (vcpu->arch.interrupt.pending) {
  4493. kvm_x86_ops->set_irq(vcpu);
  4494. return;
  4495. }
  4496. /* try to inject new event if pending */
  4497. if (vcpu->arch.nmi_pending) {
  4498. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  4499. --vcpu->arch.nmi_pending;
  4500. vcpu->arch.nmi_injected = true;
  4501. kvm_x86_ops->set_nmi(vcpu);
  4502. }
  4503. } else if (kvm_cpu_has_interrupt(vcpu)) {
  4504. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  4505. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  4506. false);
  4507. kvm_x86_ops->set_irq(vcpu);
  4508. }
  4509. }
  4510. }
  4511. static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
  4512. {
  4513. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
  4514. !vcpu->guest_xcr0_loaded) {
  4515. /* kvm_set_xcr() also depends on this */
  4516. xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
  4517. vcpu->guest_xcr0_loaded = 1;
  4518. }
  4519. }
  4520. static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
  4521. {
  4522. if (vcpu->guest_xcr0_loaded) {
  4523. if (vcpu->arch.xcr0 != host_xcr0)
  4524. xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
  4525. vcpu->guest_xcr0_loaded = 0;
  4526. }
  4527. }
  4528. static void process_nmi(struct kvm_vcpu *vcpu)
  4529. {
  4530. unsigned limit = 2;
  4531. /*
  4532. * x86 is limited to one NMI running, and one NMI pending after it.
  4533. * If an NMI is already in progress, limit further NMIs to just one.
  4534. * Otherwise, allow two (and we'll inject the first one immediately).
  4535. */
  4536. if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
  4537. limit = 1;
  4538. vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
  4539. vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
  4540. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4541. }
  4542. static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
  4543. {
  4544. int r;
  4545. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  4546. vcpu->run->request_interrupt_window;
  4547. bool req_immediate_exit = 0;
  4548. if (vcpu->requests) {
  4549. if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
  4550. kvm_mmu_unload(vcpu);
  4551. if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
  4552. __kvm_migrate_timers(vcpu);
  4553. if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
  4554. r = kvm_guest_time_update(vcpu);
  4555. if (unlikely(r))
  4556. goto out;
  4557. }
  4558. if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
  4559. kvm_mmu_sync_roots(vcpu);
  4560. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  4561. kvm_x86_ops->tlb_flush(vcpu);
  4562. if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
  4563. vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
  4564. r = 0;
  4565. goto out;
  4566. }
  4567. if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
  4568. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4569. r = 0;
  4570. goto out;
  4571. }
  4572. if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
  4573. vcpu->fpu_active = 0;
  4574. kvm_x86_ops->fpu_deactivate(vcpu);
  4575. }
  4576. if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
  4577. /* Page is swapped out. Do synthetic halt */
  4578. vcpu->arch.apf.halted = true;
  4579. r = 1;
  4580. goto out;
  4581. }
  4582. if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
  4583. record_steal_time(vcpu);
  4584. if (kvm_check_request(KVM_REQ_NMI, vcpu))
  4585. process_nmi(vcpu);
  4586. req_immediate_exit =
  4587. kvm_check_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  4588. if (kvm_check_request(KVM_REQ_PMU, vcpu))
  4589. kvm_handle_pmu_event(vcpu);
  4590. if (kvm_check_request(KVM_REQ_PMI, vcpu))
  4591. kvm_deliver_pmi(vcpu);
  4592. }
  4593. if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
  4594. inject_pending_event(vcpu);
  4595. /* enable NMI/IRQ window open exits if needed */
  4596. if (vcpu->arch.nmi_pending)
  4597. kvm_x86_ops->enable_nmi_window(vcpu);
  4598. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  4599. kvm_x86_ops->enable_irq_window(vcpu);
  4600. if (kvm_lapic_enabled(vcpu)) {
  4601. update_cr8_intercept(vcpu);
  4602. kvm_lapic_sync_to_vapic(vcpu);
  4603. }
  4604. }
  4605. r = kvm_mmu_reload(vcpu);
  4606. if (unlikely(r)) {
  4607. kvm_x86_ops->cancel_injection(vcpu);
  4608. goto out;
  4609. }
  4610. preempt_disable();
  4611. kvm_x86_ops->prepare_guest_switch(vcpu);
  4612. if (vcpu->fpu_active)
  4613. kvm_load_guest_fpu(vcpu);
  4614. kvm_load_guest_xcr0(vcpu);
  4615. vcpu->mode = IN_GUEST_MODE;
  4616. /* We should set ->mode before check ->requests,
  4617. * see the comment in make_all_cpus_request.
  4618. */
  4619. smp_mb();
  4620. local_irq_disable();
  4621. if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
  4622. || need_resched() || signal_pending(current)) {
  4623. vcpu->mode = OUTSIDE_GUEST_MODE;
  4624. smp_wmb();
  4625. local_irq_enable();
  4626. preempt_enable();
  4627. kvm_x86_ops->cancel_injection(vcpu);
  4628. r = 1;
  4629. goto out;
  4630. }
  4631. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4632. if (req_immediate_exit)
  4633. smp_send_reschedule(vcpu->cpu);
  4634. kvm_guest_enter();
  4635. if (unlikely(vcpu->arch.switch_db_regs)) {
  4636. set_debugreg(0, 7);
  4637. set_debugreg(vcpu->arch.eff_db[0], 0);
  4638. set_debugreg(vcpu->arch.eff_db[1], 1);
  4639. set_debugreg(vcpu->arch.eff_db[2], 2);
  4640. set_debugreg(vcpu->arch.eff_db[3], 3);
  4641. }
  4642. trace_kvm_entry(vcpu->vcpu_id);
  4643. kvm_x86_ops->run(vcpu);
  4644. /*
  4645. * If the guest has used debug registers, at least dr7
  4646. * will be disabled while returning to the host.
  4647. * If we don't have active breakpoints in the host, we don't
  4648. * care about the messed up debug address registers. But if
  4649. * we have some of them active, restore the old state.
  4650. */
  4651. if (hw_breakpoint_active())
  4652. hw_breakpoint_restore();
  4653. vcpu->arch.last_guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
  4654. vcpu->mode = OUTSIDE_GUEST_MODE;
  4655. smp_wmb();
  4656. local_irq_enable();
  4657. ++vcpu->stat.exits;
  4658. /*
  4659. * We must have an instruction between local_irq_enable() and
  4660. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  4661. * the interrupt shadow. The stat.exits increment will do nicely.
  4662. * But we need to prevent reordering, hence this barrier():
  4663. */
  4664. barrier();
  4665. kvm_guest_exit();
  4666. preempt_enable();
  4667. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4668. /*
  4669. * Profile KVM exit RIPs:
  4670. */
  4671. if (unlikely(prof_on == KVM_PROFILING)) {
  4672. unsigned long rip = kvm_rip_read(vcpu);
  4673. profile_hit(KVM_PROFILING, (void *)rip);
  4674. }
  4675. if (unlikely(vcpu->arch.tsc_always_catchup))
  4676. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  4677. kvm_lapic_sync_from_vapic(vcpu);
  4678. r = kvm_x86_ops->handle_exit(vcpu);
  4679. out:
  4680. return r;
  4681. }
  4682. static int __vcpu_run(struct kvm_vcpu *vcpu)
  4683. {
  4684. int r;
  4685. struct kvm *kvm = vcpu->kvm;
  4686. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  4687. pr_debug("vcpu %d received sipi with vector # %x\n",
  4688. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  4689. kvm_lapic_reset(vcpu);
  4690. r = kvm_arch_vcpu_reset(vcpu);
  4691. if (r)
  4692. return r;
  4693. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4694. }
  4695. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4696. vapic_enter(vcpu);
  4697. r = 1;
  4698. while (r > 0) {
  4699. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
  4700. !vcpu->arch.apf.halted)
  4701. r = vcpu_enter_guest(vcpu);
  4702. else {
  4703. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4704. kvm_vcpu_block(vcpu);
  4705. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4706. if (kvm_check_request(KVM_REQ_UNHALT, vcpu))
  4707. {
  4708. switch(vcpu->arch.mp_state) {
  4709. case KVM_MP_STATE_HALTED:
  4710. vcpu->arch.mp_state =
  4711. KVM_MP_STATE_RUNNABLE;
  4712. case KVM_MP_STATE_RUNNABLE:
  4713. vcpu->arch.apf.halted = false;
  4714. break;
  4715. case KVM_MP_STATE_SIPI_RECEIVED:
  4716. default:
  4717. r = -EINTR;
  4718. break;
  4719. }
  4720. }
  4721. }
  4722. if (r <= 0)
  4723. break;
  4724. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  4725. if (kvm_cpu_has_pending_timer(vcpu))
  4726. kvm_inject_pending_timer_irqs(vcpu);
  4727. if (dm_request_for_irq_injection(vcpu)) {
  4728. r = -EINTR;
  4729. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4730. ++vcpu->stat.request_irq_exits;
  4731. }
  4732. kvm_check_async_pf_completion(vcpu);
  4733. if (signal_pending(current)) {
  4734. r = -EINTR;
  4735. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4736. ++vcpu->stat.signal_exits;
  4737. }
  4738. if (need_resched()) {
  4739. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4740. kvm_resched(vcpu);
  4741. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4742. }
  4743. }
  4744. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4745. vapic_exit(vcpu);
  4746. return r;
  4747. }
  4748. /*
  4749. * Implements the following, as a state machine:
  4750. *
  4751. * read:
  4752. * for each fragment
  4753. * write gpa, len
  4754. * exit
  4755. * copy data
  4756. * execute insn
  4757. *
  4758. * write:
  4759. * for each fragment
  4760. * write gpa, len
  4761. * copy data
  4762. * exit
  4763. */
  4764. static int complete_mmio(struct kvm_vcpu *vcpu)
  4765. {
  4766. struct kvm_run *run = vcpu->run;
  4767. struct kvm_mmio_fragment *frag;
  4768. int r;
  4769. if (!(vcpu->arch.pio.count || vcpu->mmio_needed))
  4770. return 1;
  4771. if (vcpu->mmio_needed) {
  4772. /* Complete previous fragment */
  4773. frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment++];
  4774. if (!vcpu->mmio_is_write)
  4775. memcpy(frag->data, run->mmio.data, frag->len);
  4776. if (vcpu->mmio_cur_fragment == vcpu->mmio_nr_fragments) {
  4777. vcpu->mmio_needed = 0;
  4778. if (vcpu->mmio_is_write)
  4779. return 1;
  4780. vcpu->mmio_read_completed = 1;
  4781. goto done;
  4782. }
  4783. /* Initiate next fragment */
  4784. ++frag;
  4785. run->exit_reason = KVM_EXIT_MMIO;
  4786. run->mmio.phys_addr = frag->gpa;
  4787. if (vcpu->mmio_is_write)
  4788. memcpy(run->mmio.data, frag->data, frag->len);
  4789. run->mmio.len = frag->len;
  4790. run->mmio.is_write = vcpu->mmio_is_write;
  4791. return 0;
  4792. }
  4793. done:
  4794. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4795. r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
  4796. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4797. if (r != EMULATE_DONE)
  4798. return 0;
  4799. return 1;
  4800. }
  4801. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  4802. {
  4803. int r;
  4804. sigset_t sigsaved;
  4805. if (!tsk_used_math(current) && init_fpu(current))
  4806. return -ENOMEM;
  4807. if (vcpu->sigset_active)
  4808. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  4809. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  4810. kvm_vcpu_block(vcpu);
  4811. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  4812. r = -EAGAIN;
  4813. goto out;
  4814. }
  4815. /* re-sync apic's tpr */
  4816. if (!irqchip_in_kernel(vcpu->kvm)) {
  4817. if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
  4818. r = -EINVAL;
  4819. goto out;
  4820. }
  4821. }
  4822. r = complete_mmio(vcpu);
  4823. if (r <= 0)
  4824. goto out;
  4825. r = __vcpu_run(vcpu);
  4826. out:
  4827. post_kvm_run_save(vcpu);
  4828. if (vcpu->sigset_active)
  4829. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  4830. return r;
  4831. }
  4832. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4833. {
  4834. if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
  4835. /*
  4836. * We are here if userspace calls get_regs() in the middle of
  4837. * instruction emulation. Registers state needs to be copied
  4838. * back from emulation context to vcpu. Usrapace shouldn't do
  4839. * that usually, but some bad designed PV devices (vmware
  4840. * backdoor interface) need this to work
  4841. */
  4842. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4843. memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
  4844. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  4845. }
  4846. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4847. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4848. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4849. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4850. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4851. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  4852. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  4853. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  4854. #ifdef CONFIG_X86_64
  4855. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  4856. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  4857. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  4858. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  4859. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  4860. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  4861. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  4862. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  4863. #endif
  4864. regs->rip = kvm_rip_read(vcpu);
  4865. regs->rflags = kvm_get_rflags(vcpu);
  4866. return 0;
  4867. }
  4868. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4869. {
  4870. vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
  4871. vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
  4872. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  4873. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  4874. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  4875. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  4876. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  4877. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  4878. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  4879. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  4880. #ifdef CONFIG_X86_64
  4881. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  4882. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  4883. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  4884. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  4885. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  4886. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  4887. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  4888. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  4889. #endif
  4890. kvm_rip_write(vcpu, regs->rip);
  4891. kvm_set_rflags(vcpu, regs->rflags);
  4892. vcpu->arch.exception.pending = false;
  4893. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4894. return 0;
  4895. }
  4896. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  4897. {
  4898. struct kvm_segment cs;
  4899. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4900. *db = cs.db;
  4901. *l = cs.l;
  4902. }
  4903. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  4904. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  4905. struct kvm_sregs *sregs)
  4906. {
  4907. struct desc_ptr dt;
  4908. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4909. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4910. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4911. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4912. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4913. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4914. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4915. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4916. kvm_x86_ops->get_idt(vcpu, &dt);
  4917. sregs->idt.limit = dt.size;
  4918. sregs->idt.base = dt.address;
  4919. kvm_x86_ops->get_gdt(vcpu, &dt);
  4920. sregs->gdt.limit = dt.size;
  4921. sregs->gdt.base = dt.address;
  4922. sregs->cr0 = kvm_read_cr0(vcpu);
  4923. sregs->cr2 = vcpu->arch.cr2;
  4924. sregs->cr3 = kvm_read_cr3(vcpu);
  4925. sregs->cr4 = kvm_read_cr4(vcpu);
  4926. sregs->cr8 = kvm_get_cr8(vcpu);
  4927. sregs->efer = vcpu->arch.efer;
  4928. sregs->apic_base = kvm_get_apic_base(vcpu);
  4929. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  4930. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  4931. set_bit(vcpu->arch.interrupt.nr,
  4932. (unsigned long *)sregs->interrupt_bitmap);
  4933. return 0;
  4934. }
  4935. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  4936. struct kvm_mp_state *mp_state)
  4937. {
  4938. mp_state->mp_state = vcpu->arch.mp_state;
  4939. return 0;
  4940. }
  4941. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  4942. struct kvm_mp_state *mp_state)
  4943. {
  4944. vcpu->arch.mp_state = mp_state->mp_state;
  4945. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4946. return 0;
  4947. }
  4948. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
  4949. int reason, bool has_error_code, u32 error_code)
  4950. {
  4951. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  4952. int ret;
  4953. init_emulate_ctxt(vcpu);
  4954. ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
  4955. has_error_code, error_code);
  4956. if (ret)
  4957. return EMULATE_FAIL;
  4958. memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
  4959. kvm_rip_write(vcpu, ctxt->eip);
  4960. kvm_set_rflags(vcpu, ctxt->eflags);
  4961. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4962. return EMULATE_DONE;
  4963. }
  4964. EXPORT_SYMBOL_GPL(kvm_task_switch);
  4965. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  4966. struct kvm_sregs *sregs)
  4967. {
  4968. int mmu_reset_needed = 0;
  4969. int pending_vec, max_bits, idx;
  4970. struct desc_ptr dt;
  4971. dt.size = sregs->idt.limit;
  4972. dt.address = sregs->idt.base;
  4973. kvm_x86_ops->set_idt(vcpu, &dt);
  4974. dt.size = sregs->gdt.limit;
  4975. dt.address = sregs->gdt.base;
  4976. kvm_x86_ops->set_gdt(vcpu, &dt);
  4977. vcpu->arch.cr2 = sregs->cr2;
  4978. mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
  4979. vcpu->arch.cr3 = sregs->cr3;
  4980. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  4981. kvm_set_cr8(vcpu, sregs->cr8);
  4982. mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
  4983. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  4984. kvm_set_apic_base(vcpu, sregs->apic_base);
  4985. mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
  4986. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  4987. vcpu->arch.cr0 = sregs->cr0;
  4988. mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
  4989. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  4990. if (sregs->cr4 & X86_CR4_OSXSAVE)
  4991. kvm_update_cpuid(vcpu);
  4992. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4993. if (!is_long_mode(vcpu) && is_pae(vcpu)) {
  4994. load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
  4995. mmu_reset_needed = 1;
  4996. }
  4997. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4998. if (mmu_reset_needed)
  4999. kvm_mmu_reset_context(vcpu);
  5000. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  5001. pending_vec = find_first_bit(
  5002. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  5003. if (pending_vec < max_bits) {
  5004. kvm_queue_interrupt(vcpu, pending_vec, false);
  5005. pr_debug("Set back pending irq %d\n", pending_vec);
  5006. }
  5007. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  5008. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  5009. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  5010. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  5011. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  5012. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  5013. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  5014. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  5015. update_cr8_intercept(vcpu);
  5016. /* Older userspace won't unhalt the vcpu on reset. */
  5017. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  5018. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  5019. !is_protmode(vcpu))
  5020. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5021. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5022. return 0;
  5023. }
  5024. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  5025. struct kvm_guest_debug *dbg)
  5026. {
  5027. unsigned long rflags;
  5028. int i, r;
  5029. if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
  5030. r = -EBUSY;
  5031. if (vcpu->arch.exception.pending)
  5032. goto out;
  5033. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  5034. kvm_queue_exception(vcpu, DB_VECTOR);
  5035. else
  5036. kvm_queue_exception(vcpu, BP_VECTOR);
  5037. }
  5038. /*
  5039. * Read rflags as long as potentially injected trace flags are still
  5040. * filtered out.
  5041. */
  5042. rflags = kvm_get_rflags(vcpu);
  5043. vcpu->guest_debug = dbg->control;
  5044. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  5045. vcpu->guest_debug = 0;
  5046. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  5047. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  5048. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  5049. vcpu->arch.switch_db_regs =
  5050. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  5051. } else {
  5052. for (i = 0; i < KVM_NR_DB_REGS; i++)
  5053. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  5054. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  5055. }
  5056. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5057. vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
  5058. get_segment_base(vcpu, VCPU_SREG_CS);
  5059. /*
  5060. * Trigger an rflags update that will inject or remove the trace
  5061. * flags.
  5062. */
  5063. kvm_set_rflags(vcpu, rflags);
  5064. kvm_x86_ops->set_guest_debug(vcpu, dbg);
  5065. r = 0;
  5066. out:
  5067. return r;
  5068. }
  5069. /*
  5070. * Translate a guest virtual address to a guest physical address.
  5071. */
  5072. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  5073. struct kvm_translation *tr)
  5074. {
  5075. unsigned long vaddr = tr->linear_address;
  5076. gpa_t gpa;
  5077. int idx;
  5078. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5079. gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
  5080. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5081. tr->physical_address = gpa;
  5082. tr->valid = gpa != UNMAPPED_GVA;
  5083. tr->writeable = 1;
  5084. tr->usermode = 0;
  5085. return 0;
  5086. }
  5087. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  5088. {
  5089. struct i387_fxsave_struct *fxsave =
  5090. &vcpu->arch.guest_fpu.state->fxsave;
  5091. memcpy(fpu->fpr, fxsave->st_space, 128);
  5092. fpu->fcw = fxsave->cwd;
  5093. fpu->fsw = fxsave->swd;
  5094. fpu->ftwx = fxsave->twd;
  5095. fpu->last_opcode = fxsave->fop;
  5096. fpu->last_ip = fxsave->rip;
  5097. fpu->last_dp = fxsave->rdp;
  5098. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  5099. return 0;
  5100. }
  5101. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  5102. {
  5103. struct i387_fxsave_struct *fxsave =
  5104. &vcpu->arch.guest_fpu.state->fxsave;
  5105. memcpy(fxsave->st_space, fpu->fpr, 128);
  5106. fxsave->cwd = fpu->fcw;
  5107. fxsave->swd = fpu->fsw;
  5108. fxsave->twd = fpu->ftwx;
  5109. fxsave->fop = fpu->last_opcode;
  5110. fxsave->rip = fpu->last_ip;
  5111. fxsave->rdp = fpu->last_dp;
  5112. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  5113. return 0;
  5114. }
  5115. int fx_init(struct kvm_vcpu *vcpu)
  5116. {
  5117. int err;
  5118. err = fpu_alloc(&vcpu->arch.guest_fpu);
  5119. if (err)
  5120. return err;
  5121. fpu_finit(&vcpu->arch.guest_fpu);
  5122. /*
  5123. * Ensure guest xcr0 is valid for loading
  5124. */
  5125. vcpu->arch.xcr0 = XSTATE_FP;
  5126. vcpu->arch.cr0 |= X86_CR0_ET;
  5127. return 0;
  5128. }
  5129. EXPORT_SYMBOL_GPL(fx_init);
  5130. static void fx_free(struct kvm_vcpu *vcpu)
  5131. {
  5132. fpu_free(&vcpu->arch.guest_fpu);
  5133. }
  5134. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  5135. {
  5136. if (vcpu->guest_fpu_loaded)
  5137. return;
  5138. /*
  5139. * Restore all possible states in the guest,
  5140. * and assume host would use all available bits.
  5141. * Guest xcr0 would be loaded later.
  5142. */
  5143. kvm_put_guest_xcr0(vcpu);
  5144. vcpu->guest_fpu_loaded = 1;
  5145. unlazy_fpu(current);
  5146. fpu_restore_checking(&vcpu->arch.guest_fpu);
  5147. trace_kvm_fpu(1);
  5148. }
  5149. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  5150. {
  5151. kvm_put_guest_xcr0(vcpu);
  5152. if (!vcpu->guest_fpu_loaded)
  5153. return;
  5154. vcpu->guest_fpu_loaded = 0;
  5155. fpu_save_init(&vcpu->arch.guest_fpu);
  5156. ++vcpu->stat.fpu_reload;
  5157. kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
  5158. trace_kvm_fpu(0);
  5159. }
  5160. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  5161. {
  5162. kvmclock_reset(vcpu);
  5163. free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
  5164. fx_free(vcpu);
  5165. kvm_x86_ops->vcpu_free(vcpu);
  5166. }
  5167. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  5168. unsigned int id)
  5169. {
  5170. if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
  5171. printk_once(KERN_WARNING
  5172. "kvm: SMP vm created on host with unstable TSC; "
  5173. "guest TSC will not be reliable\n");
  5174. return kvm_x86_ops->vcpu_create(kvm, id);
  5175. }
  5176. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  5177. {
  5178. int r;
  5179. vcpu->arch.mtrr_state.have_fixed = 1;
  5180. vcpu_load(vcpu);
  5181. r = kvm_arch_vcpu_reset(vcpu);
  5182. if (r == 0)
  5183. r = kvm_mmu_setup(vcpu);
  5184. vcpu_put(vcpu);
  5185. return r;
  5186. }
  5187. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  5188. {
  5189. vcpu->arch.apf.msr_val = 0;
  5190. vcpu_load(vcpu);
  5191. kvm_mmu_unload(vcpu);
  5192. vcpu_put(vcpu);
  5193. fx_free(vcpu);
  5194. kvm_x86_ops->vcpu_free(vcpu);
  5195. }
  5196. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  5197. {
  5198. atomic_set(&vcpu->arch.nmi_queued, 0);
  5199. vcpu->arch.nmi_pending = 0;
  5200. vcpu->arch.nmi_injected = false;
  5201. vcpu->arch.switch_db_regs = 0;
  5202. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  5203. vcpu->arch.dr6 = DR6_FIXED_1;
  5204. vcpu->arch.dr7 = DR7_FIXED_1;
  5205. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5206. vcpu->arch.apf.msr_val = 0;
  5207. vcpu->arch.st.msr_val = 0;
  5208. kvmclock_reset(vcpu);
  5209. kvm_clear_async_pf_completion_queue(vcpu);
  5210. kvm_async_pf_hash_reset(vcpu);
  5211. vcpu->arch.apf.halted = false;
  5212. kvm_pmu_reset(vcpu);
  5213. return kvm_x86_ops->vcpu_reset(vcpu);
  5214. }
  5215. int kvm_arch_hardware_enable(void *garbage)
  5216. {
  5217. struct kvm *kvm;
  5218. struct kvm_vcpu *vcpu;
  5219. int i;
  5220. int ret;
  5221. u64 local_tsc;
  5222. u64 max_tsc = 0;
  5223. bool stable, backwards_tsc = false;
  5224. kvm_shared_msr_cpu_online();
  5225. ret = kvm_x86_ops->hardware_enable(garbage);
  5226. if (ret != 0)
  5227. return ret;
  5228. local_tsc = native_read_tsc();
  5229. stable = !check_tsc_unstable();
  5230. list_for_each_entry(kvm, &vm_list, vm_list) {
  5231. kvm_for_each_vcpu(i, vcpu, kvm) {
  5232. if (!stable && vcpu->cpu == smp_processor_id())
  5233. set_bit(KVM_REQ_CLOCK_UPDATE, &vcpu->requests);
  5234. if (stable && vcpu->arch.last_host_tsc > local_tsc) {
  5235. backwards_tsc = true;
  5236. if (vcpu->arch.last_host_tsc > max_tsc)
  5237. max_tsc = vcpu->arch.last_host_tsc;
  5238. }
  5239. }
  5240. }
  5241. /*
  5242. * Sometimes, even reliable TSCs go backwards. This happens on
  5243. * platforms that reset TSC during suspend or hibernate actions, but
  5244. * maintain synchronization. We must compensate. Fortunately, we can
  5245. * detect that condition here, which happens early in CPU bringup,
  5246. * before any KVM threads can be running. Unfortunately, we can't
  5247. * bring the TSCs fully up to date with real time, as we aren't yet far
  5248. * enough into CPU bringup that we know how much real time has actually
  5249. * elapsed; our helper function, get_kernel_ns() will be using boot
  5250. * variables that haven't been updated yet.
  5251. *
  5252. * So we simply find the maximum observed TSC above, then record the
  5253. * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
  5254. * the adjustment will be applied. Note that we accumulate
  5255. * adjustments, in case multiple suspend cycles happen before some VCPU
  5256. * gets a chance to run again. In the event that no KVM threads get a
  5257. * chance to run, we will miss the entire elapsed period, as we'll have
  5258. * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
  5259. * loose cycle time. This isn't too big a deal, since the loss will be
  5260. * uniform across all VCPUs (not to mention the scenario is extremely
  5261. * unlikely). It is possible that a second hibernate recovery happens
  5262. * much faster than a first, causing the observed TSC here to be
  5263. * smaller; this would require additional padding adjustment, which is
  5264. * why we set last_host_tsc to the local tsc observed here.
  5265. *
  5266. * N.B. - this code below runs only on platforms with reliable TSC,
  5267. * as that is the only way backwards_tsc is set above. Also note
  5268. * that this runs for ALL vcpus, which is not a bug; all VCPUs should
  5269. * have the same delta_cyc adjustment applied if backwards_tsc
  5270. * is detected. Note further, this adjustment is only done once,
  5271. * as we reset last_host_tsc on all VCPUs to stop this from being
  5272. * called multiple times (one for each physical CPU bringup).
  5273. *
  5274. * Platforms with unnreliable TSCs don't have to deal with this, they
  5275. * will be compensated by the logic in vcpu_load, which sets the TSC to
  5276. * catchup mode. This will catchup all VCPUs to real time, but cannot
  5277. * guarantee that they stay in perfect synchronization.
  5278. */
  5279. if (backwards_tsc) {
  5280. u64 delta_cyc = max_tsc - local_tsc;
  5281. list_for_each_entry(kvm, &vm_list, vm_list) {
  5282. kvm_for_each_vcpu(i, vcpu, kvm) {
  5283. vcpu->arch.tsc_offset_adjustment += delta_cyc;
  5284. vcpu->arch.last_host_tsc = local_tsc;
  5285. }
  5286. /*
  5287. * We have to disable TSC offset matching.. if you were
  5288. * booting a VM while issuing an S4 host suspend....
  5289. * you may have some problem. Solving this issue is
  5290. * left as an exercise to the reader.
  5291. */
  5292. kvm->arch.last_tsc_nsec = 0;
  5293. kvm->arch.last_tsc_write = 0;
  5294. }
  5295. }
  5296. return 0;
  5297. }
  5298. void kvm_arch_hardware_disable(void *garbage)
  5299. {
  5300. kvm_x86_ops->hardware_disable(garbage);
  5301. drop_user_return_notifiers(garbage);
  5302. }
  5303. int kvm_arch_hardware_setup(void)
  5304. {
  5305. return kvm_x86_ops->hardware_setup();
  5306. }
  5307. void kvm_arch_hardware_unsetup(void)
  5308. {
  5309. kvm_x86_ops->hardware_unsetup();
  5310. }
  5311. void kvm_arch_check_processor_compat(void *rtn)
  5312. {
  5313. kvm_x86_ops->check_processor_compatibility(rtn);
  5314. }
  5315. bool kvm_vcpu_compatible(struct kvm_vcpu *vcpu)
  5316. {
  5317. return irqchip_in_kernel(vcpu->kvm) == (vcpu->arch.apic != NULL);
  5318. }
  5319. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  5320. {
  5321. struct page *page;
  5322. struct kvm *kvm;
  5323. int r;
  5324. BUG_ON(vcpu->kvm == NULL);
  5325. kvm = vcpu->kvm;
  5326. vcpu->arch.emulate_ctxt.ops = &emulate_ops;
  5327. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  5328. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5329. else
  5330. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  5331. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  5332. if (!page) {
  5333. r = -ENOMEM;
  5334. goto fail;
  5335. }
  5336. vcpu->arch.pio_data = page_address(page);
  5337. kvm_set_tsc_khz(vcpu, max_tsc_khz);
  5338. r = kvm_mmu_create(vcpu);
  5339. if (r < 0)
  5340. goto fail_free_pio_data;
  5341. if (irqchip_in_kernel(kvm)) {
  5342. r = kvm_create_lapic(vcpu);
  5343. if (r < 0)
  5344. goto fail_mmu_destroy;
  5345. }
  5346. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  5347. GFP_KERNEL);
  5348. if (!vcpu->arch.mce_banks) {
  5349. r = -ENOMEM;
  5350. goto fail_free_lapic;
  5351. }
  5352. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  5353. if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL))
  5354. goto fail_free_mce_banks;
  5355. kvm_async_pf_hash_reset(vcpu);
  5356. kvm_pmu_init(vcpu);
  5357. return 0;
  5358. fail_free_mce_banks:
  5359. kfree(vcpu->arch.mce_banks);
  5360. fail_free_lapic:
  5361. kvm_free_lapic(vcpu);
  5362. fail_mmu_destroy:
  5363. kvm_mmu_destroy(vcpu);
  5364. fail_free_pio_data:
  5365. free_page((unsigned long)vcpu->arch.pio_data);
  5366. fail:
  5367. return r;
  5368. }
  5369. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  5370. {
  5371. int idx;
  5372. kvm_pmu_destroy(vcpu);
  5373. kfree(vcpu->arch.mce_banks);
  5374. kvm_free_lapic(vcpu);
  5375. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5376. kvm_mmu_destroy(vcpu);
  5377. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5378. free_page((unsigned long)vcpu->arch.pio_data);
  5379. }
  5380. int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
  5381. {
  5382. if (type)
  5383. return -EINVAL;
  5384. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  5385. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  5386. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  5387. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  5388. raw_spin_lock_init(&kvm->arch.tsc_write_lock);
  5389. return 0;
  5390. }
  5391. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  5392. {
  5393. vcpu_load(vcpu);
  5394. kvm_mmu_unload(vcpu);
  5395. vcpu_put(vcpu);
  5396. }
  5397. static void kvm_free_vcpus(struct kvm *kvm)
  5398. {
  5399. unsigned int i;
  5400. struct kvm_vcpu *vcpu;
  5401. /*
  5402. * Unpin any mmu pages first.
  5403. */
  5404. kvm_for_each_vcpu(i, vcpu, kvm) {
  5405. kvm_clear_async_pf_completion_queue(vcpu);
  5406. kvm_unload_vcpu_mmu(vcpu);
  5407. }
  5408. kvm_for_each_vcpu(i, vcpu, kvm)
  5409. kvm_arch_vcpu_free(vcpu);
  5410. mutex_lock(&kvm->lock);
  5411. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  5412. kvm->vcpus[i] = NULL;
  5413. atomic_set(&kvm->online_vcpus, 0);
  5414. mutex_unlock(&kvm->lock);
  5415. }
  5416. void kvm_arch_sync_events(struct kvm *kvm)
  5417. {
  5418. kvm_free_all_assigned_devices(kvm);
  5419. kvm_free_pit(kvm);
  5420. }
  5421. void kvm_arch_destroy_vm(struct kvm *kvm)
  5422. {
  5423. kvm_iommu_unmap_guest(kvm);
  5424. kfree(kvm->arch.vpic);
  5425. kfree(kvm->arch.vioapic);
  5426. kvm_free_vcpus(kvm);
  5427. if (kvm->arch.apic_access_page)
  5428. put_page(kvm->arch.apic_access_page);
  5429. if (kvm->arch.ept_identity_pagetable)
  5430. put_page(kvm->arch.ept_identity_pagetable);
  5431. }
  5432. void kvm_arch_free_memslot(struct kvm_memory_slot *free,
  5433. struct kvm_memory_slot *dont)
  5434. {
  5435. int i;
  5436. for (i = 0; i < KVM_NR_PAGE_SIZES - 1; ++i) {
  5437. if (!dont || free->arch.lpage_info[i] != dont->arch.lpage_info[i]) {
  5438. vfree(free->arch.lpage_info[i]);
  5439. free->arch.lpage_info[i] = NULL;
  5440. }
  5441. }
  5442. }
  5443. int kvm_arch_create_memslot(struct kvm_memory_slot *slot, unsigned long npages)
  5444. {
  5445. int i;
  5446. for (i = 0; i < KVM_NR_PAGE_SIZES - 1; ++i) {
  5447. unsigned long ugfn;
  5448. int lpages;
  5449. int level = i + 2;
  5450. lpages = gfn_to_index(slot->base_gfn + npages - 1,
  5451. slot->base_gfn, level) + 1;
  5452. slot->arch.lpage_info[i] =
  5453. vzalloc(lpages * sizeof(*slot->arch.lpage_info[i]));
  5454. if (!slot->arch.lpage_info[i])
  5455. goto out_free;
  5456. if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
  5457. slot->arch.lpage_info[i][0].write_count = 1;
  5458. if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
  5459. slot->arch.lpage_info[i][lpages - 1].write_count = 1;
  5460. ugfn = slot->userspace_addr >> PAGE_SHIFT;
  5461. /*
  5462. * If the gfn and userspace address are not aligned wrt each
  5463. * other, or if explicitly asked to, disable large page
  5464. * support for this slot
  5465. */
  5466. if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
  5467. !kvm_largepages_enabled()) {
  5468. unsigned long j;
  5469. for (j = 0; j < lpages; ++j)
  5470. slot->arch.lpage_info[i][j].write_count = 1;
  5471. }
  5472. }
  5473. return 0;
  5474. out_free:
  5475. for (i = 0; i < KVM_NR_PAGE_SIZES - 1; ++i) {
  5476. vfree(slot->arch.lpage_info[i]);
  5477. slot->arch.lpage_info[i] = NULL;
  5478. }
  5479. return -ENOMEM;
  5480. }
  5481. int kvm_arch_prepare_memory_region(struct kvm *kvm,
  5482. struct kvm_memory_slot *memslot,
  5483. struct kvm_memory_slot old,
  5484. struct kvm_userspace_memory_region *mem,
  5485. int user_alloc)
  5486. {
  5487. int npages = memslot->npages;
  5488. int map_flags = MAP_PRIVATE | MAP_ANONYMOUS;
  5489. /* Prevent internal slot pages from being moved by fork()/COW. */
  5490. if (memslot->id >= KVM_MEMORY_SLOTS)
  5491. map_flags = MAP_SHARED | MAP_ANONYMOUS;
  5492. /*To keep backward compatibility with older userspace,
  5493. *x86 needs to hanlde !user_alloc case.
  5494. */
  5495. if (!user_alloc) {
  5496. if (npages && !old.rmap) {
  5497. unsigned long userspace_addr;
  5498. userspace_addr = vm_mmap(NULL, 0,
  5499. npages * PAGE_SIZE,
  5500. PROT_READ | PROT_WRITE,
  5501. map_flags,
  5502. 0);
  5503. if (IS_ERR((void *)userspace_addr))
  5504. return PTR_ERR((void *)userspace_addr);
  5505. memslot->userspace_addr = userspace_addr;
  5506. }
  5507. }
  5508. return 0;
  5509. }
  5510. void kvm_arch_commit_memory_region(struct kvm *kvm,
  5511. struct kvm_userspace_memory_region *mem,
  5512. struct kvm_memory_slot old,
  5513. int user_alloc)
  5514. {
  5515. int nr_mmu_pages = 0, npages = mem->memory_size >> PAGE_SHIFT;
  5516. if (!user_alloc && !old.user_alloc && old.rmap && !npages) {
  5517. int ret;
  5518. ret = vm_munmap(old.userspace_addr,
  5519. old.npages * PAGE_SIZE);
  5520. if (ret < 0)
  5521. printk(KERN_WARNING
  5522. "kvm_vm_ioctl_set_memory_region: "
  5523. "failed to munmap memory\n");
  5524. }
  5525. if (!kvm->arch.n_requested_mmu_pages)
  5526. nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  5527. spin_lock(&kvm->mmu_lock);
  5528. if (nr_mmu_pages)
  5529. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  5530. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  5531. spin_unlock(&kvm->mmu_lock);
  5532. }
  5533. void kvm_arch_flush_shadow(struct kvm *kvm)
  5534. {
  5535. kvm_mmu_zap_all(kvm);
  5536. kvm_reload_remote_mmus(kvm);
  5537. }
  5538. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  5539. {
  5540. return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
  5541. !vcpu->arch.apf.halted)
  5542. || !list_empty_careful(&vcpu->async_pf.done)
  5543. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  5544. || atomic_read(&vcpu->arch.nmi_queued) ||
  5545. (kvm_arch_interrupt_allowed(vcpu) &&
  5546. kvm_cpu_has_interrupt(vcpu));
  5547. }
  5548. int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
  5549. {
  5550. return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
  5551. }
  5552. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  5553. {
  5554. return kvm_x86_ops->interrupt_allowed(vcpu);
  5555. }
  5556. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
  5557. {
  5558. unsigned long current_rip = kvm_rip_read(vcpu) +
  5559. get_segment_base(vcpu, VCPU_SREG_CS);
  5560. return current_rip == linear_rip;
  5561. }
  5562. EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
  5563. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
  5564. {
  5565. unsigned long rflags;
  5566. rflags = kvm_x86_ops->get_rflags(vcpu);
  5567. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5568. rflags &= ~X86_EFLAGS_TF;
  5569. return rflags;
  5570. }
  5571. EXPORT_SYMBOL_GPL(kvm_get_rflags);
  5572. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  5573. {
  5574. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
  5575. kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
  5576. rflags |= X86_EFLAGS_TF;
  5577. kvm_x86_ops->set_rflags(vcpu, rflags);
  5578. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5579. }
  5580. EXPORT_SYMBOL_GPL(kvm_set_rflags);
  5581. void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
  5582. {
  5583. int r;
  5584. if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
  5585. is_error_page(work->page))
  5586. return;
  5587. r = kvm_mmu_reload(vcpu);
  5588. if (unlikely(r))
  5589. return;
  5590. if (!vcpu->arch.mmu.direct_map &&
  5591. work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
  5592. return;
  5593. vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
  5594. }
  5595. static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
  5596. {
  5597. return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
  5598. }
  5599. static inline u32 kvm_async_pf_next_probe(u32 key)
  5600. {
  5601. return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
  5602. }
  5603. static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  5604. {
  5605. u32 key = kvm_async_pf_hash_fn(gfn);
  5606. while (vcpu->arch.apf.gfns[key] != ~0)
  5607. key = kvm_async_pf_next_probe(key);
  5608. vcpu->arch.apf.gfns[key] = gfn;
  5609. }
  5610. static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
  5611. {
  5612. int i;
  5613. u32 key = kvm_async_pf_hash_fn(gfn);
  5614. for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
  5615. (vcpu->arch.apf.gfns[key] != gfn &&
  5616. vcpu->arch.apf.gfns[key] != ~0); i++)
  5617. key = kvm_async_pf_next_probe(key);
  5618. return key;
  5619. }
  5620. bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  5621. {
  5622. return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
  5623. }
  5624. static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  5625. {
  5626. u32 i, j, k;
  5627. i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
  5628. while (true) {
  5629. vcpu->arch.apf.gfns[i] = ~0;
  5630. do {
  5631. j = kvm_async_pf_next_probe(j);
  5632. if (vcpu->arch.apf.gfns[j] == ~0)
  5633. return;
  5634. k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
  5635. /*
  5636. * k lies cyclically in ]i,j]
  5637. * | i.k.j |
  5638. * |....j i.k.| or |.k..j i...|
  5639. */
  5640. } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
  5641. vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
  5642. i = j;
  5643. }
  5644. }
  5645. static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
  5646. {
  5647. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
  5648. sizeof(val));
  5649. }
  5650. void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
  5651. struct kvm_async_pf *work)
  5652. {
  5653. struct x86_exception fault;
  5654. trace_kvm_async_pf_not_present(work->arch.token, work->gva);
  5655. kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
  5656. if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
  5657. (vcpu->arch.apf.send_user_only &&
  5658. kvm_x86_ops->get_cpl(vcpu) == 0))
  5659. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  5660. else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
  5661. fault.vector = PF_VECTOR;
  5662. fault.error_code_valid = true;
  5663. fault.error_code = 0;
  5664. fault.nested_page_fault = false;
  5665. fault.address = work->arch.token;
  5666. kvm_inject_page_fault(vcpu, &fault);
  5667. }
  5668. }
  5669. void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
  5670. struct kvm_async_pf *work)
  5671. {
  5672. struct x86_exception fault;
  5673. trace_kvm_async_pf_ready(work->arch.token, work->gva);
  5674. if (is_error_page(work->page))
  5675. work->arch.token = ~0; /* broadcast wakeup */
  5676. else
  5677. kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
  5678. if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
  5679. !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
  5680. fault.vector = PF_VECTOR;
  5681. fault.error_code_valid = true;
  5682. fault.error_code = 0;
  5683. fault.nested_page_fault = false;
  5684. fault.address = work->arch.token;
  5685. kvm_inject_page_fault(vcpu, &fault);
  5686. }
  5687. vcpu->arch.apf.halted = false;
  5688. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5689. }
  5690. bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
  5691. {
  5692. if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
  5693. return true;
  5694. else
  5695. return !kvm_event_needs_reinjection(vcpu) &&
  5696. kvm_x86_ops->interrupt_allowed(vcpu);
  5697. }
  5698. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  5699. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  5700. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  5701. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  5702. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
  5703. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
  5704. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
  5705. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
  5706. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
  5707. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
  5708. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
  5709. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);