emulate.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  403. {
  404. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  405. }
  406. /* Access/update address held in a register, based on addressing mode. */
  407. static inline unsigned long
  408. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  409. {
  410. if (ctxt->ad_bytes == sizeof(unsigned long))
  411. return reg;
  412. else
  413. return reg & ad_mask(ctxt);
  414. }
  415. static inline unsigned long
  416. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  417. {
  418. return address_mask(ctxt, reg);
  419. }
  420. static inline void
  421. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  422. {
  423. if (ctxt->ad_bytes == sizeof(unsigned long))
  424. *reg += inc;
  425. else
  426. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  427. }
  428. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  429. {
  430. register_address_increment(ctxt, &ctxt->_eip, rel);
  431. }
  432. static u32 desc_limit_scaled(struct desc_struct *desc)
  433. {
  434. u32 limit = get_desc_limit(desc);
  435. return desc->g ? (limit << 12) | 0xfff : limit;
  436. }
  437. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  438. {
  439. ctxt->has_seg_override = true;
  440. ctxt->seg_override = seg;
  441. }
  442. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  443. {
  444. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  445. return 0;
  446. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  447. }
  448. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  449. {
  450. if (!ctxt->has_seg_override)
  451. return 0;
  452. return ctxt->seg_override;
  453. }
  454. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  455. u32 error, bool valid)
  456. {
  457. ctxt->exception.vector = vec;
  458. ctxt->exception.error_code = error;
  459. ctxt->exception.error_code_valid = valid;
  460. return X86EMUL_PROPAGATE_FAULT;
  461. }
  462. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  463. {
  464. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  465. }
  466. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  467. {
  468. return emulate_exception(ctxt, GP_VECTOR, err, true);
  469. }
  470. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  471. {
  472. return emulate_exception(ctxt, SS_VECTOR, err, true);
  473. }
  474. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  475. {
  476. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  477. }
  478. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  479. {
  480. return emulate_exception(ctxt, TS_VECTOR, err, true);
  481. }
  482. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  483. {
  484. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  485. }
  486. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  487. {
  488. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  489. }
  490. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  491. {
  492. u16 selector;
  493. struct desc_struct desc;
  494. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  495. return selector;
  496. }
  497. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  498. unsigned seg)
  499. {
  500. u16 dummy;
  501. u32 base3;
  502. struct desc_struct desc;
  503. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  504. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  505. }
  506. /*
  507. * x86 defines three classes of vector instructions: explicitly
  508. * aligned, explicitly unaligned, and the rest, which change behaviour
  509. * depending on whether they're AVX encoded or not.
  510. *
  511. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  512. * subject to the same check.
  513. */
  514. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  515. {
  516. if (likely(size < 16))
  517. return false;
  518. if (ctxt->d & Aligned)
  519. return true;
  520. else if (ctxt->d & Unaligned)
  521. return false;
  522. else if (ctxt->d & Avx)
  523. return false;
  524. else
  525. return true;
  526. }
  527. static int __linearize(struct x86_emulate_ctxt *ctxt,
  528. struct segmented_address addr,
  529. unsigned size, bool write, bool fetch,
  530. ulong *linear)
  531. {
  532. struct desc_struct desc;
  533. bool usable;
  534. ulong la;
  535. u32 lim;
  536. u16 sel;
  537. unsigned cpl, rpl;
  538. la = seg_base(ctxt, addr.seg) + addr.ea;
  539. switch (ctxt->mode) {
  540. case X86EMUL_MODE_REAL:
  541. break;
  542. case X86EMUL_MODE_PROT64:
  543. if (((signed long)la << 16) >> 16 != la)
  544. return emulate_gp(ctxt, 0);
  545. break;
  546. default:
  547. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  548. addr.seg);
  549. if (!usable)
  550. goto bad;
  551. /* code segment or read-only data segment */
  552. if (((desc.type & 8) || !(desc.type & 2)) && write)
  553. goto bad;
  554. /* unreadable code segment */
  555. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  556. goto bad;
  557. lim = desc_limit_scaled(&desc);
  558. if ((desc.type & 8) || !(desc.type & 4)) {
  559. /* expand-up segment */
  560. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  561. goto bad;
  562. } else {
  563. /* exapand-down segment */
  564. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  565. goto bad;
  566. lim = desc.d ? 0xffffffff : 0xffff;
  567. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  568. goto bad;
  569. }
  570. cpl = ctxt->ops->cpl(ctxt);
  571. rpl = sel & 3;
  572. cpl = max(cpl, rpl);
  573. if (!(desc.type & 8)) {
  574. /* data segment */
  575. if (cpl > desc.dpl)
  576. goto bad;
  577. } else if ((desc.type & 8) && !(desc.type & 4)) {
  578. /* nonconforming code segment */
  579. if (cpl != desc.dpl)
  580. goto bad;
  581. } else if ((desc.type & 8) && (desc.type & 4)) {
  582. /* conforming code segment */
  583. if (cpl < desc.dpl)
  584. goto bad;
  585. }
  586. break;
  587. }
  588. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  589. la &= (u32)-1;
  590. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  591. return emulate_gp(ctxt, 0);
  592. *linear = la;
  593. return X86EMUL_CONTINUE;
  594. bad:
  595. if (addr.seg == VCPU_SREG_SS)
  596. return emulate_ss(ctxt, addr.seg);
  597. else
  598. return emulate_gp(ctxt, addr.seg);
  599. }
  600. static int linearize(struct x86_emulate_ctxt *ctxt,
  601. struct segmented_address addr,
  602. unsigned size, bool write,
  603. ulong *linear)
  604. {
  605. return __linearize(ctxt, addr, size, write, false, linear);
  606. }
  607. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  608. struct segmented_address addr,
  609. void *data,
  610. unsigned size)
  611. {
  612. int rc;
  613. ulong linear;
  614. rc = linearize(ctxt, addr, size, false, &linear);
  615. if (rc != X86EMUL_CONTINUE)
  616. return rc;
  617. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  618. }
  619. /*
  620. * Fetch the next byte of the instruction being emulated which is pointed to
  621. * by ctxt->_eip, then increment ctxt->_eip.
  622. *
  623. * Also prefetch the remaining bytes of the instruction without crossing page
  624. * boundary if they are not in fetch_cache yet.
  625. */
  626. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  627. {
  628. struct fetch_cache *fc = &ctxt->fetch;
  629. int rc;
  630. int size, cur_size;
  631. if (ctxt->_eip == fc->end) {
  632. unsigned long linear;
  633. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  634. .ea = ctxt->_eip };
  635. cur_size = fc->end - fc->start;
  636. size = min(15UL - cur_size,
  637. PAGE_SIZE - offset_in_page(ctxt->_eip));
  638. rc = __linearize(ctxt, addr, size, false, true, &linear);
  639. if (unlikely(rc != X86EMUL_CONTINUE))
  640. return rc;
  641. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  642. size, &ctxt->exception);
  643. if (unlikely(rc != X86EMUL_CONTINUE))
  644. return rc;
  645. fc->end += size;
  646. }
  647. *dest = fc->data[ctxt->_eip - fc->start];
  648. ctxt->_eip++;
  649. return X86EMUL_CONTINUE;
  650. }
  651. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  652. void *dest, unsigned size)
  653. {
  654. int rc;
  655. /* x86 instructions are limited to 15 bytes. */
  656. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  657. return X86EMUL_UNHANDLEABLE;
  658. while (size--) {
  659. rc = do_insn_fetch_byte(ctxt, dest++);
  660. if (rc != X86EMUL_CONTINUE)
  661. return rc;
  662. }
  663. return X86EMUL_CONTINUE;
  664. }
  665. /* Fetch next part of the instruction being emulated. */
  666. #define insn_fetch(_type, _ctxt) \
  667. ({ unsigned long _x; \
  668. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  669. if (rc != X86EMUL_CONTINUE) \
  670. goto done; \
  671. (_type)_x; \
  672. })
  673. #define insn_fetch_arr(_arr, _size, _ctxt) \
  674. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  675. if (rc != X86EMUL_CONTINUE) \
  676. goto done; \
  677. })
  678. /*
  679. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  680. * pointer into the block that addresses the relevant register.
  681. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  682. */
  683. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  684. int highbyte_regs)
  685. {
  686. void *p;
  687. p = &regs[modrm_reg];
  688. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  689. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  690. return p;
  691. }
  692. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  693. struct segmented_address addr,
  694. u16 *size, unsigned long *address, int op_bytes)
  695. {
  696. int rc;
  697. if (op_bytes == 2)
  698. op_bytes = 3;
  699. *address = 0;
  700. rc = segmented_read_std(ctxt, addr, size, 2);
  701. if (rc != X86EMUL_CONTINUE)
  702. return rc;
  703. addr.ea += 2;
  704. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  705. return rc;
  706. }
  707. static int test_cc(unsigned int condition, unsigned int flags)
  708. {
  709. int rc = 0;
  710. switch ((condition & 15) >> 1) {
  711. case 0: /* o */
  712. rc |= (flags & EFLG_OF);
  713. break;
  714. case 1: /* b/c/nae */
  715. rc |= (flags & EFLG_CF);
  716. break;
  717. case 2: /* z/e */
  718. rc |= (flags & EFLG_ZF);
  719. break;
  720. case 3: /* be/na */
  721. rc |= (flags & (EFLG_CF|EFLG_ZF));
  722. break;
  723. case 4: /* s */
  724. rc |= (flags & EFLG_SF);
  725. break;
  726. case 5: /* p/pe */
  727. rc |= (flags & EFLG_PF);
  728. break;
  729. case 7: /* le/ng */
  730. rc |= (flags & EFLG_ZF);
  731. /* fall through */
  732. case 6: /* l/nge */
  733. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  734. break;
  735. }
  736. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  737. return (!!rc ^ (condition & 1));
  738. }
  739. static void fetch_register_operand(struct operand *op)
  740. {
  741. switch (op->bytes) {
  742. case 1:
  743. op->val = *(u8 *)op->addr.reg;
  744. break;
  745. case 2:
  746. op->val = *(u16 *)op->addr.reg;
  747. break;
  748. case 4:
  749. op->val = *(u32 *)op->addr.reg;
  750. break;
  751. case 8:
  752. op->val = *(u64 *)op->addr.reg;
  753. break;
  754. }
  755. }
  756. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  757. {
  758. ctxt->ops->get_fpu(ctxt);
  759. switch (reg) {
  760. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  761. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  762. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  763. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  764. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  765. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  766. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  767. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  768. #ifdef CONFIG_X86_64
  769. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  770. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  771. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  772. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  773. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  774. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  775. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  776. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  777. #endif
  778. default: BUG();
  779. }
  780. ctxt->ops->put_fpu(ctxt);
  781. }
  782. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  783. int reg)
  784. {
  785. ctxt->ops->get_fpu(ctxt);
  786. switch (reg) {
  787. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  788. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  789. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  790. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  791. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  792. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  793. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  794. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  795. #ifdef CONFIG_X86_64
  796. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  797. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  798. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  799. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  800. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  801. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  802. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  803. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  804. #endif
  805. default: BUG();
  806. }
  807. ctxt->ops->put_fpu(ctxt);
  808. }
  809. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  810. {
  811. ctxt->ops->get_fpu(ctxt);
  812. switch (reg) {
  813. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  814. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  815. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  816. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  817. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  818. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  819. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  820. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  821. default: BUG();
  822. }
  823. ctxt->ops->put_fpu(ctxt);
  824. }
  825. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  826. {
  827. ctxt->ops->get_fpu(ctxt);
  828. switch (reg) {
  829. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  830. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  831. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  832. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  833. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  834. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  835. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  836. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  837. default: BUG();
  838. }
  839. ctxt->ops->put_fpu(ctxt);
  840. }
  841. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  842. struct operand *op)
  843. {
  844. unsigned reg = ctxt->modrm_reg;
  845. int highbyte_regs = ctxt->rex_prefix == 0;
  846. if (!(ctxt->d & ModRM))
  847. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  848. if (ctxt->d & Sse) {
  849. op->type = OP_XMM;
  850. op->bytes = 16;
  851. op->addr.xmm = reg;
  852. read_sse_reg(ctxt, &op->vec_val, reg);
  853. return;
  854. }
  855. if (ctxt->d & Mmx) {
  856. reg &= 7;
  857. op->type = OP_MM;
  858. op->bytes = 8;
  859. op->addr.mm = reg;
  860. return;
  861. }
  862. op->type = OP_REG;
  863. if (ctxt->d & ByteOp) {
  864. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  865. op->bytes = 1;
  866. } else {
  867. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  868. op->bytes = ctxt->op_bytes;
  869. }
  870. fetch_register_operand(op);
  871. op->orig_val = op->val;
  872. }
  873. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  874. struct operand *op)
  875. {
  876. u8 sib;
  877. int index_reg = 0, base_reg = 0, scale;
  878. int rc = X86EMUL_CONTINUE;
  879. ulong modrm_ea = 0;
  880. if (ctxt->rex_prefix) {
  881. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  882. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  883. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  884. }
  885. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  886. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  887. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  888. ctxt->modrm_seg = VCPU_SREG_DS;
  889. if (ctxt->modrm_mod == 3) {
  890. op->type = OP_REG;
  891. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  892. op->addr.reg = decode_register(ctxt->modrm_rm,
  893. ctxt->regs, ctxt->d & ByteOp);
  894. if (ctxt->d & Sse) {
  895. op->type = OP_XMM;
  896. op->bytes = 16;
  897. op->addr.xmm = ctxt->modrm_rm;
  898. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  899. return rc;
  900. }
  901. if (ctxt->d & Mmx) {
  902. op->type = OP_MM;
  903. op->bytes = 8;
  904. op->addr.xmm = ctxt->modrm_rm & 7;
  905. return rc;
  906. }
  907. fetch_register_operand(op);
  908. return rc;
  909. }
  910. op->type = OP_MEM;
  911. if (ctxt->ad_bytes == 2) {
  912. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  913. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  914. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  915. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  916. /* 16-bit ModR/M decode. */
  917. switch (ctxt->modrm_mod) {
  918. case 0:
  919. if (ctxt->modrm_rm == 6)
  920. modrm_ea += insn_fetch(u16, ctxt);
  921. break;
  922. case 1:
  923. modrm_ea += insn_fetch(s8, ctxt);
  924. break;
  925. case 2:
  926. modrm_ea += insn_fetch(u16, ctxt);
  927. break;
  928. }
  929. switch (ctxt->modrm_rm) {
  930. case 0:
  931. modrm_ea += bx + si;
  932. break;
  933. case 1:
  934. modrm_ea += bx + di;
  935. break;
  936. case 2:
  937. modrm_ea += bp + si;
  938. break;
  939. case 3:
  940. modrm_ea += bp + di;
  941. break;
  942. case 4:
  943. modrm_ea += si;
  944. break;
  945. case 5:
  946. modrm_ea += di;
  947. break;
  948. case 6:
  949. if (ctxt->modrm_mod != 0)
  950. modrm_ea += bp;
  951. break;
  952. case 7:
  953. modrm_ea += bx;
  954. break;
  955. }
  956. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  957. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  958. ctxt->modrm_seg = VCPU_SREG_SS;
  959. modrm_ea = (u16)modrm_ea;
  960. } else {
  961. /* 32/64-bit ModR/M decode. */
  962. if ((ctxt->modrm_rm & 7) == 4) {
  963. sib = insn_fetch(u8, ctxt);
  964. index_reg |= (sib >> 3) & 7;
  965. base_reg |= sib & 7;
  966. scale = sib >> 6;
  967. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  968. modrm_ea += insn_fetch(s32, ctxt);
  969. else
  970. modrm_ea += ctxt->regs[base_reg];
  971. if (index_reg != 4)
  972. modrm_ea += ctxt->regs[index_reg] << scale;
  973. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  974. if (ctxt->mode == X86EMUL_MODE_PROT64)
  975. ctxt->rip_relative = 1;
  976. } else
  977. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  978. switch (ctxt->modrm_mod) {
  979. case 0:
  980. if (ctxt->modrm_rm == 5)
  981. modrm_ea += insn_fetch(s32, ctxt);
  982. break;
  983. case 1:
  984. modrm_ea += insn_fetch(s8, ctxt);
  985. break;
  986. case 2:
  987. modrm_ea += insn_fetch(s32, ctxt);
  988. break;
  989. }
  990. }
  991. op->addr.mem.ea = modrm_ea;
  992. done:
  993. return rc;
  994. }
  995. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  996. struct operand *op)
  997. {
  998. int rc = X86EMUL_CONTINUE;
  999. op->type = OP_MEM;
  1000. switch (ctxt->ad_bytes) {
  1001. case 2:
  1002. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1003. break;
  1004. case 4:
  1005. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1006. break;
  1007. case 8:
  1008. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1009. break;
  1010. }
  1011. done:
  1012. return rc;
  1013. }
  1014. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1015. {
  1016. long sv = 0, mask;
  1017. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1018. mask = ~(ctxt->dst.bytes * 8 - 1);
  1019. if (ctxt->src.bytes == 2)
  1020. sv = (s16)ctxt->src.val & (s16)mask;
  1021. else if (ctxt->src.bytes == 4)
  1022. sv = (s32)ctxt->src.val & (s32)mask;
  1023. ctxt->dst.addr.mem.ea += (sv >> 3);
  1024. }
  1025. /* only subword offset */
  1026. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1027. }
  1028. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1029. unsigned long addr, void *dest, unsigned size)
  1030. {
  1031. int rc;
  1032. struct read_cache *mc = &ctxt->mem_read;
  1033. while (size) {
  1034. int n = min(size, 8u);
  1035. size -= n;
  1036. if (mc->pos < mc->end)
  1037. goto read_cached;
  1038. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  1039. &ctxt->exception);
  1040. if (rc != X86EMUL_CONTINUE)
  1041. return rc;
  1042. mc->end += n;
  1043. read_cached:
  1044. memcpy(dest, mc->data + mc->pos, n);
  1045. mc->pos += n;
  1046. dest += n;
  1047. addr += n;
  1048. }
  1049. return X86EMUL_CONTINUE;
  1050. }
  1051. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1052. struct segmented_address addr,
  1053. void *data,
  1054. unsigned size)
  1055. {
  1056. int rc;
  1057. ulong linear;
  1058. rc = linearize(ctxt, addr, size, false, &linear);
  1059. if (rc != X86EMUL_CONTINUE)
  1060. return rc;
  1061. return read_emulated(ctxt, linear, data, size);
  1062. }
  1063. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1064. struct segmented_address addr,
  1065. const void *data,
  1066. unsigned size)
  1067. {
  1068. int rc;
  1069. ulong linear;
  1070. rc = linearize(ctxt, addr, size, true, &linear);
  1071. if (rc != X86EMUL_CONTINUE)
  1072. return rc;
  1073. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1074. &ctxt->exception);
  1075. }
  1076. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1077. struct segmented_address addr,
  1078. const void *orig_data, const void *data,
  1079. unsigned size)
  1080. {
  1081. int rc;
  1082. ulong linear;
  1083. rc = linearize(ctxt, addr, size, true, &linear);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. return rc;
  1086. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1087. size, &ctxt->exception);
  1088. }
  1089. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1090. unsigned int size, unsigned short port,
  1091. void *dest)
  1092. {
  1093. struct read_cache *rc = &ctxt->io_read;
  1094. if (rc->pos == rc->end) { /* refill pio read ahead */
  1095. unsigned int in_page, n;
  1096. unsigned int count = ctxt->rep_prefix ?
  1097. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1098. in_page = (ctxt->eflags & EFLG_DF) ?
  1099. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1100. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1101. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1102. count);
  1103. if (n == 0)
  1104. n = 1;
  1105. rc->pos = rc->end = 0;
  1106. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1107. return 0;
  1108. rc->end = n * size;
  1109. }
  1110. memcpy(dest, rc->data + rc->pos, size);
  1111. rc->pos += size;
  1112. return 1;
  1113. }
  1114. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1115. u16 index, struct desc_struct *desc)
  1116. {
  1117. struct desc_ptr dt;
  1118. ulong addr;
  1119. ctxt->ops->get_idt(ctxt, &dt);
  1120. if (dt.size < index * 8 + 7)
  1121. return emulate_gp(ctxt, index << 3 | 0x2);
  1122. addr = dt.address + index * 8;
  1123. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1124. &ctxt->exception);
  1125. }
  1126. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1127. u16 selector, struct desc_ptr *dt)
  1128. {
  1129. struct x86_emulate_ops *ops = ctxt->ops;
  1130. if (selector & 1 << 2) {
  1131. struct desc_struct desc;
  1132. u16 sel;
  1133. memset (dt, 0, sizeof *dt);
  1134. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1135. return;
  1136. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1137. dt->address = get_desc_base(&desc);
  1138. } else
  1139. ops->get_gdt(ctxt, dt);
  1140. }
  1141. /* allowed just for 8 bytes segments */
  1142. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1143. u16 selector, struct desc_struct *desc)
  1144. {
  1145. struct desc_ptr dt;
  1146. u16 index = selector >> 3;
  1147. ulong addr;
  1148. get_descriptor_table_ptr(ctxt, selector, &dt);
  1149. if (dt.size < index * 8 + 7)
  1150. return emulate_gp(ctxt, selector & 0xfffc);
  1151. addr = dt.address + index * 8;
  1152. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1153. &ctxt->exception);
  1154. }
  1155. /* allowed just for 8 bytes segments */
  1156. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1157. u16 selector, struct desc_struct *desc)
  1158. {
  1159. struct desc_ptr dt;
  1160. u16 index = selector >> 3;
  1161. ulong addr;
  1162. get_descriptor_table_ptr(ctxt, selector, &dt);
  1163. if (dt.size < index * 8 + 7)
  1164. return emulate_gp(ctxt, selector & 0xfffc);
  1165. addr = dt.address + index * 8;
  1166. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1167. &ctxt->exception);
  1168. }
  1169. /* Does not support long mode */
  1170. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1171. u16 selector, int seg)
  1172. {
  1173. struct desc_struct seg_desc;
  1174. u8 dpl, rpl, cpl;
  1175. unsigned err_vec = GP_VECTOR;
  1176. u32 err_code = 0;
  1177. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1178. int ret;
  1179. memset(&seg_desc, 0, sizeof seg_desc);
  1180. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1181. || ctxt->mode == X86EMUL_MODE_REAL) {
  1182. /* set real mode segment descriptor */
  1183. set_desc_base(&seg_desc, selector << 4);
  1184. set_desc_limit(&seg_desc, 0xffff);
  1185. seg_desc.type = 3;
  1186. seg_desc.p = 1;
  1187. seg_desc.s = 1;
  1188. if (ctxt->mode == X86EMUL_MODE_VM86)
  1189. seg_desc.dpl = 3;
  1190. goto load;
  1191. }
  1192. /* NULL selector is not valid for TR, CS and SS */
  1193. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1194. && null_selector)
  1195. goto exception;
  1196. /* TR should be in GDT only */
  1197. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1198. goto exception;
  1199. if (null_selector) /* for NULL selector skip all following checks */
  1200. goto load;
  1201. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1202. if (ret != X86EMUL_CONTINUE)
  1203. return ret;
  1204. err_code = selector & 0xfffc;
  1205. err_vec = GP_VECTOR;
  1206. /* can't load system descriptor into segment selecor */
  1207. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1208. goto exception;
  1209. if (!seg_desc.p) {
  1210. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1211. goto exception;
  1212. }
  1213. rpl = selector & 3;
  1214. dpl = seg_desc.dpl;
  1215. cpl = ctxt->ops->cpl(ctxt);
  1216. switch (seg) {
  1217. case VCPU_SREG_SS:
  1218. /*
  1219. * segment is not a writable data segment or segment
  1220. * selector's RPL != CPL or segment selector's RPL != CPL
  1221. */
  1222. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1223. goto exception;
  1224. break;
  1225. case VCPU_SREG_CS:
  1226. if (!(seg_desc.type & 8))
  1227. goto exception;
  1228. if (seg_desc.type & 4) {
  1229. /* conforming */
  1230. if (dpl > cpl)
  1231. goto exception;
  1232. } else {
  1233. /* nonconforming */
  1234. if (rpl > cpl || dpl != cpl)
  1235. goto exception;
  1236. }
  1237. /* CS(RPL) <- CPL */
  1238. selector = (selector & 0xfffc) | cpl;
  1239. break;
  1240. case VCPU_SREG_TR:
  1241. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1242. goto exception;
  1243. break;
  1244. case VCPU_SREG_LDTR:
  1245. if (seg_desc.s || seg_desc.type != 2)
  1246. goto exception;
  1247. break;
  1248. default: /* DS, ES, FS, or GS */
  1249. /*
  1250. * segment is not a data or readable code segment or
  1251. * ((segment is a data or nonconforming code segment)
  1252. * and (both RPL and CPL > DPL))
  1253. */
  1254. if ((seg_desc.type & 0xa) == 0x8 ||
  1255. (((seg_desc.type & 0xc) != 0xc) &&
  1256. (rpl > dpl && cpl > dpl)))
  1257. goto exception;
  1258. break;
  1259. }
  1260. if (seg_desc.s) {
  1261. /* mark segment as accessed */
  1262. seg_desc.type |= 1;
  1263. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1264. if (ret != X86EMUL_CONTINUE)
  1265. return ret;
  1266. }
  1267. load:
  1268. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1269. return X86EMUL_CONTINUE;
  1270. exception:
  1271. emulate_exception(ctxt, err_vec, err_code, true);
  1272. return X86EMUL_PROPAGATE_FAULT;
  1273. }
  1274. static void write_register_operand(struct operand *op)
  1275. {
  1276. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1277. switch (op->bytes) {
  1278. case 1:
  1279. *(u8 *)op->addr.reg = (u8)op->val;
  1280. break;
  1281. case 2:
  1282. *(u16 *)op->addr.reg = (u16)op->val;
  1283. break;
  1284. case 4:
  1285. *op->addr.reg = (u32)op->val;
  1286. break; /* 64b: zero-extend */
  1287. case 8:
  1288. *op->addr.reg = op->val;
  1289. break;
  1290. }
  1291. }
  1292. static int writeback(struct x86_emulate_ctxt *ctxt)
  1293. {
  1294. int rc;
  1295. switch (ctxt->dst.type) {
  1296. case OP_REG:
  1297. write_register_operand(&ctxt->dst);
  1298. break;
  1299. case OP_MEM:
  1300. if (ctxt->lock_prefix)
  1301. rc = segmented_cmpxchg(ctxt,
  1302. ctxt->dst.addr.mem,
  1303. &ctxt->dst.orig_val,
  1304. &ctxt->dst.val,
  1305. ctxt->dst.bytes);
  1306. else
  1307. rc = segmented_write(ctxt,
  1308. ctxt->dst.addr.mem,
  1309. &ctxt->dst.val,
  1310. ctxt->dst.bytes);
  1311. if (rc != X86EMUL_CONTINUE)
  1312. return rc;
  1313. break;
  1314. case OP_XMM:
  1315. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1316. break;
  1317. case OP_MM:
  1318. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1319. break;
  1320. case OP_NONE:
  1321. /* no writeback */
  1322. break;
  1323. default:
  1324. break;
  1325. }
  1326. return X86EMUL_CONTINUE;
  1327. }
  1328. static int em_push(struct x86_emulate_ctxt *ctxt)
  1329. {
  1330. struct segmented_address addr;
  1331. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1332. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1333. addr.seg = VCPU_SREG_SS;
  1334. /* Disable writeback. */
  1335. ctxt->dst.type = OP_NONE;
  1336. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1337. }
  1338. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1339. void *dest, int len)
  1340. {
  1341. int rc;
  1342. struct segmented_address addr;
  1343. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1344. addr.seg = VCPU_SREG_SS;
  1345. rc = segmented_read(ctxt, addr, dest, len);
  1346. if (rc != X86EMUL_CONTINUE)
  1347. return rc;
  1348. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1349. return rc;
  1350. }
  1351. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1352. {
  1353. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1354. }
  1355. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1356. void *dest, int len)
  1357. {
  1358. int rc;
  1359. unsigned long val, change_mask;
  1360. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1361. int cpl = ctxt->ops->cpl(ctxt);
  1362. rc = emulate_pop(ctxt, &val, len);
  1363. if (rc != X86EMUL_CONTINUE)
  1364. return rc;
  1365. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1366. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1367. switch(ctxt->mode) {
  1368. case X86EMUL_MODE_PROT64:
  1369. case X86EMUL_MODE_PROT32:
  1370. case X86EMUL_MODE_PROT16:
  1371. if (cpl == 0)
  1372. change_mask |= EFLG_IOPL;
  1373. if (cpl <= iopl)
  1374. change_mask |= EFLG_IF;
  1375. break;
  1376. case X86EMUL_MODE_VM86:
  1377. if (iopl < 3)
  1378. return emulate_gp(ctxt, 0);
  1379. change_mask |= EFLG_IF;
  1380. break;
  1381. default: /* real mode */
  1382. change_mask |= (EFLG_IOPL | EFLG_IF);
  1383. break;
  1384. }
  1385. *(unsigned long *)dest =
  1386. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1387. return rc;
  1388. }
  1389. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1390. {
  1391. ctxt->dst.type = OP_REG;
  1392. ctxt->dst.addr.reg = &ctxt->eflags;
  1393. ctxt->dst.bytes = ctxt->op_bytes;
  1394. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1395. }
  1396. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1397. {
  1398. int seg = ctxt->src2.val;
  1399. ctxt->src.val = get_segment_selector(ctxt, seg);
  1400. return em_push(ctxt);
  1401. }
  1402. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1403. {
  1404. int seg = ctxt->src2.val;
  1405. unsigned long selector;
  1406. int rc;
  1407. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1408. if (rc != X86EMUL_CONTINUE)
  1409. return rc;
  1410. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1411. return rc;
  1412. }
  1413. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1414. {
  1415. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1416. int rc = X86EMUL_CONTINUE;
  1417. int reg = VCPU_REGS_RAX;
  1418. while (reg <= VCPU_REGS_RDI) {
  1419. (reg == VCPU_REGS_RSP) ?
  1420. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1421. rc = em_push(ctxt);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. ++reg;
  1425. }
  1426. return rc;
  1427. }
  1428. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1429. {
  1430. ctxt->src.val = (unsigned long)ctxt->eflags;
  1431. return em_push(ctxt);
  1432. }
  1433. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1434. {
  1435. int rc = X86EMUL_CONTINUE;
  1436. int reg = VCPU_REGS_RDI;
  1437. while (reg >= VCPU_REGS_RAX) {
  1438. if (reg == VCPU_REGS_RSP) {
  1439. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1440. ctxt->op_bytes);
  1441. --reg;
  1442. }
  1443. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. break;
  1446. --reg;
  1447. }
  1448. return rc;
  1449. }
  1450. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1451. {
  1452. struct x86_emulate_ops *ops = ctxt->ops;
  1453. int rc;
  1454. struct desc_ptr dt;
  1455. gva_t cs_addr;
  1456. gva_t eip_addr;
  1457. u16 cs, eip;
  1458. /* TODO: Add limit checks */
  1459. ctxt->src.val = ctxt->eflags;
  1460. rc = em_push(ctxt);
  1461. if (rc != X86EMUL_CONTINUE)
  1462. return rc;
  1463. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1464. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1465. rc = em_push(ctxt);
  1466. if (rc != X86EMUL_CONTINUE)
  1467. return rc;
  1468. ctxt->src.val = ctxt->_eip;
  1469. rc = em_push(ctxt);
  1470. if (rc != X86EMUL_CONTINUE)
  1471. return rc;
  1472. ops->get_idt(ctxt, &dt);
  1473. eip_addr = dt.address + (irq << 2);
  1474. cs_addr = dt.address + (irq << 2) + 2;
  1475. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1476. if (rc != X86EMUL_CONTINUE)
  1477. return rc;
  1478. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1479. if (rc != X86EMUL_CONTINUE)
  1480. return rc;
  1481. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1482. if (rc != X86EMUL_CONTINUE)
  1483. return rc;
  1484. ctxt->_eip = eip;
  1485. return rc;
  1486. }
  1487. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1488. {
  1489. switch(ctxt->mode) {
  1490. case X86EMUL_MODE_REAL:
  1491. return emulate_int_real(ctxt, irq);
  1492. case X86EMUL_MODE_VM86:
  1493. case X86EMUL_MODE_PROT16:
  1494. case X86EMUL_MODE_PROT32:
  1495. case X86EMUL_MODE_PROT64:
  1496. default:
  1497. /* Protected mode interrupts unimplemented yet */
  1498. return X86EMUL_UNHANDLEABLE;
  1499. }
  1500. }
  1501. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. int rc = X86EMUL_CONTINUE;
  1504. unsigned long temp_eip = 0;
  1505. unsigned long temp_eflags = 0;
  1506. unsigned long cs = 0;
  1507. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1508. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1509. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1510. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1511. /* TODO: Add stack limit check */
  1512. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1513. if (rc != X86EMUL_CONTINUE)
  1514. return rc;
  1515. if (temp_eip & ~0xffff)
  1516. return emulate_gp(ctxt, 0);
  1517. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1518. if (rc != X86EMUL_CONTINUE)
  1519. return rc;
  1520. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1521. if (rc != X86EMUL_CONTINUE)
  1522. return rc;
  1523. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1524. if (rc != X86EMUL_CONTINUE)
  1525. return rc;
  1526. ctxt->_eip = temp_eip;
  1527. if (ctxt->op_bytes == 4)
  1528. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1529. else if (ctxt->op_bytes == 2) {
  1530. ctxt->eflags &= ~0xffff;
  1531. ctxt->eflags |= temp_eflags;
  1532. }
  1533. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1534. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1535. return rc;
  1536. }
  1537. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1538. {
  1539. switch(ctxt->mode) {
  1540. case X86EMUL_MODE_REAL:
  1541. return emulate_iret_real(ctxt);
  1542. case X86EMUL_MODE_VM86:
  1543. case X86EMUL_MODE_PROT16:
  1544. case X86EMUL_MODE_PROT32:
  1545. case X86EMUL_MODE_PROT64:
  1546. default:
  1547. /* iret from protected mode unimplemented yet */
  1548. return X86EMUL_UNHANDLEABLE;
  1549. }
  1550. }
  1551. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1552. {
  1553. int rc;
  1554. unsigned short sel;
  1555. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1556. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. return rc;
  1559. ctxt->_eip = 0;
  1560. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1561. return X86EMUL_CONTINUE;
  1562. }
  1563. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1564. {
  1565. switch (ctxt->modrm_reg) {
  1566. case 0: /* rol */
  1567. emulate_2op_SrcB(ctxt, "rol");
  1568. break;
  1569. case 1: /* ror */
  1570. emulate_2op_SrcB(ctxt, "ror");
  1571. break;
  1572. case 2: /* rcl */
  1573. emulate_2op_SrcB(ctxt, "rcl");
  1574. break;
  1575. case 3: /* rcr */
  1576. emulate_2op_SrcB(ctxt, "rcr");
  1577. break;
  1578. case 4: /* sal/shl */
  1579. case 6: /* sal/shl */
  1580. emulate_2op_SrcB(ctxt, "sal");
  1581. break;
  1582. case 5: /* shr */
  1583. emulate_2op_SrcB(ctxt, "shr");
  1584. break;
  1585. case 7: /* sar */
  1586. emulate_2op_SrcB(ctxt, "sar");
  1587. break;
  1588. }
  1589. return X86EMUL_CONTINUE;
  1590. }
  1591. static int em_not(struct x86_emulate_ctxt *ctxt)
  1592. {
  1593. ctxt->dst.val = ~ctxt->dst.val;
  1594. return X86EMUL_CONTINUE;
  1595. }
  1596. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1597. {
  1598. emulate_1op(ctxt, "neg");
  1599. return X86EMUL_CONTINUE;
  1600. }
  1601. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1602. {
  1603. u8 ex = 0;
  1604. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1605. return X86EMUL_CONTINUE;
  1606. }
  1607. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1608. {
  1609. u8 ex = 0;
  1610. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1611. return X86EMUL_CONTINUE;
  1612. }
  1613. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1614. {
  1615. u8 de = 0;
  1616. emulate_1op_rax_rdx(ctxt, "div", de);
  1617. if (de)
  1618. return emulate_de(ctxt);
  1619. return X86EMUL_CONTINUE;
  1620. }
  1621. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1622. {
  1623. u8 de = 0;
  1624. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1625. if (de)
  1626. return emulate_de(ctxt);
  1627. return X86EMUL_CONTINUE;
  1628. }
  1629. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1630. {
  1631. int rc = X86EMUL_CONTINUE;
  1632. switch (ctxt->modrm_reg) {
  1633. case 0: /* inc */
  1634. emulate_1op(ctxt, "inc");
  1635. break;
  1636. case 1: /* dec */
  1637. emulate_1op(ctxt, "dec");
  1638. break;
  1639. case 2: /* call near abs */ {
  1640. long int old_eip;
  1641. old_eip = ctxt->_eip;
  1642. ctxt->_eip = ctxt->src.val;
  1643. ctxt->src.val = old_eip;
  1644. rc = em_push(ctxt);
  1645. break;
  1646. }
  1647. case 4: /* jmp abs */
  1648. ctxt->_eip = ctxt->src.val;
  1649. break;
  1650. case 5: /* jmp far */
  1651. rc = em_jmp_far(ctxt);
  1652. break;
  1653. case 6: /* push */
  1654. rc = em_push(ctxt);
  1655. break;
  1656. }
  1657. return rc;
  1658. }
  1659. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. u64 old = ctxt->dst.orig_val64;
  1662. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1663. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1664. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1665. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1666. ctxt->eflags &= ~EFLG_ZF;
  1667. } else {
  1668. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1669. (u32) ctxt->regs[VCPU_REGS_RBX];
  1670. ctxt->eflags |= EFLG_ZF;
  1671. }
  1672. return X86EMUL_CONTINUE;
  1673. }
  1674. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. ctxt->dst.type = OP_REG;
  1677. ctxt->dst.addr.reg = &ctxt->_eip;
  1678. ctxt->dst.bytes = ctxt->op_bytes;
  1679. return em_pop(ctxt);
  1680. }
  1681. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. int rc;
  1684. unsigned long cs;
  1685. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1686. if (rc != X86EMUL_CONTINUE)
  1687. return rc;
  1688. if (ctxt->op_bytes == 4)
  1689. ctxt->_eip = (u32)ctxt->_eip;
  1690. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1691. if (rc != X86EMUL_CONTINUE)
  1692. return rc;
  1693. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1694. return rc;
  1695. }
  1696. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1697. {
  1698. /* Save real source value, then compare EAX against destination. */
  1699. ctxt->src.orig_val = ctxt->src.val;
  1700. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1701. emulate_2op_SrcV(ctxt, "cmp");
  1702. if (ctxt->eflags & EFLG_ZF) {
  1703. /* Success: write back to memory. */
  1704. ctxt->dst.val = ctxt->src.orig_val;
  1705. } else {
  1706. /* Failure: write the value we saw to EAX. */
  1707. ctxt->dst.type = OP_REG;
  1708. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1709. }
  1710. return X86EMUL_CONTINUE;
  1711. }
  1712. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1713. {
  1714. int seg = ctxt->src2.val;
  1715. unsigned short sel;
  1716. int rc;
  1717. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1718. rc = load_segment_descriptor(ctxt, sel, seg);
  1719. if (rc != X86EMUL_CONTINUE)
  1720. return rc;
  1721. ctxt->dst.val = ctxt->src.val;
  1722. return rc;
  1723. }
  1724. static void
  1725. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1726. struct desc_struct *cs, struct desc_struct *ss)
  1727. {
  1728. u16 selector;
  1729. memset(cs, 0, sizeof(struct desc_struct));
  1730. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1731. memset(ss, 0, sizeof(struct desc_struct));
  1732. cs->l = 0; /* will be adjusted later */
  1733. set_desc_base(cs, 0); /* flat segment */
  1734. cs->g = 1; /* 4kb granularity */
  1735. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1736. cs->type = 0x0b; /* Read, Execute, Accessed */
  1737. cs->s = 1;
  1738. cs->dpl = 0; /* will be adjusted later */
  1739. cs->p = 1;
  1740. cs->d = 1;
  1741. set_desc_base(ss, 0); /* flat segment */
  1742. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1743. ss->g = 1; /* 4kb granularity */
  1744. ss->s = 1;
  1745. ss->type = 0x03; /* Read/Write, Accessed */
  1746. ss->d = 1; /* 32bit stack segment */
  1747. ss->dpl = 0;
  1748. ss->p = 1;
  1749. }
  1750. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1751. {
  1752. u32 eax, ebx, ecx, edx;
  1753. eax = ecx = 0;
  1754. return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
  1755. && ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1756. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1757. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1758. }
  1759. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1760. {
  1761. struct x86_emulate_ops *ops = ctxt->ops;
  1762. u32 eax, ebx, ecx, edx;
  1763. /*
  1764. * syscall should always be enabled in longmode - so only become
  1765. * vendor specific (cpuid) if other modes are active...
  1766. */
  1767. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1768. return true;
  1769. eax = 0x00000000;
  1770. ecx = 0x00000000;
  1771. if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
  1772. /*
  1773. * Intel ("GenuineIntel")
  1774. * remark: Intel CPUs only support "syscall" in 64bit
  1775. * longmode. Also an 64bit guest with a
  1776. * 32bit compat-app running will #UD !! While this
  1777. * behaviour can be fixed (by emulating) into AMD
  1778. * response - CPUs of AMD can't behave like Intel.
  1779. */
  1780. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1781. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1782. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1783. return false;
  1784. /* AMD ("AuthenticAMD") */
  1785. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1786. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1787. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1788. return true;
  1789. /* AMD ("AMDisbetter!") */
  1790. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1791. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1792. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1793. return true;
  1794. }
  1795. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1796. return false;
  1797. }
  1798. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1799. {
  1800. struct x86_emulate_ops *ops = ctxt->ops;
  1801. struct desc_struct cs, ss;
  1802. u64 msr_data;
  1803. u16 cs_sel, ss_sel;
  1804. u64 efer = 0;
  1805. /* syscall is not available in real mode */
  1806. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1807. ctxt->mode == X86EMUL_MODE_VM86)
  1808. return emulate_ud(ctxt);
  1809. if (!(em_syscall_is_enabled(ctxt)))
  1810. return emulate_ud(ctxt);
  1811. ops->get_msr(ctxt, MSR_EFER, &efer);
  1812. setup_syscalls_segments(ctxt, &cs, &ss);
  1813. if (!(efer & EFER_SCE))
  1814. return emulate_ud(ctxt);
  1815. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1816. msr_data >>= 32;
  1817. cs_sel = (u16)(msr_data & 0xfffc);
  1818. ss_sel = (u16)(msr_data + 8);
  1819. if (efer & EFER_LMA) {
  1820. cs.d = 0;
  1821. cs.l = 1;
  1822. }
  1823. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1824. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1825. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1826. if (efer & EFER_LMA) {
  1827. #ifdef CONFIG_X86_64
  1828. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1829. ops->get_msr(ctxt,
  1830. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1831. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1832. ctxt->_eip = msr_data;
  1833. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1834. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1835. #endif
  1836. } else {
  1837. /* legacy mode */
  1838. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1839. ctxt->_eip = (u32)msr_data;
  1840. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1841. }
  1842. return X86EMUL_CONTINUE;
  1843. }
  1844. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1845. {
  1846. struct x86_emulate_ops *ops = ctxt->ops;
  1847. struct desc_struct cs, ss;
  1848. u64 msr_data;
  1849. u16 cs_sel, ss_sel;
  1850. u64 efer = 0;
  1851. ops->get_msr(ctxt, MSR_EFER, &efer);
  1852. /* inject #GP if in real mode */
  1853. if (ctxt->mode == X86EMUL_MODE_REAL)
  1854. return emulate_gp(ctxt, 0);
  1855. /*
  1856. * Not recognized on AMD in compat mode (but is recognized in legacy
  1857. * mode).
  1858. */
  1859. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1860. && !vendor_intel(ctxt))
  1861. return emulate_ud(ctxt);
  1862. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1863. * Therefore, we inject an #UD.
  1864. */
  1865. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1866. return emulate_ud(ctxt);
  1867. setup_syscalls_segments(ctxt, &cs, &ss);
  1868. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1869. switch (ctxt->mode) {
  1870. case X86EMUL_MODE_PROT32:
  1871. if ((msr_data & 0xfffc) == 0x0)
  1872. return emulate_gp(ctxt, 0);
  1873. break;
  1874. case X86EMUL_MODE_PROT64:
  1875. if (msr_data == 0x0)
  1876. return emulate_gp(ctxt, 0);
  1877. break;
  1878. }
  1879. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1880. cs_sel = (u16)msr_data;
  1881. cs_sel &= ~SELECTOR_RPL_MASK;
  1882. ss_sel = cs_sel + 8;
  1883. ss_sel &= ~SELECTOR_RPL_MASK;
  1884. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1885. cs.d = 0;
  1886. cs.l = 1;
  1887. }
  1888. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1889. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1890. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1891. ctxt->_eip = msr_data;
  1892. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1893. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1894. return X86EMUL_CONTINUE;
  1895. }
  1896. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1897. {
  1898. struct x86_emulate_ops *ops = ctxt->ops;
  1899. struct desc_struct cs, ss;
  1900. u64 msr_data;
  1901. int usermode;
  1902. u16 cs_sel = 0, ss_sel = 0;
  1903. /* inject #GP if in real mode or Virtual 8086 mode */
  1904. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1905. ctxt->mode == X86EMUL_MODE_VM86)
  1906. return emulate_gp(ctxt, 0);
  1907. setup_syscalls_segments(ctxt, &cs, &ss);
  1908. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1909. usermode = X86EMUL_MODE_PROT64;
  1910. else
  1911. usermode = X86EMUL_MODE_PROT32;
  1912. cs.dpl = 3;
  1913. ss.dpl = 3;
  1914. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1915. switch (usermode) {
  1916. case X86EMUL_MODE_PROT32:
  1917. cs_sel = (u16)(msr_data + 16);
  1918. if ((msr_data & 0xfffc) == 0x0)
  1919. return emulate_gp(ctxt, 0);
  1920. ss_sel = (u16)(msr_data + 24);
  1921. break;
  1922. case X86EMUL_MODE_PROT64:
  1923. cs_sel = (u16)(msr_data + 32);
  1924. if (msr_data == 0x0)
  1925. return emulate_gp(ctxt, 0);
  1926. ss_sel = cs_sel + 8;
  1927. cs.d = 0;
  1928. cs.l = 1;
  1929. break;
  1930. }
  1931. cs_sel |= SELECTOR_RPL_MASK;
  1932. ss_sel |= SELECTOR_RPL_MASK;
  1933. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1934. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1935. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1936. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1937. return X86EMUL_CONTINUE;
  1938. }
  1939. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1940. {
  1941. int iopl;
  1942. if (ctxt->mode == X86EMUL_MODE_REAL)
  1943. return false;
  1944. if (ctxt->mode == X86EMUL_MODE_VM86)
  1945. return true;
  1946. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1947. return ctxt->ops->cpl(ctxt) > iopl;
  1948. }
  1949. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1950. u16 port, u16 len)
  1951. {
  1952. struct x86_emulate_ops *ops = ctxt->ops;
  1953. struct desc_struct tr_seg;
  1954. u32 base3;
  1955. int r;
  1956. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1957. unsigned mask = (1 << len) - 1;
  1958. unsigned long base;
  1959. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1960. if (!tr_seg.p)
  1961. return false;
  1962. if (desc_limit_scaled(&tr_seg) < 103)
  1963. return false;
  1964. base = get_desc_base(&tr_seg);
  1965. #ifdef CONFIG_X86_64
  1966. base |= ((u64)base3) << 32;
  1967. #endif
  1968. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1969. if (r != X86EMUL_CONTINUE)
  1970. return false;
  1971. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1972. return false;
  1973. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1974. if (r != X86EMUL_CONTINUE)
  1975. return false;
  1976. if ((perm >> bit_idx) & mask)
  1977. return false;
  1978. return true;
  1979. }
  1980. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1981. u16 port, u16 len)
  1982. {
  1983. if (ctxt->perm_ok)
  1984. return true;
  1985. if (emulator_bad_iopl(ctxt))
  1986. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1987. return false;
  1988. ctxt->perm_ok = true;
  1989. return true;
  1990. }
  1991. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1992. struct tss_segment_16 *tss)
  1993. {
  1994. tss->ip = ctxt->_eip;
  1995. tss->flag = ctxt->eflags;
  1996. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1997. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1998. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1999. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2000. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2001. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2002. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2003. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2004. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2005. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2006. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2007. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2008. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2009. }
  2010. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2011. struct tss_segment_16 *tss)
  2012. {
  2013. int ret;
  2014. ctxt->_eip = tss->ip;
  2015. ctxt->eflags = tss->flag | 2;
  2016. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2017. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2018. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2019. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2020. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2021. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2022. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2023. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2024. /*
  2025. * SDM says that segment selectors are loaded before segment
  2026. * descriptors
  2027. */
  2028. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2029. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2030. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2031. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2032. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2033. /*
  2034. * Now load segment descriptors. If fault happenes at this stage
  2035. * it is handled in a context of new task
  2036. */
  2037. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2038. if (ret != X86EMUL_CONTINUE)
  2039. return ret;
  2040. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2041. if (ret != X86EMUL_CONTINUE)
  2042. return ret;
  2043. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2044. if (ret != X86EMUL_CONTINUE)
  2045. return ret;
  2046. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2047. if (ret != X86EMUL_CONTINUE)
  2048. return ret;
  2049. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2050. if (ret != X86EMUL_CONTINUE)
  2051. return ret;
  2052. return X86EMUL_CONTINUE;
  2053. }
  2054. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2055. u16 tss_selector, u16 old_tss_sel,
  2056. ulong old_tss_base, struct desc_struct *new_desc)
  2057. {
  2058. struct x86_emulate_ops *ops = ctxt->ops;
  2059. struct tss_segment_16 tss_seg;
  2060. int ret;
  2061. u32 new_tss_base = get_desc_base(new_desc);
  2062. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2063. &ctxt->exception);
  2064. if (ret != X86EMUL_CONTINUE)
  2065. /* FIXME: need to provide precise fault address */
  2066. return ret;
  2067. save_state_to_tss16(ctxt, &tss_seg);
  2068. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2069. &ctxt->exception);
  2070. if (ret != X86EMUL_CONTINUE)
  2071. /* FIXME: need to provide precise fault address */
  2072. return ret;
  2073. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2074. &ctxt->exception);
  2075. if (ret != X86EMUL_CONTINUE)
  2076. /* FIXME: need to provide precise fault address */
  2077. return ret;
  2078. if (old_tss_sel != 0xffff) {
  2079. tss_seg.prev_task_link = old_tss_sel;
  2080. ret = ops->write_std(ctxt, new_tss_base,
  2081. &tss_seg.prev_task_link,
  2082. sizeof tss_seg.prev_task_link,
  2083. &ctxt->exception);
  2084. if (ret != X86EMUL_CONTINUE)
  2085. /* FIXME: need to provide precise fault address */
  2086. return ret;
  2087. }
  2088. return load_state_from_tss16(ctxt, &tss_seg);
  2089. }
  2090. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2091. struct tss_segment_32 *tss)
  2092. {
  2093. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2094. tss->eip = ctxt->_eip;
  2095. tss->eflags = ctxt->eflags;
  2096. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2097. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2098. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2099. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2100. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2101. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2102. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2103. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2104. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2105. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2106. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2107. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2108. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2109. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2110. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2111. }
  2112. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2113. struct tss_segment_32 *tss)
  2114. {
  2115. int ret;
  2116. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2117. return emulate_gp(ctxt, 0);
  2118. ctxt->_eip = tss->eip;
  2119. ctxt->eflags = tss->eflags | 2;
  2120. /* General purpose registers */
  2121. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2122. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2123. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2124. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2125. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2126. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2127. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2128. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2129. /*
  2130. * SDM says that segment selectors are loaded before segment
  2131. * descriptors
  2132. */
  2133. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2134. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2135. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2136. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2137. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2138. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2139. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2140. /*
  2141. * If we're switching between Protected Mode and VM86, we need to make
  2142. * sure to update the mode before loading the segment descriptors so
  2143. * that the selectors are interpreted correctly.
  2144. *
  2145. * Need to get rflags to the vcpu struct immediately because it
  2146. * influences the CPL which is checked at least when loading the segment
  2147. * descriptors and when pushing an error code to the new kernel stack.
  2148. *
  2149. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2150. */
  2151. if (ctxt->eflags & X86_EFLAGS_VM)
  2152. ctxt->mode = X86EMUL_MODE_VM86;
  2153. else
  2154. ctxt->mode = X86EMUL_MODE_PROT32;
  2155. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2156. /*
  2157. * Now load segment descriptors. If fault happenes at this stage
  2158. * it is handled in a context of new task
  2159. */
  2160. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2161. if (ret != X86EMUL_CONTINUE)
  2162. return ret;
  2163. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2164. if (ret != X86EMUL_CONTINUE)
  2165. return ret;
  2166. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2167. if (ret != X86EMUL_CONTINUE)
  2168. return ret;
  2169. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2170. if (ret != X86EMUL_CONTINUE)
  2171. return ret;
  2172. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2173. if (ret != X86EMUL_CONTINUE)
  2174. return ret;
  2175. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2176. if (ret != X86EMUL_CONTINUE)
  2177. return ret;
  2178. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2179. if (ret != X86EMUL_CONTINUE)
  2180. return ret;
  2181. return X86EMUL_CONTINUE;
  2182. }
  2183. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2184. u16 tss_selector, u16 old_tss_sel,
  2185. ulong old_tss_base, struct desc_struct *new_desc)
  2186. {
  2187. struct x86_emulate_ops *ops = ctxt->ops;
  2188. struct tss_segment_32 tss_seg;
  2189. int ret;
  2190. u32 new_tss_base = get_desc_base(new_desc);
  2191. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2192. &ctxt->exception);
  2193. if (ret != X86EMUL_CONTINUE)
  2194. /* FIXME: need to provide precise fault address */
  2195. return ret;
  2196. save_state_to_tss32(ctxt, &tss_seg);
  2197. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2198. &ctxt->exception);
  2199. if (ret != X86EMUL_CONTINUE)
  2200. /* FIXME: need to provide precise fault address */
  2201. return ret;
  2202. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2203. &ctxt->exception);
  2204. if (ret != X86EMUL_CONTINUE)
  2205. /* FIXME: need to provide precise fault address */
  2206. return ret;
  2207. if (old_tss_sel != 0xffff) {
  2208. tss_seg.prev_task_link = old_tss_sel;
  2209. ret = ops->write_std(ctxt, new_tss_base,
  2210. &tss_seg.prev_task_link,
  2211. sizeof tss_seg.prev_task_link,
  2212. &ctxt->exception);
  2213. if (ret != X86EMUL_CONTINUE)
  2214. /* FIXME: need to provide precise fault address */
  2215. return ret;
  2216. }
  2217. return load_state_from_tss32(ctxt, &tss_seg);
  2218. }
  2219. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2220. u16 tss_selector, int idt_index, int reason,
  2221. bool has_error_code, u32 error_code)
  2222. {
  2223. struct x86_emulate_ops *ops = ctxt->ops;
  2224. struct desc_struct curr_tss_desc, next_tss_desc;
  2225. int ret;
  2226. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2227. ulong old_tss_base =
  2228. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2229. u32 desc_limit;
  2230. /* FIXME: old_tss_base == ~0 ? */
  2231. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2232. if (ret != X86EMUL_CONTINUE)
  2233. return ret;
  2234. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2235. if (ret != X86EMUL_CONTINUE)
  2236. return ret;
  2237. /* FIXME: check that next_tss_desc is tss */
  2238. /*
  2239. * Check privileges. The three cases are task switch caused by...
  2240. *
  2241. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2242. * 2. Exception/IRQ/iret: No check is performed
  2243. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2244. */
  2245. if (reason == TASK_SWITCH_GATE) {
  2246. if (idt_index != -1) {
  2247. /* Software interrupts */
  2248. struct desc_struct task_gate_desc;
  2249. int dpl;
  2250. ret = read_interrupt_descriptor(ctxt, idt_index,
  2251. &task_gate_desc);
  2252. if (ret != X86EMUL_CONTINUE)
  2253. return ret;
  2254. dpl = task_gate_desc.dpl;
  2255. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2256. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2257. }
  2258. } else if (reason != TASK_SWITCH_IRET) {
  2259. int dpl = next_tss_desc.dpl;
  2260. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2261. return emulate_gp(ctxt, tss_selector);
  2262. }
  2263. desc_limit = desc_limit_scaled(&next_tss_desc);
  2264. if (!next_tss_desc.p ||
  2265. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2266. desc_limit < 0x2b)) {
  2267. emulate_ts(ctxt, tss_selector & 0xfffc);
  2268. return X86EMUL_PROPAGATE_FAULT;
  2269. }
  2270. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2271. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2272. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2273. }
  2274. if (reason == TASK_SWITCH_IRET)
  2275. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2276. /* set back link to prev task only if NT bit is set in eflags
  2277. note that old_tss_sel is not used afetr this point */
  2278. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2279. old_tss_sel = 0xffff;
  2280. if (next_tss_desc.type & 8)
  2281. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2282. old_tss_base, &next_tss_desc);
  2283. else
  2284. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2285. old_tss_base, &next_tss_desc);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. return ret;
  2288. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2289. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2290. if (reason != TASK_SWITCH_IRET) {
  2291. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2292. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2293. }
  2294. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2295. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2296. if (has_error_code) {
  2297. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2298. ctxt->lock_prefix = 0;
  2299. ctxt->src.val = (unsigned long) error_code;
  2300. ret = em_push(ctxt);
  2301. }
  2302. return ret;
  2303. }
  2304. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2305. u16 tss_selector, int idt_index, int reason,
  2306. bool has_error_code, u32 error_code)
  2307. {
  2308. int rc;
  2309. ctxt->_eip = ctxt->eip;
  2310. ctxt->dst.type = OP_NONE;
  2311. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2312. has_error_code, error_code);
  2313. if (rc == X86EMUL_CONTINUE)
  2314. ctxt->eip = ctxt->_eip;
  2315. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2316. }
  2317. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2318. int reg, struct operand *op)
  2319. {
  2320. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2321. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2322. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2323. op->addr.mem.seg = seg;
  2324. }
  2325. static int em_das(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. u8 al, old_al;
  2328. bool af, cf, old_cf;
  2329. cf = ctxt->eflags & X86_EFLAGS_CF;
  2330. al = ctxt->dst.val;
  2331. old_al = al;
  2332. old_cf = cf;
  2333. cf = false;
  2334. af = ctxt->eflags & X86_EFLAGS_AF;
  2335. if ((al & 0x0f) > 9 || af) {
  2336. al -= 6;
  2337. cf = old_cf | (al >= 250);
  2338. af = true;
  2339. } else {
  2340. af = false;
  2341. }
  2342. if (old_al > 0x99 || old_cf) {
  2343. al -= 0x60;
  2344. cf = true;
  2345. }
  2346. ctxt->dst.val = al;
  2347. /* Set PF, ZF, SF */
  2348. ctxt->src.type = OP_IMM;
  2349. ctxt->src.val = 0;
  2350. ctxt->src.bytes = 1;
  2351. emulate_2op_SrcV(ctxt, "or");
  2352. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2353. if (cf)
  2354. ctxt->eflags |= X86_EFLAGS_CF;
  2355. if (af)
  2356. ctxt->eflags |= X86_EFLAGS_AF;
  2357. return X86EMUL_CONTINUE;
  2358. }
  2359. static int em_call(struct x86_emulate_ctxt *ctxt)
  2360. {
  2361. long rel = ctxt->src.val;
  2362. ctxt->src.val = (unsigned long)ctxt->_eip;
  2363. jmp_rel(ctxt, rel);
  2364. return em_push(ctxt);
  2365. }
  2366. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2367. {
  2368. u16 sel, old_cs;
  2369. ulong old_eip;
  2370. int rc;
  2371. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2372. old_eip = ctxt->_eip;
  2373. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2374. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2375. return X86EMUL_CONTINUE;
  2376. ctxt->_eip = 0;
  2377. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2378. ctxt->src.val = old_cs;
  2379. rc = em_push(ctxt);
  2380. if (rc != X86EMUL_CONTINUE)
  2381. return rc;
  2382. ctxt->src.val = old_eip;
  2383. return em_push(ctxt);
  2384. }
  2385. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. int rc;
  2388. ctxt->dst.type = OP_REG;
  2389. ctxt->dst.addr.reg = &ctxt->_eip;
  2390. ctxt->dst.bytes = ctxt->op_bytes;
  2391. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2392. if (rc != X86EMUL_CONTINUE)
  2393. return rc;
  2394. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2395. return X86EMUL_CONTINUE;
  2396. }
  2397. static int em_add(struct x86_emulate_ctxt *ctxt)
  2398. {
  2399. emulate_2op_SrcV(ctxt, "add");
  2400. return X86EMUL_CONTINUE;
  2401. }
  2402. static int em_or(struct x86_emulate_ctxt *ctxt)
  2403. {
  2404. emulate_2op_SrcV(ctxt, "or");
  2405. return X86EMUL_CONTINUE;
  2406. }
  2407. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2408. {
  2409. emulate_2op_SrcV(ctxt, "adc");
  2410. return X86EMUL_CONTINUE;
  2411. }
  2412. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2413. {
  2414. emulate_2op_SrcV(ctxt, "sbb");
  2415. return X86EMUL_CONTINUE;
  2416. }
  2417. static int em_and(struct x86_emulate_ctxt *ctxt)
  2418. {
  2419. emulate_2op_SrcV(ctxt, "and");
  2420. return X86EMUL_CONTINUE;
  2421. }
  2422. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2423. {
  2424. emulate_2op_SrcV(ctxt, "sub");
  2425. return X86EMUL_CONTINUE;
  2426. }
  2427. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2428. {
  2429. emulate_2op_SrcV(ctxt, "xor");
  2430. return X86EMUL_CONTINUE;
  2431. }
  2432. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2433. {
  2434. emulate_2op_SrcV(ctxt, "cmp");
  2435. /* Disable writeback. */
  2436. ctxt->dst.type = OP_NONE;
  2437. return X86EMUL_CONTINUE;
  2438. }
  2439. static int em_test(struct x86_emulate_ctxt *ctxt)
  2440. {
  2441. emulate_2op_SrcV(ctxt, "test");
  2442. /* Disable writeback. */
  2443. ctxt->dst.type = OP_NONE;
  2444. return X86EMUL_CONTINUE;
  2445. }
  2446. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2447. {
  2448. /* Write back the register source. */
  2449. ctxt->src.val = ctxt->dst.val;
  2450. write_register_operand(&ctxt->src);
  2451. /* Write back the memory destination with implicit LOCK prefix. */
  2452. ctxt->dst.val = ctxt->src.orig_val;
  2453. ctxt->lock_prefix = 1;
  2454. return X86EMUL_CONTINUE;
  2455. }
  2456. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2457. {
  2458. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2459. return X86EMUL_CONTINUE;
  2460. }
  2461. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2462. {
  2463. ctxt->dst.val = ctxt->src2.val;
  2464. return em_imul(ctxt);
  2465. }
  2466. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2467. {
  2468. ctxt->dst.type = OP_REG;
  2469. ctxt->dst.bytes = ctxt->src.bytes;
  2470. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2471. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2472. return X86EMUL_CONTINUE;
  2473. }
  2474. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2475. {
  2476. u64 tsc = 0;
  2477. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2478. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2479. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2480. return X86EMUL_CONTINUE;
  2481. }
  2482. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2483. {
  2484. u64 pmc;
  2485. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2486. return emulate_gp(ctxt, 0);
  2487. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2488. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2489. return X86EMUL_CONTINUE;
  2490. }
  2491. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2499. return emulate_gp(ctxt, 0);
  2500. /* Disable writeback. */
  2501. ctxt->dst.type = OP_NONE;
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. unsigned long val;
  2507. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2508. val = ctxt->src.val & ~0ULL;
  2509. else
  2510. val = ctxt->src.val & ~0U;
  2511. /* #UD condition is already handled. */
  2512. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2513. return emulate_gp(ctxt, 0);
  2514. /* Disable writeback. */
  2515. ctxt->dst.type = OP_NONE;
  2516. return X86EMUL_CONTINUE;
  2517. }
  2518. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2519. {
  2520. u64 msr_data;
  2521. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2522. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2523. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2524. return emulate_gp(ctxt, 0);
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. u64 msr_data;
  2530. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2531. return emulate_gp(ctxt, 0);
  2532. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2533. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2534. return X86EMUL_CONTINUE;
  2535. }
  2536. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2537. {
  2538. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2539. return emulate_ud(ctxt);
  2540. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2541. return X86EMUL_CONTINUE;
  2542. }
  2543. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2544. {
  2545. u16 sel = ctxt->src.val;
  2546. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2547. return emulate_ud(ctxt);
  2548. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2549. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2550. /* Disable writeback. */
  2551. ctxt->dst.type = OP_NONE;
  2552. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2553. }
  2554. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2555. {
  2556. int rc;
  2557. ulong linear;
  2558. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2559. if (rc == X86EMUL_CONTINUE)
  2560. ctxt->ops->invlpg(ctxt, linear);
  2561. /* Disable writeback. */
  2562. ctxt->dst.type = OP_NONE;
  2563. return X86EMUL_CONTINUE;
  2564. }
  2565. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2566. {
  2567. ulong cr0;
  2568. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2569. cr0 &= ~X86_CR0_TS;
  2570. ctxt->ops->set_cr(ctxt, 0, cr0);
  2571. return X86EMUL_CONTINUE;
  2572. }
  2573. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2574. {
  2575. int rc;
  2576. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2577. return X86EMUL_UNHANDLEABLE;
  2578. rc = ctxt->ops->fix_hypercall(ctxt);
  2579. if (rc != X86EMUL_CONTINUE)
  2580. return rc;
  2581. /* Let the processor re-execute the fixed hypercall */
  2582. ctxt->_eip = ctxt->eip;
  2583. /* Disable writeback. */
  2584. ctxt->dst.type = OP_NONE;
  2585. return X86EMUL_CONTINUE;
  2586. }
  2587. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2588. {
  2589. struct desc_ptr desc_ptr;
  2590. int rc;
  2591. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2592. &desc_ptr.size, &desc_ptr.address,
  2593. ctxt->op_bytes);
  2594. if (rc != X86EMUL_CONTINUE)
  2595. return rc;
  2596. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2597. /* Disable writeback. */
  2598. ctxt->dst.type = OP_NONE;
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. int rc;
  2604. rc = ctxt->ops->fix_hypercall(ctxt);
  2605. /* Disable writeback. */
  2606. ctxt->dst.type = OP_NONE;
  2607. return rc;
  2608. }
  2609. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2610. {
  2611. struct desc_ptr desc_ptr;
  2612. int rc;
  2613. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2614. &desc_ptr.size, &desc_ptr.address,
  2615. ctxt->op_bytes);
  2616. if (rc != X86EMUL_CONTINUE)
  2617. return rc;
  2618. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2619. /* Disable writeback. */
  2620. ctxt->dst.type = OP_NONE;
  2621. return X86EMUL_CONTINUE;
  2622. }
  2623. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2624. {
  2625. ctxt->dst.bytes = 2;
  2626. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2632. | (ctxt->src.val & 0x0f));
  2633. ctxt->dst.type = OP_NONE;
  2634. return X86EMUL_CONTINUE;
  2635. }
  2636. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2637. {
  2638. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2639. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2640. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2641. jmp_rel(ctxt, ctxt->src.val);
  2642. return X86EMUL_CONTINUE;
  2643. }
  2644. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2645. {
  2646. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2647. jmp_rel(ctxt, ctxt->src.val);
  2648. return X86EMUL_CONTINUE;
  2649. }
  2650. static int em_in(struct x86_emulate_ctxt *ctxt)
  2651. {
  2652. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2653. &ctxt->dst.val))
  2654. return X86EMUL_IO_NEEDED;
  2655. return X86EMUL_CONTINUE;
  2656. }
  2657. static int em_out(struct x86_emulate_ctxt *ctxt)
  2658. {
  2659. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2660. &ctxt->src.val, 1);
  2661. /* Disable writeback. */
  2662. ctxt->dst.type = OP_NONE;
  2663. return X86EMUL_CONTINUE;
  2664. }
  2665. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2666. {
  2667. if (emulator_bad_iopl(ctxt))
  2668. return emulate_gp(ctxt, 0);
  2669. ctxt->eflags &= ~X86_EFLAGS_IF;
  2670. return X86EMUL_CONTINUE;
  2671. }
  2672. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2673. {
  2674. if (emulator_bad_iopl(ctxt))
  2675. return emulate_gp(ctxt, 0);
  2676. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2677. ctxt->eflags |= X86_EFLAGS_IF;
  2678. return X86EMUL_CONTINUE;
  2679. }
  2680. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2681. {
  2682. /* Disable writeback. */
  2683. ctxt->dst.type = OP_NONE;
  2684. /* only subword offset */
  2685. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2686. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2687. return X86EMUL_CONTINUE;
  2688. }
  2689. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2690. {
  2691. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2692. return X86EMUL_CONTINUE;
  2693. }
  2694. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2695. {
  2696. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2697. return X86EMUL_CONTINUE;
  2698. }
  2699. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2700. {
  2701. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2702. return X86EMUL_CONTINUE;
  2703. }
  2704. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2705. {
  2706. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2707. return X86EMUL_CONTINUE;
  2708. }
  2709. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2710. {
  2711. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2712. return X86EMUL_CONTINUE;
  2713. }
  2714. static bool valid_cr(int nr)
  2715. {
  2716. switch (nr) {
  2717. case 0:
  2718. case 2 ... 4:
  2719. case 8:
  2720. return true;
  2721. default:
  2722. return false;
  2723. }
  2724. }
  2725. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2726. {
  2727. if (!valid_cr(ctxt->modrm_reg))
  2728. return emulate_ud(ctxt);
  2729. return X86EMUL_CONTINUE;
  2730. }
  2731. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2732. {
  2733. u64 new_val = ctxt->src.val64;
  2734. int cr = ctxt->modrm_reg;
  2735. u64 efer = 0;
  2736. static u64 cr_reserved_bits[] = {
  2737. 0xffffffff00000000ULL,
  2738. 0, 0, 0, /* CR3 checked later */
  2739. CR4_RESERVED_BITS,
  2740. 0, 0, 0,
  2741. CR8_RESERVED_BITS,
  2742. };
  2743. if (!valid_cr(cr))
  2744. return emulate_ud(ctxt);
  2745. if (new_val & cr_reserved_bits[cr])
  2746. return emulate_gp(ctxt, 0);
  2747. switch (cr) {
  2748. case 0: {
  2749. u64 cr4;
  2750. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2751. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2752. return emulate_gp(ctxt, 0);
  2753. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2754. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2755. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2756. !(cr4 & X86_CR4_PAE))
  2757. return emulate_gp(ctxt, 0);
  2758. break;
  2759. }
  2760. case 3: {
  2761. u64 rsvd = 0;
  2762. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2763. if (efer & EFER_LMA)
  2764. rsvd = CR3_L_MODE_RESERVED_BITS;
  2765. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2766. rsvd = CR3_PAE_RESERVED_BITS;
  2767. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2768. rsvd = CR3_NONPAE_RESERVED_BITS;
  2769. if (new_val & rsvd)
  2770. return emulate_gp(ctxt, 0);
  2771. break;
  2772. }
  2773. case 4: {
  2774. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2775. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2776. return emulate_gp(ctxt, 0);
  2777. break;
  2778. }
  2779. }
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. unsigned long dr7;
  2785. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2786. /* Check if DR7.Global_Enable is set */
  2787. return dr7 & (1 << 13);
  2788. }
  2789. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2790. {
  2791. int dr = ctxt->modrm_reg;
  2792. u64 cr4;
  2793. if (dr > 7)
  2794. return emulate_ud(ctxt);
  2795. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2796. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2797. return emulate_ud(ctxt);
  2798. if (check_dr7_gd(ctxt))
  2799. return emulate_db(ctxt);
  2800. return X86EMUL_CONTINUE;
  2801. }
  2802. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2803. {
  2804. u64 new_val = ctxt->src.val64;
  2805. int dr = ctxt->modrm_reg;
  2806. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2807. return emulate_gp(ctxt, 0);
  2808. return check_dr_read(ctxt);
  2809. }
  2810. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2811. {
  2812. u64 efer;
  2813. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2814. if (!(efer & EFER_SVME))
  2815. return emulate_ud(ctxt);
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2821. /* Valid physical address? */
  2822. if (rax & 0xffff000000000000ULL)
  2823. return emulate_gp(ctxt, 0);
  2824. return check_svme(ctxt);
  2825. }
  2826. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2827. {
  2828. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2829. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2830. return emulate_ud(ctxt);
  2831. return X86EMUL_CONTINUE;
  2832. }
  2833. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2834. {
  2835. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2836. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2837. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2838. (rcx > 3))
  2839. return emulate_gp(ctxt, 0);
  2840. return X86EMUL_CONTINUE;
  2841. }
  2842. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2843. {
  2844. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2845. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2846. return emulate_gp(ctxt, 0);
  2847. return X86EMUL_CONTINUE;
  2848. }
  2849. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2850. {
  2851. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2852. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2853. return emulate_gp(ctxt, 0);
  2854. return X86EMUL_CONTINUE;
  2855. }
  2856. #define D(_y) { .flags = (_y) }
  2857. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2858. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2859. .check_perm = (_p) }
  2860. #define N D(0)
  2861. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2862. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2863. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2864. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2865. #define II(_f, _e, _i) \
  2866. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2867. #define IIP(_f, _e, _i, _p) \
  2868. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2869. .check_perm = (_p) }
  2870. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2871. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2872. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2873. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2874. #define I2bvIP(_f, _e, _i, _p) \
  2875. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2876. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2877. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2878. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2879. static struct opcode group7_rm1[] = {
  2880. DI(SrcNone | Priv, monitor),
  2881. DI(SrcNone | Priv, mwait),
  2882. N, N, N, N, N, N,
  2883. };
  2884. static struct opcode group7_rm3[] = {
  2885. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  2886. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2887. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  2888. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  2889. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  2890. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  2891. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  2892. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  2893. };
  2894. static struct opcode group7_rm7[] = {
  2895. N,
  2896. DIP(SrcNone, rdtscp, check_rdtsc),
  2897. N, N, N, N, N, N,
  2898. };
  2899. static struct opcode group1[] = {
  2900. I(Lock, em_add),
  2901. I(Lock | PageTable, em_or),
  2902. I(Lock, em_adc),
  2903. I(Lock, em_sbb),
  2904. I(Lock | PageTable, em_and),
  2905. I(Lock, em_sub),
  2906. I(Lock, em_xor),
  2907. I(0, em_cmp),
  2908. };
  2909. static struct opcode group1A[] = {
  2910. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2911. };
  2912. static struct opcode group3[] = {
  2913. I(DstMem | SrcImm, em_test),
  2914. I(DstMem | SrcImm, em_test),
  2915. I(DstMem | SrcNone | Lock, em_not),
  2916. I(DstMem | SrcNone | Lock, em_neg),
  2917. I(SrcMem, em_mul_ex),
  2918. I(SrcMem, em_imul_ex),
  2919. I(SrcMem, em_div_ex),
  2920. I(SrcMem, em_idiv_ex),
  2921. };
  2922. static struct opcode group4[] = {
  2923. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2924. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2925. N, N, N, N, N, N,
  2926. };
  2927. static struct opcode group5[] = {
  2928. I(DstMem | SrcNone | Lock, em_grp45),
  2929. I(DstMem | SrcNone | Lock, em_grp45),
  2930. I(SrcMem | Stack, em_grp45),
  2931. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  2932. I(SrcMem | Stack, em_grp45),
  2933. I(SrcMemFAddr | ImplicitOps, em_grp45),
  2934. I(SrcMem | Stack, em_grp45), N,
  2935. };
  2936. static struct opcode group6[] = {
  2937. DI(Prot, sldt),
  2938. DI(Prot, str),
  2939. DI(Prot | Priv, lldt),
  2940. DI(Prot | Priv, ltr),
  2941. N, N, N, N,
  2942. };
  2943. static struct group_dual group7 = { {
  2944. DI(Mov | DstMem | Priv, sgdt),
  2945. DI(Mov | DstMem | Priv, sidt),
  2946. II(SrcMem | Priv, em_lgdt, lgdt),
  2947. II(SrcMem | Priv, em_lidt, lidt),
  2948. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  2949. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  2950. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2951. }, {
  2952. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  2953. EXT(0, group7_rm1),
  2954. N, EXT(0, group7_rm3),
  2955. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  2956. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  2957. EXT(0, group7_rm7),
  2958. } };
  2959. static struct opcode group8[] = {
  2960. N, N, N, N,
  2961. I(DstMem | SrcImmByte, em_bt),
  2962. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  2963. I(DstMem | SrcImmByte | Lock, em_btr),
  2964. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  2965. };
  2966. static struct group_dual group9 = { {
  2967. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  2968. }, {
  2969. N, N, N, N, N, N, N, N,
  2970. } };
  2971. static struct opcode group11[] = {
  2972. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  2973. X7(D(Undefined)),
  2974. };
  2975. static struct gprefix pfx_0f_6f_0f_7f = {
  2976. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  2977. };
  2978. static struct gprefix pfx_vmovntpx = {
  2979. I(0, em_mov), N, N, N,
  2980. };
  2981. static struct opcode opcode_table[256] = {
  2982. /* 0x00 - 0x07 */
  2983. I6ALU(Lock, em_add),
  2984. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2985. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2986. /* 0x08 - 0x0F */
  2987. I6ALU(Lock | PageTable, em_or),
  2988. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2989. N,
  2990. /* 0x10 - 0x17 */
  2991. I6ALU(Lock, em_adc),
  2992. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2993. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2994. /* 0x18 - 0x1F */
  2995. I6ALU(Lock, em_sbb),
  2996. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2997. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2998. /* 0x20 - 0x27 */
  2999. I6ALU(Lock | PageTable, em_and), N, N,
  3000. /* 0x28 - 0x2F */
  3001. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3002. /* 0x30 - 0x37 */
  3003. I6ALU(Lock, em_xor), N, N,
  3004. /* 0x38 - 0x3F */
  3005. I6ALU(0, em_cmp), N, N,
  3006. /* 0x40 - 0x4F */
  3007. X16(D(DstReg)),
  3008. /* 0x50 - 0x57 */
  3009. X8(I(SrcReg | Stack, em_push)),
  3010. /* 0x58 - 0x5F */
  3011. X8(I(DstReg | Stack, em_pop)),
  3012. /* 0x60 - 0x67 */
  3013. I(ImplicitOps | Stack | No64, em_pusha),
  3014. I(ImplicitOps | Stack | No64, em_popa),
  3015. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3016. N, N, N, N,
  3017. /* 0x68 - 0x6F */
  3018. I(SrcImm | Mov | Stack, em_push),
  3019. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3020. I(SrcImmByte | Mov | Stack, em_push),
  3021. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3022. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3023. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3024. /* 0x70 - 0x7F */
  3025. X16(D(SrcImmByte)),
  3026. /* 0x80 - 0x87 */
  3027. G(ByteOp | DstMem | SrcImm, group1),
  3028. G(DstMem | SrcImm, group1),
  3029. G(ByteOp | DstMem | SrcImm | No64, group1),
  3030. G(DstMem | SrcImmByte, group1),
  3031. I2bv(DstMem | SrcReg | ModRM, em_test),
  3032. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3033. /* 0x88 - 0x8F */
  3034. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3035. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3036. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3037. D(ModRM | SrcMem | NoAccess | DstReg),
  3038. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3039. G(0, group1A),
  3040. /* 0x90 - 0x97 */
  3041. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3042. /* 0x98 - 0x9F */
  3043. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3044. I(SrcImmFAddr | No64, em_call_far), N,
  3045. II(ImplicitOps | Stack, em_pushf, pushf),
  3046. II(ImplicitOps | Stack, em_popf, popf), N, N,
  3047. /* 0xA0 - 0xA7 */
  3048. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3049. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3050. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3051. I2bv(SrcSI | DstDI | String, em_cmp),
  3052. /* 0xA8 - 0xAF */
  3053. I2bv(DstAcc | SrcImm, em_test),
  3054. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3055. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3056. I2bv(SrcAcc | DstDI | String, em_cmp),
  3057. /* 0xB0 - 0xB7 */
  3058. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3059. /* 0xB8 - 0xBF */
  3060. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3061. /* 0xC0 - 0xC7 */
  3062. D2bv(DstMem | SrcImmByte | ModRM),
  3063. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3064. I(ImplicitOps | Stack, em_ret),
  3065. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3066. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3067. G(ByteOp, group11), G(0, group11),
  3068. /* 0xC8 - 0xCF */
  3069. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  3070. D(ImplicitOps), DI(SrcImmByte, intn),
  3071. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3072. /* 0xD0 - 0xD7 */
  3073. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3074. N, N, N, N,
  3075. /* 0xD8 - 0xDF */
  3076. N, N, N, N, N, N, N, N,
  3077. /* 0xE0 - 0xE7 */
  3078. X3(I(SrcImmByte, em_loop)),
  3079. I(SrcImmByte, em_jcxz),
  3080. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3081. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3082. /* 0xE8 - 0xEF */
  3083. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3084. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3085. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3086. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3087. /* 0xF0 - 0xF7 */
  3088. N, DI(ImplicitOps, icebp), N, N,
  3089. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3090. G(ByteOp, group3), G(0, group3),
  3091. /* 0xF8 - 0xFF */
  3092. D(ImplicitOps), D(ImplicitOps),
  3093. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3094. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3095. };
  3096. static struct opcode twobyte_table[256] = {
  3097. /* 0x00 - 0x0F */
  3098. G(0, group6), GD(0, &group7), N, N,
  3099. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3100. II(ImplicitOps | Priv, em_clts, clts), N,
  3101. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3102. N, D(ImplicitOps | ModRM), N, N,
  3103. /* 0x10 - 0x1F */
  3104. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3105. /* 0x20 - 0x2F */
  3106. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3107. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3108. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3109. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3110. N, N, N, N,
  3111. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3112. N, N, N, N,
  3113. /* 0x30 - 0x3F */
  3114. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3115. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3116. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3117. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3118. I(ImplicitOps | VendorSpecific, em_sysenter),
  3119. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3120. N, N,
  3121. N, N, N, N, N, N, N, N,
  3122. /* 0x40 - 0x4F */
  3123. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3124. /* 0x50 - 0x5F */
  3125. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3126. /* 0x60 - 0x6F */
  3127. N, N, N, N,
  3128. N, N, N, N,
  3129. N, N, N, N,
  3130. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3131. /* 0x70 - 0x7F */
  3132. N, N, N, N,
  3133. N, N, N, N,
  3134. N, N, N, N,
  3135. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3136. /* 0x80 - 0x8F */
  3137. X16(D(SrcImm)),
  3138. /* 0x90 - 0x9F */
  3139. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3140. /* 0xA0 - 0xA7 */
  3141. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3142. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3143. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3144. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3145. /* 0xA8 - 0xAF */
  3146. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3147. DI(ImplicitOps, rsm),
  3148. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3149. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3150. D(DstMem | SrcReg | Src2CL | ModRM),
  3151. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3152. /* 0xB0 - 0xB7 */
  3153. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3154. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3155. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3156. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3157. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3158. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3159. /* 0xB8 - 0xBF */
  3160. N, N,
  3161. G(BitOp, group8),
  3162. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3163. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3164. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3165. /* 0xC0 - 0xCF */
  3166. D2bv(DstMem | SrcReg | ModRM | Lock),
  3167. N, D(DstMem | SrcReg | ModRM | Mov),
  3168. N, N, N, GD(0, &group9),
  3169. N, N, N, N, N, N, N, N,
  3170. /* 0xD0 - 0xDF */
  3171. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3172. /* 0xE0 - 0xEF */
  3173. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3174. /* 0xF0 - 0xFF */
  3175. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3176. };
  3177. #undef D
  3178. #undef N
  3179. #undef G
  3180. #undef GD
  3181. #undef I
  3182. #undef GP
  3183. #undef EXT
  3184. #undef D2bv
  3185. #undef D2bvIP
  3186. #undef I2bv
  3187. #undef I2bvIP
  3188. #undef I6ALU
  3189. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3190. {
  3191. unsigned size;
  3192. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3193. if (size == 8)
  3194. size = 4;
  3195. return size;
  3196. }
  3197. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3198. unsigned size, bool sign_extension)
  3199. {
  3200. int rc = X86EMUL_CONTINUE;
  3201. op->type = OP_IMM;
  3202. op->bytes = size;
  3203. op->addr.mem.ea = ctxt->_eip;
  3204. /* NB. Immediates are sign-extended as necessary. */
  3205. switch (op->bytes) {
  3206. case 1:
  3207. op->val = insn_fetch(s8, ctxt);
  3208. break;
  3209. case 2:
  3210. op->val = insn_fetch(s16, ctxt);
  3211. break;
  3212. case 4:
  3213. op->val = insn_fetch(s32, ctxt);
  3214. break;
  3215. }
  3216. if (!sign_extension) {
  3217. switch (op->bytes) {
  3218. case 1:
  3219. op->val &= 0xff;
  3220. break;
  3221. case 2:
  3222. op->val &= 0xffff;
  3223. break;
  3224. case 4:
  3225. op->val &= 0xffffffff;
  3226. break;
  3227. }
  3228. }
  3229. done:
  3230. return rc;
  3231. }
  3232. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3233. unsigned d)
  3234. {
  3235. int rc = X86EMUL_CONTINUE;
  3236. switch (d) {
  3237. case OpReg:
  3238. decode_register_operand(ctxt, op);
  3239. break;
  3240. case OpImmUByte:
  3241. rc = decode_imm(ctxt, op, 1, false);
  3242. break;
  3243. case OpMem:
  3244. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3245. mem_common:
  3246. *op = ctxt->memop;
  3247. ctxt->memopp = op;
  3248. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3249. fetch_bit_operand(ctxt);
  3250. op->orig_val = op->val;
  3251. break;
  3252. case OpMem64:
  3253. ctxt->memop.bytes = 8;
  3254. goto mem_common;
  3255. case OpAcc:
  3256. op->type = OP_REG;
  3257. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3258. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3259. fetch_register_operand(op);
  3260. op->orig_val = op->val;
  3261. break;
  3262. case OpDI:
  3263. op->type = OP_MEM;
  3264. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3265. op->addr.mem.ea =
  3266. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3267. op->addr.mem.seg = VCPU_SREG_ES;
  3268. op->val = 0;
  3269. break;
  3270. case OpDX:
  3271. op->type = OP_REG;
  3272. op->bytes = 2;
  3273. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3274. fetch_register_operand(op);
  3275. break;
  3276. case OpCL:
  3277. op->bytes = 1;
  3278. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3279. break;
  3280. case OpImmByte:
  3281. rc = decode_imm(ctxt, op, 1, true);
  3282. break;
  3283. case OpOne:
  3284. op->bytes = 1;
  3285. op->val = 1;
  3286. break;
  3287. case OpImm:
  3288. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3289. break;
  3290. case OpMem8:
  3291. ctxt->memop.bytes = 1;
  3292. goto mem_common;
  3293. case OpMem16:
  3294. ctxt->memop.bytes = 2;
  3295. goto mem_common;
  3296. case OpMem32:
  3297. ctxt->memop.bytes = 4;
  3298. goto mem_common;
  3299. case OpImmU16:
  3300. rc = decode_imm(ctxt, op, 2, false);
  3301. break;
  3302. case OpImmU:
  3303. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3304. break;
  3305. case OpSI:
  3306. op->type = OP_MEM;
  3307. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3308. op->addr.mem.ea =
  3309. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3310. op->addr.mem.seg = seg_override(ctxt);
  3311. op->val = 0;
  3312. break;
  3313. case OpImmFAddr:
  3314. op->type = OP_IMM;
  3315. op->addr.mem.ea = ctxt->_eip;
  3316. op->bytes = ctxt->op_bytes + 2;
  3317. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3318. break;
  3319. case OpMemFAddr:
  3320. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3321. goto mem_common;
  3322. case OpES:
  3323. op->val = VCPU_SREG_ES;
  3324. break;
  3325. case OpCS:
  3326. op->val = VCPU_SREG_CS;
  3327. break;
  3328. case OpSS:
  3329. op->val = VCPU_SREG_SS;
  3330. break;
  3331. case OpDS:
  3332. op->val = VCPU_SREG_DS;
  3333. break;
  3334. case OpFS:
  3335. op->val = VCPU_SREG_FS;
  3336. break;
  3337. case OpGS:
  3338. op->val = VCPU_SREG_GS;
  3339. break;
  3340. case OpImplicit:
  3341. /* Special instructions do their own operand decoding. */
  3342. default:
  3343. op->type = OP_NONE; /* Disable writeback. */
  3344. break;
  3345. }
  3346. done:
  3347. return rc;
  3348. }
  3349. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3350. {
  3351. int rc = X86EMUL_CONTINUE;
  3352. int mode = ctxt->mode;
  3353. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3354. bool op_prefix = false;
  3355. struct opcode opcode;
  3356. ctxt->memop.type = OP_NONE;
  3357. ctxt->memopp = NULL;
  3358. ctxt->_eip = ctxt->eip;
  3359. ctxt->fetch.start = ctxt->_eip;
  3360. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3361. if (insn_len > 0)
  3362. memcpy(ctxt->fetch.data, insn, insn_len);
  3363. switch (mode) {
  3364. case X86EMUL_MODE_REAL:
  3365. case X86EMUL_MODE_VM86:
  3366. case X86EMUL_MODE_PROT16:
  3367. def_op_bytes = def_ad_bytes = 2;
  3368. break;
  3369. case X86EMUL_MODE_PROT32:
  3370. def_op_bytes = def_ad_bytes = 4;
  3371. break;
  3372. #ifdef CONFIG_X86_64
  3373. case X86EMUL_MODE_PROT64:
  3374. def_op_bytes = 4;
  3375. def_ad_bytes = 8;
  3376. break;
  3377. #endif
  3378. default:
  3379. return EMULATION_FAILED;
  3380. }
  3381. ctxt->op_bytes = def_op_bytes;
  3382. ctxt->ad_bytes = def_ad_bytes;
  3383. /* Legacy prefixes. */
  3384. for (;;) {
  3385. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3386. case 0x66: /* operand-size override */
  3387. op_prefix = true;
  3388. /* switch between 2/4 bytes */
  3389. ctxt->op_bytes = def_op_bytes ^ 6;
  3390. break;
  3391. case 0x67: /* address-size override */
  3392. if (mode == X86EMUL_MODE_PROT64)
  3393. /* switch between 4/8 bytes */
  3394. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3395. else
  3396. /* switch between 2/4 bytes */
  3397. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3398. break;
  3399. case 0x26: /* ES override */
  3400. case 0x2e: /* CS override */
  3401. case 0x36: /* SS override */
  3402. case 0x3e: /* DS override */
  3403. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3404. break;
  3405. case 0x64: /* FS override */
  3406. case 0x65: /* GS override */
  3407. set_seg_override(ctxt, ctxt->b & 7);
  3408. break;
  3409. case 0x40 ... 0x4f: /* REX */
  3410. if (mode != X86EMUL_MODE_PROT64)
  3411. goto done_prefixes;
  3412. ctxt->rex_prefix = ctxt->b;
  3413. continue;
  3414. case 0xf0: /* LOCK */
  3415. ctxt->lock_prefix = 1;
  3416. break;
  3417. case 0xf2: /* REPNE/REPNZ */
  3418. case 0xf3: /* REP/REPE/REPZ */
  3419. ctxt->rep_prefix = ctxt->b;
  3420. break;
  3421. default:
  3422. goto done_prefixes;
  3423. }
  3424. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3425. ctxt->rex_prefix = 0;
  3426. }
  3427. done_prefixes:
  3428. /* REX prefix. */
  3429. if (ctxt->rex_prefix & 8)
  3430. ctxt->op_bytes = 8; /* REX.W */
  3431. /* Opcode byte(s). */
  3432. opcode = opcode_table[ctxt->b];
  3433. /* Two-byte opcode? */
  3434. if (ctxt->b == 0x0f) {
  3435. ctxt->twobyte = 1;
  3436. ctxt->b = insn_fetch(u8, ctxt);
  3437. opcode = twobyte_table[ctxt->b];
  3438. }
  3439. ctxt->d = opcode.flags;
  3440. if (ctxt->d & ModRM)
  3441. ctxt->modrm = insn_fetch(u8, ctxt);
  3442. while (ctxt->d & GroupMask) {
  3443. switch (ctxt->d & GroupMask) {
  3444. case Group:
  3445. goffset = (ctxt->modrm >> 3) & 7;
  3446. opcode = opcode.u.group[goffset];
  3447. break;
  3448. case GroupDual:
  3449. goffset = (ctxt->modrm >> 3) & 7;
  3450. if ((ctxt->modrm >> 6) == 3)
  3451. opcode = opcode.u.gdual->mod3[goffset];
  3452. else
  3453. opcode = opcode.u.gdual->mod012[goffset];
  3454. break;
  3455. case RMExt:
  3456. goffset = ctxt->modrm & 7;
  3457. opcode = opcode.u.group[goffset];
  3458. break;
  3459. case Prefix:
  3460. if (ctxt->rep_prefix && op_prefix)
  3461. return EMULATION_FAILED;
  3462. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3463. switch (simd_prefix) {
  3464. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3465. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3466. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3467. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3468. }
  3469. break;
  3470. default:
  3471. return EMULATION_FAILED;
  3472. }
  3473. ctxt->d &= ~(u64)GroupMask;
  3474. ctxt->d |= opcode.flags;
  3475. }
  3476. ctxt->execute = opcode.u.execute;
  3477. ctxt->check_perm = opcode.check_perm;
  3478. ctxt->intercept = opcode.intercept;
  3479. /* Unrecognised? */
  3480. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3481. return EMULATION_FAILED;
  3482. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3483. return EMULATION_FAILED;
  3484. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3485. ctxt->op_bytes = 8;
  3486. if (ctxt->d & Op3264) {
  3487. if (mode == X86EMUL_MODE_PROT64)
  3488. ctxt->op_bytes = 8;
  3489. else
  3490. ctxt->op_bytes = 4;
  3491. }
  3492. if (ctxt->d & Sse)
  3493. ctxt->op_bytes = 16;
  3494. else if (ctxt->d & Mmx)
  3495. ctxt->op_bytes = 8;
  3496. /* ModRM and SIB bytes. */
  3497. if (ctxt->d & ModRM) {
  3498. rc = decode_modrm(ctxt, &ctxt->memop);
  3499. if (!ctxt->has_seg_override)
  3500. set_seg_override(ctxt, ctxt->modrm_seg);
  3501. } else if (ctxt->d & MemAbs)
  3502. rc = decode_abs(ctxt, &ctxt->memop);
  3503. if (rc != X86EMUL_CONTINUE)
  3504. goto done;
  3505. if (!ctxt->has_seg_override)
  3506. set_seg_override(ctxt, VCPU_SREG_DS);
  3507. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3508. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3509. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3510. /*
  3511. * Decode and fetch the source operand: register, memory
  3512. * or immediate.
  3513. */
  3514. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3515. if (rc != X86EMUL_CONTINUE)
  3516. goto done;
  3517. /*
  3518. * Decode and fetch the second source operand: register, memory
  3519. * or immediate.
  3520. */
  3521. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3522. if (rc != X86EMUL_CONTINUE)
  3523. goto done;
  3524. /* Decode and fetch the destination operand: register or memory. */
  3525. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3526. done:
  3527. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3528. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3529. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3530. }
  3531. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3532. {
  3533. return ctxt->d & PageTable;
  3534. }
  3535. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3536. {
  3537. /* The second termination condition only applies for REPE
  3538. * and REPNE. Test if the repeat string operation prefix is
  3539. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3540. * corresponding termination condition according to:
  3541. * - if REPE/REPZ and ZF = 0 then done
  3542. * - if REPNE/REPNZ and ZF = 1 then done
  3543. */
  3544. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3545. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3546. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3547. ((ctxt->eflags & EFLG_ZF) == 0))
  3548. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3549. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3550. return true;
  3551. return false;
  3552. }
  3553. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3554. {
  3555. bool fault = false;
  3556. ctxt->ops->get_fpu(ctxt);
  3557. asm volatile("1: fwait \n\t"
  3558. "2: \n\t"
  3559. ".pushsection .fixup,\"ax\" \n\t"
  3560. "3: \n\t"
  3561. "movb $1, %[fault] \n\t"
  3562. "jmp 2b \n\t"
  3563. ".popsection \n\t"
  3564. _ASM_EXTABLE(1b, 3b)
  3565. : [fault]"+qm"(fault));
  3566. ctxt->ops->put_fpu(ctxt);
  3567. if (unlikely(fault))
  3568. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3569. return X86EMUL_CONTINUE;
  3570. }
  3571. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3572. struct operand *op)
  3573. {
  3574. if (op->type == OP_MM)
  3575. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3576. }
  3577. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3578. {
  3579. struct x86_emulate_ops *ops = ctxt->ops;
  3580. int rc = X86EMUL_CONTINUE;
  3581. int saved_dst_type = ctxt->dst.type;
  3582. ctxt->mem_read.pos = 0;
  3583. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3584. rc = emulate_ud(ctxt);
  3585. goto done;
  3586. }
  3587. /* LOCK prefix is allowed only with some instructions */
  3588. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3589. rc = emulate_ud(ctxt);
  3590. goto done;
  3591. }
  3592. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3593. rc = emulate_ud(ctxt);
  3594. goto done;
  3595. }
  3596. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3597. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3598. rc = emulate_ud(ctxt);
  3599. goto done;
  3600. }
  3601. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3602. rc = emulate_nm(ctxt);
  3603. goto done;
  3604. }
  3605. if (ctxt->d & Mmx) {
  3606. rc = flush_pending_x87_faults(ctxt);
  3607. if (rc != X86EMUL_CONTINUE)
  3608. goto done;
  3609. /*
  3610. * Now that we know the fpu is exception safe, we can fetch
  3611. * operands from it.
  3612. */
  3613. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3614. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3615. if (!(ctxt->d & Mov))
  3616. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3617. }
  3618. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3619. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3620. X86_ICPT_PRE_EXCEPT);
  3621. if (rc != X86EMUL_CONTINUE)
  3622. goto done;
  3623. }
  3624. /* Privileged instruction can be executed only in CPL=0 */
  3625. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3626. rc = emulate_gp(ctxt, 0);
  3627. goto done;
  3628. }
  3629. /* Instruction can only be executed in protected mode */
  3630. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3631. rc = emulate_ud(ctxt);
  3632. goto done;
  3633. }
  3634. /* Do instruction specific permission checks */
  3635. if (ctxt->check_perm) {
  3636. rc = ctxt->check_perm(ctxt);
  3637. if (rc != X86EMUL_CONTINUE)
  3638. goto done;
  3639. }
  3640. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3641. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3642. X86_ICPT_POST_EXCEPT);
  3643. if (rc != X86EMUL_CONTINUE)
  3644. goto done;
  3645. }
  3646. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3647. /* All REP prefixes have the same first termination condition */
  3648. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3649. ctxt->eip = ctxt->_eip;
  3650. goto done;
  3651. }
  3652. }
  3653. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3654. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3655. ctxt->src.valptr, ctxt->src.bytes);
  3656. if (rc != X86EMUL_CONTINUE)
  3657. goto done;
  3658. ctxt->src.orig_val64 = ctxt->src.val64;
  3659. }
  3660. if (ctxt->src2.type == OP_MEM) {
  3661. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3662. &ctxt->src2.val, ctxt->src2.bytes);
  3663. if (rc != X86EMUL_CONTINUE)
  3664. goto done;
  3665. }
  3666. if ((ctxt->d & DstMask) == ImplicitOps)
  3667. goto special_insn;
  3668. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3669. /* optimisation - avoid slow emulated read if Mov */
  3670. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3671. &ctxt->dst.val, ctxt->dst.bytes);
  3672. if (rc != X86EMUL_CONTINUE)
  3673. goto done;
  3674. }
  3675. ctxt->dst.orig_val = ctxt->dst.val;
  3676. special_insn:
  3677. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3678. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3679. X86_ICPT_POST_MEMACCESS);
  3680. if (rc != X86EMUL_CONTINUE)
  3681. goto done;
  3682. }
  3683. if (ctxt->execute) {
  3684. rc = ctxt->execute(ctxt);
  3685. if (rc != X86EMUL_CONTINUE)
  3686. goto done;
  3687. goto writeback;
  3688. }
  3689. if (ctxt->twobyte)
  3690. goto twobyte_insn;
  3691. switch (ctxt->b) {
  3692. case 0x40 ... 0x47: /* inc r16/r32 */
  3693. emulate_1op(ctxt, "inc");
  3694. break;
  3695. case 0x48 ... 0x4f: /* dec r16/r32 */
  3696. emulate_1op(ctxt, "dec");
  3697. break;
  3698. case 0x63: /* movsxd */
  3699. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3700. goto cannot_emulate;
  3701. ctxt->dst.val = (s32) ctxt->src.val;
  3702. break;
  3703. case 0x70 ... 0x7f: /* jcc (short) */
  3704. if (test_cc(ctxt->b, ctxt->eflags))
  3705. jmp_rel(ctxt, ctxt->src.val);
  3706. break;
  3707. case 0x8d: /* lea r16/r32, m */
  3708. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3709. break;
  3710. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3711. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3712. break;
  3713. rc = em_xchg(ctxt);
  3714. break;
  3715. case 0x98: /* cbw/cwde/cdqe */
  3716. switch (ctxt->op_bytes) {
  3717. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3718. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3719. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3720. }
  3721. break;
  3722. case 0xc0 ... 0xc1:
  3723. rc = em_grp2(ctxt);
  3724. break;
  3725. case 0xcc: /* int3 */
  3726. rc = emulate_int(ctxt, 3);
  3727. break;
  3728. case 0xcd: /* int n */
  3729. rc = emulate_int(ctxt, ctxt->src.val);
  3730. break;
  3731. case 0xce: /* into */
  3732. if (ctxt->eflags & EFLG_OF)
  3733. rc = emulate_int(ctxt, 4);
  3734. break;
  3735. case 0xd0 ... 0xd1: /* Grp2 */
  3736. rc = em_grp2(ctxt);
  3737. break;
  3738. case 0xd2 ... 0xd3: /* Grp2 */
  3739. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3740. rc = em_grp2(ctxt);
  3741. break;
  3742. case 0xe9: /* jmp rel */
  3743. case 0xeb: /* jmp rel short */
  3744. jmp_rel(ctxt, ctxt->src.val);
  3745. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3746. break;
  3747. case 0xf4: /* hlt */
  3748. ctxt->ops->halt(ctxt);
  3749. break;
  3750. case 0xf5: /* cmc */
  3751. /* complement carry flag from eflags reg */
  3752. ctxt->eflags ^= EFLG_CF;
  3753. break;
  3754. case 0xf8: /* clc */
  3755. ctxt->eflags &= ~EFLG_CF;
  3756. break;
  3757. case 0xf9: /* stc */
  3758. ctxt->eflags |= EFLG_CF;
  3759. break;
  3760. case 0xfc: /* cld */
  3761. ctxt->eflags &= ~EFLG_DF;
  3762. break;
  3763. case 0xfd: /* std */
  3764. ctxt->eflags |= EFLG_DF;
  3765. break;
  3766. default:
  3767. goto cannot_emulate;
  3768. }
  3769. if (rc != X86EMUL_CONTINUE)
  3770. goto done;
  3771. writeback:
  3772. rc = writeback(ctxt);
  3773. if (rc != X86EMUL_CONTINUE)
  3774. goto done;
  3775. /*
  3776. * restore dst type in case the decoding will be reused
  3777. * (happens for string instruction )
  3778. */
  3779. ctxt->dst.type = saved_dst_type;
  3780. if ((ctxt->d & SrcMask) == SrcSI)
  3781. string_addr_inc(ctxt, seg_override(ctxt),
  3782. VCPU_REGS_RSI, &ctxt->src);
  3783. if ((ctxt->d & DstMask) == DstDI)
  3784. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3785. &ctxt->dst);
  3786. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3787. struct read_cache *r = &ctxt->io_read;
  3788. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3789. if (!string_insn_completed(ctxt)) {
  3790. /*
  3791. * Re-enter guest when pio read ahead buffer is empty
  3792. * or, if it is not used, after each 1024 iteration.
  3793. */
  3794. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3795. (r->end == 0 || r->end != r->pos)) {
  3796. /*
  3797. * Reset read cache. Usually happens before
  3798. * decode, but since instruction is restarted
  3799. * we have to do it here.
  3800. */
  3801. ctxt->mem_read.end = 0;
  3802. return EMULATION_RESTART;
  3803. }
  3804. goto done; /* skip rip writeback */
  3805. }
  3806. }
  3807. ctxt->eip = ctxt->_eip;
  3808. done:
  3809. if (rc == X86EMUL_PROPAGATE_FAULT)
  3810. ctxt->have_exception = true;
  3811. if (rc == X86EMUL_INTERCEPTED)
  3812. return EMULATION_INTERCEPTED;
  3813. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3814. twobyte_insn:
  3815. switch (ctxt->b) {
  3816. case 0x09: /* wbinvd */
  3817. (ctxt->ops->wbinvd)(ctxt);
  3818. break;
  3819. case 0x08: /* invd */
  3820. case 0x0d: /* GrpP (prefetch) */
  3821. case 0x18: /* Grp16 (prefetch/nop) */
  3822. break;
  3823. case 0x20: /* mov cr, reg */
  3824. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3825. break;
  3826. case 0x21: /* mov from dr to reg */
  3827. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3828. break;
  3829. case 0x40 ... 0x4f: /* cmov */
  3830. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3831. if (!test_cc(ctxt->b, ctxt->eflags))
  3832. ctxt->dst.type = OP_NONE; /* no writeback */
  3833. break;
  3834. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3835. if (test_cc(ctxt->b, ctxt->eflags))
  3836. jmp_rel(ctxt, ctxt->src.val);
  3837. break;
  3838. case 0x90 ... 0x9f: /* setcc r/m8 */
  3839. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3840. break;
  3841. case 0xa4: /* shld imm8, r, r/m */
  3842. case 0xa5: /* shld cl, r, r/m */
  3843. emulate_2op_cl(ctxt, "shld");
  3844. break;
  3845. case 0xac: /* shrd imm8, r, r/m */
  3846. case 0xad: /* shrd cl, r, r/m */
  3847. emulate_2op_cl(ctxt, "shrd");
  3848. break;
  3849. case 0xae: /* clflush */
  3850. break;
  3851. case 0xb6 ... 0xb7: /* movzx */
  3852. ctxt->dst.bytes = ctxt->op_bytes;
  3853. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3854. : (u16) ctxt->src.val;
  3855. break;
  3856. case 0xbe ... 0xbf: /* movsx */
  3857. ctxt->dst.bytes = ctxt->op_bytes;
  3858. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3859. (s16) ctxt->src.val;
  3860. break;
  3861. case 0xc0 ... 0xc1: /* xadd */
  3862. emulate_2op_SrcV(ctxt, "add");
  3863. /* Write back the register source. */
  3864. ctxt->src.val = ctxt->dst.orig_val;
  3865. write_register_operand(&ctxt->src);
  3866. break;
  3867. case 0xc3: /* movnti */
  3868. ctxt->dst.bytes = ctxt->op_bytes;
  3869. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3870. (u64) ctxt->src.val;
  3871. break;
  3872. default:
  3873. goto cannot_emulate;
  3874. }
  3875. if (rc != X86EMUL_CONTINUE)
  3876. goto done;
  3877. goto writeback;
  3878. cannot_emulate:
  3879. return EMULATION_FAILED;
  3880. }