tg3.c 402 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 115
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "October 14, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_STD_RING_SIZE(tp) \
  92. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  93. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  94. RX_STD_MAX_SIZE_5717 : 512)
  95. #define TG3_DEF_RX_RING_PENDING 200
  96. #define TG3_RX_JMB_RING_SIZE(tp) \
  97. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  98. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  99. 1024 : 256)
  100. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  101. #define TG3_RSS_INDIR_TBL_SIZE 128
  102. /* Do not place this n-ring entries value into the tp struct itself,
  103. * we really want to expose these constants to GCC so that modulo et
  104. * al. operations are done with shifts and masks instead of with
  105. * hw multiply/modulo instructions. Another solution would be to
  106. * replace things like '% foo' with '& (foo - 1)'.
  107. */
  108. #define TG3_TX_RING_SIZE 512
  109. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  110. #define TG3_RX_STD_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  112. #define TG3_RX_JMB_RING_BYTES(tp) \
  113. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  114. #define TG3_RX_RCB_RING_BYTES(tp) \
  115. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  116. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  117. TG3_TX_RING_SIZE)
  118. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  119. #define TG3_RX_DMA_ALIGN 16
  120. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  121. #define TG3_DMA_BYTE_ENAB 64
  122. #define TG3_RX_STD_DMA_SZ 1536
  123. #define TG3_RX_JMB_DMA_SZ 9046
  124. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  125. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  126. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  127. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  128. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  130. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  131. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  132. * that are at least dword aligned when used in PCIX mode. The driver
  133. * works around this bug by double copying the packet. This workaround
  134. * is built into the normal double copy length check for efficiency.
  135. *
  136. * However, the double copy is only necessary on those architectures
  137. * where unaligned memory accesses are inefficient. For those architectures
  138. * where unaligned memory accesses incur little penalty, we can reintegrate
  139. * the 5701 in the normal rx path. Doing so saves a device structure
  140. * dereference by hardcoding the double copy threshold in place.
  141. */
  142. #define TG3_RX_COPY_THRESHOLD 256
  143. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  144. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  145. #else
  146. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  147. #endif
  148. /* minimum number of free TX descriptors required to wake up TX process */
  149. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  150. #define TG3_RAW_IP_ALIGN 2
  151. /* number of ETHTOOL_GSTATS u64's */
  152. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  153. #define TG3_NUM_TEST 6
  154. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  155. #define FIRMWARE_TG3 "tigon/tg3.bin"
  156. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  157. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  158. static char version[] __devinitdata =
  159. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  160. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  161. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  162. MODULE_LICENSE("GPL");
  163. MODULE_VERSION(DRV_MODULE_VERSION);
  164. MODULE_FIRMWARE(FIRMWARE_TG3);
  165. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  166. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  167. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  168. module_param(tg3_debug, int, 0);
  169. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  170. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  250. {}
  251. };
  252. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  253. static const struct {
  254. const char string[ETH_GSTRING_LEN];
  255. } ethtool_stats_keys[TG3_NUM_STATS] = {
  256. { "rx_octets" },
  257. { "rx_fragments" },
  258. { "rx_ucast_packets" },
  259. { "rx_mcast_packets" },
  260. { "rx_bcast_packets" },
  261. { "rx_fcs_errors" },
  262. { "rx_align_errors" },
  263. { "rx_xon_pause_rcvd" },
  264. { "rx_xoff_pause_rcvd" },
  265. { "rx_mac_ctrl_rcvd" },
  266. { "rx_xoff_entered" },
  267. { "rx_frame_too_long_errors" },
  268. { "rx_jabbers" },
  269. { "rx_undersize_packets" },
  270. { "rx_in_length_errors" },
  271. { "rx_out_length_errors" },
  272. { "rx_64_or_less_octet_packets" },
  273. { "rx_65_to_127_octet_packets" },
  274. { "rx_128_to_255_octet_packets" },
  275. { "rx_256_to_511_octet_packets" },
  276. { "rx_512_to_1023_octet_packets" },
  277. { "rx_1024_to_1522_octet_packets" },
  278. { "rx_1523_to_2047_octet_packets" },
  279. { "rx_2048_to_4095_octet_packets" },
  280. { "rx_4096_to_8191_octet_packets" },
  281. { "rx_8192_to_9022_octet_packets" },
  282. { "tx_octets" },
  283. { "tx_collisions" },
  284. { "tx_xon_sent" },
  285. { "tx_xoff_sent" },
  286. { "tx_flow_control" },
  287. { "tx_mac_errors" },
  288. { "tx_single_collisions" },
  289. { "tx_mult_collisions" },
  290. { "tx_deferred" },
  291. { "tx_excessive_collisions" },
  292. { "tx_late_collisions" },
  293. { "tx_collide_2times" },
  294. { "tx_collide_3times" },
  295. { "tx_collide_4times" },
  296. { "tx_collide_5times" },
  297. { "tx_collide_6times" },
  298. { "tx_collide_7times" },
  299. { "tx_collide_8times" },
  300. { "tx_collide_9times" },
  301. { "tx_collide_10times" },
  302. { "tx_collide_11times" },
  303. { "tx_collide_12times" },
  304. { "tx_collide_13times" },
  305. { "tx_collide_14times" },
  306. { "tx_collide_15times" },
  307. { "tx_ucast_packets" },
  308. { "tx_mcast_packets" },
  309. { "tx_bcast_packets" },
  310. { "tx_carrier_sense_errors" },
  311. { "tx_discards" },
  312. { "tx_errors" },
  313. { "dma_writeq_full" },
  314. { "dma_write_prioq_full" },
  315. { "rxbds_empty" },
  316. { "rx_discards" },
  317. { "rx_errors" },
  318. { "rx_threshold_hit" },
  319. { "dma_readq_full" },
  320. { "dma_read_prioq_full" },
  321. { "tx_comp_queue_full" },
  322. { "ring_set_send_prod_index" },
  323. { "ring_status_update" },
  324. { "nic_irqs" },
  325. { "nic_avoided_irqs" },
  326. { "nic_tx_threshold_hit" }
  327. };
  328. static const struct {
  329. const char string[ETH_GSTRING_LEN];
  330. } ethtool_test_keys[TG3_NUM_TEST] = {
  331. { "nvram test (online) " },
  332. { "link test (online) " },
  333. { "register test (offline)" },
  334. { "memory test (offline)" },
  335. { "loopback test (offline)" },
  336. { "interrupt test (offline)" },
  337. };
  338. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->regs + off);
  341. }
  342. static u32 tg3_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->regs + off);
  345. }
  346. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. writel(val, tp->aperegs + off);
  349. }
  350. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  351. {
  352. return readl(tp->aperegs + off);
  353. }
  354. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. spin_lock_irqsave(&tp->indirect_lock, flags);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  360. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  361. }
  362. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->regs + off);
  365. readl(tp->regs + off);
  366. }
  367. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  368. {
  369. unsigned long flags;
  370. u32 val;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  373. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. return val;
  376. }
  377. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. unsigned long flags;
  380. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  382. TG3_64BIT_REG_LOW, val);
  383. return;
  384. }
  385. if (off == TG3_RX_STD_PROD_IDX_REG) {
  386. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  387. TG3_64BIT_REG_LOW, val);
  388. return;
  389. }
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. /* In indirect mode when disabling interrupts, we also need
  395. * to clear the interrupt bit in the GRC local ctrl register.
  396. */
  397. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  398. (val == 0x1)) {
  399. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  400. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  401. }
  402. }
  403. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  404. {
  405. unsigned long flags;
  406. u32 val;
  407. spin_lock_irqsave(&tp->indirect_lock, flags);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  409. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  410. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  411. return val;
  412. }
  413. /* usec_wait specifies the wait time in usec when writing to certain registers
  414. * where it is unsafe to read back the register without some delay.
  415. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  416. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  417. */
  418. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  419. {
  420. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  421. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  422. /* Non-posted methods */
  423. tp->write32(tp, off, val);
  424. else {
  425. /* Posted method */
  426. tg3_write32(tp, off, val);
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. tp->read32(tp, off);
  430. }
  431. /* Wait again after the read for the posted method to guarantee that
  432. * the wait time is met.
  433. */
  434. if (usec_wait)
  435. udelay(usec_wait);
  436. }
  437. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. tp->write32_mbox(tp, off, val);
  440. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  441. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  442. tp->read32_mbox(tp, off);
  443. }
  444. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. void __iomem *mbox = tp->regs + off;
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  449. writel(val, mbox);
  450. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  451. readl(mbox);
  452. }
  453. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  454. {
  455. return readl(tp->regs + off + GRCMBOX_BASE);
  456. }
  457. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. writel(val, tp->regs + off + GRCMBOX_BASE);
  460. }
  461. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  462. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  463. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  464. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  465. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  466. #define tw32(reg, val) tp->write32(tp, reg, val)
  467. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  468. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  469. #define tr32(reg) tp->read32(tp, reg)
  470. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. unsigned long flags;
  473. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  474. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  475. return;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  491. {
  492. unsigned long flags;
  493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  494. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  495. *val = 0;
  496. return;
  497. }
  498. spin_lock_irqsave(&tp->indirect_lock, flags);
  499. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  501. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  502. /* Always leave this as zero. */
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  504. } else {
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  506. *val = tr32(TG3PCI_MEM_WIN_DATA);
  507. /* Always leave this as zero. */
  508. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  509. }
  510. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  511. }
  512. static void tg3_ape_lock_init(struct tg3 *tp)
  513. {
  514. int i;
  515. u32 regbase;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  517. regbase = TG3_APE_LOCK_GRANT;
  518. else
  519. regbase = TG3_APE_PER_LOCK_GRANT;
  520. /* Make sure the driver hasn't any stale locks. */
  521. for (i = 0; i < 8; i++)
  522. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  525. {
  526. int i, off;
  527. int ret = 0;
  528. u32 status, req, gnt;
  529. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  530. return 0;
  531. switch (locknum) {
  532. case TG3_APE_LOCK_GRC:
  533. case TG3_APE_LOCK_MEM:
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  539. req = TG3_APE_LOCK_REQ;
  540. gnt = TG3_APE_LOCK_GRANT;
  541. } else {
  542. req = TG3_APE_PER_LOCK_REQ;
  543. gnt = TG3_APE_PER_LOCK_GRANT;
  544. }
  545. off = 4 * locknum;
  546. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  547. /* Wait for up to 1 millisecond to acquire lock. */
  548. for (i = 0; i < 100; i++) {
  549. status = tg3_ape_read32(tp, gnt + off);
  550. if (status == APE_LOCK_GRANT_DRIVER)
  551. break;
  552. udelay(10);
  553. }
  554. if (status != APE_LOCK_GRANT_DRIVER) {
  555. /* Revoke the lock request. */
  556. tg3_ape_write32(tp, gnt + off,
  557. APE_LOCK_GRANT_DRIVER);
  558. ret = -EBUSY;
  559. }
  560. return ret;
  561. }
  562. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  563. {
  564. u32 gnt;
  565. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  566. return;
  567. switch (locknum) {
  568. case TG3_APE_LOCK_GRC:
  569. case TG3_APE_LOCK_MEM:
  570. break;
  571. default:
  572. return;
  573. }
  574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  575. gnt = TG3_APE_LOCK_GRANT;
  576. else
  577. gnt = TG3_APE_PER_LOCK_GRANT;
  578. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  579. }
  580. static void tg3_disable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tw32(TG3PCI_MISC_HOST_CTRL,
  584. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  585. for (i = 0; i < tp->irq_max; i++)
  586. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  587. }
  588. static void tg3_enable_ints(struct tg3 *tp)
  589. {
  590. int i;
  591. tp->irq_sync = 0;
  592. wmb();
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  595. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  596. for (i = 0; i < tp->irq_cnt; i++) {
  597. struct tg3_napi *tnapi = &tp->napi[i];
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  600. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  601. tp->coal_now |= tnapi->coal_now;
  602. }
  603. /* Force an initial interrupt */
  604. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  605. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  606. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  607. else
  608. tw32(HOSTCC_MODE, tp->coal_now);
  609. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  610. }
  611. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  612. {
  613. struct tg3 *tp = tnapi->tp;
  614. struct tg3_hw_status *sblk = tnapi->hw_status;
  615. unsigned int work_exists = 0;
  616. /* check for phy events */
  617. if (!(tp->tg3_flags &
  618. (TG3_FLAG_USE_LINKCHG_REG |
  619. TG3_FLAG_POLL_SERDES))) {
  620. if (sblk->status & SD_STATUS_LINK_CHG)
  621. work_exists = 1;
  622. }
  623. /* check for RX/TX work to do */
  624. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  625. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  626. work_exists = 1;
  627. return work_exists;
  628. }
  629. /* tg3_int_reenable
  630. * similar to tg3_enable_ints, but it accurately determines whether there
  631. * is new work pending and can return without flushing the PIO write
  632. * which reenables interrupts
  633. */
  634. static void tg3_int_reenable(struct tg3_napi *tnapi)
  635. {
  636. struct tg3 *tp = tnapi->tp;
  637. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  638. mmiowb();
  639. /* When doing tagged status, this work check is unnecessary.
  640. * The last_tag we write above tells the chip which piece of
  641. * work we've completed.
  642. */
  643. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  644. tg3_has_work(tnapi))
  645. tw32(HOSTCC_MODE, tp->coalesce_mode |
  646. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  647. }
  648. static void tg3_switch_clocks(struct tg3 *tp)
  649. {
  650. u32 clock_ctrl;
  651. u32 orig_clock_ctrl;
  652. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  653. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  654. return;
  655. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  656. orig_clock_ctrl = clock_ctrl;
  657. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  658. CLOCK_CTRL_CLKRUN_OENABLE |
  659. 0x1f);
  660. tp->pci_clock_ctrl = clock_ctrl;
  661. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  662. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  665. }
  666. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  668. clock_ctrl |
  669. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  670. 40);
  671. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  672. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  673. 40);
  674. }
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  676. }
  677. #define PHY_BUSY_LOOPS 5000
  678. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  679. {
  680. u32 frame_val;
  681. unsigned int loops;
  682. int ret;
  683. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  684. tw32_f(MAC_MI_MODE,
  685. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  686. udelay(80);
  687. }
  688. *val = 0x0;
  689. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  690. MI_COM_PHY_ADDR_MASK);
  691. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  692. MI_COM_REG_ADDR_MASK);
  693. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  694. tw32_f(MAC_MI_COM, frame_val);
  695. loops = PHY_BUSY_LOOPS;
  696. while (loops != 0) {
  697. udelay(10);
  698. frame_val = tr32(MAC_MI_COM);
  699. if ((frame_val & MI_COM_BUSY) == 0) {
  700. udelay(5);
  701. frame_val = tr32(MAC_MI_COM);
  702. break;
  703. }
  704. loops -= 1;
  705. }
  706. ret = -EBUSY;
  707. if (loops != 0) {
  708. *val = frame_val & MI_COM_DATA_MASK;
  709. ret = 0;
  710. }
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  718. {
  719. u32 frame_val;
  720. unsigned int loops;
  721. int ret;
  722. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  723. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  724. return 0;
  725. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  726. tw32_f(MAC_MI_MODE,
  727. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  728. udelay(80);
  729. }
  730. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  731. MI_COM_PHY_ADDR_MASK);
  732. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  733. MI_COM_REG_ADDR_MASK);
  734. frame_val |= (val & MI_COM_DATA_MASK);
  735. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  736. tw32_f(MAC_MI_COM, frame_val);
  737. loops = PHY_BUSY_LOOPS;
  738. while (loops != 0) {
  739. udelay(10);
  740. frame_val = tr32(MAC_MI_COM);
  741. if ((frame_val & MI_COM_BUSY) == 0) {
  742. udelay(5);
  743. frame_val = tr32(MAC_MI_COM);
  744. break;
  745. }
  746. loops -= 1;
  747. }
  748. ret = -EBUSY;
  749. if (loops != 0)
  750. ret = 0;
  751. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  752. tw32_f(MAC_MI_MODE, tp->mi_mode);
  753. udelay(80);
  754. }
  755. return ret;
  756. }
  757. static int tg3_bmcr_reset(struct tg3 *tp)
  758. {
  759. u32 phy_control;
  760. int limit, err;
  761. /* OK, reset it, and poll the BMCR_RESET bit until it
  762. * clears or we time out.
  763. */
  764. phy_control = BMCR_RESET;
  765. err = tg3_writephy(tp, MII_BMCR, phy_control);
  766. if (err != 0)
  767. return -EBUSY;
  768. limit = 5000;
  769. while (limit--) {
  770. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  771. if (err != 0)
  772. return -EBUSY;
  773. if ((phy_control & BMCR_RESET) == 0) {
  774. udelay(40);
  775. break;
  776. }
  777. udelay(10);
  778. }
  779. if (limit < 0)
  780. return -EBUSY;
  781. return 0;
  782. }
  783. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  784. {
  785. struct tg3 *tp = bp->priv;
  786. u32 val;
  787. spin_lock_bh(&tp->lock);
  788. if (tg3_readphy(tp, reg, &val))
  789. val = -EIO;
  790. spin_unlock_bh(&tp->lock);
  791. return val;
  792. }
  793. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  794. {
  795. struct tg3 *tp = bp->priv;
  796. u32 ret = 0;
  797. spin_lock_bh(&tp->lock);
  798. if (tg3_writephy(tp, reg, val))
  799. ret = -EIO;
  800. spin_unlock_bh(&tp->lock);
  801. return ret;
  802. }
  803. static int tg3_mdio_reset(struct mii_bus *bp)
  804. {
  805. return 0;
  806. }
  807. static void tg3_mdio_config_5785(struct tg3 *tp)
  808. {
  809. u32 val;
  810. struct phy_device *phydev;
  811. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  812. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  813. case PHY_ID_BCM50610:
  814. case PHY_ID_BCM50610M:
  815. val = MAC_PHYCFG2_50610_LED_MODES;
  816. break;
  817. case PHY_ID_BCMAC131:
  818. val = MAC_PHYCFG2_AC131_LED_MODES;
  819. break;
  820. case PHY_ID_RTL8211C:
  821. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  822. break;
  823. case PHY_ID_RTL8201E:
  824. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  825. break;
  826. default:
  827. return;
  828. }
  829. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  830. tw32(MAC_PHYCFG2, val);
  831. val = tr32(MAC_PHYCFG1);
  832. val &= ~(MAC_PHYCFG1_RGMII_INT |
  833. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  835. tw32(MAC_PHYCFG1, val);
  836. return;
  837. }
  838. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  839. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  840. MAC_PHYCFG2_FMODE_MASK_MASK |
  841. MAC_PHYCFG2_GMODE_MASK_MASK |
  842. MAC_PHYCFG2_ACT_MASK_MASK |
  843. MAC_PHYCFG2_QUAL_MASK_MASK |
  844. MAC_PHYCFG2_INBAND_ENABLE;
  845. tw32(MAC_PHYCFG2, val);
  846. val = tr32(MAC_PHYCFG1);
  847. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  848. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  849. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  851. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  854. }
  855. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  856. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  857. tw32(MAC_PHYCFG1, val);
  858. val = tr32(MAC_EXT_RGMII_MODE);
  859. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  860. MAC_RGMII_MODE_RX_QUALITY |
  861. MAC_RGMII_MODE_RX_ACTIVITY |
  862. MAC_RGMII_MODE_RX_ENG_DET |
  863. MAC_RGMII_MODE_TX_ENABLE |
  864. MAC_RGMII_MODE_TX_LOWPWR |
  865. MAC_RGMII_MODE_TX_RESET);
  866. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  867. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  868. val |= MAC_RGMII_MODE_RX_INT_B |
  869. MAC_RGMII_MODE_RX_QUALITY |
  870. MAC_RGMII_MODE_RX_ACTIVITY |
  871. MAC_RGMII_MODE_RX_ENG_DET;
  872. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  873. val |= MAC_RGMII_MODE_TX_ENABLE |
  874. MAC_RGMII_MODE_TX_LOWPWR |
  875. MAC_RGMII_MODE_TX_RESET;
  876. }
  877. tw32(MAC_EXT_RGMII_MODE, val);
  878. }
  879. static void tg3_mdio_start(struct tg3 *tp)
  880. {
  881. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  882. tw32_f(MAC_MI_MODE, tp->mi_mode);
  883. udelay(80);
  884. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  886. tg3_mdio_config_5785(tp);
  887. }
  888. static int tg3_mdio_init(struct tg3 *tp)
  889. {
  890. int i;
  891. u32 reg;
  892. struct phy_device *phydev;
  893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  895. u32 is_serdes;
  896. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  897. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  898. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  899. else
  900. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  901. TG3_CPMU_PHY_STRAP_IS_SERDES;
  902. if (is_serdes)
  903. tp->phy_addr += 7;
  904. } else
  905. tp->phy_addr = TG3_PHY_MII_ADDR;
  906. tg3_mdio_start(tp);
  907. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  908. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  909. return 0;
  910. tp->mdio_bus = mdiobus_alloc();
  911. if (tp->mdio_bus == NULL)
  912. return -ENOMEM;
  913. tp->mdio_bus->name = "tg3 mdio bus";
  914. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  915. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  916. tp->mdio_bus->priv = tp;
  917. tp->mdio_bus->parent = &tp->pdev->dev;
  918. tp->mdio_bus->read = &tg3_mdio_read;
  919. tp->mdio_bus->write = &tg3_mdio_write;
  920. tp->mdio_bus->reset = &tg3_mdio_reset;
  921. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  922. tp->mdio_bus->irq = &tp->mdio_irq[0];
  923. for (i = 0; i < PHY_MAX_ADDR; i++)
  924. tp->mdio_bus->irq[i] = PHY_POLL;
  925. /* The bus registration will look for all the PHYs on the mdio bus.
  926. * Unfortunately, it does not ensure the PHY is powered up before
  927. * accessing the PHY ID registers. A chip reset is the
  928. * quickest way to bring the device back to an operational state..
  929. */
  930. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  931. tg3_bmcr_reset(tp);
  932. i = mdiobus_register(tp->mdio_bus);
  933. if (i) {
  934. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  935. mdiobus_free(tp->mdio_bus);
  936. return i;
  937. }
  938. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  939. if (!phydev || !phydev->drv) {
  940. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  941. mdiobus_unregister(tp->mdio_bus);
  942. mdiobus_free(tp->mdio_bus);
  943. return -ENODEV;
  944. }
  945. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  946. case PHY_ID_BCM57780:
  947. phydev->interface = PHY_INTERFACE_MODE_GMII;
  948. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  949. break;
  950. case PHY_ID_BCM50610:
  951. case PHY_ID_BCM50610M:
  952. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  953. PHY_BRCM_RX_REFCLK_UNUSED |
  954. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  955. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  957. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  958. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  959. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  960. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  961. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  962. /* fallthru */
  963. case PHY_ID_RTL8211C:
  964. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  965. break;
  966. case PHY_ID_RTL8201E:
  967. case PHY_ID_BCMAC131:
  968. phydev->interface = PHY_INTERFACE_MODE_MII;
  969. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  970. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  971. break;
  972. }
  973. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  975. tg3_mdio_config_5785(tp);
  976. return 0;
  977. }
  978. static void tg3_mdio_fini(struct tg3 *tp)
  979. {
  980. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  981. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  982. mdiobus_unregister(tp->mdio_bus);
  983. mdiobus_free(tp->mdio_bus);
  984. }
  985. }
  986. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  987. {
  988. int err;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  990. if (err)
  991. goto done;
  992. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  993. if (err)
  994. goto done;
  995. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  996. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  997. if (err)
  998. goto done;
  999. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1000. done:
  1001. return err;
  1002. }
  1003. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1004. {
  1005. int err;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1007. if (err)
  1008. goto done;
  1009. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1010. if (err)
  1011. goto done;
  1012. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1013. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1014. if (err)
  1015. goto done;
  1016. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1017. done:
  1018. return err;
  1019. }
  1020. /* tp->lock is held. */
  1021. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1022. {
  1023. u32 val;
  1024. val = tr32(GRC_RX_CPU_EVENT);
  1025. val |= GRC_RX_CPU_DRIVER_EVENT;
  1026. tw32_f(GRC_RX_CPU_EVENT, val);
  1027. tp->last_event_jiffies = jiffies;
  1028. }
  1029. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1030. /* tp->lock is held. */
  1031. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1032. {
  1033. int i;
  1034. unsigned int delay_cnt;
  1035. long time_remain;
  1036. /* If enough time has passed, no wait is necessary. */
  1037. time_remain = (long)(tp->last_event_jiffies + 1 +
  1038. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1039. (long)jiffies;
  1040. if (time_remain < 0)
  1041. return;
  1042. /* Check if we can shorten the wait time. */
  1043. delay_cnt = jiffies_to_usecs(time_remain);
  1044. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1045. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1046. delay_cnt = (delay_cnt >> 3) + 1;
  1047. for (i = 0; i < delay_cnt; i++) {
  1048. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1049. break;
  1050. udelay(8);
  1051. }
  1052. }
  1053. /* tp->lock is held. */
  1054. static void tg3_ump_link_report(struct tg3 *tp)
  1055. {
  1056. u32 reg;
  1057. u32 val;
  1058. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1059. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1060. return;
  1061. tg3_wait_for_event_ack(tp);
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1070. val = 0;
  1071. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1072. val = reg << 16;
  1073. if (!tg3_readphy(tp, MII_LPA, &reg))
  1074. val |= (reg & 0xffff);
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1076. val = 0;
  1077. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1078. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1079. val = reg << 16;
  1080. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1081. val |= (reg & 0xffff);
  1082. }
  1083. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1084. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1085. val = reg << 16;
  1086. else
  1087. val = 0;
  1088. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1089. tg3_generate_fw_event(tp);
  1090. }
  1091. static void tg3_link_report(struct tg3 *tp)
  1092. {
  1093. if (!netif_carrier_ok(tp->dev)) {
  1094. netif_info(tp, link, tp->dev, "Link is down\n");
  1095. tg3_ump_link_report(tp);
  1096. } else if (netif_msg_link(tp)) {
  1097. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1098. (tp->link_config.active_speed == SPEED_1000 ?
  1099. 1000 :
  1100. (tp->link_config.active_speed == SPEED_100 ?
  1101. 100 : 10)),
  1102. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1103. "full" : "half"));
  1104. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1105. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1106. "on" : "off",
  1107. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1108. "on" : "off");
  1109. tg3_ump_link_report(tp);
  1110. }
  1111. }
  1112. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1113. {
  1114. u16 miireg;
  1115. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1116. miireg = ADVERTISE_PAUSE_CAP;
  1117. else if (flow_ctrl & FLOW_CTRL_TX)
  1118. miireg = ADVERTISE_PAUSE_ASYM;
  1119. else if (flow_ctrl & FLOW_CTRL_RX)
  1120. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1121. else
  1122. miireg = 0;
  1123. return miireg;
  1124. }
  1125. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1126. {
  1127. u16 miireg;
  1128. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1129. miireg = ADVERTISE_1000XPAUSE;
  1130. else if (flow_ctrl & FLOW_CTRL_TX)
  1131. miireg = ADVERTISE_1000XPSE_ASYM;
  1132. else if (flow_ctrl & FLOW_CTRL_RX)
  1133. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1134. else
  1135. miireg = 0;
  1136. return miireg;
  1137. }
  1138. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1139. {
  1140. u8 cap = 0;
  1141. if (lcladv & ADVERTISE_1000XPAUSE) {
  1142. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1143. if (rmtadv & LPA_1000XPAUSE)
  1144. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1145. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1146. cap = FLOW_CTRL_RX;
  1147. } else {
  1148. if (rmtadv & LPA_1000XPAUSE)
  1149. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1150. }
  1151. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1152. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1153. cap = FLOW_CTRL_TX;
  1154. }
  1155. return cap;
  1156. }
  1157. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1158. {
  1159. u8 autoneg;
  1160. u8 flowctrl = 0;
  1161. u32 old_rx_mode = tp->rx_mode;
  1162. u32 old_tx_mode = tp->tx_mode;
  1163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1164. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1165. else
  1166. autoneg = tp->link_config.autoneg;
  1167. if (autoneg == AUTONEG_ENABLE &&
  1168. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1169. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1170. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1171. else
  1172. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1173. } else
  1174. flowctrl = tp->link_config.flowctrl;
  1175. tp->link_config.active_flowctrl = flowctrl;
  1176. if (flowctrl & FLOW_CTRL_RX)
  1177. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_rx_mode != tp->rx_mode)
  1181. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1182. if (flowctrl & FLOW_CTRL_TX)
  1183. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1184. else
  1185. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1186. if (old_tx_mode != tp->tx_mode)
  1187. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1188. }
  1189. static void tg3_adjust_link(struct net_device *dev)
  1190. {
  1191. u8 oldflowctrl, linkmesg = 0;
  1192. u32 mac_mode, lcl_adv, rmt_adv;
  1193. struct tg3 *tp = netdev_priv(dev);
  1194. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1195. spin_lock_bh(&tp->lock);
  1196. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1197. MAC_MODE_HALF_DUPLEX);
  1198. oldflowctrl = tp->link_config.active_flowctrl;
  1199. if (phydev->link) {
  1200. lcl_adv = 0;
  1201. rmt_adv = 0;
  1202. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1203. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1204. else if (phydev->speed == SPEED_1000 ||
  1205. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1206. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1207. else
  1208. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1209. if (phydev->duplex == DUPLEX_HALF)
  1210. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1211. else {
  1212. lcl_adv = tg3_advert_flowctrl_1000T(
  1213. tp->link_config.flowctrl);
  1214. if (phydev->pause)
  1215. rmt_adv = LPA_PAUSE_CAP;
  1216. if (phydev->asym_pause)
  1217. rmt_adv |= LPA_PAUSE_ASYM;
  1218. }
  1219. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1220. } else
  1221. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1222. if (mac_mode != tp->mac_mode) {
  1223. tp->mac_mode = mac_mode;
  1224. tw32_f(MAC_MODE, tp->mac_mode);
  1225. udelay(40);
  1226. }
  1227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1228. if (phydev->speed == SPEED_10)
  1229. tw32(MAC_MI_STAT,
  1230. MAC_MI_STAT_10MBPS_MODE |
  1231. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1232. else
  1233. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1234. }
  1235. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1236. tw32(MAC_TX_LENGTHS,
  1237. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1238. (6 << TX_LENGTHS_IPG_SHIFT) |
  1239. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1240. else
  1241. tw32(MAC_TX_LENGTHS,
  1242. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1243. (6 << TX_LENGTHS_IPG_SHIFT) |
  1244. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1245. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1246. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1247. phydev->speed != tp->link_config.active_speed ||
  1248. phydev->duplex != tp->link_config.active_duplex ||
  1249. oldflowctrl != tp->link_config.active_flowctrl)
  1250. linkmesg = 1;
  1251. tp->link_config.active_speed = phydev->speed;
  1252. tp->link_config.active_duplex = phydev->duplex;
  1253. spin_unlock_bh(&tp->lock);
  1254. if (linkmesg)
  1255. tg3_link_report(tp);
  1256. }
  1257. static int tg3_phy_init(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1261. return 0;
  1262. /* Bring the PHY back to a known state. */
  1263. tg3_bmcr_reset(tp);
  1264. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1265. /* Attach the MAC to the PHY. */
  1266. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1267. phydev->dev_flags, phydev->interface);
  1268. if (IS_ERR(phydev)) {
  1269. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1270. return PTR_ERR(phydev);
  1271. }
  1272. /* Mask with MAC supported features. */
  1273. switch (phydev->interface) {
  1274. case PHY_INTERFACE_MODE_GMII:
  1275. case PHY_INTERFACE_MODE_RGMII:
  1276. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1277. phydev->supported &= (PHY_GBIT_FEATURES |
  1278. SUPPORTED_Pause |
  1279. SUPPORTED_Asym_Pause);
  1280. break;
  1281. }
  1282. /* fallthru */
  1283. case PHY_INTERFACE_MODE_MII:
  1284. phydev->supported &= (PHY_BASIC_FEATURES |
  1285. SUPPORTED_Pause |
  1286. SUPPORTED_Asym_Pause);
  1287. break;
  1288. default:
  1289. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1290. return -EINVAL;
  1291. }
  1292. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1293. phydev->advertising = phydev->supported;
  1294. return 0;
  1295. }
  1296. static void tg3_phy_start(struct tg3 *tp)
  1297. {
  1298. struct phy_device *phydev;
  1299. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1300. return;
  1301. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1302. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1303. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1304. phydev->speed = tp->link_config.orig_speed;
  1305. phydev->duplex = tp->link_config.orig_duplex;
  1306. phydev->autoneg = tp->link_config.orig_autoneg;
  1307. phydev->advertising = tp->link_config.orig_advertising;
  1308. }
  1309. phy_start(phydev);
  1310. phy_start_aneg(phydev);
  1311. }
  1312. static void tg3_phy_stop(struct tg3 *tp)
  1313. {
  1314. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1315. return;
  1316. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1317. }
  1318. static void tg3_phy_fini(struct tg3 *tp)
  1319. {
  1320. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1321. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1322. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1323. }
  1324. }
  1325. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1326. {
  1327. int err;
  1328. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1329. if (!err)
  1330. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1331. return err;
  1332. }
  1333. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1334. {
  1335. int err;
  1336. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1337. if (!err)
  1338. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1339. return err;
  1340. }
  1341. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1342. {
  1343. u32 phytest;
  1344. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1345. u32 phy;
  1346. tg3_writephy(tp, MII_TG3_FET_TEST,
  1347. phytest | MII_TG3_FET_SHADOW_EN);
  1348. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1351. else
  1352. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1353. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1354. }
  1355. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1356. }
  1357. }
  1358. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1359. {
  1360. u32 reg;
  1361. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1362. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1364. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1365. return;
  1366. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1367. tg3_phy_fet_toggle_apd(tp, enable);
  1368. return;
  1369. }
  1370. reg = MII_TG3_MISC_SHDW_WREN |
  1371. MII_TG3_MISC_SHDW_SCR5_SEL |
  1372. MII_TG3_MISC_SHDW_SCR5_LPED |
  1373. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1374. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1375. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1376. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1377. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. reg = MII_TG3_MISC_SHDW_WREN |
  1380. MII_TG3_MISC_SHDW_APD_SEL |
  1381. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1382. if (enable)
  1383. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1384. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1385. }
  1386. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1387. {
  1388. u32 phy;
  1389. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1390. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1391. return;
  1392. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1393. u32 ephy;
  1394. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1395. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1396. tg3_writephy(tp, MII_TG3_FET_TEST,
  1397. ephy | MII_TG3_FET_SHADOW_EN);
  1398. if (!tg3_readphy(tp, reg, &phy)) {
  1399. if (enable)
  1400. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1401. else
  1402. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1403. tg3_writephy(tp, reg, phy);
  1404. }
  1405. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1406. }
  1407. } else {
  1408. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1409. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1410. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1411. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1412. if (enable)
  1413. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1414. else
  1415. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1416. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1417. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1418. }
  1419. }
  1420. }
  1421. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1422. {
  1423. u32 val;
  1424. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1425. return;
  1426. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1427. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1428. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1429. (val | (1 << 15) | (1 << 4)));
  1430. }
  1431. static void tg3_phy_apply_otp(struct tg3 *tp)
  1432. {
  1433. u32 otp, phy;
  1434. if (!tp->phy_otp)
  1435. return;
  1436. otp = tp->phy_otp;
  1437. /* Enable SM_DSP clock and tx 6dB coding. */
  1438. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1439. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1440. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1441. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1442. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1443. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1445. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1446. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1447. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1448. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1449. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1450. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1451. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1452. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1453. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1454. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1455. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1456. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1457. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1458. /* Turn off SM_DSP clock. */
  1459. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1460. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1461. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1462. }
  1463. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1464. {
  1465. u32 val;
  1466. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1467. return;
  1468. tp->setlpicnt = 0;
  1469. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1470. current_link_up == 1 &&
  1471. (tp->link_config.active_speed == SPEED_1000 ||
  1472. (tp->link_config.active_speed == SPEED_100 &&
  1473. tp->link_config.active_duplex == DUPLEX_FULL))) {
  1474. u32 eeectl;
  1475. if (tp->link_config.active_speed == SPEED_1000)
  1476. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1477. else
  1478. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1479. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1480. tg3_phy_cl45_read(tp, 0x7, TG3_CL45_D7_EEERES_STAT, &val);
  1481. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1482. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1483. tp->setlpicnt = 2;
  1484. }
  1485. if (!tp->setlpicnt) {
  1486. val = tr32(TG3_CPMU_EEE_MODE);
  1487. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1488. }
  1489. }
  1490. static int tg3_wait_macro_done(struct tg3 *tp)
  1491. {
  1492. int limit = 100;
  1493. while (limit--) {
  1494. u32 tmp32;
  1495. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1496. if ((tmp32 & 0x1000) == 0)
  1497. break;
  1498. }
  1499. }
  1500. if (limit < 0)
  1501. return -EBUSY;
  1502. return 0;
  1503. }
  1504. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1505. {
  1506. static const u32 test_pat[4][6] = {
  1507. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1508. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1509. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1510. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1511. };
  1512. int chan;
  1513. for (chan = 0; chan < 4; chan++) {
  1514. int i;
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1516. (chan * 0x2000) | 0x0200);
  1517. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1518. for (i = 0; i < 6; i++)
  1519. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1520. test_pat[chan][i]);
  1521. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1522. if (tg3_wait_macro_done(tp)) {
  1523. *resetp = 1;
  1524. return -EBUSY;
  1525. }
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1527. (chan * 0x2000) | 0x0200);
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1529. if (tg3_wait_macro_done(tp)) {
  1530. *resetp = 1;
  1531. return -EBUSY;
  1532. }
  1533. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1534. if (tg3_wait_macro_done(tp)) {
  1535. *resetp = 1;
  1536. return -EBUSY;
  1537. }
  1538. for (i = 0; i < 6; i += 2) {
  1539. u32 low, high;
  1540. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1541. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1542. tg3_wait_macro_done(tp)) {
  1543. *resetp = 1;
  1544. return -EBUSY;
  1545. }
  1546. low &= 0x7fff;
  1547. high &= 0x000f;
  1548. if (low != test_pat[chan][i] ||
  1549. high != test_pat[chan][i+1]) {
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1552. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1553. return -EBUSY;
  1554. }
  1555. }
  1556. }
  1557. return 0;
  1558. }
  1559. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1560. {
  1561. int chan;
  1562. for (chan = 0; chan < 4; chan++) {
  1563. int i;
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1565. (chan * 0x2000) | 0x0200);
  1566. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1567. for (i = 0; i < 6; i++)
  1568. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1569. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1570. if (tg3_wait_macro_done(tp))
  1571. return -EBUSY;
  1572. }
  1573. return 0;
  1574. }
  1575. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1576. {
  1577. u32 reg32, phy9_orig;
  1578. int retries, do_phy_reset, err;
  1579. retries = 10;
  1580. do_phy_reset = 1;
  1581. do {
  1582. if (do_phy_reset) {
  1583. err = tg3_bmcr_reset(tp);
  1584. if (err)
  1585. return err;
  1586. do_phy_reset = 0;
  1587. }
  1588. /* Disable transmitter and interrupt. */
  1589. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1590. continue;
  1591. reg32 |= 0x3000;
  1592. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1593. /* Set full-duplex, 1000 mbps. */
  1594. tg3_writephy(tp, MII_BMCR,
  1595. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1596. /* Set to master mode. */
  1597. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1598. continue;
  1599. tg3_writephy(tp, MII_TG3_CTRL,
  1600. (MII_TG3_CTRL_AS_MASTER |
  1601. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1602. /* Enable SM_DSP_CLOCK and 6dB. */
  1603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1604. /* Block the PHY control access. */
  1605. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1606. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1607. if (!err)
  1608. break;
  1609. } while (--retries);
  1610. err = tg3_phy_reset_chanpat(tp);
  1611. if (err)
  1612. return err;
  1613. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1615. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1618. /* Set Extended packet length bit for jumbo frames */
  1619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1620. } else {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1622. }
  1623. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1624. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1625. reg32 &= ~0x3000;
  1626. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1627. } else if (!err)
  1628. err = -EBUSY;
  1629. return err;
  1630. }
  1631. /* This will reset the tigon3 PHY if there is no valid
  1632. * link unless the FORCE argument is non-zero.
  1633. */
  1634. static int tg3_phy_reset(struct tg3 *tp)
  1635. {
  1636. u32 val, cpmuctrl;
  1637. int err;
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1639. val = tr32(GRC_MISC_CFG);
  1640. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1641. udelay(40);
  1642. }
  1643. err = tg3_readphy(tp, MII_BMSR, &val);
  1644. err |= tg3_readphy(tp, MII_BMSR, &val);
  1645. if (err != 0)
  1646. return -EBUSY;
  1647. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1648. netif_carrier_off(tp->dev);
  1649. tg3_link_report(tp);
  1650. }
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1654. err = tg3_phy_reset_5703_4_5(tp);
  1655. if (err)
  1656. return err;
  1657. goto out;
  1658. }
  1659. cpmuctrl = 0;
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1661. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1662. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1663. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1664. tw32(TG3_CPMU_CTRL,
  1665. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1666. }
  1667. err = tg3_bmcr_reset(tp);
  1668. if (err)
  1669. return err;
  1670. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1671. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1672. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1673. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1674. }
  1675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1676. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1677. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1678. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1679. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1680. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1681. udelay(40);
  1682. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1683. }
  1684. }
  1685. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1687. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1688. return 0;
  1689. tg3_phy_apply_otp(tp);
  1690. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1691. tg3_phy_toggle_apd(tp, true);
  1692. else
  1693. tg3_phy_toggle_apd(tp, false);
  1694. out:
  1695. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1697. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1698. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1699. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1700. }
  1701. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1704. }
  1705. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1706. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1707. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1708. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1709. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1710. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1711. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1713. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1714. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1715. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1716. tg3_writephy(tp, MII_TG3_TEST1,
  1717. MII_TG3_TEST1_TRIM_EN | 0x4);
  1718. } else
  1719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1720. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1721. }
  1722. /* Set Extended packet length bit (bit 14) on all chips that */
  1723. /* support jumbo frames */
  1724. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1725. /* Cannot do read-modify-write on 5401 */
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1727. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1728. /* Set bit 14 with read-modify-write to preserve other bits */
  1729. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1730. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1731. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1732. }
  1733. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1734. * jumbo frames transmission.
  1735. */
  1736. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1737. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1738. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1739. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1740. }
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1742. /* adjust output voltage */
  1743. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1744. }
  1745. tg3_phy_toggle_automdix(tp, 1);
  1746. tg3_phy_set_wirespeed(tp);
  1747. return 0;
  1748. }
  1749. static void tg3_frob_aux_power(struct tg3 *tp)
  1750. {
  1751. struct tg3 *tp_peer = tp;
  1752. /* The GPIOs do something completely different on 57765. */
  1753. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1756. return;
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1760. struct net_device *dev_peer;
  1761. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1762. /* remove_one() may have been run on the peer. */
  1763. if (!dev_peer)
  1764. tp_peer = tp;
  1765. else
  1766. tp_peer = netdev_priv(dev_peer);
  1767. }
  1768. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1769. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1770. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1771. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1774. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1775. (GRC_LCLCTRL_GPIO_OE0 |
  1776. GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OE2 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1),
  1780. 100);
  1781. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1782. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1783. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1784. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1785. GRC_LCLCTRL_GPIO_OE1 |
  1786. GRC_LCLCTRL_GPIO_OE2 |
  1787. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1788. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1789. tp->grc_local_ctrl;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1791. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1792. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1793. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1795. } else {
  1796. u32 no_gpio2;
  1797. u32 grc_local_ctrl = 0;
  1798. if (tp_peer != tp &&
  1799. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1800. return;
  1801. /* Workaround to prevent overdrawing Amps. */
  1802. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1803. ASIC_REV_5714) {
  1804. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1805. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1806. grc_local_ctrl, 100);
  1807. }
  1808. /* On 5753 and variants, GPIO2 cannot be used. */
  1809. no_gpio2 = tp->nic_sram_data_cfg &
  1810. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1811. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1812. GRC_LCLCTRL_GPIO_OE1 |
  1813. GRC_LCLCTRL_GPIO_OE2 |
  1814. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT2;
  1816. if (no_gpio2) {
  1817. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT2);
  1819. }
  1820. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1821. grc_local_ctrl, 100);
  1822. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1823. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1824. grc_local_ctrl, 100);
  1825. if (!no_gpio2) {
  1826. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1827. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1828. grc_local_ctrl, 100);
  1829. }
  1830. }
  1831. } else {
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1833. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1834. if (tp_peer != tp &&
  1835. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1836. return;
  1837. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1838. (GRC_LCLCTRL_GPIO_OE1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1840. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1841. GRC_LCLCTRL_GPIO_OE1, 100);
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. (GRC_LCLCTRL_GPIO_OE1 |
  1844. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1845. }
  1846. }
  1847. }
  1848. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1849. {
  1850. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1851. return 1;
  1852. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1853. if (speed != SPEED_10)
  1854. return 1;
  1855. } else if (speed == SPEED_10)
  1856. return 1;
  1857. return 0;
  1858. }
  1859. static int tg3_setup_phy(struct tg3 *, int);
  1860. #define RESET_KIND_SHUTDOWN 0
  1861. #define RESET_KIND_INIT 1
  1862. #define RESET_KIND_SUSPEND 2
  1863. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1864. static int tg3_halt_cpu(struct tg3 *, u32);
  1865. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1866. {
  1867. u32 val;
  1868. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1870. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1871. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1872. sg_dig_ctrl |=
  1873. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1874. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1875. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1876. }
  1877. return;
  1878. }
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1880. tg3_bmcr_reset(tp);
  1881. val = tr32(GRC_MISC_CFG);
  1882. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1883. udelay(40);
  1884. return;
  1885. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1886. u32 phytest;
  1887. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1888. u32 phy;
  1889. tg3_writephy(tp, MII_ADVERTISE, 0);
  1890. tg3_writephy(tp, MII_BMCR,
  1891. BMCR_ANENABLE | BMCR_ANRESTART);
  1892. tg3_writephy(tp, MII_TG3_FET_TEST,
  1893. phytest | MII_TG3_FET_SHADOW_EN);
  1894. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1895. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1896. tg3_writephy(tp,
  1897. MII_TG3_FET_SHDW_AUXMODE4,
  1898. phy);
  1899. }
  1900. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1901. }
  1902. return;
  1903. } else if (do_low_power) {
  1904. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1905. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1906. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1907. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1908. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1909. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1910. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1911. }
  1912. /* The PHY should not be powered down on some chips because
  1913. * of bugs.
  1914. */
  1915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1917. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1918. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1919. return;
  1920. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1921. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1922. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1923. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1924. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1925. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1926. }
  1927. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1928. }
  1929. /* tp->lock is held. */
  1930. static int tg3_nvram_lock(struct tg3 *tp)
  1931. {
  1932. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1933. int i;
  1934. if (tp->nvram_lock_cnt == 0) {
  1935. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1936. for (i = 0; i < 8000; i++) {
  1937. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1938. break;
  1939. udelay(20);
  1940. }
  1941. if (i == 8000) {
  1942. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1943. return -ENODEV;
  1944. }
  1945. }
  1946. tp->nvram_lock_cnt++;
  1947. }
  1948. return 0;
  1949. }
  1950. /* tp->lock is held. */
  1951. static void tg3_nvram_unlock(struct tg3 *tp)
  1952. {
  1953. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1954. if (tp->nvram_lock_cnt > 0)
  1955. tp->nvram_lock_cnt--;
  1956. if (tp->nvram_lock_cnt == 0)
  1957. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1958. }
  1959. }
  1960. /* tp->lock is held. */
  1961. static void tg3_enable_nvram_access(struct tg3 *tp)
  1962. {
  1963. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1964. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1965. u32 nvaccess = tr32(NVRAM_ACCESS);
  1966. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1967. }
  1968. }
  1969. /* tp->lock is held. */
  1970. static void tg3_disable_nvram_access(struct tg3 *tp)
  1971. {
  1972. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1974. u32 nvaccess = tr32(NVRAM_ACCESS);
  1975. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1976. }
  1977. }
  1978. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1979. u32 offset, u32 *val)
  1980. {
  1981. u32 tmp;
  1982. int i;
  1983. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1984. return -EINVAL;
  1985. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1986. EEPROM_ADDR_DEVID_MASK |
  1987. EEPROM_ADDR_READ);
  1988. tw32(GRC_EEPROM_ADDR,
  1989. tmp |
  1990. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1991. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1992. EEPROM_ADDR_ADDR_MASK) |
  1993. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1994. for (i = 0; i < 1000; i++) {
  1995. tmp = tr32(GRC_EEPROM_ADDR);
  1996. if (tmp & EEPROM_ADDR_COMPLETE)
  1997. break;
  1998. msleep(1);
  1999. }
  2000. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2001. return -EBUSY;
  2002. tmp = tr32(GRC_EEPROM_DATA);
  2003. /*
  2004. * The data will always be opposite the native endian
  2005. * format. Perform a blind byteswap to compensate.
  2006. */
  2007. *val = swab32(tmp);
  2008. return 0;
  2009. }
  2010. #define NVRAM_CMD_TIMEOUT 10000
  2011. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2012. {
  2013. int i;
  2014. tw32(NVRAM_CMD, nvram_cmd);
  2015. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2016. udelay(10);
  2017. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2018. udelay(10);
  2019. break;
  2020. }
  2021. }
  2022. if (i == NVRAM_CMD_TIMEOUT)
  2023. return -EBUSY;
  2024. return 0;
  2025. }
  2026. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2027. {
  2028. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2029. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2030. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2031. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2032. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2033. addr = ((addr / tp->nvram_pagesize) <<
  2034. ATMEL_AT45DB0X1B_PAGE_POS) +
  2035. (addr % tp->nvram_pagesize);
  2036. return addr;
  2037. }
  2038. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2039. {
  2040. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2041. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2042. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2043. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2044. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2045. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2046. tp->nvram_pagesize) +
  2047. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2048. return addr;
  2049. }
  2050. /* NOTE: Data read in from NVRAM is byteswapped according to
  2051. * the byteswapping settings for all other register accesses.
  2052. * tg3 devices are BE devices, so on a BE machine, the data
  2053. * returned will be exactly as it is seen in NVRAM. On a LE
  2054. * machine, the 32-bit value will be byteswapped.
  2055. */
  2056. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2057. {
  2058. int ret;
  2059. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2060. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2061. offset = tg3_nvram_phys_addr(tp, offset);
  2062. if (offset > NVRAM_ADDR_MSK)
  2063. return -EINVAL;
  2064. ret = tg3_nvram_lock(tp);
  2065. if (ret)
  2066. return ret;
  2067. tg3_enable_nvram_access(tp);
  2068. tw32(NVRAM_ADDR, offset);
  2069. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2070. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2071. if (ret == 0)
  2072. *val = tr32(NVRAM_RDDATA);
  2073. tg3_disable_nvram_access(tp);
  2074. tg3_nvram_unlock(tp);
  2075. return ret;
  2076. }
  2077. /* Ensures NVRAM data is in bytestream format. */
  2078. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2079. {
  2080. u32 v;
  2081. int res = tg3_nvram_read(tp, offset, &v);
  2082. if (!res)
  2083. *val = cpu_to_be32(v);
  2084. return res;
  2085. }
  2086. /* tp->lock is held. */
  2087. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2088. {
  2089. u32 addr_high, addr_low;
  2090. int i;
  2091. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2092. tp->dev->dev_addr[1]);
  2093. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2094. (tp->dev->dev_addr[3] << 16) |
  2095. (tp->dev->dev_addr[4] << 8) |
  2096. (tp->dev->dev_addr[5] << 0));
  2097. for (i = 0; i < 4; i++) {
  2098. if (i == 1 && skip_mac_1)
  2099. continue;
  2100. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2101. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2102. }
  2103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2105. for (i = 0; i < 12; i++) {
  2106. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2107. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2108. }
  2109. }
  2110. addr_high = (tp->dev->dev_addr[0] +
  2111. tp->dev->dev_addr[1] +
  2112. tp->dev->dev_addr[2] +
  2113. tp->dev->dev_addr[3] +
  2114. tp->dev->dev_addr[4] +
  2115. tp->dev->dev_addr[5]) &
  2116. TX_BACKOFF_SEED_MASK;
  2117. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2118. }
  2119. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2120. {
  2121. u32 misc_host_ctrl;
  2122. bool device_should_wake, do_low_power;
  2123. /* Make sure register accesses (indirect or otherwise)
  2124. * will function correctly.
  2125. */
  2126. pci_write_config_dword(tp->pdev,
  2127. TG3PCI_MISC_HOST_CTRL,
  2128. tp->misc_host_ctrl);
  2129. switch (state) {
  2130. case PCI_D0:
  2131. pci_enable_wake(tp->pdev, state, false);
  2132. pci_set_power_state(tp->pdev, PCI_D0);
  2133. /* Switch out of Vaux if it is a NIC */
  2134. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2135. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2136. return 0;
  2137. case PCI_D1:
  2138. case PCI_D2:
  2139. case PCI_D3hot:
  2140. break;
  2141. default:
  2142. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2143. state);
  2144. return -EINVAL;
  2145. }
  2146. /* Restore the CLKREQ setting. */
  2147. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2148. u16 lnkctl;
  2149. pci_read_config_word(tp->pdev,
  2150. tp->pcie_cap + PCI_EXP_LNKCTL,
  2151. &lnkctl);
  2152. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2153. pci_write_config_word(tp->pdev,
  2154. tp->pcie_cap + PCI_EXP_LNKCTL,
  2155. lnkctl);
  2156. }
  2157. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2158. tw32(TG3PCI_MISC_HOST_CTRL,
  2159. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2160. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2161. device_may_wakeup(&tp->pdev->dev) &&
  2162. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2164. do_low_power = false;
  2165. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2166. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2167. struct phy_device *phydev;
  2168. u32 phyid, advertising;
  2169. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2170. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2171. tp->link_config.orig_speed = phydev->speed;
  2172. tp->link_config.orig_duplex = phydev->duplex;
  2173. tp->link_config.orig_autoneg = phydev->autoneg;
  2174. tp->link_config.orig_advertising = phydev->advertising;
  2175. advertising = ADVERTISED_TP |
  2176. ADVERTISED_Pause |
  2177. ADVERTISED_Autoneg |
  2178. ADVERTISED_10baseT_Half;
  2179. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2180. device_should_wake) {
  2181. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2182. advertising |=
  2183. ADVERTISED_100baseT_Half |
  2184. ADVERTISED_100baseT_Full |
  2185. ADVERTISED_10baseT_Full;
  2186. else
  2187. advertising |= ADVERTISED_10baseT_Full;
  2188. }
  2189. phydev->advertising = advertising;
  2190. phy_start_aneg(phydev);
  2191. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2192. if (phyid != PHY_ID_BCMAC131) {
  2193. phyid &= PHY_BCM_OUI_MASK;
  2194. if (phyid == PHY_BCM_OUI_1 ||
  2195. phyid == PHY_BCM_OUI_2 ||
  2196. phyid == PHY_BCM_OUI_3)
  2197. do_low_power = true;
  2198. }
  2199. }
  2200. } else {
  2201. do_low_power = true;
  2202. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2203. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2204. tp->link_config.orig_speed = tp->link_config.speed;
  2205. tp->link_config.orig_duplex = tp->link_config.duplex;
  2206. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2207. }
  2208. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2209. tp->link_config.speed = SPEED_10;
  2210. tp->link_config.duplex = DUPLEX_HALF;
  2211. tp->link_config.autoneg = AUTONEG_ENABLE;
  2212. tg3_setup_phy(tp, 0);
  2213. }
  2214. }
  2215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2216. u32 val;
  2217. val = tr32(GRC_VCPU_EXT_CTRL);
  2218. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2219. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2220. int i;
  2221. u32 val;
  2222. for (i = 0; i < 200; i++) {
  2223. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2224. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2225. break;
  2226. msleep(1);
  2227. }
  2228. }
  2229. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2230. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2231. WOL_DRV_STATE_SHUTDOWN |
  2232. WOL_DRV_WOL |
  2233. WOL_SET_MAGIC_PKT);
  2234. if (device_should_wake) {
  2235. u32 mac_mode;
  2236. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2237. if (do_low_power) {
  2238. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2239. udelay(40);
  2240. }
  2241. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2243. else
  2244. mac_mode = MAC_MODE_PORT_MODE_MII;
  2245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2247. ASIC_REV_5700) {
  2248. u32 speed = (tp->tg3_flags &
  2249. TG3_FLAG_WOL_SPEED_100MB) ?
  2250. SPEED_100 : SPEED_10;
  2251. if (tg3_5700_link_polarity(tp, speed))
  2252. mac_mode |= MAC_MODE_LINK_POLARITY;
  2253. else
  2254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2255. }
  2256. } else {
  2257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2258. }
  2259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2261. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2262. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2263. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2264. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2265. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2266. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2267. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2268. mac_mode |= tp->mac_mode &
  2269. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2270. if (mac_mode & MAC_MODE_APE_TX_EN)
  2271. mac_mode |= MAC_MODE_TDE_ENABLE;
  2272. }
  2273. tw32_f(MAC_MODE, mac_mode);
  2274. udelay(100);
  2275. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2276. udelay(10);
  2277. }
  2278. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2279. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2281. u32 base_val;
  2282. base_val = tp->pci_clock_ctrl;
  2283. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2284. CLOCK_CTRL_TXCLK_DISABLE);
  2285. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2286. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2287. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2288. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2289. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2290. /* do nothing */
  2291. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2292. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2293. u32 newbits1, newbits2;
  2294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2296. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2297. CLOCK_CTRL_TXCLK_DISABLE |
  2298. CLOCK_CTRL_ALTCLK);
  2299. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2300. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2301. newbits1 = CLOCK_CTRL_625_CORE;
  2302. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2303. } else {
  2304. newbits1 = CLOCK_CTRL_ALTCLK;
  2305. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2306. }
  2307. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2308. 40);
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2310. 40);
  2311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2312. u32 newbits3;
  2313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2315. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2316. CLOCK_CTRL_TXCLK_DISABLE |
  2317. CLOCK_CTRL_44MHZ_CORE);
  2318. } else {
  2319. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2320. }
  2321. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2322. tp->pci_clock_ctrl | newbits3, 40);
  2323. }
  2324. }
  2325. if (!(device_should_wake) &&
  2326. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2327. tg3_power_down_phy(tp, do_low_power);
  2328. tg3_frob_aux_power(tp);
  2329. /* Workaround for unstable PLL clock */
  2330. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2331. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2332. u32 val = tr32(0x7d00);
  2333. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2334. tw32(0x7d00, val);
  2335. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2336. int err;
  2337. err = tg3_nvram_lock(tp);
  2338. tg3_halt_cpu(tp, RX_CPU_BASE);
  2339. if (!err)
  2340. tg3_nvram_unlock(tp);
  2341. }
  2342. }
  2343. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2344. if (device_should_wake)
  2345. pci_enable_wake(tp->pdev, state, true);
  2346. /* Finally, set the new power state. */
  2347. pci_set_power_state(tp->pdev, state);
  2348. return 0;
  2349. }
  2350. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2351. {
  2352. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2353. case MII_TG3_AUX_STAT_10HALF:
  2354. *speed = SPEED_10;
  2355. *duplex = DUPLEX_HALF;
  2356. break;
  2357. case MII_TG3_AUX_STAT_10FULL:
  2358. *speed = SPEED_10;
  2359. *duplex = DUPLEX_FULL;
  2360. break;
  2361. case MII_TG3_AUX_STAT_100HALF:
  2362. *speed = SPEED_100;
  2363. *duplex = DUPLEX_HALF;
  2364. break;
  2365. case MII_TG3_AUX_STAT_100FULL:
  2366. *speed = SPEED_100;
  2367. *duplex = DUPLEX_FULL;
  2368. break;
  2369. case MII_TG3_AUX_STAT_1000HALF:
  2370. *speed = SPEED_1000;
  2371. *duplex = DUPLEX_HALF;
  2372. break;
  2373. case MII_TG3_AUX_STAT_1000FULL:
  2374. *speed = SPEED_1000;
  2375. *duplex = DUPLEX_FULL;
  2376. break;
  2377. default:
  2378. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2379. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2380. SPEED_10;
  2381. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2382. DUPLEX_HALF;
  2383. break;
  2384. }
  2385. *speed = SPEED_INVALID;
  2386. *duplex = DUPLEX_INVALID;
  2387. break;
  2388. }
  2389. }
  2390. static void tg3_phy_copper_begin(struct tg3 *tp)
  2391. {
  2392. u32 new_adv;
  2393. int i;
  2394. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2395. /* Entering low power mode. Disable gigabit and
  2396. * 100baseT advertisements.
  2397. */
  2398. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2399. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2400. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2401. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2402. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2403. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2404. } else if (tp->link_config.speed == SPEED_INVALID) {
  2405. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2406. tp->link_config.advertising &=
  2407. ~(ADVERTISED_1000baseT_Half |
  2408. ADVERTISED_1000baseT_Full);
  2409. new_adv = ADVERTISE_CSMA;
  2410. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2411. new_adv |= ADVERTISE_10HALF;
  2412. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2413. new_adv |= ADVERTISE_10FULL;
  2414. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2415. new_adv |= ADVERTISE_100HALF;
  2416. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2417. new_adv |= ADVERTISE_100FULL;
  2418. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2419. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2420. if (tp->link_config.advertising &
  2421. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2422. new_adv = 0;
  2423. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2424. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2425. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2426. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2427. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2428. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2429. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2430. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2431. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2432. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2433. } else {
  2434. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2435. }
  2436. } else {
  2437. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2438. new_adv |= ADVERTISE_CSMA;
  2439. /* Asking for a specific link mode. */
  2440. if (tp->link_config.speed == SPEED_1000) {
  2441. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2442. if (tp->link_config.duplex == DUPLEX_FULL)
  2443. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2444. else
  2445. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2446. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2447. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2448. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2449. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2450. } else {
  2451. if (tp->link_config.speed == SPEED_100) {
  2452. if (tp->link_config.duplex == DUPLEX_FULL)
  2453. new_adv |= ADVERTISE_100FULL;
  2454. else
  2455. new_adv |= ADVERTISE_100HALF;
  2456. } else {
  2457. if (tp->link_config.duplex == DUPLEX_FULL)
  2458. new_adv |= ADVERTISE_10FULL;
  2459. else
  2460. new_adv |= ADVERTISE_10HALF;
  2461. }
  2462. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2463. new_adv = 0;
  2464. }
  2465. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2466. }
  2467. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2468. u32 val = 0;
  2469. tw32(TG3_CPMU_EEE_MODE,
  2470. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2471. /* Enable SM_DSP clock and tx 6dB coding. */
  2472. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2473. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2474. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2475. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2476. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2478. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2479. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2480. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2481. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2482. /* Advertise 100-BaseTX EEE ability */
  2483. if (tp->link_config.advertising &
  2484. (ADVERTISED_100baseT_Half |
  2485. ADVERTISED_100baseT_Full))
  2486. val |= TG3_CL45_D7_EEEADV_CAP_100TX;
  2487. /* Advertise 1000-BaseT EEE ability */
  2488. if (tp->link_config.advertising &
  2489. (ADVERTISED_1000baseT_Half |
  2490. ADVERTISED_1000baseT_Full))
  2491. val |= TG3_CL45_D7_EEEADV_CAP_1000T;
  2492. }
  2493. tg3_phy_cl45_write(tp, 0x7, TG3_CL45_D7_EEEADV_CAP, val);
  2494. /* Turn off SM_DSP clock. */
  2495. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2496. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2497. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2498. }
  2499. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2500. tp->link_config.speed != SPEED_INVALID) {
  2501. u32 bmcr, orig_bmcr;
  2502. tp->link_config.active_speed = tp->link_config.speed;
  2503. tp->link_config.active_duplex = tp->link_config.duplex;
  2504. bmcr = 0;
  2505. switch (tp->link_config.speed) {
  2506. default:
  2507. case SPEED_10:
  2508. break;
  2509. case SPEED_100:
  2510. bmcr |= BMCR_SPEED100;
  2511. break;
  2512. case SPEED_1000:
  2513. bmcr |= TG3_BMCR_SPEED1000;
  2514. break;
  2515. }
  2516. if (tp->link_config.duplex == DUPLEX_FULL)
  2517. bmcr |= BMCR_FULLDPLX;
  2518. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2519. (bmcr != orig_bmcr)) {
  2520. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2521. for (i = 0; i < 1500; i++) {
  2522. u32 tmp;
  2523. udelay(10);
  2524. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2525. tg3_readphy(tp, MII_BMSR, &tmp))
  2526. continue;
  2527. if (!(tmp & BMSR_LSTATUS)) {
  2528. udelay(40);
  2529. break;
  2530. }
  2531. }
  2532. tg3_writephy(tp, MII_BMCR, bmcr);
  2533. udelay(40);
  2534. }
  2535. } else {
  2536. tg3_writephy(tp, MII_BMCR,
  2537. BMCR_ANENABLE | BMCR_ANRESTART);
  2538. }
  2539. }
  2540. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2541. {
  2542. int err;
  2543. /* Turn off tap power management. */
  2544. /* Set Extended packet length bit */
  2545. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2546. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2547. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2548. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2549. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2550. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2551. udelay(40);
  2552. return err;
  2553. }
  2554. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2555. {
  2556. u32 adv_reg, all_mask = 0;
  2557. if (mask & ADVERTISED_10baseT_Half)
  2558. all_mask |= ADVERTISE_10HALF;
  2559. if (mask & ADVERTISED_10baseT_Full)
  2560. all_mask |= ADVERTISE_10FULL;
  2561. if (mask & ADVERTISED_100baseT_Half)
  2562. all_mask |= ADVERTISE_100HALF;
  2563. if (mask & ADVERTISED_100baseT_Full)
  2564. all_mask |= ADVERTISE_100FULL;
  2565. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2566. return 0;
  2567. if ((adv_reg & all_mask) != all_mask)
  2568. return 0;
  2569. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2570. u32 tg3_ctrl;
  2571. all_mask = 0;
  2572. if (mask & ADVERTISED_1000baseT_Half)
  2573. all_mask |= ADVERTISE_1000HALF;
  2574. if (mask & ADVERTISED_1000baseT_Full)
  2575. all_mask |= ADVERTISE_1000FULL;
  2576. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2577. return 0;
  2578. if ((tg3_ctrl & all_mask) != all_mask)
  2579. return 0;
  2580. }
  2581. return 1;
  2582. }
  2583. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2584. {
  2585. u32 curadv, reqadv;
  2586. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2587. return 1;
  2588. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2589. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2590. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2591. if (curadv != reqadv)
  2592. return 0;
  2593. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2594. tg3_readphy(tp, MII_LPA, rmtadv);
  2595. } else {
  2596. /* Reprogram the advertisement register, even if it
  2597. * does not affect the current link. If the link
  2598. * gets renegotiated in the future, we can save an
  2599. * additional renegotiation cycle by advertising
  2600. * it correctly in the first place.
  2601. */
  2602. if (curadv != reqadv) {
  2603. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2604. ADVERTISE_PAUSE_ASYM);
  2605. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2606. }
  2607. }
  2608. return 1;
  2609. }
  2610. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2611. {
  2612. int current_link_up;
  2613. u32 bmsr, val;
  2614. u32 lcl_adv, rmt_adv;
  2615. u16 current_speed;
  2616. u8 current_duplex;
  2617. int i, err;
  2618. tw32(MAC_EVENT, 0);
  2619. tw32_f(MAC_STATUS,
  2620. (MAC_STATUS_SYNC_CHANGED |
  2621. MAC_STATUS_CFG_CHANGED |
  2622. MAC_STATUS_MI_COMPLETION |
  2623. MAC_STATUS_LNKSTATE_CHANGED));
  2624. udelay(40);
  2625. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2626. tw32_f(MAC_MI_MODE,
  2627. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2628. udelay(80);
  2629. }
  2630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2631. /* Some third-party PHYs need to be reset on link going
  2632. * down.
  2633. */
  2634. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2637. netif_carrier_ok(tp->dev)) {
  2638. tg3_readphy(tp, MII_BMSR, &bmsr);
  2639. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2640. !(bmsr & BMSR_LSTATUS))
  2641. force_reset = 1;
  2642. }
  2643. if (force_reset)
  2644. tg3_phy_reset(tp);
  2645. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2646. tg3_readphy(tp, MII_BMSR, &bmsr);
  2647. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2648. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2649. bmsr = 0;
  2650. if (!(bmsr & BMSR_LSTATUS)) {
  2651. err = tg3_init_5401phy_dsp(tp);
  2652. if (err)
  2653. return err;
  2654. tg3_readphy(tp, MII_BMSR, &bmsr);
  2655. for (i = 0; i < 1000; i++) {
  2656. udelay(10);
  2657. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2658. (bmsr & BMSR_LSTATUS)) {
  2659. udelay(40);
  2660. break;
  2661. }
  2662. }
  2663. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2664. TG3_PHY_REV_BCM5401_B0 &&
  2665. !(bmsr & BMSR_LSTATUS) &&
  2666. tp->link_config.active_speed == SPEED_1000) {
  2667. err = tg3_phy_reset(tp);
  2668. if (!err)
  2669. err = tg3_init_5401phy_dsp(tp);
  2670. if (err)
  2671. return err;
  2672. }
  2673. }
  2674. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2675. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2676. /* 5701 {A0,B0} CRC bug workaround */
  2677. tg3_writephy(tp, 0x15, 0x0a75);
  2678. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2679. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2680. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2681. }
  2682. /* Clear pending interrupts... */
  2683. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2684. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2685. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2686. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2687. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2688. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2691. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2692. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2693. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2694. else
  2695. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2696. }
  2697. current_link_up = 0;
  2698. current_speed = SPEED_INVALID;
  2699. current_duplex = DUPLEX_INVALID;
  2700. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2701. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2702. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2703. if (!(val & (1 << 10))) {
  2704. val |= (1 << 10);
  2705. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2706. goto relink;
  2707. }
  2708. }
  2709. bmsr = 0;
  2710. for (i = 0; i < 100; i++) {
  2711. tg3_readphy(tp, MII_BMSR, &bmsr);
  2712. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2713. (bmsr & BMSR_LSTATUS))
  2714. break;
  2715. udelay(40);
  2716. }
  2717. if (bmsr & BMSR_LSTATUS) {
  2718. u32 aux_stat, bmcr;
  2719. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2720. for (i = 0; i < 2000; i++) {
  2721. udelay(10);
  2722. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2723. aux_stat)
  2724. break;
  2725. }
  2726. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2727. &current_speed,
  2728. &current_duplex);
  2729. bmcr = 0;
  2730. for (i = 0; i < 200; i++) {
  2731. tg3_readphy(tp, MII_BMCR, &bmcr);
  2732. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2733. continue;
  2734. if (bmcr && bmcr != 0x7fff)
  2735. break;
  2736. udelay(10);
  2737. }
  2738. lcl_adv = 0;
  2739. rmt_adv = 0;
  2740. tp->link_config.active_speed = current_speed;
  2741. tp->link_config.active_duplex = current_duplex;
  2742. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2743. if ((bmcr & BMCR_ANENABLE) &&
  2744. tg3_copper_is_advertising_all(tp,
  2745. tp->link_config.advertising)) {
  2746. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2747. &rmt_adv))
  2748. current_link_up = 1;
  2749. }
  2750. } else {
  2751. if (!(bmcr & BMCR_ANENABLE) &&
  2752. tp->link_config.speed == current_speed &&
  2753. tp->link_config.duplex == current_duplex &&
  2754. tp->link_config.flowctrl ==
  2755. tp->link_config.active_flowctrl) {
  2756. current_link_up = 1;
  2757. }
  2758. }
  2759. if (current_link_up == 1 &&
  2760. tp->link_config.active_duplex == DUPLEX_FULL)
  2761. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2762. }
  2763. relink:
  2764. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2765. tg3_phy_copper_begin(tp);
  2766. tg3_readphy(tp, MII_BMSR, &bmsr);
  2767. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2768. (bmsr & BMSR_LSTATUS))
  2769. current_link_up = 1;
  2770. }
  2771. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2772. if (current_link_up == 1) {
  2773. if (tp->link_config.active_speed == SPEED_100 ||
  2774. tp->link_config.active_speed == SPEED_10)
  2775. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2776. else
  2777. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2778. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2779. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2780. else
  2781. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2782. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2783. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2784. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2786. if (current_link_up == 1 &&
  2787. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2788. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2789. else
  2790. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2791. }
  2792. /* ??? Without this setting Netgear GA302T PHY does not
  2793. * ??? send/receive packets...
  2794. */
  2795. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2796. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2797. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2798. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2799. udelay(80);
  2800. }
  2801. tw32_f(MAC_MODE, tp->mac_mode);
  2802. udelay(40);
  2803. tg3_phy_eee_adjust(tp, current_link_up);
  2804. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2805. /* Polled via timer. */
  2806. tw32_f(MAC_EVENT, 0);
  2807. } else {
  2808. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2809. }
  2810. udelay(40);
  2811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2812. current_link_up == 1 &&
  2813. tp->link_config.active_speed == SPEED_1000 &&
  2814. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2815. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2816. udelay(120);
  2817. tw32_f(MAC_STATUS,
  2818. (MAC_STATUS_SYNC_CHANGED |
  2819. MAC_STATUS_CFG_CHANGED));
  2820. udelay(40);
  2821. tg3_write_mem(tp,
  2822. NIC_SRAM_FIRMWARE_MBOX,
  2823. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2824. }
  2825. /* Prevent send BD corruption. */
  2826. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2827. u16 oldlnkctl, newlnkctl;
  2828. pci_read_config_word(tp->pdev,
  2829. tp->pcie_cap + PCI_EXP_LNKCTL,
  2830. &oldlnkctl);
  2831. if (tp->link_config.active_speed == SPEED_100 ||
  2832. tp->link_config.active_speed == SPEED_10)
  2833. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2834. else
  2835. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2836. if (newlnkctl != oldlnkctl)
  2837. pci_write_config_word(tp->pdev,
  2838. tp->pcie_cap + PCI_EXP_LNKCTL,
  2839. newlnkctl);
  2840. }
  2841. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2842. if (current_link_up)
  2843. netif_carrier_on(tp->dev);
  2844. else
  2845. netif_carrier_off(tp->dev);
  2846. tg3_link_report(tp);
  2847. }
  2848. return 0;
  2849. }
  2850. struct tg3_fiber_aneginfo {
  2851. int state;
  2852. #define ANEG_STATE_UNKNOWN 0
  2853. #define ANEG_STATE_AN_ENABLE 1
  2854. #define ANEG_STATE_RESTART_INIT 2
  2855. #define ANEG_STATE_RESTART 3
  2856. #define ANEG_STATE_DISABLE_LINK_OK 4
  2857. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2858. #define ANEG_STATE_ABILITY_DETECT 6
  2859. #define ANEG_STATE_ACK_DETECT_INIT 7
  2860. #define ANEG_STATE_ACK_DETECT 8
  2861. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2862. #define ANEG_STATE_COMPLETE_ACK 10
  2863. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2864. #define ANEG_STATE_IDLE_DETECT 12
  2865. #define ANEG_STATE_LINK_OK 13
  2866. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2867. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2868. u32 flags;
  2869. #define MR_AN_ENABLE 0x00000001
  2870. #define MR_RESTART_AN 0x00000002
  2871. #define MR_AN_COMPLETE 0x00000004
  2872. #define MR_PAGE_RX 0x00000008
  2873. #define MR_NP_LOADED 0x00000010
  2874. #define MR_TOGGLE_TX 0x00000020
  2875. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2876. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2877. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2878. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2879. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2880. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2881. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2882. #define MR_TOGGLE_RX 0x00002000
  2883. #define MR_NP_RX 0x00004000
  2884. #define MR_LINK_OK 0x80000000
  2885. unsigned long link_time, cur_time;
  2886. u32 ability_match_cfg;
  2887. int ability_match_count;
  2888. char ability_match, idle_match, ack_match;
  2889. u32 txconfig, rxconfig;
  2890. #define ANEG_CFG_NP 0x00000080
  2891. #define ANEG_CFG_ACK 0x00000040
  2892. #define ANEG_CFG_RF2 0x00000020
  2893. #define ANEG_CFG_RF1 0x00000010
  2894. #define ANEG_CFG_PS2 0x00000001
  2895. #define ANEG_CFG_PS1 0x00008000
  2896. #define ANEG_CFG_HD 0x00004000
  2897. #define ANEG_CFG_FD 0x00002000
  2898. #define ANEG_CFG_INVAL 0x00001f06
  2899. };
  2900. #define ANEG_OK 0
  2901. #define ANEG_DONE 1
  2902. #define ANEG_TIMER_ENAB 2
  2903. #define ANEG_FAILED -1
  2904. #define ANEG_STATE_SETTLE_TIME 10000
  2905. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2906. struct tg3_fiber_aneginfo *ap)
  2907. {
  2908. u16 flowctrl;
  2909. unsigned long delta;
  2910. u32 rx_cfg_reg;
  2911. int ret;
  2912. if (ap->state == ANEG_STATE_UNKNOWN) {
  2913. ap->rxconfig = 0;
  2914. ap->link_time = 0;
  2915. ap->cur_time = 0;
  2916. ap->ability_match_cfg = 0;
  2917. ap->ability_match_count = 0;
  2918. ap->ability_match = 0;
  2919. ap->idle_match = 0;
  2920. ap->ack_match = 0;
  2921. }
  2922. ap->cur_time++;
  2923. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2924. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2925. if (rx_cfg_reg != ap->ability_match_cfg) {
  2926. ap->ability_match_cfg = rx_cfg_reg;
  2927. ap->ability_match = 0;
  2928. ap->ability_match_count = 0;
  2929. } else {
  2930. if (++ap->ability_match_count > 1) {
  2931. ap->ability_match = 1;
  2932. ap->ability_match_cfg = rx_cfg_reg;
  2933. }
  2934. }
  2935. if (rx_cfg_reg & ANEG_CFG_ACK)
  2936. ap->ack_match = 1;
  2937. else
  2938. ap->ack_match = 0;
  2939. ap->idle_match = 0;
  2940. } else {
  2941. ap->idle_match = 1;
  2942. ap->ability_match_cfg = 0;
  2943. ap->ability_match_count = 0;
  2944. ap->ability_match = 0;
  2945. ap->ack_match = 0;
  2946. rx_cfg_reg = 0;
  2947. }
  2948. ap->rxconfig = rx_cfg_reg;
  2949. ret = ANEG_OK;
  2950. switch (ap->state) {
  2951. case ANEG_STATE_UNKNOWN:
  2952. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2953. ap->state = ANEG_STATE_AN_ENABLE;
  2954. /* fallthru */
  2955. case ANEG_STATE_AN_ENABLE:
  2956. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2957. if (ap->flags & MR_AN_ENABLE) {
  2958. ap->link_time = 0;
  2959. ap->cur_time = 0;
  2960. ap->ability_match_cfg = 0;
  2961. ap->ability_match_count = 0;
  2962. ap->ability_match = 0;
  2963. ap->idle_match = 0;
  2964. ap->ack_match = 0;
  2965. ap->state = ANEG_STATE_RESTART_INIT;
  2966. } else {
  2967. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2968. }
  2969. break;
  2970. case ANEG_STATE_RESTART_INIT:
  2971. ap->link_time = ap->cur_time;
  2972. ap->flags &= ~(MR_NP_LOADED);
  2973. ap->txconfig = 0;
  2974. tw32(MAC_TX_AUTO_NEG, 0);
  2975. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2976. tw32_f(MAC_MODE, tp->mac_mode);
  2977. udelay(40);
  2978. ret = ANEG_TIMER_ENAB;
  2979. ap->state = ANEG_STATE_RESTART;
  2980. /* fallthru */
  2981. case ANEG_STATE_RESTART:
  2982. delta = ap->cur_time - ap->link_time;
  2983. if (delta > ANEG_STATE_SETTLE_TIME)
  2984. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2985. else
  2986. ret = ANEG_TIMER_ENAB;
  2987. break;
  2988. case ANEG_STATE_DISABLE_LINK_OK:
  2989. ret = ANEG_DONE;
  2990. break;
  2991. case ANEG_STATE_ABILITY_DETECT_INIT:
  2992. ap->flags &= ~(MR_TOGGLE_TX);
  2993. ap->txconfig = ANEG_CFG_FD;
  2994. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2995. if (flowctrl & ADVERTISE_1000XPAUSE)
  2996. ap->txconfig |= ANEG_CFG_PS1;
  2997. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2998. ap->txconfig |= ANEG_CFG_PS2;
  2999. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3000. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3001. tw32_f(MAC_MODE, tp->mac_mode);
  3002. udelay(40);
  3003. ap->state = ANEG_STATE_ABILITY_DETECT;
  3004. break;
  3005. case ANEG_STATE_ABILITY_DETECT:
  3006. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3007. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3008. break;
  3009. case ANEG_STATE_ACK_DETECT_INIT:
  3010. ap->txconfig |= ANEG_CFG_ACK;
  3011. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3012. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3013. tw32_f(MAC_MODE, tp->mac_mode);
  3014. udelay(40);
  3015. ap->state = ANEG_STATE_ACK_DETECT;
  3016. /* fallthru */
  3017. case ANEG_STATE_ACK_DETECT:
  3018. if (ap->ack_match != 0) {
  3019. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3020. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3021. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3022. } else {
  3023. ap->state = ANEG_STATE_AN_ENABLE;
  3024. }
  3025. } else if (ap->ability_match != 0 &&
  3026. ap->rxconfig == 0) {
  3027. ap->state = ANEG_STATE_AN_ENABLE;
  3028. }
  3029. break;
  3030. case ANEG_STATE_COMPLETE_ACK_INIT:
  3031. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3032. ret = ANEG_FAILED;
  3033. break;
  3034. }
  3035. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3036. MR_LP_ADV_HALF_DUPLEX |
  3037. MR_LP_ADV_SYM_PAUSE |
  3038. MR_LP_ADV_ASYM_PAUSE |
  3039. MR_LP_ADV_REMOTE_FAULT1 |
  3040. MR_LP_ADV_REMOTE_FAULT2 |
  3041. MR_LP_ADV_NEXT_PAGE |
  3042. MR_TOGGLE_RX |
  3043. MR_NP_RX);
  3044. if (ap->rxconfig & ANEG_CFG_FD)
  3045. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3046. if (ap->rxconfig & ANEG_CFG_HD)
  3047. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3048. if (ap->rxconfig & ANEG_CFG_PS1)
  3049. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3050. if (ap->rxconfig & ANEG_CFG_PS2)
  3051. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3052. if (ap->rxconfig & ANEG_CFG_RF1)
  3053. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3054. if (ap->rxconfig & ANEG_CFG_RF2)
  3055. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3056. if (ap->rxconfig & ANEG_CFG_NP)
  3057. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3058. ap->link_time = ap->cur_time;
  3059. ap->flags ^= (MR_TOGGLE_TX);
  3060. if (ap->rxconfig & 0x0008)
  3061. ap->flags |= MR_TOGGLE_RX;
  3062. if (ap->rxconfig & ANEG_CFG_NP)
  3063. ap->flags |= MR_NP_RX;
  3064. ap->flags |= MR_PAGE_RX;
  3065. ap->state = ANEG_STATE_COMPLETE_ACK;
  3066. ret = ANEG_TIMER_ENAB;
  3067. break;
  3068. case ANEG_STATE_COMPLETE_ACK:
  3069. if (ap->ability_match != 0 &&
  3070. ap->rxconfig == 0) {
  3071. ap->state = ANEG_STATE_AN_ENABLE;
  3072. break;
  3073. }
  3074. delta = ap->cur_time - ap->link_time;
  3075. if (delta > ANEG_STATE_SETTLE_TIME) {
  3076. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3077. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3078. } else {
  3079. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3080. !(ap->flags & MR_NP_RX)) {
  3081. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3082. } else {
  3083. ret = ANEG_FAILED;
  3084. }
  3085. }
  3086. }
  3087. break;
  3088. case ANEG_STATE_IDLE_DETECT_INIT:
  3089. ap->link_time = ap->cur_time;
  3090. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3091. tw32_f(MAC_MODE, tp->mac_mode);
  3092. udelay(40);
  3093. ap->state = ANEG_STATE_IDLE_DETECT;
  3094. ret = ANEG_TIMER_ENAB;
  3095. break;
  3096. case ANEG_STATE_IDLE_DETECT:
  3097. if (ap->ability_match != 0 &&
  3098. ap->rxconfig == 0) {
  3099. ap->state = ANEG_STATE_AN_ENABLE;
  3100. break;
  3101. }
  3102. delta = ap->cur_time - ap->link_time;
  3103. if (delta > ANEG_STATE_SETTLE_TIME) {
  3104. /* XXX another gem from the Broadcom driver :( */
  3105. ap->state = ANEG_STATE_LINK_OK;
  3106. }
  3107. break;
  3108. case ANEG_STATE_LINK_OK:
  3109. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3110. ret = ANEG_DONE;
  3111. break;
  3112. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3113. /* ??? unimplemented */
  3114. break;
  3115. case ANEG_STATE_NEXT_PAGE_WAIT:
  3116. /* ??? unimplemented */
  3117. break;
  3118. default:
  3119. ret = ANEG_FAILED;
  3120. break;
  3121. }
  3122. return ret;
  3123. }
  3124. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3125. {
  3126. int res = 0;
  3127. struct tg3_fiber_aneginfo aninfo;
  3128. int status = ANEG_FAILED;
  3129. unsigned int tick;
  3130. u32 tmp;
  3131. tw32_f(MAC_TX_AUTO_NEG, 0);
  3132. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3133. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3134. udelay(40);
  3135. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3136. udelay(40);
  3137. memset(&aninfo, 0, sizeof(aninfo));
  3138. aninfo.flags |= MR_AN_ENABLE;
  3139. aninfo.state = ANEG_STATE_UNKNOWN;
  3140. aninfo.cur_time = 0;
  3141. tick = 0;
  3142. while (++tick < 195000) {
  3143. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3144. if (status == ANEG_DONE || status == ANEG_FAILED)
  3145. break;
  3146. udelay(1);
  3147. }
  3148. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3149. tw32_f(MAC_MODE, tp->mac_mode);
  3150. udelay(40);
  3151. *txflags = aninfo.txconfig;
  3152. *rxflags = aninfo.flags;
  3153. if (status == ANEG_DONE &&
  3154. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3155. MR_LP_ADV_FULL_DUPLEX)))
  3156. res = 1;
  3157. return res;
  3158. }
  3159. static void tg3_init_bcm8002(struct tg3 *tp)
  3160. {
  3161. u32 mac_status = tr32(MAC_STATUS);
  3162. int i;
  3163. /* Reset when initting first time or we have a link. */
  3164. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3165. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3166. return;
  3167. /* Set PLL lock range. */
  3168. tg3_writephy(tp, 0x16, 0x8007);
  3169. /* SW reset */
  3170. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3171. /* Wait for reset to complete. */
  3172. /* XXX schedule_timeout() ... */
  3173. for (i = 0; i < 500; i++)
  3174. udelay(10);
  3175. /* Config mode; select PMA/Ch 1 regs. */
  3176. tg3_writephy(tp, 0x10, 0x8411);
  3177. /* Enable auto-lock and comdet, select txclk for tx. */
  3178. tg3_writephy(tp, 0x11, 0x0a10);
  3179. tg3_writephy(tp, 0x18, 0x00a0);
  3180. tg3_writephy(tp, 0x16, 0x41ff);
  3181. /* Assert and deassert POR. */
  3182. tg3_writephy(tp, 0x13, 0x0400);
  3183. udelay(40);
  3184. tg3_writephy(tp, 0x13, 0x0000);
  3185. tg3_writephy(tp, 0x11, 0x0a50);
  3186. udelay(40);
  3187. tg3_writephy(tp, 0x11, 0x0a10);
  3188. /* Wait for signal to stabilize */
  3189. /* XXX schedule_timeout() ... */
  3190. for (i = 0; i < 15000; i++)
  3191. udelay(10);
  3192. /* Deselect the channel register so we can read the PHYID
  3193. * later.
  3194. */
  3195. tg3_writephy(tp, 0x10, 0x8011);
  3196. }
  3197. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3198. {
  3199. u16 flowctrl;
  3200. u32 sg_dig_ctrl, sg_dig_status;
  3201. u32 serdes_cfg, expected_sg_dig_ctrl;
  3202. int workaround, port_a;
  3203. int current_link_up;
  3204. serdes_cfg = 0;
  3205. expected_sg_dig_ctrl = 0;
  3206. workaround = 0;
  3207. port_a = 1;
  3208. current_link_up = 0;
  3209. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3210. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3211. workaround = 1;
  3212. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3213. port_a = 0;
  3214. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3215. /* preserve bits 20-23 for voltage regulator */
  3216. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3217. }
  3218. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3219. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3220. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3221. if (workaround) {
  3222. u32 val = serdes_cfg;
  3223. if (port_a)
  3224. val |= 0xc010000;
  3225. else
  3226. val |= 0x4010000;
  3227. tw32_f(MAC_SERDES_CFG, val);
  3228. }
  3229. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3230. }
  3231. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3232. tg3_setup_flow_control(tp, 0, 0);
  3233. current_link_up = 1;
  3234. }
  3235. goto out;
  3236. }
  3237. /* Want auto-negotiation. */
  3238. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3239. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3240. if (flowctrl & ADVERTISE_1000XPAUSE)
  3241. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3242. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3243. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3244. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3245. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3246. tp->serdes_counter &&
  3247. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3248. MAC_STATUS_RCVD_CFG)) ==
  3249. MAC_STATUS_PCS_SYNCED)) {
  3250. tp->serdes_counter--;
  3251. current_link_up = 1;
  3252. goto out;
  3253. }
  3254. restart_autoneg:
  3255. if (workaround)
  3256. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3257. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3258. udelay(5);
  3259. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3260. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3261. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3262. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3263. MAC_STATUS_SIGNAL_DET)) {
  3264. sg_dig_status = tr32(SG_DIG_STATUS);
  3265. mac_status = tr32(MAC_STATUS);
  3266. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3267. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3268. u32 local_adv = 0, remote_adv = 0;
  3269. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3270. local_adv |= ADVERTISE_1000XPAUSE;
  3271. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3272. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3273. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3274. remote_adv |= LPA_1000XPAUSE;
  3275. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3276. remote_adv |= LPA_1000XPAUSE_ASYM;
  3277. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3278. current_link_up = 1;
  3279. tp->serdes_counter = 0;
  3280. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3281. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3282. if (tp->serdes_counter)
  3283. tp->serdes_counter--;
  3284. else {
  3285. if (workaround) {
  3286. u32 val = serdes_cfg;
  3287. if (port_a)
  3288. val |= 0xc010000;
  3289. else
  3290. val |= 0x4010000;
  3291. tw32_f(MAC_SERDES_CFG, val);
  3292. }
  3293. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3294. udelay(40);
  3295. /* Link parallel detection - link is up */
  3296. /* only if we have PCS_SYNC and not */
  3297. /* receiving config code words */
  3298. mac_status = tr32(MAC_STATUS);
  3299. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3300. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3301. tg3_setup_flow_control(tp, 0, 0);
  3302. current_link_up = 1;
  3303. tp->phy_flags |=
  3304. TG3_PHYFLG_PARALLEL_DETECT;
  3305. tp->serdes_counter =
  3306. SERDES_PARALLEL_DET_TIMEOUT;
  3307. } else
  3308. goto restart_autoneg;
  3309. }
  3310. }
  3311. } else {
  3312. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3313. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3314. }
  3315. out:
  3316. return current_link_up;
  3317. }
  3318. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3319. {
  3320. int current_link_up = 0;
  3321. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3322. goto out;
  3323. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3324. u32 txflags, rxflags;
  3325. int i;
  3326. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3327. u32 local_adv = 0, remote_adv = 0;
  3328. if (txflags & ANEG_CFG_PS1)
  3329. local_adv |= ADVERTISE_1000XPAUSE;
  3330. if (txflags & ANEG_CFG_PS2)
  3331. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3332. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3333. remote_adv |= LPA_1000XPAUSE;
  3334. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3335. remote_adv |= LPA_1000XPAUSE_ASYM;
  3336. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3337. current_link_up = 1;
  3338. }
  3339. for (i = 0; i < 30; i++) {
  3340. udelay(20);
  3341. tw32_f(MAC_STATUS,
  3342. (MAC_STATUS_SYNC_CHANGED |
  3343. MAC_STATUS_CFG_CHANGED));
  3344. udelay(40);
  3345. if ((tr32(MAC_STATUS) &
  3346. (MAC_STATUS_SYNC_CHANGED |
  3347. MAC_STATUS_CFG_CHANGED)) == 0)
  3348. break;
  3349. }
  3350. mac_status = tr32(MAC_STATUS);
  3351. if (current_link_up == 0 &&
  3352. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3353. !(mac_status & MAC_STATUS_RCVD_CFG))
  3354. current_link_up = 1;
  3355. } else {
  3356. tg3_setup_flow_control(tp, 0, 0);
  3357. /* Forcing 1000FD link up. */
  3358. current_link_up = 1;
  3359. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3360. udelay(40);
  3361. tw32_f(MAC_MODE, tp->mac_mode);
  3362. udelay(40);
  3363. }
  3364. out:
  3365. return current_link_up;
  3366. }
  3367. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3368. {
  3369. u32 orig_pause_cfg;
  3370. u16 orig_active_speed;
  3371. u8 orig_active_duplex;
  3372. u32 mac_status;
  3373. int current_link_up;
  3374. int i;
  3375. orig_pause_cfg = tp->link_config.active_flowctrl;
  3376. orig_active_speed = tp->link_config.active_speed;
  3377. orig_active_duplex = tp->link_config.active_duplex;
  3378. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3379. netif_carrier_ok(tp->dev) &&
  3380. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3381. mac_status = tr32(MAC_STATUS);
  3382. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3383. MAC_STATUS_SIGNAL_DET |
  3384. MAC_STATUS_CFG_CHANGED |
  3385. MAC_STATUS_RCVD_CFG);
  3386. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3387. MAC_STATUS_SIGNAL_DET)) {
  3388. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3389. MAC_STATUS_CFG_CHANGED));
  3390. return 0;
  3391. }
  3392. }
  3393. tw32_f(MAC_TX_AUTO_NEG, 0);
  3394. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3395. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3396. tw32_f(MAC_MODE, tp->mac_mode);
  3397. udelay(40);
  3398. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3399. tg3_init_bcm8002(tp);
  3400. /* Enable link change event even when serdes polling. */
  3401. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3402. udelay(40);
  3403. current_link_up = 0;
  3404. mac_status = tr32(MAC_STATUS);
  3405. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3406. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3407. else
  3408. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3409. tp->napi[0].hw_status->status =
  3410. (SD_STATUS_UPDATED |
  3411. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3412. for (i = 0; i < 100; i++) {
  3413. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED));
  3415. udelay(5);
  3416. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3417. MAC_STATUS_CFG_CHANGED |
  3418. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3419. break;
  3420. }
  3421. mac_status = tr32(MAC_STATUS);
  3422. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3423. current_link_up = 0;
  3424. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3425. tp->serdes_counter == 0) {
  3426. tw32_f(MAC_MODE, (tp->mac_mode |
  3427. MAC_MODE_SEND_CONFIGS));
  3428. udelay(1);
  3429. tw32_f(MAC_MODE, tp->mac_mode);
  3430. }
  3431. }
  3432. if (current_link_up == 1) {
  3433. tp->link_config.active_speed = SPEED_1000;
  3434. tp->link_config.active_duplex = DUPLEX_FULL;
  3435. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3436. LED_CTRL_LNKLED_OVERRIDE |
  3437. LED_CTRL_1000MBPS_ON));
  3438. } else {
  3439. tp->link_config.active_speed = SPEED_INVALID;
  3440. tp->link_config.active_duplex = DUPLEX_INVALID;
  3441. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3442. LED_CTRL_LNKLED_OVERRIDE |
  3443. LED_CTRL_TRAFFIC_OVERRIDE));
  3444. }
  3445. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3446. if (current_link_up)
  3447. netif_carrier_on(tp->dev);
  3448. else
  3449. netif_carrier_off(tp->dev);
  3450. tg3_link_report(tp);
  3451. } else {
  3452. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3453. if (orig_pause_cfg != now_pause_cfg ||
  3454. orig_active_speed != tp->link_config.active_speed ||
  3455. orig_active_duplex != tp->link_config.active_duplex)
  3456. tg3_link_report(tp);
  3457. }
  3458. return 0;
  3459. }
  3460. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3461. {
  3462. int current_link_up, err = 0;
  3463. u32 bmsr, bmcr;
  3464. u16 current_speed;
  3465. u8 current_duplex;
  3466. u32 local_adv, remote_adv;
  3467. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3468. tw32_f(MAC_MODE, tp->mac_mode);
  3469. udelay(40);
  3470. tw32(MAC_EVENT, 0);
  3471. tw32_f(MAC_STATUS,
  3472. (MAC_STATUS_SYNC_CHANGED |
  3473. MAC_STATUS_CFG_CHANGED |
  3474. MAC_STATUS_MI_COMPLETION |
  3475. MAC_STATUS_LNKSTATE_CHANGED));
  3476. udelay(40);
  3477. if (force_reset)
  3478. tg3_phy_reset(tp);
  3479. current_link_up = 0;
  3480. current_speed = SPEED_INVALID;
  3481. current_duplex = DUPLEX_INVALID;
  3482. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3485. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3486. bmsr |= BMSR_LSTATUS;
  3487. else
  3488. bmsr &= ~BMSR_LSTATUS;
  3489. }
  3490. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3491. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3492. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3493. /* do nothing, just check for link up at the end */
  3494. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3495. u32 adv, new_adv;
  3496. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3497. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3498. ADVERTISE_1000XPAUSE |
  3499. ADVERTISE_1000XPSE_ASYM |
  3500. ADVERTISE_SLCT);
  3501. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3502. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3503. new_adv |= ADVERTISE_1000XHALF;
  3504. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3505. new_adv |= ADVERTISE_1000XFULL;
  3506. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3507. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3508. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3509. tg3_writephy(tp, MII_BMCR, bmcr);
  3510. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3511. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3512. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3513. return err;
  3514. }
  3515. } else {
  3516. u32 new_bmcr;
  3517. bmcr &= ~BMCR_SPEED1000;
  3518. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3519. if (tp->link_config.duplex == DUPLEX_FULL)
  3520. new_bmcr |= BMCR_FULLDPLX;
  3521. if (new_bmcr != bmcr) {
  3522. /* BMCR_SPEED1000 is a reserved bit that needs
  3523. * to be set on write.
  3524. */
  3525. new_bmcr |= BMCR_SPEED1000;
  3526. /* Force a linkdown */
  3527. if (netif_carrier_ok(tp->dev)) {
  3528. u32 adv;
  3529. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3530. adv &= ~(ADVERTISE_1000XFULL |
  3531. ADVERTISE_1000XHALF |
  3532. ADVERTISE_SLCT);
  3533. tg3_writephy(tp, MII_ADVERTISE, adv);
  3534. tg3_writephy(tp, MII_BMCR, bmcr |
  3535. BMCR_ANRESTART |
  3536. BMCR_ANENABLE);
  3537. udelay(10);
  3538. netif_carrier_off(tp->dev);
  3539. }
  3540. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3541. bmcr = new_bmcr;
  3542. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3543. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3544. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3545. ASIC_REV_5714) {
  3546. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3547. bmsr |= BMSR_LSTATUS;
  3548. else
  3549. bmsr &= ~BMSR_LSTATUS;
  3550. }
  3551. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3552. }
  3553. }
  3554. if (bmsr & BMSR_LSTATUS) {
  3555. current_speed = SPEED_1000;
  3556. current_link_up = 1;
  3557. if (bmcr & BMCR_FULLDPLX)
  3558. current_duplex = DUPLEX_FULL;
  3559. else
  3560. current_duplex = DUPLEX_HALF;
  3561. local_adv = 0;
  3562. remote_adv = 0;
  3563. if (bmcr & BMCR_ANENABLE) {
  3564. u32 common;
  3565. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3566. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3567. common = local_adv & remote_adv;
  3568. if (common & (ADVERTISE_1000XHALF |
  3569. ADVERTISE_1000XFULL)) {
  3570. if (common & ADVERTISE_1000XFULL)
  3571. current_duplex = DUPLEX_FULL;
  3572. else
  3573. current_duplex = DUPLEX_HALF;
  3574. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3575. /* Link is up via parallel detect */
  3576. } else {
  3577. current_link_up = 0;
  3578. }
  3579. }
  3580. }
  3581. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3582. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3583. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3584. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3585. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3586. tw32_f(MAC_MODE, tp->mac_mode);
  3587. udelay(40);
  3588. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3589. tp->link_config.active_speed = current_speed;
  3590. tp->link_config.active_duplex = current_duplex;
  3591. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3592. if (current_link_up)
  3593. netif_carrier_on(tp->dev);
  3594. else {
  3595. netif_carrier_off(tp->dev);
  3596. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3597. }
  3598. tg3_link_report(tp);
  3599. }
  3600. return err;
  3601. }
  3602. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3603. {
  3604. if (tp->serdes_counter) {
  3605. /* Give autoneg time to complete. */
  3606. tp->serdes_counter--;
  3607. return;
  3608. }
  3609. if (!netif_carrier_ok(tp->dev) &&
  3610. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3611. u32 bmcr;
  3612. tg3_readphy(tp, MII_BMCR, &bmcr);
  3613. if (bmcr & BMCR_ANENABLE) {
  3614. u32 phy1, phy2;
  3615. /* Select shadow register 0x1f */
  3616. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3617. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3618. /* Select expansion interrupt status register */
  3619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3620. MII_TG3_DSP_EXP1_INT_STAT);
  3621. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3622. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3623. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3624. /* We have signal detect and not receiving
  3625. * config code words, link is up by parallel
  3626. * detection.
  3627. */
  3628. bmcr &= ~BMCR_ANENABLE;
  3629. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3630. tg3_writephy(tp, MII_BMCR, bmcr);
  3631. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3632. }
  3633. }
  3634. } else if (netif_carrier_ok(tp->dev) &&
  3635. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3636. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3637. u32 phy2;
  3638. /* Select expansion interrupt status register */
  3639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3640. MII_TG3_DSP_EXP1_INT_STAT);
  3641. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3642. if (phy2 & 0x20) {
  3643. u32 bmcr;
  3644. /* Config code words received, turn on autoneg. */
  3645. tg3_readphy(tp, MII_BMCR, &bmcr);
  3646. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3647. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3648. }
  3649. }
  3650. }
  3651. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3652. {
  3653. int err;
  3654. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3655. err = tg3_setup_fiber_phy(tp, force_reset);
  3656. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3657. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3658. else
  3659. err = tg3_setup_copper_phy(tp, force_reset);
  3660. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3661. u32 val, scale;
  3662. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3663. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3664. scale = 65;
  3665. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3666. scale = 6;
  3667. else
  3668. scale = 12;
  3669. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3670. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3671. tw32(GRC_MISC_CFG, val);
  3672. }
  3673. if (tp->link_config.active_speed == SPEED_1000 &&
  3674. tp->link_config.active_duplex == DUPLEX_HALF)
  3675. tw32(MAC_TX_LENGTHS,
  3676. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3677. (6 << TX_LENGTHS_IPG_SHIFT) |
  3678. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3679. else
  3680. tw32(MAC_TX_LENGTHS,
  3681. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3682. (6 << TX_LENGTHS_IPG_SHIFT) |
  3683. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3684. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3685. if (netif_carrier_ok(tp->dev)) {
  3686. tw32(HOSTCC_STAT_COAL_TICKS,
  3687. tp->coal.stats_block_coalesce_usecs);
  3688. } else {
  3689. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3690. }
  3691. }
  3692. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3693. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3694. if (!netif_carrier_ok(tp->dev))
  3695. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3696. tp->pwrmgmt_thresh;
  3697. else
  3698. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3699. tw32(PCIE_PWR_MGMT_THRESH, val);
  3700. }
  3701. return err;
  3702. }
  3703. static inline int tg3_irq_sync(struct tg3 *tp)
  3704. {
  3705. return tp->irq_sync;
  3706. }
  3707. /* This is called whenever we suspect that the system chipset is re-
  3708. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3709. * is bogus tx completions. We try to recover by setting the
  3710. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3711. * in the workqueue.
  3712. */
  3713. static void tg3_tx_recover(struct tg3 *tp)
  3714. {
  3715. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3716. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3717. netdev_warn(tp->dev,
  3718. "The system may be re-ordering memory-mapped I/O "
  3719. "cycles to the network device, attempting to recover. "
  3720. "Please report the problem to the driver maintainer "
  3721. "and include system chipset information.\n");
  3722. spin_lock(&tp->lock);
  3723. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3724. spin_unlock(&tp->lock);
  3725. }
  3726. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3727. {
  3728. /* Tell compiler to fetch tx indices from memory. */
  3729. barrier();
  3730. return tnapi->tx_pending -
  3731. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3732. }
  3733. /* Tigon3 never reports partial packet sends. So we do not
  3734. * need special logic to handle SKBs that have not had all
  3735. * of their frags sent yet, like SunGEM does.
  3736. */
  3737. static void tg3_tx(struct tg3_napi *tnapi)
  3738. {
  3739. struct tg3 *tp = tnapi->tp;
  3740. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3741. u32 sw_idx = tnapi->tx_cons;
  3742. struct netdev_queue *txq;
  3743. int index = tnapi - tp->napi;
  3744. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3745. index--;
  3746. txq = netdev_get_tx_queue(tp->dev, index);
  3747. while (sw_idx != hw_idx) {
  3748. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3749. struct sk_buff *skb = ri->skb;
  3750. int i, tx_bug = 0;
  3751. if (unlikely(skb == NULL)) {
  3752. tg3_tx_recover(tp);
  3753. return;
  3754. }
  3755. pci_unmap_single(tp->pdev,
  3756. dma_unmap_addr(ri, mapping),
  3757. skb_headlen(skb),
  3758. PCI_DMA_TODEVICE);
  3759. ri->skb = NULL;
  3760. sw_idx = NEXT_TX(sw_idx);
  3761. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3762. ri = &tnapi->tx_buffers[sw_idx];
  3763. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3764. tx_bug = 1;
  3765. pci_unmap_page(tp->pdev,
  3766. dma_unmap_addr(ri, mapping),
  3767. skb_shinfo(skb)->frags[i].size,
  3768. PCI_DMA_TODEVICE);
  3769. sw_idx = NEXT_TX(sw_idx);
  3770. }
  3771. dev_kfree_skb(skb);
  3772. if (unlikely(tx_bug)) {
  3773. tg3_tx_recover(tp);
  3774. return;
  3775. }
  3776. }
  3777. tnapi->tx_cons = sw_idx;
  3778. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3779. * before checking for netif_queue_stopped(). Without the
  3780. * memory barrier, there is a small possibility that tg3_start_xmit()
  3781. * will miss it and cause the queue to be stopped forever.
  3782. */
  3783. smp_mb();
  3784. if (unlikely(netif_tx_queue_stopped(txq) &&
  3785. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3786. __netif_tx_lock(txq, smp_processor_id());
  3787. if (netif_tx_queue_stopped(txq) &&
  3788. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3789. netif_tx_wake_queue(txq);
  3790. __netif_tx_unlock(txq);
  3791. }
  3792. }
  3793. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3794. {
  3795. if (!ri->skb)
  3796. return;
  3797. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3798. map_sz, PCI_DMA_FROMDEVICE);
  3799. dev_kfree_skb_any(ri->skb);
  3800. ri->skb = NULL;
  3801. }
  3802. /* Returns size of skb allocated or < 0 on error.
  3803. *
  3804. * We only need to fill in the address because the other members
  3805. * of the RX descriptor are invariant, see tg3_init_rings.
  3806. *
  3807. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3808. * posting buffers we only dirty the first cache line of the RX
  3809. * descriptor (containing the address). Whereas for the RX status
  3810. * buffers the cpu only reads the last cacheline of the RX descriptor
  3811. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3812. */
  3813. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3814. u32 opaque_key, u32 dest_idx_unmasked)
  3815. {
  3816. struct tg3_rx_buffer_desc *desc;
  3817. struct ring_info *map;
  3818. struct sk_buff *skb;
  3819. dma_addr_t mapping;
  3820. int skb_size, dest_idx;
  3821. switch (opaque_key) {
  3822. case RXD_OPAQUE_RING_STD:
  3823. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3824. desc = &tpr->rx_std[dest_idx];
  3825. map = &tpr->rx_std_buffers[dest_idx];
  3826. skb_size = tp->rx_pkt_map_sz;
  3827. break;
  3828. case RXD_OPAQUE_RING_JUMBO:
  3829. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3830. desc = &tpr->rx_jmb[dest_idx].std;
  3831. map = &tpr->rx_jmb_buffers[dest_idx];
  3832. skb_size = TG3_RX_JMB_MAP_SZ;
  3833. break;
  3834. default:
  3835. return -EINVAL;
  3836. }
  3837. /* Do not overwrite any of the map or rp information
  3838. * until we are sure we can commit to a new buffer.
  3839. *
  3840. * Callers depend upon this behavior and assume that
  3841. * we leave everything unchanged if we fail.
  3842. */
  3843. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3844. if (skb == NULL)
  3845. return -ENOMEM;
  3846. skb_reserve(skb, tp->rx_offset);
  3847. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3848. PCI_DMA_FROMDEVICE);
  3849. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3850. dev_kfree_skb(skb);
  3851. return -EIO;
  3852. }
  3853. map->skb = skb;
  3854. dma_unmap_addr_set(map, mapping, mapping);
  3855. desc->addr_hi = ((u64)mapping >> 32);
  3856. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3857. return skb_size;
  3858. }
  3859. /* We only need to move over in the address because the other
  3860. * members of the RX descriptor are invariant. See notes above
  3861. * tg3_alloc_rx_skb for full details.
  3862. */
  3863. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3864. struct tg3_rx_prodring_set *dpr,
  3865. u32 opaque_key, int src_idx,
  3866. u32 dest_idx_unmasked)
  3867. {
  3868. struct tg3 *tp = tnapi->tp;
  3869. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3870. struct ring_info *src_map, *dest_map;
  3871. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3872. int dest_idx;
  3873. switch (opaque_key) {
  3874. case RXD_OPAQUE_RING_STD:
  3875. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3876. dest_desc = &dpr->rx_std[dest_idx];
  3877. dest_map = &dpr->rx_std_buffers[dest_idx];
  3878. src_desc = &spr->rx_std[src_idx];
  3879. src_map = &spr->rx_std_buffers[src_idx];
  3880. break;
  3881. case RXD_OPAQUE_RING_JUMBO:
  3882. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3883. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3884. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3885. src_desc = &spr->rx_jmb[src_idx].std;
  3886. src_map = &spr->rx_jmb_buffers[src_idx];
  3887. break;
  3888. default:
  3889. return;
  3890. }
  3891. dest_map->skb = src_map->skb;
  3892. dma_unmap_addr_set(dest_map, mapping,
  3893. dma_unmap_addr(src_map, mapping));
  3894. dest_desc->addr_hi = src_desc->addr_hi;
  3895. dest_desc->addr_lo = src_desc->addr_lo;
  3896. /* Ensure that the update to the skb happens after the physical
  3897. * addresses have been transferred to the new BD location.
  3898. */
  3899. smp_wmb();
  3900. src_map->skb = NULL;
  3901. }
  3902. /* The RX ring scheme is composed of multiple rings which post fresh
  3903. * buffers to the chip, and one special ring the chip uses to report
  3904. * status back to the host.
  3905. *
  3906. * The special ring reports the status of received packets to the
  3907. * host. The chip does not write into the original descriptor the
  3908. * RX buffer was obtained from. The chip simply takes the original
  3909. * descriptor as provided by the host, updates the status and length
  3910. * field, then writes this into the next status ring entry.
  3911. *
  3912. * Each ring the host uses to post buffers to the chip is described
  3913. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3914. * it is first placed into the on-chip ram. When the packet's length
  3915. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3916. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3917. * which is within the range of the new packet's length is chosen.
  3918. *
  3919. * The "separate ring for rx status" scheme may sound queer, but it makes
  3920. * sense from a cache coherency perspective. If only the host writes
  3921. * to the buffer post rings, and only the chip writes to the rx status
  3922. * rings, then cache lines never move beyond shared-modified state.
  3923. * If both the host and chip were to write into the same ring, cache line
  3924. * eviction could occur since both entities want it in an exclusive state.
  3925. */
  3926. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3927. {
  3928. struct tg3 *tp = tnapi->tp;
  3929. u32 work_mask, rx_std_posted = 0;
  3930. u32 std_prod_idx, jmb_prod_idx;
  3931. u32 sw_idx = tnapi->rx_rcb_ptr;
  3932. u16 hw_idx;
  3933. int received;
  3934. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3935. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3936. /*
  3937. * We need to order the read of hw_idx and the read of
  3938. * the opaque cookie.
  3939. */
  3940. rmb();
  3941. work_mask = 0;
  3942. received = 0;
  3943. std_prod_idx = tpr->rx_std_prod_idx;
  3944. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3945. while (sw_idx != hw_idx && budget > 0) {
  3946. struct ring_info *ri;
  3947. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3948. unsigned int len;
  3949. struct sk_buff *skb;
  3950. dma_addr_t dma_addr;
  3951. u32 opaque_key, desc_idx, *post_ptr;
  3952. bool hw_vlan __maybe_unused = false;
  3953. u16 vtag __maybe_unused = 0;
  3954. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3955. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3956. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3957. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3958. dma_addr = dma_unmap_addr(ri, mapping);
  3959. skb = ri->skb;
  3960. post_ptr = &std_prod_idx;
  3961. rx_std_posted++;
  3962. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3963. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3964. dma_addr = dma_unmap_addr(ri, mapping);
  3965. skb = ri->skb;
  3966. post_ptr = &jmb_prod_idx;
  3967. } else
  3968. goto next_pkt_nopost;
  3969. work_mask |= opaque_key;
  3970. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3971. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3972. drop_it:
  3973. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3974. desc_idx, *post_ptr);
  3975. drop_it_no_recycle:
  3976. /* Other statistics kept track of by card. */
  3977. tp->net_stats.rx_dropped++;
  3978. goto next_pkt;
  3979. }
  3980. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3981. ETH_FCS_LEN;
  3982. if (len > TG3_RX_COPY_THRESH(tp)) {
  3983. int skb_size;
  3984. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3985. *post_ptr);
  3986. if (skb_size < 0)
  3987. goto drop_it;
  3988. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3989. PCI_DMA_FROMDEVICE);
  3990. /* Ensure that the update to the skb happens
  3991. * after the usage of the old DMA mapping.
  3992. */
  3993. smp_wmb();
  3994. ri->skb = NULL;
  3995. skb_put(skb, len);
  3996. } else {
  3997. struct sk_buff *copy_skb;
  3998. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3999. desc_idx, *post_ptr);
  4000. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  4001. TG3_RAW_IP_ALIGN);
  4002. if (copy_skb == NULL)
  4003. goto drop_it_no_recycle;
  4004. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  4005. skb_put(copy_skb, len);
  4006. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4007. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4008. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4009. /* We'll reuse the original ring buffer. */
  4010. skb = copy_skb;
  4011. }
  4012. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4013. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4014. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4015. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4016. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4017. else
  4018. skb_checksum_none_assert(skb);
  4019. skb->protocol = eth_type_trans(skb, tp->dev);
  4020. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4021. skb->protocol != htons(ETH_P_8021Q)) {
  4022. dev_kfree_skb(skb);
  4023. goto next_pkt;
  4024. }
  4025. if (desc->type_flags & RXD_FLAG_VLAN &&
  4026. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  4027. vtag = desc->err_vlan & RXD_VLAN_MASK;
  4028. #if TG3_VLAN_TAG_USED
  4029. if (tp->vlgrp)
  4030. hw_vlan = true;
  4031. else
  4032. #endif
  4033. {
  4034. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  4035. __skb_push(skb, VLAN_HLEN);
  4036. memmove(ve, skb->data + VLAN_HLEN,
  4037. ETH_ALEN * 2);
  4038. ve->h_vlan_proto = htons(ETH_P_8021Q);
  4039. ve->h_vlan_TCI = htons(vtag);
  4040. }
  4041. }
  4042. #if TG3_VLAN_TAG_USED
  4043. if (hw_vlan)
  4044. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  4045. else
  4046. #endif
  4047. napi_gro_receive(&tnapi->napi, skb);
  4048. received++;
  4049. budget--;
  4050. next_pkt:
  4051. (*post_ptr)++;
  4052. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4053. tpr->rx_std_prod_idx = std_prod_idx &
  4054. tp->rx_std_ring_mask;
  4055. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4056. tpr->rx_std_prod_idx);
  4057. work_mask &= ~RXD_OPAQUE_RING_STD;
  4058. rx_std_posted = 0;
  4059. }
  4060. next_pkt_nopost:
  4061. sw_idx++;
  4062. sw_idx &= tp->rx_ret_ring_mask;
  4063. /* Refresh hw_idx to see if there is new work */
  4064. if (sw_idx == hw_idx) {
  4065. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4066. rmb();
  4067. }
  4068. }
  4069. /* ACK the status ring. */
  4070. tnapi->rx_rcb_ptr = sw_idx;
  4071. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4072. /* Refill RX ring(s). */
  4073. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4074. if (work_mask & RXD_OPAQUE_RING_STD) {
  4075. tpr->rx_std_prod_idx = std_prod_idx &
  4076. tp->rx_std_ring_mask;
  4077. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4078. tpr->rx_std_prod_idx);
  4079. }
  4080. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4081. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4082. tp->rx_jmb_ring_mask;
  4083. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4084. tpr->rx_jmb_prod_idx);
  4085. }
  4086. mmiowb();
  4087. } else if (work_mask) {
  4088. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4089. * updated before the producer indices can be updated.
  4090. */
  4091. smp_wmb();
  4092. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4093. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4094. if (tnapi != &tp->napi[1])
  4095. napi_schedule(&tp->napi[1].napi);
  4096. }
  4097. return received;
  4098. }
  4099. static void tg3_poll_link(struct tg3 *tp)
  4100. {
  4101. /* handle link change and other phy events */
  4102. if (!(tp->tg3_flags &
  4103. (TG3_FLAG_USE_LINKCHG_REG |
  4104. TG3_FLAG_POLL_SERDES))) {
  4105. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4106. if (sblk->status & SD_STATUS_LINK_CHG) {
  4107. sblk->status = SD_STATUS_UPDATED |
  4108. (sblk->status & ~SD_STATUS_LINK_CHG);
  4109. spin_lock(&tp->lock);
  4110. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4111. tw32_f(MAC_STATUS,
  4112. (MAC_STATUS_SYNC_CHANGED |
  4113. MAC_STATUS_CFG_CHANGED |
  4114. MAC_STATUS_MI_COMPLETION |
  4115. MAC_STATUS_LNKSTATE_CHANGED));
  4116. udelay(40);
  4117. } else
  4118. tg3_setup_phy(tp, 0);
  4119. spin_unlock(&tp->lock);
  4120. }
  4121. }
  4122. }
  4123. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4124. struct tg3_rx_prodring_set *dpr,
  4125. struct tg3_rx_prodring_set *spr)
  4126. {
  4127. u32 si, di, cpycnt, src_prod_idx;
  4128. int i, err = 0;
  4129. while (1) {
  4130. src_prod_idx = spr->rx_std_prod_idx;
  4131. /* Make sure updates to the rx_std_buffers[] entries and the
  4132. * standard producer index are seen in the correct order.
  4133. */
  4134. smp_rmb();
  4135. if (spr->rx_std_cons_idx == src_prod_idx)
  4136. break;
  4137. if (spr->rx_std_cons_idx < src_prod_idx)
  4138. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4139. else
  4140. cpycnt = tp->rx_std_ring_mask + 1 -
  4141. spr->rx_std_cons_idx;
  4142. cpycnt = min(cpycnt,
  4143. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4144. si = spr->rx_std_cons_idx;
  4145. di = dpr->rx_std_prod_idx;
  4146. for (i = di; i < di + cpycnt; i++) {
  4147. if (dpr->rx_std_buffers[i].skb) {
  4148. cpycnt = i - di;
  4149. err = -ENOSPC;
  4150. break;
  4151. }
  4152. }
  4153. if (!cpycnt)
  4154. break;
  4155. /* Ensure that updates to the rx_std_buffers ring and the
  4156. * shadowed hardware producer ring from tg3_recycle_skb() are
  4157. * ordered correctly WRT the skb check above.
  4158. */
  4159. smp_rmb();
  4160. memcpy(&dpr->rx_std_buffers[di],
  4161. &spr->rx_std_buffers[si],
  4162. cpycnt * sizeof(struct ring_info));
  4163. for (i = 0; i < cpycnt; i++, di++, si++) {
  4164. struct tg3_rx_buffer_desc *sbd, *dbd;
  4165. sbd = &spr->rx_std[si];
  4166. dbd = &dpr->rx_std[di];
  4167. dbd->addr_hi = sbd->addr_hi;
  4168. dbd->addr_lo = sbd->addr_lo;
  4169. }
  4170. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4171. tp->rx_std_ring_mask;
  4172. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4173. tp->rx_std_ring_mask;
  4174. }
  4175. while (1) {
  4176. src_prod_idx = spr->rx_jmb_prod_idx;
  4177. /* Make sure updates to the rx_jmb_buffers[] entries and
  4178. * the jumbo producer index are seen in the correct order.
  4179. */
  4180. smp_rmb();
  4181. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4182. break;
  4183. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4184. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4185. else
  4186. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4187. spr->rx_jmb_cons_idx;
  4188. cpycnt = min(cpycnt,
  4189. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4190. si = spr->rx_jmb_cons_idx;
  4191. di = dpr->rx_jmb_prod_idx;
  4192. for (i = di; i < di + cpycnt; i++) {
  4193. if (dpr->rx_jmb_buffers[i].skb) {
  4194. cpycnt = i - di;
  4195. err = -ENOSPC;
  4196. break;
  4197. }
  4198. }
  4199. if (!cpycnt)
  4200. break;
  4201. /* Ensure that updates to the rx_jmb_buffers ring and the
  4202. * shadowed hardware producer ring from tg3_recycle_skb() are
  4203. * ordered correctly WRT the skb check above.
  4204. */
  4205. smp_rmb();
  4206. memcpy(&dpr->rx_jmb_buffers[di],
  4207. &spr->rx_jmb_buffers[si],
  4208. cpycnt * sizeof(struct ring_info));
  4209. for (i = 0; i < cpycnt; i++, di++, si++) {
  4210. struct tg3_rx_buffer_desc *sbd, *dbd;
  4211. sbd = &spr->rx_jmb[si].std;
  4212. dbd = &dpr->rx_jmb[di].std;
  4213. dbd->addr_hi = sbd->addr_hi;
  4214. dbd->addr_lo = sbd->addr_lo;
  4215. }
  4216. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4217. tp->rx_jmb_ring_mask;
  4218. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4219. tp->rx_jmb_ring_mask;
  4220. }
  4221. return err;
  4222. }
  4223. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4224. {
  4225. struct tg3 *tp = tnapi->tp;
  4226. /* run TX completion thread */
  4227. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4228. tg3_tx(tnapi);
  4229. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4230. return work_done;
  4231. }
  4232. /* run RX thread, within the bounds set by NAPI.
  4233. * All RX "locking" is done by ensuring outside
  4234. * code synchronizes with tg3->napi.poll()
  4235. */
  4236. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4237. work_done += tg3_rx(tnapi, budget - work_done);
  4238. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4239. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4240. int i, err = 0;
  4241. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4242. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4243. for (i = 1; i < tp->irq_cnt; i++)
  4244. err |= tg3_rx_prodring_xfer(tp, dpr,
  4245. &tp->napi[i].prodring);
  4246. wmb();
  4247. if (std_prod_idx != dpr->rx_std_prod_idx)
  4248. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4249. dpr->rx_std_prod_idx);
  4250. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4251. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4252. dpr->rx_jmb_prod_idx);
  4253. mmiowb();
  4254. if (err)
  4255. tw32_f(HOSTCC_MODE, tp->coal_now);
  4256. }
  4257. return work_done;
  4258. }
  4259. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4260. {
  4261. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4262. struct tg3 *tp = tnapi->tp;
  4263. int work_done = 0;
  4264. struct tg3_hw_status *sblk = tnapi->hw_status;
  4265. while (1) {
  4266. work_done = tg3_poll_work(tnapi, work_done, budget);
  4267. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4268. goto tx_recovery;
  4269. if (unlikely(work_done >= budget))
  4270. break;
  4271. /* tp->last_tag is used in tg3_int_reenable() below
  4272. * to tell the hw how much work has been processed,
  4273. * so we must read it before checking for more work.
  4274. */
  4275. tnapi->last_tag = sblk->status_tag;
  4276. tnapi->last_irq_tag = tnapi->last_tag;
  4277. rmb();
  4278. /* check for RX/TX work to do */
  4279. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4280. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4281. napi_complete(napi);
  4282. /* Reenable interrupts. */
  4283. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4284. mmiowb();
  4285. break;
  4286. }
  4287. }
  4288. return work_done;
  4289. tx_recovery:
  4290. /* work_done is guaranteed to be less than budget. */
  4291. napi_complete(napi);
  4292. schedule_work(&tp->reset_task);
  4293. return work_done;
  4294. }
  4295. static int tg3_poll(struct napi_struct *napi, int budget)
  4296. {
  4297. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4298. struct tg3 *tp = tnapi->tp;
  4299. int work_done = 0;
  4300. struct tg3_hw_status *sblk = tnapi->hw_status;
  4301. while (1) {
  4302. tg3_poll_link(tp);
  4303. work_done = tg3_poll_work(tnapi, work_done, budget);
  4304. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4305. goto tx_recovery;
  4306. if (unlikely(work_done >= budget))
  4307. break;
  4308. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4309. /* tp->last_tag is used in tg3_int_reenable() below
  4310. * to tell the hw how much work has been processed,
  4311. * so we must read it before checking for more work.
  4312. */
  4313. tnapi->last_tag = sblk->status_tag;
  4314. tnapi->last_irq_tag = tnapi->last_tag;
  4315. rmb();
  4316. } else
  4317. sblk->status &= ~SD_STATUS_UPDATED;
  4318. if (likely(!tg3_has_work(tnapi))) {
  4319. napi_complete(napi);
  4320. tg3_int_reenable(tnapi);
  4321. break;
  4322. }
  4323. }
  4324. return work_done;
  4325. tx_recovery:
  4326. /* work_done is guaranteed to be less than budget. */
  4327. napi_complete(napi);
  4328. schedule_work(&tp->reset_task);
  4329. return work_done;
  4330. }
  4331. static void tg3_napi_disable(struct tg3 *tp)
  4332. {
  4333. int i;
  4334. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4335. napi_disable(&tp->napi[i].napi);
  4336. }
  4337. static void tg3_napi_enable(struct tg3 *tp)
  4338. {
  4339. int i;
  4340. for (i = 0; i < tp->irq_cnt; i++)
  4341. napi_enable(&tp->napi[i].napi);
  4342. }
  4343. static void tg3_napi_init(struct tg3 *tp)
  4344. {
  4345. int i;
  4346. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4347. for (i = 1; i < tp->irq_cnt; i++)
  4348. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4349. }
  4350. static void tg3_napi_fini(struct tg3 *tp)
  4351. {
  4352. int i;
  4353. for (i = 0; i < tp->irq_cnt; i++)
  4354. netif_napi_del(&tp->napi[i].napi);
  4355. }
  4356. static inline void tg3_netif_stop(struct tg3 *tp)
  4357. {
  4358. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4359. tg3_napi_disable(tp);
  4360. netif_tx_disable(tp->dev);
  4361. }
  4362. static inline void tg3_netif_start(struct tg3 *tp)
  4363. {
  4364. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4365. * appropriate so long as all callers are assured to
  4366. * have free tx slots (such as after tg3_init_hw)
  4367. */
  4368. netif_tx_wake_all_queues(tp->dev);
  4369. tg3_napi_enable(tp);
  4370. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4371. tg3_enable_ints(tp);
  4372. }
  4373. static void tg3_irq_quiesce(struct tg3 *tp)
  4374. {
  4375. int i;
  4376. BUG_ON(tp->irq_sync);
  4377. tp->irq_sync = 1;
  4378. smp_mb();
  4379. for (i = 0; i < tp->irq_cnt; i++)
  4380. synchronize_irq(tp->napi[i].irq_vec);
  4381. }
  4382. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4383. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4384. * with as well. Most of the time, this is not necessary except when
  4385. * shutting down the device.
  4386. */
  4387. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4388. {
  4389. spin_lock_bh(&tp->lock);
  4390. if (irq_sync)
  4391. tg3_irq_quiesce(tp);
  4392. }
  4393. static inline void tg3_full_unlock(struct tg3 *tp)
  4394. {
  4395. spin_unlock_bh(&tp->lock);
  4396. }
  4397. /* One-shot MSI handler - Chip automatically disables interrupt
  4398. * after sending MSI so driver doesn't have to do it.
  4399. */
  4400. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4401. {
  4402. struct tg3_napi *tnapi = dev_id;
  4403. struct tg3 *tp = tnapi->tp;
  4404. prefetch(tnapi->hw_status);
  4405. if (tnapi->rx_rcb)
  4406. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4407. if (likely(!tg3_irq_sync(tp)))
  4408. napi_schedule(&tnapi->napi);
  4409. return IRQ_HANDLED;
  4410. }
  4411. /* MSI ISR - No need to check for interrupt sharing and no need to
  4412. * flush status block and interrupt mailbox. PCI ordering rules
  4413. * guarantee that MSI will arrive after the status block.
  4414. */
  4415. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4416. {
  4417. struct tg3_napi *tnapi = dev_id;
  4418. struct tg3 *tp = tnapi->tp;
  4419. prefetch(tnapi->hw_status);
  4420. if (tnapi->rx_rcb)
  4421. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4422. /*
  4423. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4424. * chip-internal interrupt pending events.
  4425. * Writing non-zero to intr-mbox-0 additional tells the
  4426. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4427. * event coalescing.
  4428. */
  4429. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4430. if (likely(!tg3_irq_sync(tp)))
  4431. napi_schedule(&tnapi->napi);
  4432. return IRQ_RETVAL(1);
  4433. }
  4434. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4435. {
  4436. struct tg3_napi *tnapi = dev_id;
  4437. struct tg3 *tp = tnapi->tp;
  4438. struct tg3_hw_status *sblk = tnapi->hw_status;
  4439. unsigned int handled = 1;
  4440. /* In INTx mode, it is possible for the interrupt to arrive at
  4441. * the CPU before the status block posted prior to the interrupt.
  4442. * Reading the PCI State register will confirm whether the
  4443. * interrupt is ours and will flush the status block.
  4444. */
  4445. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4446. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4447. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4448. handled = 0;
  4449. goto out;
  4450. }
  4451. }
  4452. /*
  4453. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4454. * chip-internal interrupt pending events.
  4455. * Writing non-zero to intr-mbox-0 additional tells the
  4456. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4457. * event coalescing.
  4458. *
  4459. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4460. * spurious interrupts. The flush impacts performance but
  4461. * excessive spurious interrupts can be worse in some cases.
  4462. */
  4463. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4464. if (tg3_irq_sync(tp))
  4465. goto out;
  4466. sblk->status &= ~SD_STATUS_UPDATED;
  4467. if (likely(tg3_has_work(tnapi))) {
  4468. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4469. napi_schedule(&tnapi->napi);
  4470. } else {
  4471. /* No work, shared interrupt perhaps? re-enable
  4472. * interrupts, and flush that PCI write
  4473. */
  4474. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4475. 0x00000000);
  4476. }
  4477. out:
  4478. return IRQ_RETVAL(handled);
  4479. }
  4480. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4481. {
  4482. struct tg3_napi *tnapi = dev_id;
  4483. struct tg3 *tp = tnapi->tp;
  4484. struct tg3_hw_status *sblk = tnapi->hw_status;
  4485. unsigned int handled = 1;
  4486. /* In INTx mode, it is possible for the interrupt to arrive at
  4487. * the CPU before the status block posted prior to the interrupt.
  4488. * Reading the PCI State register will confirm whether the
  4489. * interrupt is ours and will flush the status block.
  4490. */
  4491. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4492. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4493. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4494. handled = 0;
  4495. goto out;
  4496. }
  4497. }
  4498. /*
  4499. * writing any value to intr-mbox-0 clears PCI INTA# and
  4500. * chip-internal interrupt pending events.
  4501. * writing non-zero to intr-mbox-0 additional tells the
  4502. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4503. * event coalescing.
  4504. *
  4505. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4506. * spurious interrupts. The flush impacts performance but
  4507. * excessive spurious interrupts can be worse in some cases.
  4508. */
  4509. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4510. /*
  4511. * In a shared interrupt configuration, sometimes other devices'
  4512. * interrupts will scream. We record the current status tag here
  4513. * so that the above check can report that the screaming interrupts
  4514. * are unhandled. Eventually they will be silenced.
  4515. */
  4516. tnapi->last_irq_tag = sblk->status_tag;
  4517. if (tg3_irq_sync(tp))
  4518. goto out;
  4519. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4520. napi_schedule(&tnapi->napi);
  4521. out:
  4522. return IRQ_RETVAL(handled);
  4523. }
  4524. /* ISR for interrupt test */
  4525. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4526. {
  4527. struct tg3_napi *tnapi = dev_id;
  4528. struct tg3 *tp = tnapi->tp;
  4529. struct tg3_hw_status *sblk = tnapi->hw_status;
  4530. if ((sblk->status & SD_STATUS_UPDATED) ||
  4531. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4532. tg3_disable_ints(tp);
  4533. return IRQ_RETVAL(1);
  4534. }
  4535. return IRQ_RETVAL(0);
  4536. }
  4537. static int tg3_init_hw(struct tg3 *, int);
  4538. static int tg3_halt(struct tg3 *, int, int);
  4539. /* Restart hardware after configuration changes, self-test, etc.
  4540. * Invoked with tp->lock held.
  4541. */
  4542. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4543. __releases(tp->lock)
  4544. __acquires(tp->lock)
  4545. {
  4546. int err;
  4547. err = tg3_init_hw(tp, reset_phy);
  4548. if (err) {
  4549. netdev_err(tp->dev,
  4550. "Failed to re-initialize device, aborting\n");
  4551. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4552. tg3_full_unlock(tp);
  4553. del_timer_sync(&tp->timer);
  4554. tp->irq_sync = 0;
  4555. tg3_napi_enable(tp);
  4556. dev_close(tp->dev);
  4557. tg3_full_lock(tp, 0);
  4558. }
  4559. return err;
  4560. }
  4561. #ifdef CONFIG_NET_POLL_CONTROLLER
  4562. static void tg3_poll_controller(struct net_device *dev)
  4563. {
  4564. int i;
  4565. struct tg3 *tp = netdev_priv(dev);
  4566. for (i = 0; i < tp->irq_cnt; i++)
  4567. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4568. }
  4569. #endif
  4570. static void tg3_reset_task(struct work_struct *work)
  4571. {
  4572. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4573. int err;
  4574. unsigned int restart_timer;
  4575. tg3_full_lock(tp, 0);
  4576. if (!netif_running(tp->dev)) {
  4577. tg3_full_unlock(tp);
  4578. return;
  4579. }
  4580. tg3_full_unlock(tp);
  4581. tg3_phy_stop(tp);
  4582. tg3_netif_stop(tp);
  4583. tg3_full_lock(tp, 1);
  4584. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4585. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4586. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4587. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4588. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4589. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4590. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4591. }
  4592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4593. err = tg3_init_hw(tp, 1);
  4594. if (err)
  4595. goto out;
  4596. tg3_netif_start(tp);
  4597. if (restart_timer)
  4598. mod_timer(&tp->timer, jiffies + 1);
  4599. out:
  4600. tg3_full_unlock(tp);
  4601. if (!err)
  4602. tg3_phy_start(tp);
  4603. }
  4604. static void tg3_dump_short_state(struct tg3 *tp)
  4605. {
  4606. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4607. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4608. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4609. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4610. }
  4611. static void tg3_tx_timeout(struct net_device *dev)
  4612. {
  4613. struct tg3 *tp = netdev_priv(dev);
  4614. if (netif_msg_tx_err(tp)) {
  4615. netdev_err(dev, "transmit timed out, resetting\n");
  4616. tg3_dump_short_state(tp);
  4617. }
  4618. schedule_work(&tp->reset_task);
  4619. }
  4620. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4621. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4622. {
  4623. u32 base = (u32) mapping & 0xffffffff;
  4624. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4625. }
  4626. /* Test for DMA addresses > 40-bit */
  4627. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4628. int len)
  4629. {
  4630. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4631. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4632. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4633. return 0;
  4634. #else
  4635. return 0;
  4636. #endif
  4637. }
  4638. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4639. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4640. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4641. struct sk_buff *skb, u32 last_plus_one,
  4642. u32 *start, u32 base_flags, u32 mss)
  4643. {
  4644. struct tg3 *tp = tnapi->tp;
  4645. struct sk_buff *new_skb;
  4646. dma_addr_t new_addr = 0;
  4647. u32 entry = *start;
  4648. int i, ret = 0;
  4649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4650. new_skb = skb_copy(skb, GFP_ATOMIC);
  4651. else {
  4652. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4653. new_skb = skb_copy_expand(skb,
  4654. skb_headroom(skb) + more_headroom,
  4655. skb_tailroom(skb), GFP_ATOMIC);
  4656. }
  4657. if (!new_skb) {
  4658. ret = -1;
  4659. } else {
  4660. /* New SKB is guaranteed to be linear. */
  4661. entry = *start;
  4662. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4663. PCI_DMA_TODEVICE);
  4664. /* Make sure the mapping succeeded */
  4665. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4666. ret = -1;
  4667. dev_kfree_skb(new_skb);
  4668. new_skb = NULL;
  4669. /* Make sure new skb does not cross any 4G boundaries.
  4670. * Drop the packet if it does.
  4671. */
  4672. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4673. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4674. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4675. PCI_DMA_TODEVICE);
  4676. ret = -1;
  4677. dev_kfree_skb(new_skb);
  4678. new_skb = NULL;
  4679. } else {
  4680. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4681. base_flags, 1 | (mss << 1));
  4682. *start = NEXT_TX(entry);
  4683. }
  4684. }
  4685. /* Now clean up the sw ring entries. */
  4686. i = 0;
  4687. while (entry != last_plus_one) {
  4688. int len;
  4689. if (i == 0)
  4690. len = skb_headlen(skb);
  4691. else
  4692. len = skb_shinfo(skb)->frags[i-1].size;
  4693. pci_unmap_single(tp->pdev,
  4694. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4695. mapping),
  4696. len, PCI_DMA_TODEVICE);
  4697. if (i == 0) {
  4698. tnapi->tx_buffers[entry].skb = new_skb;
  4699. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4700. new_addr);
  4701. } else {
  4702. tnapi->tx_buffers[entry].skb = NULL;
  4703. }
  4704. entry = NEXT_TX(entry);
  4705. i++;
  4706. }
  4707. dev_kfree_skb(skb);
  4708. return ret;
  4709. }
  4710. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4711. dma_addr_t mapping, int len, u32 flags,
  4712. u32 mss_and_is_end)
  4713. {
  4714. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4715. int is_end = (mss_and_is_end & 0x1);
  4716. u32 mss = (mss_and_is_end >> 1);
  4717. u32 vlan_tag = 0;
  4718. if (is_end)
  4719. flags |= TXD_FLAG_END;
  4720. if (flags & TXD_FLAG_VLAN) {
  4721. vlan_tag = flags >> 16;
  4722. flags &= 0xffff;
  4723. }
  4724. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4725. txd->addr_hi = ((u64) mapping >> 32);
  4726. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4727. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4728. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4729. }
  4730. /* hard_start_xmit for devices that don't have any bugs and
  4731. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4732. */
  4733. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4734. struct net_device *dev)
  4735. {
  4736. struct tg3 *tp = netdev_priv(dev);
  4737. u32 len, entry, base_flags, mss;
  4738. dma_addr_t mapping;
  4739. struct tg3_napi *tnapi;
  4740. struct netdev_queue *txq;
  4741. unsigned int i, last;
  4742. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4743. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4744. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4745. tnapi++;
  4746. /* We are running in BH disabled context with netif_tx_lock
  4747. * and TX reclaim runs via tp->napi.poll inside of a software
  4748. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4749. * no IRQ context deadlocks to worry about either. Rejoice!
  4750. */
  4751. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4752. if (!netif_tx_queue_stopped(txq)) {
  4753. netif_tx_stop_queue(txq);
  4754. /* This is a hard error, log it. */
  4755. netdev_err(dev,
  4756. "BUG! Tx Ring full when queue awake!\n");
  4757. }
  4758. return NETDEV_TX_BUSY;
  4759. }
  4760. entry = tnapi->tx_prod;
  4761. base_flags = 0;
  4762. mss = skb_shinfo(skb)->gso_size;
  4763. if (mss) {
  4764. int tcp_opt_len, ip_tcp_len;
  4765. u32 hdrlen;
  4766. if (skb_header_cloned(skb) &&
  4767. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4768. dev_kfree_skb(skb);
  4769. goto out_unlock;
  4770. }
  4771. if (skb_is_gso_v6(skb)) {
  4772. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4773. } else {
  4774. struct iphdr *iph = ip_hdr(skb);
  4775. tcp_opt_len = tcp_optlen(skb);
  4776. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4777. iph->check = 0;
  4778. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4779. hdrlen = ip_tcp_len + tcp_opt_len;
  4780. }
  4781. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4782. mss |= (hdrlen & 0xc) << 12;
  4783. if (hdrlen & 0x10)
  4784. base_flags |= 0x00000010;
  4785. base_flags |= (hdrlen & 0x3e0) << 5;
  4786. } else
  4787. mss |= hdrlen << 9;
  4788. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4789. TXD_FLAG_CPU_POST_DMA);
  4790. tcp_hdr(skb)->check = 0;
  4791. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4792. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4793. }
  4794. #if TG3_VLAN_TAG_USED
  4795. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4796. base_flags |= (TXD_FLAG_VLAN |
  4797. (vlan_tx_tag_get(skb) << 16));
  4798. #endif
  4799. len = skb_headlen(skb);
  4800. /* Queue skb data, a.k.a. the main skb fragment. */
  4801. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4802. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4803. dev_kfree_skb(skb);
  4804. goto out_unlock;
  4805. }
  4806. tnapi->tx_buffers[entry].skb = skb;
  4807. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4808. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4809. !mss && skb->len > ETH_DATA_LEN)
  4810. base_flags |= TXD_FLAG_JMB_PKT;
  4811. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4812. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4813. entry = NEXT_TX(entry);
  4814. /* Now loop through additional data fragments, and queue them. */
  4815. if (skb_shinfo(skb)->nr_frags > 0) {
  4816. last = skb_shinfo(skb)->nr_frags - 1;
  4817. for (i = 0; i <= last; i++) {
  4818. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4819. len = frag->size;
  4820. mapping = pci_map_page(tp->pdev,
  4821. frag->page,
  4822. frag->page_offset,
  4823. len, PCI_DMA_TODEVICE);
  4824. if (pci_dma_mapping_error(tp->pdev, mapping))
  4825. goto dma_error;
  4826. tnapi->tx_buffers[entry].skb = NULL;
  4827. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4828. mapping);
  4829. tg3_set_txd(tnapi, entry, mapping, len,
  4830. base_flags, (i == last) | (mss << 1));
  4831. entry = NEXT_TX(entry);
  4832. }
  4833. }
  4834. /* Packets are ready, update Tx producer idx local and on card. */
  4835. tw32_tx_mbox(tnapi->prodmbox, entry);
  4836. tnapi->tx_prod = entry;
  4837. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4838. netif_tx_stop_queue(txq);
  4839. /* netif_tx_stop_queue() must be done before checking
  4840. * checking tx index in tg3_tx_avail() below, because in
  4841. * tg3_tx(), we update tx index before checking for
  4842. * netif_tx_queue_stopped().
  4843. */
  4844. smp_mb();
  4845. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4846. netif_tx_wake_queue(txq);
  4847. }
  4848. out_unlock:
  4849. mmiowb();
  4850. return NETDEV_TX_OK;
  4851. dma_error:
  4852. last = i;
  4853. entry = tnapi->tx_prod;
  4854. tnapi->tx_buffers[entry].skb = NULL;
  4855. pci_unmap_single(tp->pdev,
  4856. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4857. skb_headlen(skb),
  4858. PCI_DMA_TODEVICE);
  4859. for (i = 0; i <= last; i++) {
  4860. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4861. entry = NEXT_TX(entry);
  4862. pci_unmap_page(tp->pdev,
  4863. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4864. mapping),
  4865. frag->size, PCI_DMA_TODEVICE);
  4866. }
  4867. dev_kfree_skb(skb);
  4868. return NETDEV_TX_OK;
  4869. }
  4870. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4871. struct net_device *);
  4872. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4873. * TSO header is greater than 80 bytes.
  4874. */
  4875. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4876. {
  4877. struct sk_buff *segs, *nskb;
  4878. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4879. /* Estimate the number of fragments in the worst case */
  4880. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4881. netif_stop_queue(tp->dev);
  4882. /* netif_tx_stop_queue() must be done before checking
  4883. * checking tx index in tg3_tx_avail() below, because in
  4884. * tg3_tx(), we update tx index before checking for
  4885. * netif_tx_queue_stopped().
  4886. */
  4887. smp_mb();
  4888. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4889. return NETDEV_TX_BUSY;
  4890. netif_wake_queue(tp->dev);
  4891. }
  4892. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4893. if (IS_ERR(segs))
  4894. goto tg3_tso_bug_end;
  4895. do {
  4896. nskb = segs;
  4897. segs = segs->next;
  4898. nskb->next = NULL;
  4899. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4900. } while (segs);
  4901. tg3_tso_bug_end:
  4902. dev_kfree_skb(skb);
  4903. return NETDEV_TX_OK;
  4904. }
  4905. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4906. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4907. */
  4908. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4909. struct net_device *dev)
  4910. {
  4911. struct tg3 *tp = netdev_priv(dev);
  4912. u32 len, entry, base_flags, mss;
  4913. int would_hit_hwbug;
  4914. dma_addr_t mapping;
  4915. struct tg3_napi *tnapi;
  4916. struct netdev_queue *txq;
  4917. unsigned int i, last;
  4918. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4919. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4920. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4921. tnapi++;
  4922. /* We are running in BH disabled context with netif_tx_lock
  4923. * and TX reclaim runs via tp->napi.poll inside of a software
  4924. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4925. * no IRQ context deadlocks to worry about either. Rejoice!
  4926. */
  4927. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4928. if (!netif_tx_queue_stopped(txq)) {
  4929. netif_tx_stop_queue(txq);
  4930. /* This is a hard error, log it. */
  4931. netdev_err(dev,
  4932. "BUG! Tx Ring full when queue awake!\n");
  4933. }
  4934. return NETDEV_TX_BUSY;
  4935. }
  4936. entry = tnapi->tx_prod;
  4937. base_flags = 0;
  4938. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4939. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4940. mss = skb_shinfo(skb)->gso_size;
  4941. if (mss) {
  4942. struct iphdr *iph;
  4943. u32 tcp_opt_len, hdr_len;
  4944. if (skb_header_cloned(skb) &&
  4945. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4946. dev_kfree_skb(skb);
  4947. goto out_unlock;
  4948. }
  4949. iph = ip_hdr(skb);
  4950. tcp_opt_len = tcp_optlen(skb);
  4951. if (skb_is_gso_v6(skb)) {
  4952. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4953. } else {
  4954. u32 ip_tcp_len;
  4955. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4956. hdr_len = ip_tcp_len + tcp_opt_len;
  4957. iph->check = 0;
  4958. iph->tot_len = htons(mss + hdr_len);
  4959. }
  4960. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4961. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4962. return tg3_tso_bug(tp, skb);
  4963. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4964. TXD_FLAG_CPU_POST_DMA);
  4965. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4966. tcp_hdr(skb)->check = 0;
  4967. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4968. } else
  4969. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4970. iph->daddr, 0,
  4971. IPPROTO_TCP,
  4972. 0);
  4973. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4974. mss |= (hdr_len & 0xc) << 12;
  4975. if (hdr_len & 0x10)
  4976. base_flags |= 0x00000010;
  4977. base_flags |= (hdr_len & 0x3e0) << 5;
  4978. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4979. mss |= hdr_len << 9;
  4980. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4982. if (tcp_opt_len || iph->ihl > 5) {
  4983. int tsflags;
  4984. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4985. mss |= (tsflags << 11);
  4986. }
  4987. } else {
  4988. if (tcp_opt_len || iph->ihl > 5) {
  4989. int tsflags;
  4990. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4991. base_flags |= tsflags << 12;
  4992. }
  4993. }
  4994. }
  4995. #if TG3_VLAN_TAG_USED
  4996. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4997. base_flags |= (TXD_FLAG_VLAN |
  4998. (vlan_tx_tag_get(skb) << 16));
  4999. #endif
  5000. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5001. !mss && skb->len > ETH_DATA_LEN)
  5002. base_flags |= TXD_FLAG_JMB_PKT;
  5003. len = skb_headlen(skb);
  5004. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5005. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5006. dev_kfree_skb(skb);
  5007. goto out_unlock;
  5008. }
  5009. tnapi->tx_buffers[entry].skb = skb;
  5010. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5011. would_hit_hwbug = 0;
  5012. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5013. would_hit_hwbug = 1;
  5014. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5015. tg3_4g_overflow_test(mapping, len))
  5016. would_hit_hwbug = 1;
  5017. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5018. tg3_40bit_overflow_test(tp, mapping, len))
  5019. would_hit_hwbug = 1;
  5020. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5021. would_hit_hwbug = 1;
  5022. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5023. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5024. entry = NEXT_TX(entry);
  5025. /* Now loop through additional data fragments, and queue them. */
  5026. if (skb_shinfo(skb)->nr_frags > 0) {
  5027. last = skb_shinfo(skb)->nr_frags - 1;
  5028. for (i = 0; i <= last; i++) {
  5029. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5030. len = frag->size;
  5031. mapping = pci_map_page(tp->pdev,
  5032. frag->page,
  5033. frag->page_offset,
  5034. len, PCI_DMA_TODEVICE);
  5035. tnapi->tx_buffers[entry].skb = NULL;
  5036. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5037. mapping);
  5038. if (pci_dma_mapping_error(tp->pdev, mapping))
  5039. goto dma_error;
  5040. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5041. len <= 8)
  5042. would_hit_hwbug = 1;
  5043. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5044. tg3_4g_overflow_test(mapping, len))
  5045. would_hit_hwbug = 1;
  5046. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5047. tg3_40bit_overflow_test(tp, mapping, len))
  5048. would_hit_hwbug = 1;
  5049. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5050. tg3_set_txd(tnapi, entry, mapping, len,
  5051. base_flags, (i == last)|(mss << 1));
  5052. else
  5053. tg3_set_txd(tnapi, entry, mapping, len,
  5054. base_flags, (i == last));
  5055. entry = NEXT_TX(entry);
  5056. }
  5057. }
  5058. if (would_hit_hwbug) {
  5059. u32 last_plus_one = entry;
  5060. u32 start;
  5061. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5062. start &= (TG3_TX_RING_SIZE - 1);
  5063. /* If the workaround fails due to memory/mapping
  5064. * failure, silently drop this packet.
  5065. */
  5066. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5067. &start, base_flags, mss))
  5068. goto out_unlock;
  5069. entry = start;
  5070. }
  5071. /* Packets are ready, update Tx producer idx local and on card. */
  5072. tw32_tx_mbox(tnapi->prodmbox, entry);
  5073. tnapi->tx_prod = entry;
  5074. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5075. netif_tx_stop_queue(txq);
  5076. /* netif_tx_stop_queue() must be done before checking
  5077. * checking tx index in tg3_tx_avail() below, because in
  5078. * tg3_tx(), we update tx index before checking for
  5079. * netif_tx_queue_stopped().
  5080. */
  5081. smp_mb();
  5082. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5083. netif_tx_wake_queue(txq);
  5084. }
  5085. out_unlock:
  5086. mmiowb();
  5087. return NETDEV_TX_OK;
  5088. dma_error:
  5089. last = i;
  5090. entry = tnapi->tx_prod;
  5091. tnapi->tx_buffers[entry].skb = NULL;
  5092. pci_unmap_single(tp->pdev,
  5093. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5094. skb_headlen(skb),
  5095. PCI_DMA_TODEVICE);
  5096. for (i = 0; i <= last; i++) {
  5097. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5098. entry = NEXT_TX(entry);
  5099. pci_unmap_page(tp->pdev,
  5100. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5101. mapping),
  5102. frag->size, PCI_DMA_TODEVICE);
  5103. }
  5104. dev_kfree_skb(skb);
  5105. return NETDEV_TX_OK;
  5106. }
  5107. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5108. int new_mtu)
  5109. {
  5110. dev->mtu = new_mtu;
  5111. if (new_mtu > ETH_DATA_LEN) {
  5112. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5113. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5114. ethtool_op_set_tso(dev, 0);
  5115. } else {
  5116. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5117. }
  5118. } else {
  5119. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5120. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5121. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5122. }
  5123. }
  5124. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5125. {
  5126. struct tg3 *tp = netdev_priv(dev);
  5127. int err;
  5128. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5129. return -EINVAL;
  5130. if (!netif_running(dev)) {
  5131. /* We'll just catch it later when the
  5132. * device is up'd.
  5133. */
  5134. tg3_set_mtu(dev, tp, new_mtu);
  5135. return 0;
  5136. }
  5137. tg3_phy_stop(tp);
  5138. tg3_netif_stop(tp);
  5139. tg3_full_lock(tp, 1);
  5140. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5141. tg3_set_mtu(dev, tp, new_mtu);
  5142. err = tg3_restart_hw(tp, 0);
  5143. if (!err)
  5144. tg3_netif_start(tp);
  5145. tg3_full_unlock(tp);
  5146. if (!err)
  5147. tg3_phy_start(tp);
  5148. return err;
  5149. }
  5150. static void tg3_rx_prodring_free(struct tg3 *tp,
  5151. struct tg3_rx_prodring_set *tpr)
  5152. {
  5153. int i;
  5154. if (tpr != &tp->napi[0].prodring) {
  5155. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5156. i = (i + 1) & tp->rx_std_ring_mask)
  5157. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5158. tp->rx_pkt_map_sz);
  5159. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5160. for (i = tpr->rx_jmb_cons_idx;
  5161. i != tpr->rx_jmb_prod_idx;
  5162. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5163. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5164. TG3_RX_JMB_MAP_SZ);
  5165. }
  5166. }
  5167. return;
  5168. }
  5169. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5170. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5171. tp->rx_pkt_map_sz);
  5172. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5173. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5174. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5175. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5176. TG3_RX_JMB_MAP_SZ);
  5177. }
  5178. }
  5179. /* Initialize rx rings for packet processing.
  5180. *
  5181. * The chip has been shut down and the driver detached from
  5182. * the networking, so no interrupts or new tx packets will
  5183. * end up in the driver. tp->{tx,}lock are held and thus
  5184. * we may not sleep.
  5185. */
  5186. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5187. struct tg3_rx_prodring_set *tpr)
  5188. {
  5189. u32 i, rx_pkt_dma_sz;
  5190. tpr->rx_std_cons_idx = 0;
  5191. tpr->rx_std_prod_idx = 0;
  5192. tpr->rx_jmb_cons_idx = 0;
  5193. tpr->rx_jmb_prod_idx = 0;
  5194. if (tpr != &tp->napi[0].prodring) {
  5195. memset(&tpr->rx_std_buffers[0], 0,
  5196. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5197. if (tpr->rx_jmb_buffers)
  5198. memset(&tpr->rx_jmb_buffers[0], 0,
  5199. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5200. goto done;
  5201. }
  5202. /* Zero out all descriptors. */
  5203. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5204. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5205. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5206. tp->dev->mtu > ETH_DATA_LEN)
  5207. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5208. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5209. /* Initialize invariants of the rings, we only set this
  5210. * stuff once. This works because the card does not
  5211. * write into the rx buffer posting rings.
  5212. */
  5213. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5214. struct tg3_rx_buffer_desc *rxd;
  5215. rxd = &tpr->rx_std[i];
  5216. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5217. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5218. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5219. (i << RXD_OPAQUE_INDEX_SHIFT));
  5220. }
  5221. /* Now allocate fresh SKBs for each rx ring. */
  5222. for (i = 0; i < tp->rx_pending; i++) {
  5223. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5224. netdev_warn(tp->dev,
  5225. "Using a smaller RX standard ring. Only "
  5226. "%d out of %d buffers were allocated "
  5227. "successfully\n", i, tp->rx_pending);
  5228. if (i == 0)
  5229. goto initfail;
  5230. tp->rx_pending = i;
  5231. break;
  5232. }
  5233. }
  5234. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5235. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5236. goto done;
  5237. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5238. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5239. goto done;
  5240. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5241. struct tg3_rx_buffer_desc *rxd;
  5242. rxd = &tpr->rx_jmb[i].std;
  5243. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5244. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5245. RXD_FLAG_JUMBO;
  5246. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5247. (i << RXD_OPAQUE_INDEX_SHIFT));
  5248. }
  5249. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5250. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5251. netdev_warn(tp->dev,
  5252. "Using a smaller RX jumbo ring. Only %d "
  5253. "out of %d buffers were allocated "
  5254. "successfully\n", i, tp->rx_jumbo_pending);
  5255. if (i == 0)
  5256. goto initfail;
  5257. tp->rx_jumbo_pending = i;
  5258. break;
  5259. }
  5260. }
  5261. done:
  5262. return 0;
  5263. initfail:
  5264. tg3_rx_prodring_free(tp, tpr);
  5265. return -ENOMEM;
  5266. }
  5267. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5268. struct tg3_rx_prodring_set *tpr)
  5269. {
  5270. kfree(tpr->rx_std_buffers);
  5271. tpr->rx_std_buffers = NULL;
  5272. kfree(tpr->rx_jmb_buffers);
  5273. tpr->rx_jmb_buffers = NULL;
  5274. if (tpr->rx_std) {
  5275. pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5276. tpr->rx_std, tpr->rx_std_mapping);
  5277. tpr->rx_std = NULL;
  5278. }
  5279. if (tpr->rx_jmb) {
  5280. pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
  5281. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5282. tpr->rx_jmb = NULL;
  5283. }
  5284. }
  5285. static int tg3_rx_prodring_init(struct tg3 *tp,
  5286. struct tg3_rx_prodring_set *tpr)
  5287. {
  5288. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5289. GFP_KERNEL);
  5290. if (!tpr->rx_std_buffers)
  5291. return -ENOMEM;
  5292. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5293. &tpr->rx_std_mapping);
  5294. if (!tpr->rx_std)
  5295. goto err_out;
  5296. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5297. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5298. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5299. GFP_KERNEL);
  5300. if (!tpr->rx_jmb_buffers)
  5301. goto err_out;
  5302. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5303. TG3_RX_JMB_RING_BYTES(tp),
  5304. &tpr->rx_jmb_mapping);
  5305. if (!tpr->rx_jmb)
  5306. goto err_out;
  5307. }
  5308. return 0;
  5309. err_out:
  5310. tg3_rx_prodring_fini(tp, tpr);
  5311. return -ENOMEM;
  5312. }
  5313. /* Free up pending packets in all rx/tx rings.
  5314. *
  5315. * The chip has been shut down and the driver detached from
  5316. * the networking, so no interrupts or new tx packets will
  5317. * end up in the driver. tp->{tx,}lock is not held and we are not
  5318. * in an interrupt context and thus may sleep.
  5319. */
  5320. static void tg3_free_rings(struct tg3 *tp)
  5321. {
  5322. int i, j;
  5323. for (j = 0; j < tp->irq_cnt; j++) {
  5324. struct tg3_napi *tnapi = &tp->napi[j];
  5325. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5326. if (!tnapi->tx_buffers)
  5327. continue;
  5328. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5329. struct ring_info *txp;
  5330. struct sk_buff *skb;
  5331. unsigned int k;
  5332. txp = &tnapi->tx_buffers[i];
  5333. skb = txp->skb;
  5334. if (skb == NULL) {
  5335. i++;
  5336. continue;
  5337. }
  5338. pci_unmap_single(tp->pdev,
  5339. dma_unmap_addr(txp, mapping),
  5340. skb_headlen(skb),
  5341. PCI_DMA_TODEVICE);
  5342. txp->skb = NULL;
  5343. i++;
  5344. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5345. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5346. pci_unmap_page(tp->pdev,
  5347. dma_unmap_addr(txp, mapping),
  5348. skb_shinfo(skb)->frags[k].size,
  5349. PCI_DMA_TODEVICE);
  5350. i++;
  5351. }
  5352. dev_kfree_skb_any(skb);
  5353. }
  5354. }
  5355. }
  5356. /* Initialize tx/rx rings for packet processing.
  5357. *
  5358. * The chip has been shut down and the driver detached from
  5359. * the networking, so no interrupts or new tx packets will
  5360. * end up in the driver. tp->{tx,}lock are held and thus
  5361. * we may not sleep.
  5362. */
  5363. static int tg3_init_rings(struct tg3 *tp)
  5364. {
  5365. int i;
  5366. /* Free up all the SKBs. */
  5367. tg3_free_rings(tp);
  5368. for (i = 0; i < tp->irq_cnt; i++) {
  5369. struct tg3_napi *tnapi = &tp->napi[i];
  5370. tnapi->last_tag = 0;
  5371. tnapi->last_irq_tag = 0;
  5372. tnapi->hw_status->status = 0;
  5373. tnapi->hw_status->status_tag = 0;
  5374. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5375. tnapi->tx_prod = 0;
  5376. tnapi->tx_cons = 0;
  5377. if (tnapi->tx_ring)
  5378. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5379. tnapi->rx_rcb_ptr = 0;
  5380. if (tnapi->rx_rcb)
  5381. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5382. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5383. tg3_free_rings(tp);
  5384. return -ENOMEM;
  5385. }
  5386. }
  5387. return 0;
  5388. }
  5389. /*
  5390. * Must not be invoked with interrupt sources disabled and
  5391. * the hardware shutdown down.
  5392. */
  5393. static void tg3_free_consistent(struct tg3 *tp)
  5394. {
  5395. int i;
  5396. for (i = 0; i < tp->irq_cnt; i++) {
  5397. struct tg3_napi *tnapi = &tp->napi[i];
  5398. if (tnapi->tx_ring) {
  5399. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5400. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5401. tnapi->tx_ring = NULL;
  5402. }
  5403. kfree(tnapi->tx_buffers);
  5404. tnapi->tx_buffers = NULL;
  5405. if (tnapi->rx_rcb) {
  5406. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5407. tnapi->rx_rcb,
  5408. tnapi->rx_rcb_mapping);
  5409. tnapi->rx_rcb = NULL;
  5410. }
  5411. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5412. if (tnapi->hw_status) {
  5413. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5414. tnapi->hw_status,
  5415. tnapi->status_mapping);
  5416. tnapi->hw_status = NULL;
  5417. }
  5418. }
  5419. if (tp->hw_stats) {
  5420. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5421. tp->hw_stats, tp->stats_mapping);
  5422. tp->hw_stats = NULL;
  5423. }
  5424. }
  5425. /*
  5426. * Must not be invoked with interrupt sources disabled and
  5427. * the hardware shutdown down. Can sleep.
  5428. */
  5429. static int tg3_alloc_consistent(struct tg3 *tp)
  5430. {
  5431. int i;
  5432. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5433. sizeof(struct tg3_hw_stats),
  5434. &tp->stats_mapping);
  5435. if (!tp->hw_stats)
  5436. goto err_out;
  5437. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5438. for (i = 0; i < tp->irq_cnt; i++) {
  5439. struct tg3_napi *tnapi = &tp->napi[i];
  5440. struct tg3_hw_status *sblk;
  5441. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5442. TG3_HW_STATUS_SIZE,
  5443. &tnapi->status_mapping);
  5444. if (!tnapi->hw_status)
  5445. goto err_out;
  5446. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5447. sblk = tnapi->hw_status;
  5448. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5449. goto err_out;
  5450. /* If multivector TSS is enabled, vector 0 does not handle
  5451. * tx interrupts. Don't allocate any resources for it.
  5452. */
  5453. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5454. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5455. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5456. TG3_TX_RING_SIZE,
  5457. GFP_KERNEL);
  5458. if (!tnapi->tx_buffers)
  5459. goto err_out;
  5460. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5461. TG3_TX_RING_BYTES,
  5462. &tnapi->tx_desc_mapping);
  5463. if (!tnapi->tx_ring)
  5464. goto err_out;
  5465. }
  5466. /*
  5467. * When RSS is enabled, the status block format changes
  5468. * slightly. The "rx_jumbo_consumer", "reserved",
  5469. * and "rx_mini_consumer" members get mapped to the
  5470. * other three rx return ring producer indexes.
  5471. */
  5472. switch (i) {
  5473. default:
  5474. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5475. break;
  5476. case 2:
  5477. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5478. break;
  5479. case 3:
  5480. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5481. break;
  5482. case 4:
  5483. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5484. break;
  5485. }
  5486. /*
  5487. * If multivector RSS is enabled, vector 0 does not handle
  5488. * rx or tx interrupts. Don't allocate any resources for it.
  5489. */
  5490. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5491. continue;
  5492. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5493. TG3_RX_RCB_RING_BYTES(tp),
  5494. &tnapi->rx_rcb_mapping);
  5495. if (!tnapi->rx_rcb)
  5496. goto err_out;
  5497. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5498. }
  5499. return 0;
  5500. err_out:
  5501. tg3_free_consistent(tp);
  5502. return -ENOMEM;
  5503. }
  5504. #define MAX_WAIT_CNT 1000
  5505. /* To stop a block, clear the enable bit and poll till it
  5506. * clears. tp->lock is held.
  5507. */
  5508. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5509. {
  5510. unsigned int i;
  5511. u32 val;
  5512. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5513. switch (ofs) {
  5514. case RCVLSC_MODE:
  5515. case DMAC_MODE:
  5516. case MBFREE_MODE:
  5517. case BUFMGR_MODE:
  5518. case MEMARB_MODE:
  5519. /* We can't enable/disable these bits of the
  5520. * 5705/5750, just say success.
  5521. */
  5522. return 0;
  5523. default:
  5524. break;
  5525. }
  5526. }
  5527. val = tr32(ofs);
  5528. val &= ~enable_bit;
  5529. tw32_f(ofs, val);
  5530. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5531. udelay(100);
  5532. val = tr32(ofs);
  5533. if ((val & enable_bit) == 0)
  5534. break;
  5535. }
  5536. if (i == MAX_WAIT_CNT && !silent) {
  5537. dev_err(&tp->pdev->dev,
  5538. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5539. ofs, enable_bit);
  5540. return -ENODEV;
  5541. }
  5542. return 0;
  5543. }
  5544. /* tp->lock is held. */
  5545. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5546. {
  5547. int i, err;
  5548. tg3_disable_ints(tp);
  5549. tp->rx_mode &= ~RX_MODE_ENABLE;
  5550. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5551. udelay(10);
  5552. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5563. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5564. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5565. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5566. tw32_f(MAC_MODE, tp->mac_mode);
  5567. udelay(40);
  5568. tp->tx_mode &= ~TX_MODE_ENABLE;
  5569. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5570. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5571. udelay(100);
  5572. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5573. break;
  5574. }
  5575. if (i >= MAX_WAIT_CNT) {
  5576. dev_err(&tp->pdev->dev,
  5577. "%s timed out, TX_MODE_ENABLE will not clear "
  5578. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5579. err |= -ENODEV;
  5580. }
  5581. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5582. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5583. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5584. tw32(FTQ_RESET, 0xffffffff);
  5585. tw32(FTQ_RESET, 0x00000000);
  5586. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5587. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5588. for (i = 0; i < tp->irq_cnt; i++) {
  5589. struct tg3_napi *tnapi = &tp->napi[i];
  5590. if (tnapi->hw_status)
  5591. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5592. }
  5593. if (tp->hw_stats)
  5594. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5595. return err;
  5596. }
  5597. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5598. {
  5599. int i;
  5600. u32 apedata;
  5601. /* NCSI does not support APE events */
  5602. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5603. return;
  5604. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5605. if (apedata != APE_SEG_SIG_MAGIC)
  5606. return;
  5607. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5608. if (!(apedata & APE_FW_STATUS_READY))
  5609. return;
  5610. /* Wait for up to 1 millisecond for APE to service previous event. */
  5611. for (i = 0; i < 10; i++) {
  5612. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5613. return;
  5614. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5615. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5616. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5617. event | APE_EVENT_STATUS_EVENT_PENDING);
  5618. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5619. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5620. break;
  5621. udelay(100);
  5622. }
  5623. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5624. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5625. }
  5626. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5627. {
  5628. u32 event;
  5629. u32 apedata;
  5630. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5631. return;
  5632. switch (kind) {
  5633. case RESET_KIND_INIT:
  5634. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5635. APE_HOST_SEG_SIG_MAGIC);
  5636. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5637. APE_HOST_SEG_LEN_MAGIC);
  5638. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5639. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5640. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5641. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5642. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5643. APE_HOST_BEHAV_NO_PHYLOCK);
  5644. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5645. TG3_APE_HOST_DRVR_STATE_START);
  5646. event = APE_EVENT_STATUS_STATE_START;
  5647. break;
  5648. case RESET_KIND_SHUTDOWN:
  5649. /* With the interface we are currently using,
  5650. * APE does not track driver state. Wiping
  5651. * out the HOST SEGMENT SIGNATURE forces
  5652. * the APE to assume OS absent status.
  5653. */
  5654. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5655. if (device_may_wakeup(&tp->pdev->dev) &&
  5656. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5657. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5658. TG3_APE_HOST_WOL_SPEED_AUTO);
  5659. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5660. } else
  5661. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5662. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5663. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5664. break;
  5665. case RESET_KIND_SUSPEND:
  5666. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5667. break;
  5668. default:
  5669. return;
  5670. }
  5671. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5672. tg3_ape_send_event(tp, event);
  5673. }
  5674. /* tp->lock is held. */
  5675. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5676. {
  5677. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5678. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5679. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5680. switch (kind) {
  5681. case RESET_KIND_INIT:
  5682. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5683. DRV_STATE_START);
  5684. break;
  5685. case RESET_KIND_SHUTDOWN:
  5686. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5687. DRV_STATE_UNLOAD);
  5688. break;
  5689. case RESET_KIND_SUSPEND:
  5690. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5691. DRV_STATE_SUSPEND);
  5692. break;
  5693. default:
  5694. break;
  5695. }
  5696. }
  5697. if (kind == RESET_KIND_INIT ||
  5698. kind == RESET_KIND_SUSPEND)
  5699. tg3_ape_driver_state_change(tp, kind);
  5700. }
  5701. /* tp->lock is held. */
  5702. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5703. {
  5704. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5705. switch (kind) {
  5706. case RESET_KIND_INIT:
  5707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5708. DRV_STATE_START_DONE);
  5709. break;
  5710. case RESET_KIND_SHUTDOWN:
  5711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5712. DRV_STATE_UNLOAD_DONE);
  5713. break;
  5714. default:
  5715. break;
  5716. }
  5717. }
  5718. if (kind == RESET_KIND_SHUTDOWN)
  5719. tg3_ape_driver_state_change(tp, kind);
  5720. }
  5721. /* tp->lock is held. */
  5722. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5723. {
  5724. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5725. switch (kind) {
  5726. case RESET_KIND_INIT:
  5727. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5728. DRV_STATE_START);
  5729. break;
  5730. case RESET_KIND_SHUTDOWN:
  5731. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5732. DRV_STATE_UNLOAD);
  5733. break;
  5734. case RESET_KIND_SUSPEND:
  5735. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5736. DRV_STATE_SUSPEND);
  5737. break;
  5738. default:
  5739. break;
  5740. }
  5741. }
  5742. }
  5743. static int tg3_poll_fw(struct tg3 *tp)
  5744. {
  5745. int i;
  5746. u32 val;
  5747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5748. /* Wait up to 20ms for init done. */
  5749. for (i = 0; i < 200; i++) {
  5750. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5751. return 0;
  5752. udelay(100);
  5753. }
  5754. return -ENODEV;
  5755. }
  5756. /* Wait for firmware initialization to complete. */
  5757. for (i = 0; i < 100000; i++) {
  5758. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5759. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5760. break;
  5761. udelay(10);
  5762. }
  5763. /* Chip might not be fitted with firmware. Some Sun onboard
  5764. * parts are configured like that. So don't signal the timeout
  5765. * of the above loop as an error, but do report the lack of
  5766. * running firmware once.
  5767. */
  5768. if (i >= 100000 &&
  5769. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5770. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5771. netdev_info(tp->dev, "No firmware running\n");
  5772. }
  5773. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5774. /* The 57765 A0 needs a little more
  5775. * time to do some important work.
  5776. */
  5777. mdelay(10);
  5778. }
  5779. return 0;
  5780. }
  5781. /* Save PCI command register before chip reset */
  5782. static void tg3_save_pci_state(struct tg3 *tp)
  5783. {
  5784. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5785. }
  5786. /* Restore PCI state after chip reset */
  5787. static void tg3_restore_pci_state(struct tg3 *tp)
  5788. {
  5789. u32 val;
  5790. /* Re-enable indirect register accesses. */
  5791. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5792. tp->misc_host_ctrl);
  5793. /* Set MAX PCI retry to zero. */
  5794. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5795. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5796. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5797. val |= PCISTATE_RETRY_SAME_DMA;
  5798. /* Allow reads and writes to the APE register and memory space. */
  5799. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5800. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5801. PCISTATE_ALLOW_APE_SHMEM_WR |
  5802. PCISTATE_ALLOW_APE_PSPACE_WR;
  5803. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5804. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5805. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5806. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5807. pcie_set_readrq(tp->pdev, 4096);
  5808. else {
  5809. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5810. tp->pci_cacheline_sz);
  5811. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5812. tp->pci_lat_timer);
  5813. }
  5814. }
  5815. /* Make sure PCI-X relaxed ordering bit is clear. */
  5816. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5817. u16 pcix_cmd;
  5818. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5819. &pcix_cmd);
  5820. pcix_cmd &= ~PCI_X_CMD_ERO;
  5821. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5822. pcix_cmd);
  5823. }
  5824. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5825. /* Chip reset on 5780 will reset MSI enable bit,
  5826. * so need to restore it.
  5827. */
  5828. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5829. u16 ctrl;
  5830. pci_read_config_word(tp->pdev,
  5831. tp->msi_cap + PCI_MSI_FLAGS,
  5832. &ctrl);
  5833. pci_write_config_word(tp->pdev,
  5834. tp->msi_cap + PCI_MSI_FLAGS,
  5835. ctrl | PCI_MSI_FLAGS_ENABLE);
  5836. val = tr32(MSGINT_MODE);
  5837. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5838. }
  5839. }
  5840. }
  5841. static void tg3_stop_fw(struct tg3 *);
  5842. /* tp->lock is held. */
  5843. static int tg3_chip_reset(struct tg3 *tp)
  5844. {
  5845. u32 val;
  5846. void (*write_op)(struct tg3 *, u32, u32);
  5847. int i, err;
  5848. tg3_nvram_lock(tp);
  5849. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5850. /* No matching tg3_nvram_unlock() after this because
  5851. * chip reset below will undo the nvram lock.
  5852. */
  5853. tp->nvram_lock_cnt = 0;
  5854. /* GRC_MISC_CFG core clock reset will clear the memory
  5855. * enable bit in PCI register 4 and the MSI enable bit
  5856. * on some chips, so we save relevant registers here.
  5857. */
  5858. tg3_save_pci_state(tp);
  5859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5860. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5861. tw32(GRC_FASTBOOT_PC, 0);
  5862. /*
  5863. * We must avoid the readl() that normally takes place.
  5864. * It locks machines, causes machine checks, and other
  5865. * fun things. So, temporarily disable the 5701
  5866. * hardware workaround, while we do the reset.
  5867. */
  5868. write_op = tp->write32;
  5869. if (write_op == tg3_write_flush_reg32)
  5870. tp->write32 = tg3_write32;
  5871. /* Prevent the irq handler from reading or writing PCI registers
  5872. * during chip reset when the memory enable bit in the PCI command
  5873. * register may be cleared. The chip does not generate interrupt
  5874. * at this time, but the irq handler may still be called due to irq
  5875. * sharing or irqpoll.
  5876. */
  5877. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5878. for (i = 0; i < tp->irq_cnt; i++) {
  5879. struct tg3_napi *tnapi = &tp->napi[i];
  5880. if (tnapi->hw_status) {
  5881. tnapi->hw_status->status = 0;
  5882. tnapi->hw_status->status_tag = 0;
  5883. }
  5884. tnapi->last_tag = 0;
  5885. tnapi->last_irq_tag = 0;
  5886. }
  5887. smp_mb();
  5888. for (i = 0; i < tp->irq_cnt; i++)
  5889. synchronize_irq(tp->napi[i].irq_vec);
  5890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5891. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5892. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5893. }
  5894. /* do the reset */
  5895. val = GRC_MISC_CFG_CORECLK_RESET;
  5896. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5897. /* Force PCIe 1.0a mode */
  5898. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5899. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5900. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5901. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5902. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5903. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5904. tw32(GRC_MISC_CFG, (1 << 29));
  5905. val |= (1 << 29);
  5906. }
  5907. }
  5908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5909. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5910. tw32(GRC_VCPU_EXT_CTRL,
  5911. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5912. }
  5913. /* Manage gphy power for all CPMU absent PCIe devices. */
  5914. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5915. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5916. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5917. tw32(GRC_MISC_CFG, val);
  5918. /* restore 5701 hardware bug workaround write method */
  5919. tp->write32 = write_op;
  5920. /* Unfortunately, we have to delay before the PCI read back.
  5921. * Some 575X chips even will not respond to a PCI cfg access
  5922. * when the reset command is given to the chip.
  5923. *
  5924. * How do these hardware designers expect things to work
  5925. * properly if the PCI write is posted for a long period
  5926. * of time? It is always necessary to have some method by
  5927. * which a register read back can occur to push the write
  5928. * out which does the reset.
  5929. *
  5930. * For most tg3 variants the trick below was working.
  5931. * Ho hum...
  5932. */
  5933. udelay(120);
  5934. /* Flush PCI posted writes. The normal MMIO registers
  5935. * are inaccessible at this time so this is the only
  5936. * way to make this reliably (actually, this is no longer
  5937. * the case, see above). I tried to use indirect
  5938. * register read/write but this upset some 5701 variants.
  5939. */
  5940. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5941. udelay(120);
  5942. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5943. u16 val16;
  5944. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5945. int i;
  5946. u32 cfg_val;
  5947. /* Wait for link training to complete. */
  5948. for (i = 0; i < 5000; i++)
  5949. udelay(100);
  5950. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5951. pci_write_config_dword(tp->pdev, 0xc4,
  5952. cfg_val | (1 << 15));
  5953. }
  5954. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5955. pci_read_config_word(tp->pdev,
  5956. tp->pcie_cap + PCI_EXP_DEVCTL,
  5957. &val16);
  5958. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5959. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5960. /*
  5961. * Older PCIe devices only support the 128 byte
  5962. * MPS setting. Enforce the restriction.
  5963. */
  5964. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5965. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5966. pci_write_config_word(tp->pdev,
  5967. tp->pcie_cap + PCI_EXP_DEVCTL,
  5968. val16);
  5969. pcie_set_readrq(tp->pdev, 4096);
  5970. /* Clear error status */
  5971. pci_write_config_word(tp->pdev,
  5972. tp->pcie_cap + PCI_EXP_DEVSTA,
  5973. PCI_EXP_DEVSTA_CED |
  5974. PCI_EXP_DEVSTA_NFED |
  5975. PCI_EXP_DEVSTA_FED |
  5976. PCI_EXP_DEVSTA_URD);
  5977. }
  5978. tg3_restore_pci_state(tp);
  5979. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5980. val = 0;
  5981. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5982. val = tr32(MEMARB_MODE);
  5983. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5984. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5985. tg3_stop_fw(tp);
  5986. tw32(0x5000, 0x400);
  5987. }
  5988. tw32(GRC_MODE, tp->grc_mode);
  5989. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5990. val = tr32(0xc4);
  5991. tw32(0xc4, val | (1 << 15));
  5992. }
  5993. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5995. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5996. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5997. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5998. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5999. }
  6000. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6001. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6002. tw32_f(MAC_MODE, tp->mac_mode);
  6003. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6004. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6005. tw32_f(MAC_MODE, tp->mac_mode);
  6006. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6007. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  6008. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  6009. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  6010. tw32_f(MAC_MODE, tp->mac_mode);
  6011. } else
  6012. tw32_f(MAC_MODE, 0);
  6013. udelay(40);
  6014. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6015. err = tg3_poll_fw(tp);
  6016. if (err)
  6017. return err;
  6018. tg3_mdio_start(tp);
  6019. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6020. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6021. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6022. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6023. val = tr32(0x7c00);
  6024. tw32(0x7c00, val | (1 << 25));
  6025. }
  6026. /* Reprobe ASF enable state. */
  6027. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6028. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6029. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6030. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6031. u32 nic_cfg;
  6032. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6033. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6034. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6035. tp->last_event_jiffies = jiffies;
  6036. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6037. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6038. }
  6039. }
  6040. return 0;
  6041. }
  6042. /* tp->lock is held. */
  6043. static void tg3_stop_fw(struct tg3 *tp)
  6044. {
  6045. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6046. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6047. /* Wait for RX cpu to ACK the previous event. */
  6048. tg3_wait_for_event_ack(tp);
  6049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6050. tg3_generate_fw_event(tp);
  6051. /* Wait for RX cpu to ACK this event. */
  6052. tg3_wait_for_event_ack(tp);
  6053. }
  6054. }
  6055. /* tp->lock is held. */
  6056. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6057. {
  6058. int err;
  6059. tg3_stop_fw(tp);
  6060. tg3_write_sig_pre_reset(tp, kind);
  6061. tg3_abort_hw(tp, silent);
  6062. err = tg3_chip_reset(tp);
  6063. __tg3_set_mac_addr(tp, 0);
  6064. tg3_write_sig_legacy(tp, kind);
  6065. tg3_write_sig_post_reset(tp, kind);
  6066. if (err)
  6067. return err;
  6068. return 0;
  6069. }
  6070. #define RX_CPU_SCRATCH_BASE 0x30000
  6071. #define RX_CPU_SCRATCH_SIZE 0x04000
  6072. #define TX_CPU_SCRATCH_BASE 0x34000
  6073. #define TX_CPU_SCRATCH_SIZE 0x04000
  6074. /* tp->lock is held. */
  6075. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6076. {
  6077. int i;
  6078. BUG_ON(offset == TX_CPU_BASE &&
  6079. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6081. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6082. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6083. return 0;
  6084. }
  6085. if (offset == RX_CPU_BASE) {
  6086. for (i = 0; i < 10000; i++) {
  6087. tw32(offset + CPU_STATE, 0xffffffff);
  6088. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6089. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6090. break;
  6091. }
  6092. tw32(offset + CPU_STATE, 0xffffffff);
  6093. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6094. udelay(10);
  6095. } else {
  6096. for (i = 0; i < 10000; i++) {
  6097. tw32(offset + CPU_STATE, 0xffffffff);
  6098. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6099. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6100. break;
  6101. }
  6102. }
  6103. if (i >= 10000) {
  6104. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6105. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6106. return -ENODEV;
  6107. }
  6108. /* Clear firmware's nvram arbitration. */
  6109. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6110. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6111. return 0;
  6112. }
  6113. struct fw_info {
  6114. unsigned int fw_base;
  6115. unsigned int fw_len;
  6116. const __be32 *fw_data;
  6117. };
  6118. /* tp->lock is held. */
  6119. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6120. int cpu_scratch_size, struct fw_info *info)
  6121. {
  6122. int err, lock_err, i;
  6123. void (*write_op)(struct tg3 *, u32, u32);
  6124. if (cpu_base == TX_CPU_BASE &&
  6125. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6126. netdev_err(tp->dev,
  6127. "%s: Trying to load TX cpu firmware which is 5705\n",
  6128. __func__);
  6129. return -EINVAL;
  6130. }
  6131. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6132. write_op = tg3_write_mem;
  6133. else
  6134. write_op = tg3_write_indirect_reg32;
  6135. /* It is possible that bootcode is still loading at this point.
  6136. * Get the nvram lock first before halting the cpu.
  6137. */
  6138. lock_err = tg3_nvram_lock(tp);
  6139. err = tg3_halt_cpu(tp, cpu_base);
  6140. if (!lock_err)
  6141. tg3_nvram_unlock(tp);
  6142. if (err)
  6143. goto out;
  6144. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6145. write_op(tp, cpu_scratch_base + i, 0);
  6146. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6147. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6148. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6149. write_op(tp, (cpu_scratch_base +
  6150. (info->fw_base & 0xffff) +
  6151. (i * sizeof(u32))),
  6152. be32_to_cpu(info->fw_data[i]));
  6153. err = 0;
  6154. out:
  6155. return err;
  6156. }
  6157. /* tp->lock is held. */
  6158. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6159. {
  6160. struct fw_info info;
  6161. const __be32 *fw_data;
  6162. int err, i;
  6163. fw_data = (void *)tp->fw->data;
  6164. /* Firmware blob starts with version numbers, followed by
  6165. start address and length. We are setting complete length.
  6166. length = end_address_of_bss - start_address_of_text.
  6167. Remainder is the blob to be loaded contiguously
  6168. from start address. */
  6169. info.fw_base = be32_to_cpu(fw_data[1]);
  6170. info.fw_len = tp->fw->size - 12;
  6171. info.fw_data = &fw_data[3];
  6172. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6173. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6174. &info);
  6175. if (err)
  6176. return err;
  6177. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6178. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6179. &info);
  6180. if (err)
  6181. return err;
  6182. /* Now startup only the RX cpu. */
  6183. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6184. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6185. for (i = 0; i < 5; i++) {
  6186. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6187. break;
  6188. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6189. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6190. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6191. udelay(1000);
  6192. }
  6193. if (i >= 5) {
  6194. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6195. "should be %08x\n", __func__,
  6196. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6197. return -ENODEV;
  6198. }
  6199. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6200. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6201. return 0;
  6202. }
  6203. /* 5705 needs a special version of the TSO firmware. */
  6204. /* tp->lock is held. */
  6205. static int tg3_load_tso_firmware(struct tg3 *tp)
  6206. {
  6207. struct fw_info info;
  6208. const __be32 *fw_data;
  6209. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6210. int err, i;
  6211. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6212. return 0;
  6213. fw_data = (void *)tp->fw->data;
  6214. /* Firmware blob starts with version numbers, followed by
  6215. start address and length. We are setting complete length.
  6216. length = end_address_of_bss - start_address_of_text.
  6217. Remainder is the blob to be loaded contiguously
  6218. from start address. */
  6219. info.fw_base = be32_to_cpu(fw_data[1]);
  6220. cpu_scratch_size = tp->fw_len;
  6221. info.fw_len = tp->fw->size - 12;
  6222. info.fw_data = &fw_data[3];
  6223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6224. cpu_base = RX_CPU_BASE;
  6225. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6226. } else {
  6227. cpu_base = TX_CPU_BASE;
  6228. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6229. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6230. }
  6231. err = tg3_load_firmware_cpu(tp, cpu_base,
  6232. cpu_scratch_base, cpu_scratch_size,
  6233. &info);
  6234. if (err)
  6235. return err;
  6236. /* Now startup the cpu. */
  6237. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6238. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6239. for (i = 0; i < 5; i++) {
  6240. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6241. break;
  6242. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6243. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6244. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6245. udelay(1000);
  6246. }
  6247. if (i >= 5) {
  6248. netdev_err(tp->dev,
  6249. "%s fails to set CPU PC, is %08x should be %08x\n",
  6250. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6251. return -ENODEV;
  6252. }
  6253. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6254. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6255. return 0;
  6256. }
  6257. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6258. {
  6259. struct tg3 *tp = netdev_priv(dev);
  6260. struct sockaddr *addr = p;
  6261. int err = 0, skip_mac_1 = 0;
  6262. if (!is_valid_ether_addr(addr->sa_data))
  6263. return -EINVAL;
  6264. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6265. if (!netif_running(dev))
  6266. return 0;
  6267. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6268. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6269. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6270. addr0_low = tr32(MAC_ADDR_0_LOW);
  6271. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6272. addr1_low = tr32(MAC_ADDR_1_LOW);
  6273. /* Skip MAC addr 1 if ASF is using it. */
  6274. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6275. !(addr1_high == 0 && addr1_low == 0))
  6276. skip_mac_1 = 1;
  6277. }
  6278. spin_lock_bh(&tp->lock);
  6279. __tg3_set_mac_addr(tp, skip_mac_1);
  6280. spin_unlock_bh(&tp->lock);
  6281. return err;
  6282. }
  6283. /* tp->lock is held. */
  6284. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6285. dma_addr_t mapping, u32 maxlen_flags,
  6286. u32 nic_addr)
  6287. {
  6288. tg3_write_mem(tp,
  6289. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6290. ((u64) mapping >> 32));
  6291. tg3_write_mem(tp,
  6292. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6293. ((u64) mapping & 0xffffffff));
  6294. tg3_write_mem(tp,
  6295. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6296. maxlen_flags);
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6298. tg3_write_mem(tp,
  6299. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6300. nic_addr);
  6301. }
  6302. static void __tg3_set_rx_mode(struct net_device *);
  6303. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6304. {
  6305. int i;
  6306. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6307. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6308. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6309. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6310. } else {
  6311. tw32(HOSTCC_TXCOL_TICKS, 0);
  6312. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6313. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6314. }
  6315. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6316. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6317. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6318. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6319. } else {
  6320. tw32(HOSTCC_RXCOL_TICKS, 0);
  6321. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6322. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6323. }
  6324. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6325. u32 val = ec->stats_block_coalesce_usecs;
  6326. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6327. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6328. if (!netif_carrier_ok(tp->dev))
  6329. val = 0;
  6330. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6331. }
  6332. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6333. u32 reg;
  6334. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6335. tw32(reg, ec->rx_coalesce_usecs);
  6336. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6337. tw32(reg, ec->rx_max_coalesced_frames);
  6338. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6339. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6340. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6341. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6342. tw32(reg, ec->tx_coalesce_usecs);
  6343. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6344. tw32(reg, ec->tx_max_coalesced_frames);
  6345. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6346. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6347. }
  6348. }
  6349. for (; i < tp->irq_max - 1; i++) {
  6350. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6351. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6352. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6353. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6354. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6355. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6356. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6357. }
  6358. }
  6359. }
  6360. /* tp->lock is held. */
  6361. static void tg3_rings_reset(struct tg3 *tp)
  6362. {
  6363. int i;
  6364. u32 stblk, txrcb, rxrcb, limit;
  6365. struct tg3_napi *tnapi = &tp->napi[0];
  6366. /* Disable all transmit rings but the first. */
  6367. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6368. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6370. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6371. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6372. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6373. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6374. else
  6375. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6376. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6377. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6378. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6379. BDINFO_FLAGS_DISABLED);
  6380. /* Disable all receive return rings but the first. */
  6381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6383. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6384. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6385. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6386. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6388. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6389. else
  6390. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6391. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6392. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6393. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6394. BDINFO_FLAGS_DISABLED);
  6395. /* Disable interrupts */
  6396. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6397. /* Zero mailbox registers. */
  6398. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6399. for (i = 1; i < tp->irq_max; i++) {
  6400. tp->napi[i].tx_prod = 0;
  6401. tp->napi[i].tx_cons = 0;
  6402. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6403. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6404. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6405. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6406. }
  6407. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6408. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6409. } else {
  6410. tp->napi[0].tx_prod = 0;
  6411. tp->napi[0].tx_cons = 0;
  6412. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6413. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6414. }
  6415. /* Make sure the NIC-based send BD rings are disabled. */
  6416. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6417. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6418. for (i = 0; i < 16; i++)
  6419. tw32_tx_mbox(mbox + i * 8, 0);
  6420. }
  6421. txrcb = NIC_SRAM_SEND_RCB;
  6422. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6423. /* Clear status block in ram. */
  6424. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6425. /* Set status block DMA address */
  6426. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6427. ((u64) tnapi->status_mapping >> 32));
  6428. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6429. ((u64) tnapi->status_mapping & 0xffffffff));
  6430. if (tnapi->tx_ring) {
  6431. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6432. (TG3_TX_RING_SIZE <<
  6433. BDINFO_FLAGS_MAXLEN_SHIFT),
  6434. NIC_SRAM_TX_BUFFER_DESC);
  6435. txrcb += TG3_BDINFO_SIZE;
  6436. }
  6437. if (tnapi->rx_rcb) {
  6438. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6439. (tp->rx_ret_ring_mask + 1) <<
  6440. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6441. rxrcb += TG3_BDINFO_SIZE;
  6442. }
  6443. stblk = HOSTCC_STATBLCK_RING1;
  6444. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6445. u64 mapping = (u64)tnapi->status_mapping;
  6446. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6447. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6448. /* Clear status block in ram. */
  6449. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6450. if (tnapi->tx_ring) {
  6451. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6452. (TG3_TX_RING_SIZE <<
  6453. BDINFO_FLAGS_MAXLEN_SHIFT),
  6454. NIC_SRAM_TX_BUFFER_DESC);
  6455. txrcb += TG3_BDINFO_SIZE;
  6456. }
  6457. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6458. ((tp->rx_ret_ring_mask + 1) <<
  6459. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6460. stblk += 8;
  6461. rxrcb += TG3_BDINFO_SIZE;
  6462. }
  6463. }
  6464. /* tp->lock is held. */
  6465. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6466. {
  6467. u32 val, rdmac_mode;
  6468. int i, err, limit;
  6469. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6470. tg3_disable_ints(tp);
  6471. tg3_stop_fw(tp);
  6472. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6473. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6474. tg3_abort_hw(tp, 1);
  6475. if (reset_phy)
  6476. tg3_phy_reset(tp);
  6477. err = tg3_chip_reset(tp);
  6478. if (err)
  6479. return err;
  6480. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6481. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6482. val = tr32(TG3_CPMU_CTRL);
  6483. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6484. tw32(TG3_CPMU_CTRL, val);
  6485. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6486. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6487. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6488. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6489. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6490. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6491. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6492. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6493. val = tr32(TG3_CPMU_HST_ACC);
  6494. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6495. val |= CPMU_HST_ACC_MACCLK_6_25;
  6496. tw32(TG3_CPMU_HST_ACC, val);
  6497. }
  6498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6499. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6500. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6501. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6502. tw32(PCIE_PWR_MGMT_THRESH, val);
  6503. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6504. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6505. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6506. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6507. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6508. }
  6509. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6510. u32 grc_mode = tr32(GRC_MODE);
  6511. /* Access the lower 1K of PL PCIE block registers. */
  6512. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6513. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6514. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6515. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6516. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6517. tw32(GRC_MODE, grc_mode);
  6518. }
  6519. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6520. u32 grc_mode = tr32(GRC_MODE);
  6521. /* Access the lower 1K of PL PCIE block registers. */
  6522. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6523. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6524. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6525. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6526. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6527. tw32(GRC_MODE, grc_mode);
  6528. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6529. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6530. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6531. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6532. }
  6533. /* Enable MAC control of LPI */
  6534. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6535. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6536. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6537. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6538. tw32_f(TG3_CPMU_EEE_CTRL,
  6539. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6540. tw32_f(TG3_CPMU_EEE_MODE,
  6541. TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6542. TG3_CPMU_EEEMD_LPI_IN_TX |
  6543. TG3_CPMU_EEEMD_LPI_IN_RX |
  6544. TG3_CPMU_EEEMD_EEE_ENABLE);
  6545. }
  6546. /* This works around an issue with Athlon chipsets on
  6547. * B3 tigon3 silicon. This bit has no effect on any
  6548. * other revision. But do not set this on PCI Express
  6549. * chips and don't even touch the clocks if the CPMU is present.
  6550. */
  6551. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6552. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6553. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6554. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6555. }
  6556. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6557. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6558. val = tr32(TG3PCI_PCISTATE);
  6559. val |= PCISTATE_RETRY_SAME_DMA;
  6560. tw32(TG3PCI_PCISTATE, val);
  6561. }
  6562. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6563. /* Allow reads and writes to the
  6564. * APE register and memory space.
  6565. */
  6566. val = tr32(TG3PCI_PCISTATE);
  6567. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6568. PCISTATE_ALLOW_APE_SHMEM_WR |
  6569. PCISTATE_ALLOW_APE_PSPACE_WR;
  6570. tw32(TG3PCI_PCISTATE, val);
  6571. }
  6572. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6573. /* Enable some hw fixes. */
  6574. val = tr32(TG3PCI_MSI_DATA);
  6575. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6576. tw32(TG3PCI_MSI_DATA, val);
  6577. }
  6578. /* Descriptor ring init may make accesses to the
  6579. * NIC SRAM area to setup the TX descriptors, so we
  6580. * can only do this after the hardware has been
  6581. * successfully reset.
  6582. */
  6583. err = tg3_init_rings(tp);
  6584. if (err)
  6585. return err;
  6586. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6587. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6588. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6589. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6590. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6591. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6592. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6593. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6594. /* This value is determined during the probe time DMA
  6595. * engine test, tg3_test_dma.
  6596. */
  6597. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6598. }
  6599. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6600. GRC_MODE_4X_NIC_SEND_RINGS |
  6601. GRC_MODE_NO_TX_PHDR_CSUM |
  6602. GRC_MODE_NO_RX_PHDR_CSUM);
  6603. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6604. /* Pseudo-header checksum is done by hardware logic and not
  6605. * the offload processers, so make the chip do the pseudo-
  6606. * header checksums on receive. For transmit it is more
  6607. * convenient to do the pseudo-header checksum in software
  6608. * as Linux does that on transmit for us in all cases.
  6609. */
  6610. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6611. tw32(GRC_MODE,
  6612. tp->grc_mode |
  6613. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6614. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6615. val = tr32(GRC_MISC_CFG);
  6616. val &= ~0xff;
  6617. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6618. tw32(GRC_MISC_CFG, val);
  6619. /* Initialize MBUF/DESC pool. */
  6620. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6621. /* Do nothing. */
  6622. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6623. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6625. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6626. else
  6627. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6628. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6629. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6630. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6631. int fw_len;
  6632. fw_len = tp->fw_len;
  6633. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6634. tw32(BUFMGR_MB_POOL_ADDR,
  6635. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6636. tw32(BUFMGR_MB_POOL_SIZE,
  6637. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6638. }
  6639. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6640. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6641. tp->bufmgr_config.mbuf_read_dma_low_water);
  6642. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6643. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6644. tw32(BUFMGR_MB_HIGH_WATER,
  6645. tp->bufmgr_config.mbuf_high_water);
  6646. } else {
  6647. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6648. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6649. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6650. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6651. tw32(BUFMGR_MB_HIGH_WATER,
  6652. tp->bufmgr_config.mbuf_high_water_jumbo);
  6653. }
  6654. tw32(BUFMGR_DMA_LOW_WATER,
  6655. tp->bufmgr_config.dma_low_water);
  6656. tw32(BUFMGR_DMA_HIGH_WATER,
  6657. tp->bufmgr_config.dma_high_water);
  6658. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6660. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6661. tw32(BUFMGR_MODE, val);
  6662. for (i = 0; i < 2000; i++) {
  6663. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6664. break;
  6665. udelay(10);
  6666. }
  6667. if (i >= 2000) {
  6668. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6669. return -ENODEV;
  6670. }
  6671. /* Setup replenish threshold. */
  6672. val = tp->rx_pending / 8;
  6673. if (val == 0)
  6674. val = 1;
  6675. else if (val > tp->rx_std_max_post)
  6676. val = tp->rx_std_max_post;
  6677. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6678. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6679. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6680. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6681. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6682. }
  6683. tw32(RCVBDI_STD_THRESH, val);
  6684. /* Initialize TG3_BDINFO's at:
  6685. * RCVDBDI_STD_BD: standard eth size rx ring
  6686. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6687. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6688. *
  6689. * like so:
  6690. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6691. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6692. * ring attribute flags
  6693. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6694. *
  6695. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6696. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6697. *
  6698. * The size of each ring is fixed in the firmware, but the location is
  6699. * configurable.
  6700. */
  6701. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6702. ((u64) tpr->rx_std_mapping >> 32));
  6703. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6704. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6705. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6706. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6707. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6708. NIC_SRAM_RX_BUFFER_DESC);
  6709. /* Disable the mini ring */
  6710. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6711. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6712. BDINFO_FLAGS_DISABLED);
  6713. /* Program the jumbo buffer descriptor ring control
  6714. * blocks on those devices that have them.
  6715. */
  6716. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6717. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6718. /* Setup replenish threshold. */
  6719. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6720. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6721. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6722. ((u64) tpr->rx_jmb_mapping >> 32));
  6723. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6724. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6725. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6726. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6727. BDINFO_FLAGS_USE_EXT_RECV);
  6728. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6730. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6731. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6732. } else {
  6733. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6734. BDINFO_FLAGS_DISABLED);
  6735. }
  6736. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6738. val = RX_STD_MAX_SIZE_5705;
  6739. else
  6740. val = RX_STD_MAX_SIZE_5717;
  6741. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6742. val |= (TG3_RX_STD_DMA_SZ << 2);
  6743. } else
  6744. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6745. } else
  6746. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6747. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6748. tpr->rx_std_prod_idx = tp->rx_pending;
  6749. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6750. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6751. tp->rx_jumbo_pending : 0;
  6752. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6753. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6754. tw32(STD_REPLENISH_LWM, 32);
  6755. tw32(JMB_REPLENISH_LWM, 16);
  6756. }
  6757. tg3_rings_reset(tp);
  6758. /* Initialize MAC address and backoff seed. */
  6759. __tg3_set_mac_addr(tp, 0);
  6760. /* MTU + ethernet header + FCS + optional VLAN tag */
  6761. tw32(MAC_RX_MTU_SIZE,
  6762. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6763. /* The slot time is changed by tg3_setup_phy if we
  6764. * run at gigabit with half duplex.
  6765. */
  6766. tw32(MAC_TX_LENGTHS,
  6767. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6768. (6 << TX_LENGTHS_IPG_SHIFT) |
  6769. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6770. /* Receive rules. */
  6771. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6772. tw32(RCVLPC_CONFIG, 0x0181);
  6773. /* Calculate RDMAC_MODE setting early, we need it to determine
  6774. * the RCVLPC_STATE_ENABLE mask.
  6775. */
  6776. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6777. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6778. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6779. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6780. RDMAC_MODE_LNGREAD_ENAB);
  6781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6783. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6787. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6788. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6789. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6790. /* If statement applies to 5705 and 5750 PCI devices only */
  6791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6792. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6793. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6794. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6796. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6797. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6798. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6799. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6800. }
  6801. }
  6802. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6803. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6804. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6805. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6806. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6809. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6814. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6815. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6816. tw32(TG3_RDMA_RSRVCTRL_REG,
  6817. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6818. }
  6819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6820. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6821. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6822. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6823. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6824. }
  6825. /* Receive/send statistics. */
  6826. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6827. val = tr32(RCVLPC_STATS_ENABLE);
  6828. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6829. tw32(RCVLPC_STATS_ENABLE, val);
  6830. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6831. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6832. val = tr32(RCVLPC_STATS_ENABLE);
  6833. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6834. tw32(RCVLPC_STATS_ENABLE, val);
  6835. } else {
  6836. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6837. }
  6838. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6839. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6840. tw32(SNDDATAI_STATSCTRL,
  6841. (SNDDATAI_SCTRL_ENABLE |
  6842. SNDDATAI_SCTRL_FASTUPD));
  6843. /* Setup host coalescing engine. */
  6844. tw32(HOSTCC_MODE, 0);
  6845. for (i = 0; i < 2000; i++) {
  6846. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6847. break;
  6848. udelay(10);
  6849. }
  6850. __tg3_set_coalesce(tp, &tp->coal);
  6851. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6852. /* Status/statistics block address. See tg3_timer,
  6853. * the tg3_periodic_fetch_stats call there, and
  6854. * tg3_get_stats to see how this works for 5705/5750 chips.
  6855. */
  6856. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6857. ((u64) tp->stats_mapping >> 32));
  6858. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6859. ((u64) tp->stats_mapping & 0xffffffff));
  6860. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6861. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6862. /* Clear statistics and status block memory areas */
  6863. for (i = NIC_SRAM_STATS_BLK;
  6864. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6865. i += sizeof(u32)) {
  6866. tg3_write_mem(tp, i, 0);
  6867. udelay(40);
  6868. }
  6869. }
  6870. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6871. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6872. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6873. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6874. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6875. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6876. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6877. /* reset to prevent losing 1st rx packet intermittently */
  6878. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6879. udelay(10);
  6880. }
  6881. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6882. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6883. else
  6884. tp->mac_mode = 0;
  6885. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6886. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6887. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6888. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6889. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6890. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6891. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6892. udelay(40);
  6893. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6894. * If TG3_FLG2_IS_NIC is zero, we should read the
  6895. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6896. * whether used as inputs or outputs, are set by boot code after
  6897. * reset.
  6898. */
  6899. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6900. u32 gpio_mask;
  6901. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6902. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6903. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6905. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6906. GRC_LCLCTRL_GPIO_OUTPUT3;
  6907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6908. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6909. tp->grc_local_ctrl &= ~gpio_mask;
  6910. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6911. /* GPIO1 must be driven high for eeprom write protect */
  6912. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6913. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6914. GRC_LCLCTRL_GPIO_OUTPUT1);
  6915. }
  6916. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6917. udelay(100);
  6918. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6919. val = tr32(MSGINT_MODE);
  6920. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6921. tw32(MSGINT_MODE, val);
  6922. }
  6923. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6924. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6925. udelay(40);
  6926. }
  6927. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6928. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6929. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6930. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6931. WDMAC_MODE_LNGREAD_ENAB);
  6932. /* If statement applies to 5705 and 5750 PCI devices only */
  6933. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6934. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6936. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6937. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6938. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6939. /* nothing */
  6940. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6941. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6942. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6943. val |= WDMAC_MODE_RX_ACCEL;
  6944. }
  6945. }
  6946. /* Enable host coalescing bug fix */
  6947. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6948. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6950. val |= WDMAC_MODE_BURST_ALL_DATA;
  6951. tw32_f(WDMAC_MODE, val);
  6952. udelay(40);
  6953. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6954. u16 pcix_cmd;
  6955. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6956. &pcix_cmd);
  6957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6958. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6959. pcix_cmd |= PCI_X_CMD_READ_2K;
  6960. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6961. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6962. pcix_cmd |= PCI_X_CMD_READ_2K;
  6963. }
  6964. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6965. pcix_cmd);
  6966. }
  6967. tw32_f(RDMAC_MODE, rdmac_mode);
  6968. udelay(40);
  6969. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6970. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6971. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6973. tw32(SNDDATAC_MODE,
  6974. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6975. else
  6976. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6977. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6978. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6979. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6982. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6983. tw32(RCVDBDI_MODE, val);
  6984. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6985. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6986. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6987. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6988. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6989. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6990. tw32(SNDBDI_MODE, val);
  6991. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6992. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6993. err = tg3_load_5701_a0_firmware_fix(tp);
  6994. if (err)
  6995. return err;
  6996. }
  6997. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6998. err = tg3_load_tso_firmware(tp);
  6999. if (err)
  7000. return err;
  7001. }
  7002. tp->tx_mode = TX_MODE_ENABLE;
  7003. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7004. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7005. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7006. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7007. udelay(100);
  7008. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7009. u32 reg = MAC_RSS_INDIR_TBL_0;
  7010. u8 *ent = (u8 *)&val;
  7011. /* Setup the indirection table */
  7012. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7013. int idx = i % sizeof(val);
  7014. ent[idx] = i % (tp->irq_cnt - 1);
  7015. if (idx == sizeof(val) - 1) {
  7016. tw32(reg, val);
  7017. reg += 4;
  7018. }
  7019. }
  7020. /* Setup the "secret" hash key. */
  7021. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7022. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7023. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7024. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7025. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7026. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7027. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7028. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7029. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7030. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7031. }
  7032. tp->rx_mode = RX_MODE_ENABLE;
  7033. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7034. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7035. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7036. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7037. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7038. RX_MODE_RSS_IPV6_HASH_EN |
  7039. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7040. RX_MODE_RSS_IPV4_HASH_EN |
  7041. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7042. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7043. udelay(10);
  7044. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7045. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7046. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7047. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7048. udelay(10);
  7049. }
  7050. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7051. udelay(10);
  7052. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7053. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7054. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7055. /* Set drive transmission level to 1.2V */
  7056. /* only if the signal pre-emphasis bit is not set */
  7057. val = tr32(MAC_SERDES_CFG);
  7058. val &= 0xfffff000;
  7059. val |= 0x880;
  7060. tw32(MAC_SERDES_CFG, val);
  7061. }
  7062. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7063. tw32(MAC_SERDES_CFG, 0x616000);
  7064. }
  7065. /* Prevent chip from dropping frames when flow control
  7066. * is enabled.
  7067. */
  7068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7069. val = 1;
  7070. else
  7071. val = 2;
  7072. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7074. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7075. /* Use hardware link auto-negotiation */
  7076. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7077. }
  7078. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7079. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7080. u32 tmp;
  7081. tmp = tr32(SERDES_RX_CTRL);
  7082. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7083. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7084. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7085. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7086. }
  7087. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7088. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7089. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7090. tp->link_config.speed = tp->link_config.orig_speed;
  7091. tp->link_config.duplex = tp->link_config.orig_duplex;
  7092. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7093. }
  7094. err = tg3_setup_phy(tp, 0);
  7095. if (err)
  7096. return err;
  7097. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7098. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7099. u32 tmp;
  7100. /* Clear CRC stats. */
  7101. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7102. tg3_writephy(tp, MII_TG3_TEST1,
  7103. tmp | MII_TG3_TEST1_CRC_EN);
  7104. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7105. }
  7106. }
  7107. }
  7108. __tg3_set_rx_mode(tp->dev);
  7109. /* Initialize receive rules. */
  7110. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7111. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7112. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7113. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7114. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7115. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7116. limit = 8;
  7117. else
  7118. limit = 16;
  7119. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7120. limit -= 4;
  7121. switch (limit) {
  7122. case 16:
  7123. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7124. case 15:
  7125. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7126. case 14:
  7127. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7128. case 13:
  7129. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7130. case 12:
  7131. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7132. case 11:
  7133. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7134. case 10:
  7135. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7136. case 9:
  7137. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7138. case 8:
  7139. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7140. case 7:
  7141. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7142. case 6:
  7143. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7144. case 5:
  7145. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7146. case 4:
  7147. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7148. case 3:
  7149. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7150. case 2:
  7151. case 1:
  7152. default:
  7153. break;
  7154. }
  7155. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7156. /* Write our heartbeat update interval to APE. */
  7157. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7158. APE_HOST_HEARTBEAT_INT_DISABLE);
  7159. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7160. return 0;
  7161. }
  7162. /* Called at device open time to get the chip ready for
  7163. * packet processing. Invoked with tp->lock held.
  7164. */
  7165. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7166. {
  7167. tg3_switch_clocks(tp);
  7168. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7169. return tg3_reset_hw(tp, reset_phy);
  7170. }
  7171. #define TG3_STAT_ADD32(PSTAT, REG) \
  7172. do { u32 __val = tr32(REG); \
  7173. (PSTAT)->low += __val; \
  7174. if ((PSTAT)->low < __val) \
  7175. (PSTAT)->high += 1; \
  7176. } while (0)
  7177. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7178. {
  7179. struct tg3_hw_stats *sp = tp->hw_stats;
  7180. if (!netif_carrier_ok(tp->dev))
  7181. return;
  7182. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7183. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7184. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7185. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7186. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7187. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7188. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7189. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7190. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7191. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7192. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7193. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7194. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7195. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7196. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7197. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7198. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7199. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7200. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7201. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7202. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7203. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7204. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7205. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7206. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7207. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7208. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7209. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7210. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7211. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7212. }
  7213. static void tg3_timer(unsigned long __opaque)
  7214. {
  7215. struct tg3 *tp = (struct tg3 *) __opaque;
  7216. if (tp->irq_sync)
  7217. goto restart_timer;
  7218. spin_lock(&tp->lock);
  7219. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7220. /* All of this garbage is because when using non-tagged
  7221. * IRQ status the mailbox/status_block protocol the chip
  7222. * uses with the cpu is race prone.
  7223. */
  7224. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7225. tw32(GRC_LOCAL_CTRL,
  7226. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7227. } else {
  7228. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7229. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7230. }
  7231. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7232. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7233. spin_unlock(&tp->lock);
  7234. schedule_work(&tp->reset_task);
  7235. return;
  7236. }
  7237. }
  7238. /* This part only runs once per second. */
  7239. if (!--tp->timer_counter) {
  7240. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7241. tg3_periodic_fetch_stats(tp);
  7242. if (tp->setlpicnt && !--tp->setlpicnt) {
  7243. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7244. tw32(TG3_CPMU_EEE_MODE,
  7245. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7246. }
  7247. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7248. u32 mac_stat;
  7249. int phy_event;
  7250. mac_stat = tr32(MAC_STATUS);
  7251. phy_event = 0;
  7252. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7253. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7254. phy_event = 1;
  7255. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7256. phy_event = 1;
  7257. if (phy_event)
  7258. tg3_setup_phy(tp, 0);
  7259. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7260. u32 mac_stat = tr32(MAC_STATUS);
  7261. int need_setup = 0;
  7262. if (netif_carrier_ok(tp->dev) &&
  7263. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7264. need_setup = 1;
  7265. }
  7266. if (!netif_carrier_ok(tp->dev) &&
  7267. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7268. MAC_STATUS_SIGNAL_DET))) {
  7269. need_setup = 1;
  7270. }
  7271. if (need_setup) {
  7272. if (!tp->serdes_counter) {
  7273. tw32_f(MAC_MODE,
  7274. (tp->mac_mode &
  7275. ~MAC_MODE_PORT_MODE_MASK));
  7276. udelay(40);
  7277. tw32_f(MAC_MODE, tp->mac_mode);
  7278. udelay(40);
  7279. }
  7280. tg3_setup_phy(tp, 0);
  7281. }
  7282. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7283. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7284. tg3_serdes_parallel_detect(tp);
  7285. }
  7286. tp->timer_counter = tp->timer_multiplier;
  7287. }
  7288. /* Heartbeat is only sent once every 2 seconds.
  7289. *
  7290. * The heartbeat is to tell the ASF firmware that the host
  7291. * driver is still alive. In the event that the OS crashes,
  7292. * ASF needs to reset the hardware to free up the FIFO space
  7293. * that may be filled with rx packets destined for the host.
  7294. * If the FIFO is full, ASF will no longer function properly.
  7295. *
  7296. * Unintended resets have been reported on real time kernels
  7297. * where the timer doesn't run on time. Netpoll will also have
  7298. * same problem.
  7299. *
  7300. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7301. * to check the ring condition when the heartbeat is expiring
  7302. * before doing the reset. This will prevent most unintended
  7303. * resets.
  7304. */
  7305. if (!--tp->asf_counter) {
  7306. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7307. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7308. tg3_wait_for_event_ack(tp);
  7309. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7310. FWCMD_NICDRV_ALIVE3);
  7311. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7312. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7313. TG3_FW_UPDATE_TIMEOUT_SEC);
  7314. tg3_generate_fw_event(tp);
  7315. }
  7316. tp->asf_counter = tp->asf_multiplier;
  7317. }
  7318. spin_unlock(&tp->lock);
  7319. restart_timer:
  7320. tp->timer.expires = jiffies + tp->timer_offset;
  7321. add_timer(&tp->timer);
  7322. }
  7323. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7324. {
  7325. irq_handler_t fn;
  7326. unsigned long flags;
  7327. char *name;
  7328. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7329. if (tp->irq_cnt == 1)
  7330. name = tp->dev->name;
  7331. else {
  7332. name = &tnapi->irq_lbl[0];
  7333. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7334. name[IFNAMSIZ-1] = 0;
  7335. }
  7336. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7337. fn = tg3_msi;
  7338. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7339. fn = tg3_msi_1shot;
  7340. flags = IRQF_SAMPLE_RANDOM;
  7341. } else {
  7342. fn = tg3_interrupt;
  7343. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7344. fn = tg3_interrupt_tagged;
  7345. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7346. }
  7347. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7348. }
  7349. static int tg3_test_interrupt(struct tg3 *tp)
  7350. {
  7351. struct tg3_napi *tnapi = &tp->napi[0];
  7352. struct net_device *dev = tp->dev;
  7353. int err, i, intr_ok = 0;
  7354. u32 val;
  7355. if (!netif_running(dev))
  7356. return -ENODEV;
  7357. tg3_disable_ints(tp);
  7358. free_irq(tnapi->irq_vec, tnapi);
  7359. /*
  7360. * Turn off MSI one shot mode. Otherwise this test has no
  7361. * observable way to know whether the interrupt was delivered.
  7362. */
  7363. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7364. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7365. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7366. tw32(MSGINT_MODE, val);
  7367. }
  7368. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7369. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7370. if (err)
  7371. return err;
  7372. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7373. tg3_enable_ints(tp);
  7374. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7375. tnapi->coal_now);
  7376. for (i = 0; i < 5; i++) {
  7377. u32 int_mbox, misc_host_ctrl;
  7378. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7379. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7380. if ((int_mbox != 0) ||
  7381. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7382. intr_ok = 1;
  7383. break;
  7384. }
  7385. msleep(10);
  7386. }
  7387. tg3_disable_ints(tp);
  7388. free_irq(tnapi->irq_vec, tnapi);
  7389. err = tg3_request_irq(tp, 0);
  7390. if (err)
  7391. return err;
  7392. if (intr_ok) {
  7393. /* Reenable MSI one shot mode. */
  7394. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7395. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7396. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7397. tw32(MSGINT_MODE, val);
  7398. }
  7399. return 0;
  7400. }
  7401. return -EIO;
  7402. }
  7403. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7404. * successfully restored
  7405. */
  7406. static int tg3_test_msi(struct tg3 *tp)
  7407. {
  7408. int err;
  7409. u16 pci_cmd;
  7410. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7411. return 0;
  7412. /* Turn off SERR reporting in case MSI terminates with Master
  7413. * Abort.
  7414. */
  7415. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7416. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7417. pci_cmd & ~PCI_COMMAND_SERR);
  7418. err = tg3_test_interrupt(tp);
  7419. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7420. if (!err)
  7421. return 0;
  7422. /* other failures */
  7423. if (err != -EIO)
  7424. return err;
  7425. /* MSI test failed, go back to INTx mode */
  7426. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7427. "to INTx mode. Please report this failure to the PCI "
  7428. "maintainer and include system chipset information\n");
  7429. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7430. pci_disable_msi(tp->pdev);
  7431. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7432. tp->napi[0].irq_vec = tp->pdev->irq;
  7433. err = tg3_request_irq(tp, 0);
  7434. if (err)
  7435. return err;
  7436. /* Need to reset the chip because the MSI cycle may have terminated
  7437. * with Master Abort.
  7438. */
  7439. tg3_full_lock(tp, 1);
  7440. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7441. err = tg3_init_hw(tp, 1);
  7442. tg3_full_unlock(tp);
  7443. if (err)
  7444. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7445. return err;
  7446. }
  7447. static int tg3_request_firmware(struct tg3 *tp)
  7448. {
  7449. const __be32 *fw_data;
  7450. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7451. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7452. tp->fw_needed);
  7453. return -ENOENT;
  7454. }
  7455. fw_data = (void *)tp->fw->data;
  7456. /* Firmware blob starts with version numbers, followed by
  7457. * start address and _full_ length including BSS sections
  7458. * (which must be longer than the actual data, of course
  7459. */
  7460. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7461. if (tp->fw_len < (tp->fw->size - 12)) {
  7462. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7463. tp->fw_len, tp->fw_needed);
  7464. release_firmware(tp->fw);
  7465. tp->fw = NULL;
  7466. return -EINVAL;
  7467. }
  7468. /* We no longer need firmware; we have it. */
  7469. tp->fw_needed = NULL;
  7470. return 0;
  7471. }
  7472. static bool tg3_enable_msix(struct tg3 *tp)
  7473. {
  7474. int i, rc, cpus = num_online_cpus();
  7475. struct msix_entry msix_ent[tp->irq_max];
  7476. if (cpus == 1)
  7477. /* Just fallback to the simpler MSI mode. */
  7478. return false;
  7479. /*
  7480. * We want as many rx rings enabled as there are cpus.
  7481. * The first MSIX vector only deals with link interrupts, etc,
  7482. * so we add one to the number of vectors we are requesting.
  7483. */
  7484. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7485. for (i = 0; i < tp->irq_max; i++) {
  7486. msix_ent[i].entry = i;
  7487. msix_ent[i].vector = 0;
  7488. }
  7489. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7490. if (rc < 0) {
  7491. return false;
  7492. } else if (rc != 0) {
  7493. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7494. return false;
  7495. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7496. tp->irq_cnt, rc);
  7497. tp->irq_cnt = rc;
  7498. }
  7499. for (i = 0; i < tp->irq_max; i++)
  7500. tp->napi[i].irq_vec = msix_ent[i].vector;
  7501. netif_set_real_num_tx_queues(tp->dev, 1);
  7502. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7503. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7504. pci_disable_msix(tp->pdev);
  7505. return false;
  7506. }
  7507. if (tp->irq_cnt > 1)
  7508. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7509. return true;
  7510. }
  7511. static void tg3_ints_init(struct tg3 *tp)
  7512. {
  7513. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7514. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7515. /* All MSI supporting chips should support tagged
  7516. * status. Assert that this is the case.
  7517. */
  7518. netdev_warn(tp->dev,
  7519. "MSI without TAGGED_STATUS? Not using MSI\n");
  7520. goto defcfg;
  7521. }
  7522. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7523. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7524. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7525. pci_enable_msi(tp->pdev) == 0)
  7526. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7527. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7528. u32 msi_mode = tr32(MSGINT_MODE);
  7529. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7530. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7531. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7532. }
  7533. defcfg:
  7534. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7535. tp->irq_cnt = 1;
  7536. tp->napi[0].irq_vec = tp->pdev->irq;
  7537. netif_set_real_num_tx_queues(tp->dev, 1);
  7538. netif_set_real_num_rx_queues(tp->dev, 1);
  7539. }
  7540. }
  7541. static void tg3_ints_fini(struct tg3 *tp)
  7542. {
  7543. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7544. pci_disable_msix(tp->pdev);
  7545. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7546. pci_disable_msi(tp->pdev);
  7547. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7548. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7549. }
  7550. static int tg3_open(struct net_device *dev)
  7551. {
  7552. struct tg3 *tp = netdev_priv(dev);
  7553. int i, err;
  7554. if (tp->fw_needed) {
  7555. err = tg3_request_firmware(tp);
  7556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7557. if (err)
  7558. return err;
  7559. } else if (err) {
  7560. netdev_warn(tp->dev, "TSO capability disabled\n");
  7561. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7562. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7563. netdev_notice(tp->dev, "TSO capability restored\n");
  7564. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7565. }
  7566. }
  7567. netif_carrier_off(tp->dev);
  7568. err = tg3_set_power_state(tp, PCI_D0);
  7569. if (err)
  7570. return err;
  7571. tg3_full_lock(tp, 0);
  7572. tg3_disable_ints(tp);
  7573. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7574. tg3_full_unlock(tp);
  7575. /*
  7576. * Setup interrupts first so we know how
  7577. * many NAPI resources to allocate
  7578. */
  7579. tg3_ints_init(tp);
  7580. /* The placement of this call is tied
  7581. * to the setup and use of Host TX descriptors.
  7582. */
  7583. err = tg3_alloc_consistent(tp);
  7584. if (err)
  7585. goto err_out1;
  7586. tg3_napi_init(tp);
  7587. tg3_napi_enable(tp);
  7588. for (i = 0; i < tp->irq_cnt; i++) {
  7589. struct tg3_napi *tnapi = &tp->napi[i];
  7590. err = tg3_request_irq(tp, i);
  7591. if (err) {
  7592. for (i--; i >= 0; i--)
  7593. free_irq(tnapi->irq_vec, tnapi);
  7594. break;
  7595. }
  7596. }
  7597. if (err)
  7598. goto err_out2;
  7599. tg3_full_lock(tp, 0);
  7600. err = tg3_init_hw(tp, 1);
  7601. if (err) {
  7602. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7603. tg3_free_rings(tp);
  7604. } else {
  7605. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7606. tp->timer_offset = HZ;
  7607. else
  7608. tp->timer_offset = HZ / 10;
  7609. BUG_ON(tp->timer_offset > HZ);
  7610. tp->timer_counter = tp->timer_multiplier =
  7611. (HZ / tp->timer_offset);
  7612. tp->asf_counter = tp->asf_multiplier =
  7613. ((HZ / tp->timer_offset) * 2);
  7614. init_timer(&tp->timer);
  7615. tp->timer.expires = jiffies + tp->timer_offset;
  7616. tp->timer.data = (unsigned long) tp;
  7617. tp->timer.function = tg3_timer;
  7618. }
  7619. tg3_full_unlock(tp);
  7620. if (err)
  7621. goto err_out3;
  7622. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7623. err = tg3_test_msi(tp);
  7624. if (err) {
  7625. tg3_full_lock(tp, 0);
  7626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7627. tg3_free_rings(tp);
  7628. tg3_full_unlock(tp);
  7629. goto err_out2;
  7630. }
  7631. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7632. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7633. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7634. tw32(PCIE_TRANSACTION_CFG,
  7635. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7636. }
  7637. }
  7638. tg3_phy_start(tp);
  7639. tg3_full_lock(tp, 0);
  7640. add_timer(&tp->timer);
  7641. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7642. tg3_enable_ints(tp);
  7643. tg3_full_unlock(tp);
  7644. netif_tx_start_all_queues(dev);
  7645. return 0;
  7646. err_out3:
  7647. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7648. struct tg3_napi *tnapi = &tp->napi[i];
  7649. free_irq(tnapi->irq_vec, tnapi);
  7650. }
  7651. err_out2:
  7652. tg3_napi_disable(tp);
  7653. tg3_napi_fini(tp);
  7654. tg3_free_consistent(tp);
  7655. err_out1:
  7656. tg3_ints_fini(tp);
  7657. return err;
  7658. }
  7659. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7660. struct rtnl_link_stats64 *);
  7661. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7662. static int tg3_close(struct net_device *dev)
  7663. {
  7664. int i;
  7665. struct tg3 *tp = netdev_priv(dev);
  7666. tg3_napi_disable(tp);
  7667. cancel_work_sync(&tp->reset_task);
  7668. netif_tx_stop_all_queues(dev);
  7669. del_timer_sync(&tp->timer);
  7670. tg3_phy_stop(tp);
  7671. tg3_full_lock(tp, 1);
  7672. tg3_disable_ints(tp);
  7673. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7674. tg3_free_rings(tp);
  7675. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7676. tg3_full_unlock(tp);
  7677. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7678. struct tg3_napi *tnapi = &tp->napi[i];
  7679. free_irq(tnapi->irq_vec, tnapi);
  7680. }
  7681. tg3_ints_fini(tp);
  7682. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7683. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7684. sizeof(tp->estats_prev));
  7685. tg3_napi_fini(tp);
  7686. tg3_free_consistent(tp);
  7687. tg3_set_power_state(tp, PCI_D3hot);
  7688. netif_carrier_off(tp->dev);
  7689. return 0;
  7690. }
  7691. static inline u64 get_stat64(tg3_stat64_t *val)
  7692. {
  7693. return ((u64)val->high << 32) | ((u64)val->low);
  7694. }
  7695. static u64 calc_crc_errors(struct tg3 *tp)
  7696. {
  7697. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7698. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7699. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7701. u32 val;
  7702. spin_lock_bh(&tp->lock);
  7703. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7704. tg3_writephy(tp, MII_TG3_TEST1,
  7705. val | MII_TG3_TEST1_CRC_EN);
  7706. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7707. } else
  7708. val = 0;
  7709. spin_unlock_bh(&tp->lock);
  7710. tp->phy_crc_errors += val;
  7711. return tp->phy_crc_errors;
  7712. }
  7713. return get_stat64(&hw_stats->rx_fcs_errors);
  7714. }
  7715. #define ESTAT_ADD(member) \
  7716. estats->member = old_estats->member + \
  7717. get_stat64(&hw_stats->member)
  7718. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7719. {
  7720. struct tg3_ethtool_stats *estats = &tp->estats;
  7721. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7722. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7723. if (!hw_stats)
  7724. return old_estats;
  7725. ESTAT_ADD(rx_octets);
  7726. ESTAT_ADD(rx_fragments);
  7727. ESTAT_ADD(rx_ucast_packets);
  7728. ESTAT_ADD(rx_mcast_packets);
  7729. ESTAT_ADD(rx_bcast_packets);
  7730. ESTAT_ADD(rx_fcs_errors);
  7731. ESTAT_ADD(rx_align_errors);
  7732. ESTAT_ADD(rx_xon_pause_rcvd);
  7733. ESTAT_ADD(rx_xoff_pause_rcvd);
  7734. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7735. ESTAT_ADD(rx_xoff_entered);
  7736. ESTAT_ADD(rx_frame_too_long_errors);
  7737. ESTAT_ADD(rx_jabbers);
  7738. ESTAT_ADD(rx_undersize_packets);
  7739. ESTAT_ADD(rx_in_length_errors);
  7740. ESTAT_ADD(rx_out_length_errors);
  7741. ESTAT_ADD(rx_64_or_less_octet_packets);
  7742. ESTAT_ADD(rx_65_to_127_octet_packets);
  7743. ESTAT_ADD(rx_128_to_255_octet_packets);
  7744. ESTAT_ADD(rx_256_to_511_octet_packets);
  7745. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7746. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7747. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7748. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7749. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7750. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7751. ESTAT_ADD(tx_octets);
  7752. ESTAT_ADD(tx_collisions);
  7753. ESTAT_ADD(tx_xon_sent);
  7754. ESTAT_ADD(tx_xoff_sent);
  7755. ESTAT_ADD(tx_flow_control);
  7756. ESTAT_ADD(tx_mac_errors);
  7757. ESTAT_ADD(tx_single_collisions);
  7758. ESTAT_ADD(tx_mult_collisions);
  7759. ESTAT_ADD(tx_deferred);
  7760. ESTAT_ADD(tx_excessive_collisions);
  7761. ESTAT_ADD(tx_late_collisions);
  7762. ESTAT_ADD(tx_collide_2times);
  7763. ESTAT_ADD(tx_collide_3times);
  7764. ESTAT_ADD(tx_collide_4times);
  7765. ESTAT_ADD(tx_collide_5times);
  7766. ESTAT_ADD(tx_collide_6times);
  7767. ESTAT_ADD(tx_collide_7times);
  7768. ESTAT_ADD(tx_collide_8times);
  7769. ESTAT_ADD(tx_collide_9times);
  7770. ESTAT_ADD(tx_collide_10times);
  7771. ESTAT_ADD(tx_collide_11times);
  7772. ESTAT_ADD(tx_collide_12times);
  7773. ESTAT_ADD(tx_collide_13times);
  7774. ESTAT_ADD(tx_collide_14times);
  7775. ESTAT_ADD(tx_collide_15times);
  7776. ESTAT_ADD(tx_ucast_packets);
  7777. ESTAT_ADD(tx_mcast_packets);
  7778. ESTAT_ADD(tx_bcast_packets);
  7779. ESTAT_ADD(tx_carrier_sense_errors);
  7780. ESTAT_ADD(tx_discards);
  7781. ESTAT_ADD(tx_errors);
  7782. ESTAT_ADD(dma_writeq_full);
  7783. ESTAT_ADD(dma_write_prioq_full);
  7784. ESTAT_ADD(rxbds_empty);
  7785. ESTAT_ADD(rx_discards);
  7786. ESTAT_ADD(rx_errors);
  7787. ESTAT_ADD(rx_threshold_hit);
  7788. ESTAT_ADD(dma_readq_full);
  7789. ESTAT_ADD(dma_read_prioq_full);
  7790. ESTAT_ADD(tx_comp_queue_full);
  7791. ESTAT_ADD(ring_set_send_prod_index);
  7792. ESTAT_ADD(ring_status_update);
  7793. ESTAT_ADD(nic_irqs);
  7794. ESTAT_ADD(nic_avoided_irqs);
  7795. ESTAT_ADD(nic_tx_threshold_hit);
  7796. return estats;
  7797. }
  7798. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7799. struct rtnl_link_stats64 *stats)
  7800. {
  7801. struct tg3 *tp = netdev_priv(dev);
  7802. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7803. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7804. if (!hw_stats)
  7805. return old_stats;
  7806. stats->rx_packets = old_stats->rx_packets +
  7807. get_stat64(&hw_stats->rx_ucast_packets) +
  7808. get_stat64(&hw_stats->rx_mcast_packets) +
  7809. get_stat64(&hw_stats->rx_bcast_packets);
  7810. stats->tx_packets = old_stats->tx_packets +
  7811. get_stat64(&hw_stats->tx_ucast_packets) +
  7812. get_stat64(&hw_stats->tx_mcast_packets) +
  7813. get_stat64(&hw_stats->tx_bcast_packets);
  7814. stats->rx_bytes = old_stats->rx_bytes +
  7815. get_stat64(&hw_stats->rx_octets);
  7816. stats->tx_bytes = old_stats->tx_bytes +
  7817. get_stat64(&hw_stats->tx_octets);
  7818. stats->rx_errors = old_stats->rx_errors +
  7819. get_stat64(&hw_stats->rx_errors);
  7820. stats->tx_errors = old_stats->tx_errors +
  7821. get_stat64(&hw_stats->tx_errors) +
  7822. get_stat64(&hw_stats->tx_mac_errors) +
  7823. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7824. get_stat64(&hw_stats->tx_discards);
  7825. stats->multicast = old_stats->multicast +
  7826. get_stat64(&hw_stats->rx_mcast_packets);
  7827. stats->collisions = old_stats->collisions +
  7828. get_stat64(&hw_stats->tx_collisions);
  7829. stats->rx_length_errors = old_stats->rx_length_errors +
  7830. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7831. get_stat64(&hw_stats->rx_undersize_packets);
  7832. stats->rx_over_errors = old_stats->rx_over_errors +
  7833. get_stat64(&hw_stats->rxbds_empty);
  7834. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7835. get_stat64(&hw_stats->rx_align_errors);
  7836. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7837. get_stat64(&hw_stats->tx_discards);
  7838. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7839. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7840. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7841. calc_crc_errors(tp);
  7842. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7843. get_stat64(&hw_stats->rx_discards);
  7844. return stats;
  7845. }
  7846. static inline u32 calc_crc(unsigned char *buf, int len)
  7847. {
  7848. u32 reg;
  7849. u32 tmp;
  7850. int j, k;
  7851. reg = 0xffffffff;
  7852. for (j = 0; j < len; j++) {
  7853. reg ^= buf[j];
  7854. for (k = 0; k < 8; k++) {
  7855. tmp = reg & 0x01;
  7856. reg >>= 1;
  7857. if (tmp)
  7858. reg ^= 0xedb88320;
  7859. }
  7860. }
  7861. return ~reg;
  7862. }
  7863. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7864. {
  7865. /* accept or reject all multicast frames */
  7866. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7867. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7868. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7869. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7870. }
  7871. static void __tg3_set_rx_mode(struct net_device *dev)
  7872. {
  7873. struct tg3 *tp = netdev_priv(dev);
  7874. u32 rx_mode;
  7875. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7876. RX_MODE_KEEP_VLAN_TAG);
  7877. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7878. * flag clear.
  7879. */
  7880. #if TG3_VLAN_TAG_USED
  7881. if (!tp->vlgrp &&
  7882. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7883. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7884. #else
  7885. /* By definition, VLAN is disabled always in this
  7886. * case.
  7887. */
  7888. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7889. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7890. #endif
  7891. if (dev->flags & IFF_PROMISC) {
  7892. /* Promiscuous mode. */
  7893. rx_mode |= RX_MODE_PROMISC;
  7894. } else if (dev->flags & IFF_ALLMULTI) {
  7895. /* Accept all multicast. */
  7896. tg3_set_multi(tp, 1);
  7897. } else if (netdev_mc_empty(dev)) {
  7898. /* Reject all multicast. */
  7899. tg3_set_multi(tp, 0);
  7900. } else {
  7901. /* Accept one or more multicast(s). */
  7902. struct netdev_hw_addr *ha;
  7903. u32 mc_filter[4] = { 0, };
  7904. u32 regidx;
  7905. u32 bit;
  7906. u32 crc;
  7907. netdev_for_each_mc_addr(ha, dev) {
  7908. crc = calc_crc(ha->addr, ETH_ALEN);
  7909. bit = ~crc & 0x7f;
  7910. regidx = (bit & 0x60) >> 5;
  7911. bit &= 0x1f;
  7912. mc_filter[regidx] |= (1 << bit);
  7913. }
  7914. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7915. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7916. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7917. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7918. }
  7919. if (rx_mode != tp->rx_mode) {
  7920. tp->rx_mode = rx_mode;
  7921. tw32_f(MAC_RX_MODE, rx_mode);
  7922. udelay(10);
  7923. }
  7924. }
  7925. static void tg3_set_rx_mode(struct net_device *dev)
  7926. {
  7927. struct tg3 *tp = netdev_priv(dev);
  7928. if (!netif_running(dev))
  7929. return;
  7930. tg3_full_lock(tp, 0);
  7931. __tg3_set_rx_mode(dev);
  7932. tg3_full_unlock(tp);
  7933. }
  7934. #define TG3_REGDUMP_LEN (32 * 1024)
  7935. static int tg3_get_regs_len(struct net_device *dev)
  7936. {
  7937. return TG3_REGDUMP_LEN;
  7938. }
  7939. static void tg3_get_regs(struct net_device *dev,
  7940. struct ethtool_regs *regs, void *_p)
  7941. {
  7942. u32 *p = _p;
  7943. struct tg3 *tp = netdev_priv(dev);
  7944. u8 *orig_p = _p;
  7945. int i;
  7946. regs->version = 0;
  7947. memset(p, 0, TG3_REGDUMP_LEN);
  7948. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7949. return;
  7950. tg3_full_lock(tp, 0);
  7951. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7952. #define GET_REG32_LOOP(base, len) \
  7953. do { p = (u32 *)(orig_p + (base)); \
  7954. for (i = 0; i < len; i += 4) \
  7955. __GET_REG32((base) + i); \
  7956. } while (0)
  7957. #define GET_REG32_1(reg) \
  7958. do { p = (u32 *)(orig_p + (reg)); \
  7959. __GET_REG32((reg)); \
  7960. } while (0)
  7961. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7962. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7963. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7964. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7965. GET_REG32_1(SNDDATAC_MODE);
  7966. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7967. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7968. GET_REG32_1(SNDBDC_MODE);
  7969. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7970. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7971. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7972. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7973. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7974. GET_REG32_1(RCVDCC_MODE);
  7975. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7976. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7977. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7978. GET_REG32_1(MBFREE_MODE);
  7979. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7980. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7981. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7982. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7983. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7984. GET_REG32_1(RX_CPU_MODE);
  7985. GET_REG32_1(RX_CPU_STATE);
  7986. GET_REG32_1(RX_CPU_PGMCTR);
  7987. GET_REG32_1(RX_CPU_HWBKPT);
  7988. GET_REG32_1(TX_CPU_MODE);
  7989. GET_REG32_1(TX_CPU_STATE);
  7990. GET_REG32_1(TX_CPU_PGMCTR);
  7991. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7992. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7993. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7994. GET_REG32_1(DMAC_MODE);
  7995. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7996. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7997. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7998. #undef __GET_REG32
  7999. #undef GET_REG32_LOOP
  8000. #undef GET_REG32_1
  8001. tg3_full_unlock(tp);
  8002. }
  8003. static int tg3_get_eeprom_len(struct net_device *dev)
  8004. {
  8005. struct tg3 *tp = netdev_priv(dev);
  8006. return tp->nvram_size;
  8007. }
  8008. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8009. {
  8010. struct tg3 *tp = netdev_priv(dev);
  8011. int ret;
  8012. u8 *pd;
  8013. u32 i, offset, len, b_offset, b_count;
  8014. __be32 val;
  8015. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8016. return -EINVAL;
  8017. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8018. return -EAGAIN;
  8019. offset = eeprom->offset;
  8020. len = eeprom->len;
  8021. eeprom->len = 0;
  8022. eeprom->magic = TG3_EEPROM_MAGIC;
  8023. if (offset & 3) {
  8024. /* adjustments to start on required 4 byte boundary */
  8025. b_offset = offset & 3;
  8026. b_count = 4 - b_offset;
  8027. if (b_count > len) {
  8028. /* i.e. offset=1 len=2 */
  8029. b_count = len;
  8030. }
  8031. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8032. if (ret)
  8033. return ret;
  8034. memcpy(data, ((char *)&val) + b_offset, b_count);
  8035. len -= b_count;
  8036. offset += b_count;
  8037. eeprom->len += b_count;
  8038. }
  8039. /* read bytes upto the last 4 byte boundary */
  8040. pd = &data[eeprom->len];
  8041. for (i = 0; i < (len - (len & 3)); i += 4) {
  8042. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8043. if (ret) {
  8044. eeprom->len += i;
  8045. return ret;
  8046. }
  8047. memcpy(pd + i, &val, 4);
  8048. }
  8049. eeprom->len += i;
  8050. if (len & 3) {
  8051. /* read last bytes not ending on 4 byte boundary */
  8052. pd = &data[eeprom->len];
  8053. b_count = len & 3;
  8054. b_offset = offset + len - b_count;
  8055. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8056. if (ret)
  8057. return ret;
  8058. memcpy(pd, &val, b_count);
  8059. eeprom->len += b_count;
  8060. }
  8061. return 0;
  8062. }
  8063. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8064. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8065. {
  8066. struct tg3 *tp = netdev_priv(dev);
  8067. int ret;
  8068. u32 offset, len, b_offset, odd_len;
  8069. u8 *buf;
  8070. __be32 start, end;
  8071. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8072. return -EAGAIN;
  8073. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8074. eeprom->magic != TG3_EEPROM_MAGIC)
  8075. return -EINVAL;
  8076. offset = eeprom->offset;
  8077. len = eeprom->len;
  8078. if ((b_offset = (offset & 3))) {
  8079. /* adjustments to start on required 4 byte boundary */
  8080. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8081. if (ret)
  8082. return ret;
  8083. len += b_offset;
  8084. offset &= ~3;
  8085. if (len < 4)
  8086. len = 4;
  8087. }
  8088. odd_len = 0;
  8089. if (len & 3) {
  8090. /* adjustments to end on required 4 byte boundary */
  8091. odd_len = 1;
  8092. len = (len + 3) & ~3;
  8093. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8094. if (ret)
  8095. return ret;
  8096. }
  8097. buf = data;
  8098. if (b_offset || odd_len) {
  8099. buf = kmalloc(len, GFP_KERNEL);
  8100. if (!buf)
  8101. return -ENOMEM;
  8102. if (b_offset)
  8103. memcpy(buf, &start, 4);
  8104. if (odd_len)
  8105. memcpy(buf+len-4, &end, 4);
  8106. memcpy(buf + b_offset, data, eeprom->len);
  8107. }
  8108. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8109. if (buf != data)
  8110. kfree(buf);
  8111. return ret;
  8112. }
  8113. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8114. {
  8115. struct tg3 *tp = netdev_priv(dev);
  8116. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8117. struct phy_device *phydev;
  8118. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8119. return -EAGAIN;
  8120. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8121. return phy_ethtool_gset(phydev, cmd);
  8122. }
  8123. cmd->supported = (SUPPORTED_Autoneg);
  8124. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8125. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8126. SUPPORTED_1000baseT_Full);
  8127. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8128. cmd->supported |= (SUPPORTED_100baseT_Half |
  8129. SUPPORTED_100baseT_Full |
  8130. SUPPORTED_10baseT_Half |
  8131. SUPPORTED_10baseT_Full |
  8132. SUPPORTED_TP);
  8133. cmd->port = PORT_TP;
  8134. } else {
  8135. cmd->supported |= SUPPORTED_FIBRE;
  8136. cmd->port = PORT_FIBRE;
  8137. }
  8138. cmd->advertising = tp->link_config.advertising;
  8139. if (netif_running(dev)) {
  8140. cmd->speed = tp->link_config.active_speed;
  8141. cmd->duplex = tp->link_config.active_duplex;
  8142. } else {
  8143. cmd->speed = SPEED_INVALID;
  8144. cmd->duplex = DUPLEX_INVALID;
  8145. }
  8146. cmd->phy_address = tp->phy_addr;
  8147. cmd->transceiver = XCVR_INTERNAL;
  8148. cmd->autoneg = tp->link_config.autoneg;
  8149. cmd->maxtxpkt = 0;
  8150. cmd->maxrxpkt = 0;
  8151. return 0;
  8152. }
  8153. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8154. {
  8155. struct tg3 *tp = netdev_priv(dev);
  8156. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8157. struct phy_device *phydev;
  8158. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8159. return -EAGAIN;
  8160. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8161. return phy_ethtool_sset(phydev, cmd);
  8162. }
  8163. if (cmd->autoneg != AUTONEG_ENABLE &&
  8164. cmd->autoneg != AUTONEG_DISABLE)
  8165. return -EINVAL;
  8166. if (cmd->autoneg == AUTONEG_DISABLE &&
  8167. cmd->duplex != DUPLEX_FULL &&
  8168. cmd->duplex != DUPLEX_HALF)
  8169. return -EINVAL;
  8170. if (cmd->autoneg == AUTONEG_ENABLE) {
  8171. u32 mask = ADVERTISED_Autoneg |
  8172. ADVERTISED_Pause |
  8173. ADVERTISED_Asym_Pause;
  8174. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8175. mask |= ADVERTISED_1000baseT_Half |
  8176. ADVERTISED_1000baseT_Full;
  8177. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8178. mask |= ADVERTISED_100baseT_Half |
  8179. ADVERTISED_100baseT_Full |
  8180. ADVERTISED_10baseT_Half |
  8181. ADVERTISED_10baseT_Full |
  8182. ADVERTISED_TP;
  8183. else
  8184. mask |= ADVERTISED_FIBRE;
  8185. if (cmd->advertising & ~mask)
  8186. return -EINVAL;
  8187. mask &= (ADVERTISED_1000baseT_Half |
  8188. ADVERTISED_1000baseT_Full |
  8189. ADVERTISED_100baseT_Half |
  8190. ADVERTISED_100baseT_Full |
  8191. ADVERTISED_10baseT_Half |
  8192. ADVERTISED_10baseT_Full);
  8193. cmd->advertising &= mask;
  8194. } else {
  8195. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8196. if (cmd->speed != SPEED_1000)
  8197. return -EINVAL;
  8198. if (cmd->duplex != DUPLEX_FULL)
  8199. return -EINVAL;
  8200. } else {
  8201. if (cmd->speed != SPEED_100 &&
  8202. cmd->speed != SPEED_10)
  8203. return -EINVAL;
  8204. }
  8205. }
  8206. tg3_full_lock(tp, 0);
  8207. tp->link_config.autoneg = cmd->autoneg;
  8208. if (cmd->autoneg == AUTONEG_ENABLE) {
  8209. tp->link_config.advertising = (cmd->advertising |
  8210. ADVERTISED_Autoneg);
  8211. tp->link_config.speed = SPEED_INVALID;
  8212. tp->link_config.duplex = DUPLEX_INVALID;
  8213. } else {
  8214. tp->link_config.advertising = 0;
  8215. tp->link_config.speed = cmd->speed;
  8216. tp->link_config.duplex = cmd->duplex;
  8217. }
  8218. tp->link_config.orig_speed = tp->link_config.speed;
  8219. tp->link_config.orig_duplex = tp->link_config.duplex;
  8220. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8221. if (netif_running(dev))
  8222. tg3_setup_phy(tp, 1);
  8223. tg3_full_unlock(tp);
  8224. return 0;
  8225. }
  8226. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8227. {
  8228. struct tg3 *tp = netdev_priv(dev);
  8229. strcpy(info->driver, DRV_MODULE_NAME);
  8230. strcpy(info->version, DRV_MODULE_VERSION);
  8231. strcpy(info->fw_version, tp->fw_ver);
  8232. strcpy(info->bus_info, pci_name(tp->pdev));
  8233. }
  8234. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8235. {
  8236. struct tg3 *tp = netdev_priv(dev);
  8237. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8238. device_can_wakeup(&tp->pdev->dev))
  8239. wol->supported = WAKE_MAGIC;
  8240. else
  8241. wol->supported = 0;
  8242. wol->wolopts = 0;
  8243. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8244. device_can_wakeup(&tp->pdev->dev))
  8245. wol->wolopts = WAKE_MAGIC;
  8246. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8247. }
  8248. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8249. {
  8250. struct tg3 *tp = netdev_priv(dev);
  8251. struct device *dp = &tp->pdev->dev;
  8252. if (wol->wolopts & ~WAKE_MAGIC)
  8253. return -EINVAL;
  8254. if ((wol->wolopts & WAKE_MAGIC) &&
  8255. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8256. return -EINVAL;
  8257. spin_lock_bh(&tp->lock);
  8258. if (wol->wolopts & WAKE_MAGIC) {
  8259. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8260. device_set_wakeup_enable(dp, true);
  8261. } else {
  8262. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8263. device_set_wakeup_enable(dp, false);
  8264. }
  8265. spin_unlock_bh(&tp->lock);
  8266. return 0;
  8267. }
  8268. static u32 tg3_get_msglevel(struct net_device *dev)
  8269. {
  8270. struct tg3 *tp = netdev_priv(dev);
  8271. return tp->msg_enable;
  8272. }
  8273. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8274. {
  8275. struct tg3 *tp = netdev_priv(dev);
  8276. tp->msg_enable = value;
  8277. }
  8278. static int tg3_set_tso(struct net_device *dev, u32 value)
  8279. {
  8280. struct tg3 *tp = netdev_priv(dev);
  8281. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8282. if (value)
  8283. return -EINVAL;
  8284. return 0;
  8285. }
  8286. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8287. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8288. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8289. if (value) {
  8290. dev->features |= NETIF_F_TSO6;
  8291. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8293. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8294. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8297. dev->features |= NETIF_F_TSO_ECN;
  8298. } else
  8299. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8300. }
  8301. return ethtool_op_set_tso(dev, value);
  8302. }
  8303. static int tg3_nway_reset(struct net_device *dev)
  8304. {
  8305. struct tg3 *tp = netdev_priv(dev);
  8306. int r;
  8307. if (!netif_running(dev))
  8308. return -EAGAIN;
  8309. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8310. return -EINVAL;
  8311. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8312. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8313. return -EAGAIN;
  8314. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8315. } else {
  8316. u32 bmcr;
  8317. spin_lock_bh(&tp->lock);
  8318. r = -EINVAL;
  8319. tg3_readphy(tp, MII_BMCR, &bmcr);
  8320. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8321. ((bmcr & BMCR_ANENABLE) ||
  8322. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8323. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8324. BMCR_ANENABLE);
  8325. r = 0;
  8326. }
  8327. spin_unlock_bh(&tp->lock);
  8328. }
  8329. return r;
  8330. }
  8331. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8332. {
  8333. struct tg3 *tp = netdev_priv(dev);
  8334. ering->rx_max_pending = tp->rx_std_ring_mask;
  8335. ering->rx_mini_max_pending = 0;
  8336. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8337. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8338. else
  8339. ering->rx_jumbo_max_pending = 0;
  8340. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8341. ering->rx_pending = tp->rx_pending;
  8342. ering->rx_mini_pending = 0;
  8343. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8344. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8345. else
  8346. ering->rx_jumbo_pending = 0;
  8347. ering->tx_pending = tp->napi[0].tx_pending;
  8348. }
  8349. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8350. {
  8351. struct tg3 *tp = netdev_priv(dev);
  8352. int i, irq_sync = 0, err = 0;
  8353. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8354. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8355. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8356. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8357. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8358. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8359. return -EINVAL;
  8360. if (netif_running(dev)) {
  8361. tg3_phy_stop(tp);
  8362. tg3_netif_stop(tp);
  8363. irq_sync = 1;
  8364. }
  8365. tg3_full_lock(tp, irq_sync);
  8366. tp->rx_pending = ering->rx_pending;
  8367. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8368. tp->rx_pending > 63)
  8369. tp->rx_pending = 63;
  8370. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8371. for (i = 0; i < tp->irq_max; i++)
  8372. tp->napi[i].tx_pending = ering->tx_pending;
  8373. if (netif_running(dev)) {
  8374. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8375. err = tg3_restart_hw(tp, 1);
  8376. if (!err)
  8377. tg3_netif_start(tp);
  8378. }
  8379. tg3_full_unlock(tp);
  8380. if (irq_sync && !err)
  8381. tg3_phy_start(tp);
  8382. return err;
  8383. }
  8384. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8385. {
  8386. struct tg3 *tp = netdev_priv(dev);
  8387. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8388. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8389. epause->rx_pause = 1;
  8390. else
  8391. epause->rx_pause = 0;
  8392. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8393. epause->tx_pause = 1;
  8394. else
  8395. epause->tx_pause = 0;
  8396. }
  8397. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8398. {
  8399. struct tg3 *tp = netdev_priv(dev);
  8400. int err = 0;
  8401. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8402. u32 newadv;
  8403. struct phy_device *phydev;
  8404. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8405. if (!(phydev->supported & SUPPORTED_Pause) ||
  8406. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8407. (epause->rx_pause != epause->tx_pause)))
  8408. return -EINVAL;
  8409. tp->link_config.flowctrl = 0;
  8410. if (epause->rx_pause) {
  8411. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8412. if (epause->tx_pause) {
  8413. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8414. newadv = ADVERTISED_Pause;
  8415. } else
  8416. newadv = ADVERTISED_Pause |
  8417. ADVERTISED_Asym_Pause;
  8418. } else if (epause->tx_pause) {
  8419. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8420. newadv = ADVERTISED_Asym_Pause;
  8421. } else
  8422. newadv = 0;
  8423. if (epause->autoneg)
  8424. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8425. else
  8426. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8427. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8428. u32 oldadv = phydev->advertising &
  8429. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8430. if (oldadv != newadv) {
  8431. phydev->advertising &=
  8432. ~(ADVERTISED_Pause |
  8433. ADVERTISED_Asym_Pause);
  8434. phydev->advertising |= newadv;
  8435. if (phydev->autoneg) {
  8436. /*
  8437. * Always renegotiate the link to
  8438. * inform our link partner of our
  8439. * flow control settings, even if the
  8440. * flow control is forced. Let
  8441. * tg3_adjust_link() do the final
  8442. * flow control setup.
  8443. */
  8444. return phy_start_aneg(phydev);
  8445. }
  8446. }
  8447. if (!epause->autoneg)
  8448. tg3_setup_flow_control(tp, 0, 0);
  8449. } else {
  8450. tp->link_config.orig_advertising &=
  8451. ~(ADVERTISED_Pause |
  8452. ADVERTISED_Asym_Pause);
  8453. tp->link_config.orig_advertising |= newadv;
  8454. }
  8455. } else {
  8456. int irq_sync = 0;
  8457. if (netif_running(dev)) {
  8458. tg3_netif_stop(tp);
  8459. irq_sync = 1;
  8460. }
  8461. tg3_full_lock(tp, irq_sync);
  8462. if (epause->autoneg)
  8463. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8464. else
  8465. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8466. if (epause->rx_pause)
  8467. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8468. else
  8469. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8470. if (epause->tx_pause)
  8471. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8472. else
  8473. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8474. if (netif_running(dev)) {
  8475. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8476. err = tg3_restart_hw(tp, 1);
  8477. if (!err)
  8478. tg3_netif_start(tp);
  8479. }
  8480. tg3_full_unlock(tp);
  8481. }
  8482. return err;
  8483. }
  8484. static u32 tg3_get_rx_csum(struct net_device *dev)
  8485. {
  8486. struct tg3 *tp = netdev_priv(dev);
  8487. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8488. }
  8489. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8490. {
  8491. struct tg3 *tp = netdev_priv(dev);
  8492. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8493. if (data != 0)
  8494. return -EINVAL;
  8495. return 0;
  8496. }
  8497. spin_lock_bh(&tp->lock);
  8498. if (data)
  8499. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8500. else
  8501. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8502. spin_unlock_bh(&tp->lock);
  8503. return 0;
  8504. }
  8505. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8506. {
  8507. struct tg3 *tp = netdev_priv(dev);
  8508. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8509. if (data != 0)
  8510. return -EINVAL;
  8511. return 0;
  8512. }
  8513. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8514. ethtool_op_set_tx_ipv6_csum(dev, data);
  8515. else
  8516. ethtool_op_set_tx_csum(dev, data);
  8517. return 0;
  8518. }
  8519. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8520. {
  8521. switch (sset) {
  8522. case ETH_SS_TEST:
  8523. return TG3_NUM_TEST;
  8524. case ETH_SS_STATS:
  8525. return TG3_NUM_STATS;
  8526. default:
  8527. return -EOPNOTSUPP;
  8528. }
  8529. }
  8530. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8531. {
  8532. switch (stringset) {
  8533. case ETH_SS_STATS:
  8534. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8535. break;
  8536. case ETH_SS_TEST:
  8537. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8538. break;
  8539. default:
  8540. WARN_ON(1); /* we need a WARN() */
  8541. break;
  8542. }
  8543. }
  8544. static int tg3_phys_id(struct net_device *dev, u32 data)
  8545. {
  8546. struct tg3 *tp = netdev_priv(dev);
  8547. int i;
  8548. if (!netif_running(tp->dev))
  8549. return -EAGAIN;
  8550. if (data == 0)
  8551. data = UINT_MAX / 2;
  8552. for (i = 0; i < (data * 2); i++) {
  8553. if ((i % 2) == 0)
  8554. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8555. LED_CTRL_1000MBPS_ON |
  8556. LED_CTRL_100MBPS_ON |
  8557. LED_CTRL_10MBPS_ON |
  8558. LED_CTRL_TRAFFIC_OVERRIDE |
  8559. LED_CTRL_TRAFFIC_BLINK |
  8560. LED_CTRL_TRAFFIC_LED);
  8561. else
  8562. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8563. LED_CTRL_TRAFFIC_OVERRIDE);
  8564. if (msleep_interruptible(500))
  8565. break;
  8566. }
  8567. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8568. return 0;
  8569. }
  8570. static void tg3_get_ethtool_stats(struct net_device *dev,
  8571. struct ethtool_stats *estats, u64 *tmp_stats)
  8572. {
  8573. struct tg3 *tp = netdev_priv(dev);
  8574. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8575. }
  8576. #define NVRAM_TEST_SIZE 0x100
  8577. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8578. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8579. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8580. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8581. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8582. static int tg3_test_nvram(struct tg3 *tp)
  8583. {
  8584. u32 csum, magic;
  8585. __be32 *buf;
  8586. int i, j, k, err = 0, size;
  8587. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8588. return 0;
  8589. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8590. return -EIO;
  8591. if (magic == TG3_EEPROM_MAGIC)
  8592. size = NVRAM_TEST_SIZE;
  8593. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8594. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8595. TG3_EEPROM_SB_FORMAT_1) {
  8596. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8597. case TG3_EEPROM_SB_REVISION_0:
  8598. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8599. break;
  8600. case TG3_EEPROM_SB_REVISION_2:
  8601. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8602. break;
  8603. case TG3_EEPROM_SB_REVISION_3:
  8604. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8605. break;
  8606. default:
  8607. return 0;
  8608. }
  8609. } else
  8610. return 0;
  8611. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8612. size = NVRAM_SELFBOOT_HW_SIZE;
  8613. else
  8614. return -EIO;
  8615. buf = kmalloc(size, GFP_KERNEL);
  8616. if (buf == NULL)
  8617. return -ENOMEM;
  8618. err = -EIO;
  8619. for (i = 0, j = 0; i < size; i += 4, j++) {
  8620. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8621. if (err)
  8622. break;
  8623. }
  8624. if (i < size)
  8625. goto out;
  8626. /* Selfboot format */
  8627. magic = be32_to_cpu(buf[0]);
  8628. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8629. TG3_EEPROM_MAGIC_FW) {
  8630. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8631. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8632. TG3_EEPROM_SB_REVISION_2) {
  8633. /* For rev 2, the csum doesn't include the MBA. */
  8634. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8635. csum8 += buf8[i];
  8636. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8637. csum8 += buf8[i];
  8638. } else {
  8639. for (i = 0; i < size; i++)
  8640. csum8 += buf8[i];
  8641. }
  8642. if (csum8 == 0) {
  8643. err = 0;
  8644. goto out;
  8645. }
  8646. err = -EIO;
  8647. goto out;
  8648. }
  8649. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8650. TG3_EEPROM_MAGIC_HW) {
  8651. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8652. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8653. u8 *buf8 = (u8 *) buf;
  8654. /* Separate the parity bits and the data bytes. */
  8655. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8656. if ((i == 0) || (i == 8)) {
  8657. int l;
  8658. u8 msk;
  8659. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8660. parity[k++] = buf8[i] & msk;
  8661. i++;
  8662. } else if (i == 16) {
  8663. int l;
  8664. u8 msk;
  8665. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8666. parity[k++] = buf8[i] & msk;
  8667. i++;
  8668. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8669. parity[k++] = buf8[i] & msk;
  8670. i++;
  8671. }
  8672. data[j++] = buf8[i];
  8673. }
  8674. err = -EIO;
  8675. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8676. u8 hw8 = hweight8(data[i]);
  8677. if ((hw8 & 0x1) && parity[i])
  8678. goto out;
  8679. else if (!(hw8 & 0x1) && !parity[i])
  8680. goto out;
  8681. }
  8682. err = 0;
  8683. goto out;
  8684. }
  8685. /* Bootstrap checksum at offset 0x10 */
  8686. csum = calc_crc((unsigned char *) buf, 0x10);
  8687. if (csum != be32_to_cpu(buf[0x10/4]))
  8688. goto out;
  8689. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8690. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8691. if (csum != be32_to_cpu(buf[0xfc/4]))
  8692. goto out;
  8693. err = 0;
  8694. out:
  8695. kfree(buf);
  8696. return err;
  8697. }
  8698. #define TG3_SERDES_TIMEOUT_SEC 2
  8699. #define TG3_COPPER_TIMEOUT_SEC 6
  8700. static int tg3_test_link(struct tg3 *tp)
  8701. {
  8702. int i, max;
  8703. if (!netif_running(tp->dev))
  8704. return -ENODEV;
  8705. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8706. max = TG3_SERDES_TIMEOUT_SEC;
  8707. else
  8708. max = TG3_COPPER_TIMEOUT_SEC;
  8709. for (i = 0; i < max; i++) {
  8710. if (netif_carrier_ok(tp->dev))
  8711. return 0;
  8712. if (msleep_interruptible(1000))
  8713. break;
  8714. }
  8715. return -EIO;
  8716. }
  8717. /* Only test the commonly used registers */
  8718. static int tg3_test_registers(struct tg3 *tp)
  8719. {
  8720. int i, is_5705, is_5750;
  8721. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8722. static struct {
  8723. u16 offset;
  8724. u16 flags;
  8725. #define TG3_FL_5705 0x1
  8726. #define TG3_FL_NOT_5705 0x2
  8727. #define TG3_FL_NOT_5788 0x4
  8728. #define TG3_FL_NOT_5750 0x8
  8729. u32 read_mask;
  8730. u32 write_mask;
  8731. } reg_tbl[] = {
  8732. /* MAC Control Registers */
  8733. { MAC_MODE, TG3_FL_NOT_5705,
  8734. 0x00000000, 0x00ef6f8c },
  8735. { MAC_MODE, TG3_FL_5705,
  8736. 0x00000000, 0x01ef6b8c },
  8737. { MAC_STATUS, TG3_FL_NOT_5705,
  8738. 0x03800107, 0x00000000 },
  8739. { MAC_STATUS, TG3_FL_5705,
  8740. 0x03800100, 0x00000000 },
  8741. { MAC_ADDR_0_HIGH, 0x0000,
  8742. 0x00000000, 0x0000ffff },
  8743. { MAC_ADDR_0_LOW, 0x0000,
  8744. 0x00000000, 0xffffffff },
  8745. { MAC_RX_MTU_SIZE, 0x0000,
  8746. 0x00000000, 0x0000ffff },
  8747. { MAC_TX_MODE, 0x0000,
  8748. 0x00000000, 0x00000070 },
  8749. { MAC_TX_LENGTHS, 0x0000,
  8750. 0x00000000, 0x00003fff },
  8751. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8752. 0x00000000, 0x000007fc },
  8753. { MAC_RX_MODE, TG3_FL_5705,
  8754. 0x00000000, 0x000007dc },
  8755. { MAC_HASH_REG_0, 0x0000,
  8756. 0x00000000, 0xffffffff },
  8757. { MAC_HASH_REG_1, 0x0000,
  8758. 0x00000000, 0xffffffff },
  8759. { MAC_HASH_REG_2, 0x0000,
  8760. 0x00000000, 0xffffffff },
  8761. { MAC_HASH_REG_3, 0x0000,
  8762. 0x00000000, 0xffffffff },
  8763. /* Receive Data and Receive BD Initiator Control Registers. */
  8764. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8765. 0x00000000, 0xffffffff },
  8766. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8767. 0x00000000, 0xffffffff },
  8768. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8769. 0x00000000, 0x00000003 },
  8770. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8771. 0x00000000, 0xffffffff },
  8772. { RCVDBDI_STD_BD+0, 0x0000,
  8773. 0x00000000, 0xffffffff },
  8774. { RCVDBDI_STD_BD+4, 0x0000,
  8775. 0x00000000, 0xffffffff },
  8776. { RCVDBDI_STD_BD+8, 0x0000,
  8777. 0x00000000, 0xffff0002 },
  8778. { RCVDBDI_STD_BD+0xc, 0x0000,
  8779. 0x00000000, 0xffffffff },
  8780. /* Receive BD Initiator Control Registers. */
  8781. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8782. 0x00000000, 0xffffffff },
  8783. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8784. 0x00000000, 0x000003ff },
  8785. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8786. 0x00000000, 0xffffffff },
  8787. /* Host Coalescing Control Registers. */
  8788. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8789. 0x00000000, 0x00000004 },
  8790. { HOSTCC_MODE, TG3_FL_5705,
  8791. 0x00000000, 0x000000f6 },
  8792. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8793. 0x00000000, 0xffffffff },
  8794. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8795. 0x00000000, 0x000003ff },
  8796. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8797. 0x00000000, 0xffffffff },
  8798. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8799. 0x00000000, 0x000003ff },
  8800. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8801. 0x00000000, 0xffffffff },
  8802. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8803. 0x00000000, 0x000000ff },
  8804. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8805. 0x00000000, 0xffffffff },
  8806. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8807. 0x00000000, 0x000000ff },
  8808. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8809. 0x00000000, 0xffffffff },
  8810. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8811. 0x00000000, 0xffffffff },
  8812. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8813. 0x00000000, 0xffffffff },
  8814. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8815. 0x00000000, 0x000000ff },
  8816. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8817. 0x00000000, 0xffffffff },
  8818. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8819. 0x00000000, 0x000000ff },
  8820. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8821. 0x00000000, 0xffffffff },
  8822. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8823. 0x00000000, 0xffffffff },
  8824. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8825. 0x00000000, 0xffffffff },
  8826. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8827. 0x00000000, 0xffffffff },
  8828. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8829. 0x00000000, 0xffffffff },
  8830. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8831. 0xffffffff, 0x00000000 },
  8832. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8833. 0xffffffff, 0x00000000 },
  8834. /* Buffer Manager Control Registers. */
  8835. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8836. 0x00000000, 0x007fff80 },
  8837. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8838. 0x00000000, 0x007fffff },
  8839. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8840. 0x00000000, 0x0000003f },
  8841. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8842. 0x00000000, 0x000001ff },
  8843. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8844. 0x00000000, 0x000001ff },
  8845. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8846. 0xffffffff, 0x00000000 },
  8847. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8848. 0xffffffff, 0x00000000 },
  8849. /* Mailbox Registers */
  8850. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8851. 0x00000000, 0x000001ff },
  8852. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8853. 0x00000000, 0x000001ff },
  8854. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8855. 0x00000000, 0x000007ff },
  8856. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8857. 0x00000000, 0x000001ff },
  8858. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8859. };
  8860. is_5705 = is_5750 = 0;
  8861. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8862. is_5705 = 1;
  8863. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8864. is_5750 = 1;
  8865. }
  8866. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8867. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8868. continue;
  8869. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8870. continue;
  8871. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8872. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8873. continue;
  8874. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8875. continue;
  8876. offset = (u32) reg_tbl[i].offset;
  8877. read_mask = reg_tbl[i].read_mask;
  8878. write_mask = reg_tbl[i].write_mask;
  8879. /* Save the original register content */
  8880. save_val = tr32(offset);
  8881. /* Determine the read-only value. */
  8882. read_val = save_val & read_mask;
  8883. /* Write zero to the register, then make sure the read-only bits
  8884. * are not changed and the read/write bits are all zeros.
  8885. */
  8886. tw32(offset, 0);
  8887. val = tr32(offset);
  8888. /* Test the read-only and read/write bits. */
  8889. if (((val & read_mask) != read_val) || (val & write_mask))
  8890. goto out;
  8891. /* Write ones to all the bits defined by RdMask and WrMask, then
  8892. * make sure the read-only bits are not changed and the
  8893. * read/write bits are all ones.
  8894. */
  8895. tw32(offset, read_mask | write_mask);
  8896. val = tr32(offset);
  8897. /* Test the read-only bits. */
  8898. if ((val & read_mask) != read_val)
  8899. goto out;
  8900. /* Test the read/write bits. */
  8901. if ((val & write_mask) != write_mask)
  8902. goto out;
  8903. tw32(offset, save_val);
  8904. }
  8905. return 0;
  8906. out:
  8907. if (netif_msg_hw(tp))
  8908. netdev_err(tp->dev,
  8909. "Register test failed at offset %x\n", offset);
  8910. tw32(offset, save_val);
  8911. return -EIO;
  8912. }
  8913. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8914. {
  8915. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8916. int i;
  8917. u32 j;
  8918. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8919. for (j = 0; j < len; j += 4) {
  8920. u32 val;
  8921. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8922. tg3_read_mem(tp, offset + j, &val);
  8923. if (val != test_pattern[i])
  8924. return -EIO;
  8925. }
  8926. }
  8927. return 0;
  8928. }
  8929. static int tg3_test_memory(struct tg3 *tp)
  8930. {
  8931. static struct mem_entry {
  8932. u32 offset;
  8933. u32 len;
  8934. } mem_tbl_570x[] = {
  8935. { 0x00000000, 0x00b50},
  8936. { 0x00002000, 0x1c000},
  8937. { 0xffffffff, 0x00000}
  8938. }, mem_tbl_5705[] = {
  8939. { 0x00000100, 0x0000c},
  8940. { 0x00000200, 0x00008},
  8941. { 0x00004000, 0x00800},
  8942. { 0x00006000, 0x01000},
  8943. { 0x00008000, 0x02000},
  8944. { 0x00010000, 0x0e000},
  8945. { 0xffffffff, 0x00000}
  8946. }, mem_tbl_5755[] = {
  8947. { 0x00000200, 0x00008},
  8948. { 0x00004000, 0x00800},
  8949. { 0x00006000, 0x00800},
  8950. { 0x00008000, 0x02000},
  8951. { 0x00010000, 0x0c000},
  8952. { 0xffffffff, 0x00000}
  8953. }, mem_tbl_5906[] = {
  8954. { 0x00000200, 0x00008},
  8955. { 0x00004000, 0x00400},
  8956. { 0x00006000, 0x00400},
  8957. { 0x00008000, 0x01000},
  8958. { 0x00010000, 0x01000},
  8959. { 0xffffffff, 0x00000}
  8960. }, mem_tbl_5717[] = {
  8961. { 0x00000200, 0x00008},
  8962. { 0x00010000, 0x0a000},
  8963. { 0x00020000, 0x13c00},
  8964. { 0xffffffff, 0x00000}
  8965. }, mem_tbl_57765[] = {
  8966. { 0x00000200, 0x00008},
  8967. { 0x00004000, 0x00800},
  8968. { 0x00006000, 0x09800},
  8969. { 0x00010000, 0x0a000},
  8970. { 0xffffffff, 0x00000}
  8971. };
  8972. struct mem_entry *mem_tbl;
  8973. int err = 0;
  8974. int i;
  8975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8977. mem_tbl = mem_tbl_5717;
  8978. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8979. mem_tbl = mem_tbl_57765;
  8980. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8981. mem_tbl = mem_tbl_5755;
  8982. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8983. mem_tbl = mem_tbl_5906;
  8984. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8985. mem_tbl = mem_tbl_5705;
  8986. else
  8987. mem_tbl = mem_tbl_570x;
  8988. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8989. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8990. if (err)
  8991. break;
  8992. }
  8993. return err;
  8994. }
  8995. #define TG3_MAC_LOOPBACK 0
  8996. #define TG3_PHY_LOOPBACK 1
  8997. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8998. {
  8999. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9000. u32 desc_idx, coal_now;
  9001. struct sk_buff *skb, *rx_skb;
  9002. u8 *tx_data;
  9003. dma_addr_t map;
  9004. int num_pkts, tx_len, rx_len, i, err;
  9005. struct tg3_rx_buffer_desc *desc;
  9006. struct tg3_napi *tnapi, *rnapi;
  9007. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9008. tnapi = &tp->napi[0];
  9009. rnapi = &tp->napi[0];
  9010. if (tp->irq_cnt > 1) {
  9011. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9012. rnapi = &tp->napi[1];
  9013. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9014. tnapi = &tp->napi[1];
  9015. }
  9016. coal_now = tnapi->coal_now | rnapi->coal_now;
  9017. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9018. /* HW errata - mac loopback fails in some cases on 5780.
  9019. * Normal traffic and PHY loopback are not affected by
  9020. * errata.
  9021. */
  9022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9023. return 0;
  9024. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9025. MAC_MODE_PORT_INT_LPBACK;
  9026. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9027. mac_mode |= MAC_MODE_LINK_POLARITY;
  9028. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9029. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9030. else
  9031. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9032. tw32(MAC_MODE, mac_mode);
  9033. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9034. u32 val;
  9035. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9036. tg3_phy_fet_toggle_apd(tp, false);
  9037. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9038. } else
  9039. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9040. tg3_phy_toggle_automdix(tp, 0);
  9041. tg3_writephy(tp, MII_BMCR, val);
  9042. udelay(40);
  9043. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9044. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9045. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9046. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9047. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9048. /* The write needs to be flushed for the AC131 */
  9049. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9050. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9051. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9052. } else
  9053. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9054. /* reset to prevent losing 1st rx packet intermittently */
  9055. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9056. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9057. udelay(10);
  9058. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9059. }
  9060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9061. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9062. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9063. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9064. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9065. mac_mode |= MAC_MODE_LINK_POLARITY;
  9066. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9067. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9068. }
  9069. tw32(MAC_MODE, mac_mode);
  9070. } else {
  9071. return -EINVAL;
  9072. }
  9073. err = -EIO;
  9074. tx_len = 1514;
  9075. skb = netdev_alloc_skb(tp->dev, tx_len);
  9076. if (!skb)
  9077. return -ENOMEM;
  9078. tx_data = skb_put(skb, tx_len);
  9079. memcpy(tx_data, tp->dev->dev_addr, 6);
  9080. memset(tx_data + 6, 0x0, 8);
  9081. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9082. for (i = 14; i < tx_len; i++)
  9083. tx_data[i] = (u8) (i & 0xff);
  9084. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9085. if (pci_dma_mapping_error(tp->pdev, map)) {
  9086. dev_kfree_skb(skb);
  9087. return -EIO;
  9088. }
  9089. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9090. rnapi->coal_now);
  9091. udelay(10);
  9092. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9093. num_pkts = 0;
  9094. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9095. tnapi->tx_prod++;
  9096. num_pkts++;
  9097. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9098. tr32_mailbox(tnapi->prodmbox);
  9099. udelay(10);
  9100. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9101. for (i = 0; i < 35; i++) {
  9102. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9103. coal_now);
  9104. udelay(10);
  9105. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9106. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9107. if ((tx_idx == tnapi->tx_prod) &&
  9108. (rx_idx == (rx_start_idx + num_pkts)))
  9109. break;
  9110. }
  9111. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9112. dev_kfree_skb(skb);
  9113. if (tx_idx != tnapi->tx_prod)
  9114. goto out;
  9115. if (rx_idx != rx_start_idx + num_pkts)
  9116. goto out;
  9117. desc = &rnapi->rx_rcb[rx_start_idx];
  9118. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9119. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9120. if (opaque_key != RXD_OPAQUE_RING_STD)
  9121. goto out;
  9122. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9123. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9124. goto out;
  9125. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9126. if (rx_len != tx_len)
  9127. goto out;
  9128. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9129. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9130. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9131. for (i = 14; i < tx_len; i++) {
  9132. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9133. goto out;
  9134. }
  9135. err = 0;
  9136. /* tg3_free_rings will unmap and free the rx_skb */
  9137. out:
  9138. return err;
  9139. }
  9140. #define TG3_MAC_LOOPBACK_FAILED 1
  9141. #define TG3_PHY_LOOPBACK_FAILED 2
  9142. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9143. TG3_PHY_LOOPBACK_FAILED)
  9144. static int tg3_test_loopback(struct tg3 *tp)
  9145. {
  9146. int err = 0;
  9147. u32 cpmuctrl = 0;
  9148. if (!netif_running(tp->dev))
  9149. return TG3_LOOPBACK_FAILED;
  9150. err = tg3_reset_hw(tp, 1);
  9151. if (err)
  9152. return TG3_LOOPBACK_FAILED;
  9153. /* Turn off gphy autopowerdown. */
  9154. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9155. tg3_phy_toggle_apd(tp, false);
  9156. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9157. int i;
  9158. u32 status;
  9159. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9160. /* Wait for up to 40 microseconds to acquire lock. */
  9161. for (i = 0; i < 4; i++) {
  9162. status = tr32(TG3_CPMU_MUTEX_GNT);
  9163. if (status == CPMU_MUTEX_GNT_DRIVER)
  9164. break;
  9165. udelay(10);
  9166. }
  9167. if (status != CPMU_MUTEX_GNT_DRIVER)
  9168. return TG3_LOOPBACK_FAILED;
  9169. /* Turn off link-based power management. */
  9170. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9171. tw32(TG3_CPMU_CTRL,
  9172. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9173. CPMU_CTRL_LINK_AWARE_MODE));
  9174. }
  9175. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9176. err |= TG3_MAC_LOOPBACK_FAILED;
  9177. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9178. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9179. /* Release the mutex */
  9180. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9181. }
  9182. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9183. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9184. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9185. err |= TG3_PHY_LOOPBACK_FAILED;
  9186. }
  9187. /* Re-enable gphy autopowerdown. */
  9188. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9189. tg3_phy_toggle_apd(tp, true);
  9190. return err;
  9191. }
  9192. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9193. u64 *data)
  9194. {
  9195. struct tg3 *tp = netdev_priv(dev);
  9196. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9197. tg3_set_power_state(tp, PCI_D0);
  9198. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9199. if (tg3_test_nvram(tp) != 0) {
  9200. etest->flags |= ETH_TEST_FL_FAILED;
  9201. data[0] = 1;
  9202. }
  9203. if (tg3_test_link(tp) != 0) {
  9204. etest->flags |= ETH_TEST_FL_FAILED;
  9205. data[1] = 1;
  9206. }
  9207. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9208. int err, err2 = 0, irq_sync = 0;
  9209. if (netif_running(dev)) {
  9210. tg3_phy_stop(tp);
  9211. tg3_netif_stop(tp);
  9212. irq_sync = 1;
  9213. }
  9214. tg3_full_lock(tp, irq_sync);
  9215. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9216. err = tg3_nvram_lock(tp);
  9217. tg3_halt_cpu(tp, RX_CPU_BASE);
  9218. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9219. tg3_halt_cpu(tp, TX_CPU_BASE);
  9220. if (!err)
  9221. tg3_nvram_unlock(tp);
  9222. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9223. tg3_phy_reset(tp);
  9224. if (tg3_test_registers(tp) != 0) {
  9225. etest->flags |= ETH_TEST_FL_FAILED;
  9226. data[2] = 1;
  9227. }
  9228. if (tg3_test_memory(tp) != 0) {
  9229. etest->flags |= ETH_TEST_FL_FAILED;
  9230. data[3] = 1;
  9231. }
  9232. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9233. etest->flags |= ETH_TEST_FL_FAILED;
  9234. tg3_full_unlock(tp);
  9235. if (tg3_test_interrupt(tp) != 0) {
  9236. etest->flags |= ETH_TEST_FL_FAILED;
  9237. data[5] = 1;
  9238. }
  9239. tg3_full_lock(tp, 0);
  9240. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9241. if (netif_running(dev)) {
  9242. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9243. err2 = tg3_restart_hw(tp, 1);
  9244. if (!err2)
  9245. tg3_netif_start(tp);
  9246. }
  9247. tg3_full_unlock(tp);
  9248. if (irq_sync && !err2)
  9249. tg3_phy_start(tp);
  9250. }
  9251. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9252. tg3_set_power_state(tp, PCI_D3hot);
  9253. }
  9254. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9255. {
  9256. struct mii_ioctl_data *data = if_mii(ifr);
  9257. struct tg3 *tp = netdev_priv(dev);
  9258. int err;
  9259. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9260. struct phy_device *phydev;
  9261. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9262. return -EAGAIN;
  9263. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9264. return phy_mii_ioctl(phydev, ifr, cmd);
  9265. }
  9266. switch (cmd) {
  9267. case SIOCGMIIPHY:
  9268. data->phy_id = tp->phy_addr;
  9269. /* fallthru */
  9270. case SIOCGMIIREG: {
  9271. u32 mii_regval;
  9272. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9273. break; /* We have no PHY */
  9274. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9275. return -EAGAIN;
  9276. spin_lock_bh(&tp->lock);
  9277. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9278. spin_unlock_bh(&tp->lock);
  9279. data->val_out = mii_regval;
  9280. return err;
  9281. }
  9282. case SIOCSMIIREG:
  9283. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9284. break; /* We have no PHY */
  9285. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9286. return -EAGAIN;
  9287. spin_lock_bh(&tp->lock);
  9288. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9289. spin_unlock_bh(&tp->lock);
  9290. return err;
  9291. default:
  9292. /* do nothing */
  9293. break;
  9294. }
  9295. return -EOPNOTSUPP;
  9296. }
  9297. #if TG3_VLAN_TAG_USED
  9298. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9299. {
  9300. struct tg3 *tp = netdev_priv(dev);
  9301. if (!netif_running(dev)) {
  9302. tp->vlgrp = grp;
  9303. return;
  9304. }
  9305. tg3_netif_stop(tp);
  9306. tg3_full_lock(tp, 0);
  9307. tp->vlgrp = grp;
  9308. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9309. __tg3_set_rx_mode(dev);
  9310. tg3_netif_start(tp);
  9311. tg3_full_unlock(tp);
  9312. }
  9313. #endif
  9314. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9315. {
  9316. struct tg3 *tp = netdev_priv(dev);
  9317. memcpy(ec, &tp->coal, sizeof(*ec));
  9318. return 0;
  9319. }
  9320. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9321. {
  9322. struct tg3 *tp = netdev_priv(dev);
  9323. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9324. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9325. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9326. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9327. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9328. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9329. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9330. }
  9331. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9332. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9333. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9334. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9335. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9336. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9337. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9338. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9339. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9340. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9341. return -EINVAL;
  9342. /* No rx interrupts will be generated if both are zero */
  9343. if ((ec->rx_coalesce_usecs == 0) &&
  9344. (ec->rx_max_coalesced_frames == 0))
  9345. return -EINVAL;
  9346. /* No tx interrupts will be generated if both are zero */
  9347. if ((ec->tx_coalesce_usecs == 0) &&
  9348. (ec->tx_max_coalesced_frames == 0))
  9349. return -EINVAL;
  9350. /* Only copy relevant parameters, ignore all others. */
  9351. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9352. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9353. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9354. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9355. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9356. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9357. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9358. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9359. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9360. if (netif_running(dev)) {
  9361. tg3_full_lock(tp, 0);
  9362. __tg3_set_coalesce(tp, &tp->coal);
  9363. tg3_full_unlock(tp);
  9364. }
  9365. return 0;
  9366. }
  9367. static const struct ethtool_ops tg3_ethtool_ops = {
  9368. .get_settings = tg3_get_settings,
  9369. .set_settings = tg3_set_settings,
  9370. .get_drvinfo = tg3_get_drvinfo,
  9371. .get_regs_len = tg3_get_regs_len,
  9372. .get_regs = tg3_get_regs,
  9373. .get_wol = tg3_get_wol,
  9374. .set_wol = tg3_set_wol,
  9375. .get_msglevel = tg3_get_msglevel,
  9376. .set_msglevel = tg3_set_msglevel,
  9377. .nway_reset = tg3_nway_reset,
  9378. .get_link = ethtool_op_get_link,
  9379. .get_eeprom_len = tg3_get_eeprom_len,
  9380. .get_eeprom = tg3_get_eeprom,
  9381. .set_eeprom = tg3_set_eeprom,
  9382. .get_ringparam = tg3_get_ringparam,
  9383. .set_ringparam = tg3_set_ringparam,
  9384. .get_pauseparam = tg3_get_pauseparam,
  9385. .set_pauseparam = tg3_set_pauseparam,
  9386. .get_rx_csum = tg3_get_rx_csum,
  9387. .set_rx_csum = tg3_set_rx_csum,
  9388. .set_tx_csum = tg3_set_tx_csum,
  9389. .set_sg = ethtool_op_set_sg,
  9390. .set_tso = tg3_set_tso,
  9391. .self_test = tg3_self_test,
  9392. .get_strings = tg3_get_strings,
  9393. .phys_id = tg3_phys_id,
  9394. .get_ethtool_stats = tg3_get_ethtool_stats,
  9395. .get_coalesce = tg3_get_coalesce,
  9396. .set_coalesce = tg3_set_coalesce,
  9397. .get_sset_count = tg3_get_sset_count,
  9398. };
  9399. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9400. {
  9401. u32 cursize, val, magic;
  9402. tp->nvram_size = EEPROM_CHIP_SIZE;
  9403. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9404. return;
  9405. if ((magic != TG3_EEPROM_MAGIC) &&
  9406. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9407. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9408. return;
  9409. /*
  9410. * Size the chip by reading offsets at increasing powers of two.
  9411. * When we encounter our validation signature, we know the addressing
  9412. * has wrapped around, and thus have our chip size.
  9413. */
  9414. cursize = 0x10;
  9415. while (cursize < tp->nvram_size) {
  9416. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9417. return;
  9418. if (val == magic)
  9419. break;
  9420. cursize <<= 1;
  9421. }
  9422. tp->nvram_size = cursize;
  9423. }
  9424. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9425. {
  9426. u32 val;
  9427. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9428. tg3_nvram_read(tp, 0, &val) != 0)
  9429. return;
  9430. /* Selfboot format */
  9431. if (val != TG3_EEPROM_MAGIC) {
  9432. tg3_get_eeprom_size(tp);
  9433. return;
  9434. }
  9435. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9436. if (val != 0) {
  9437. /* This is confusing. We want to operate on the
  9438. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9439. * call will read from NVRAM and byteswap the data
  9440. * according to the byteswapping settings for all
  9441. * other register accesses. This ensures the data we
  9442. * want will always reside in the lower 16-bits.
  9443. * However, the data in NVRAM is in LE format, which
  9444. * means the data from the NVRAM read will always be
  9445. * opposite the endianness of the CPU. The 16-bit
  9446. * byteswap then brings the data to CPU endianness.
  9447. */
  9448. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9449. return;
  9450. }
  9451. }
  9452. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9453. }
  9454. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9455. {
  9456. u32 nvcfg1;
  9457. nvcfg1 = tr32(NVRAM_CFG1);
  9458. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9459. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9460. } else {
  9461. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9462. tw32(NVRAM_CFG1, nvcfg1);
  9463. }
  9464. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9465. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9466. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9467. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9468. tp->nvram_jedecnum = JEDEC_ATMEL;
  9469. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9470. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9471. break;
  9472. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9473. tp->nvram_jedecnum = JEDEC_ATMEL;
  9474. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9475. break;
  9476. case FLASH_VENDOR_ATMEL_EEPROM:
  9477. tp->nvram_jedecnum = JEDEC_ATMEL;
  9478. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9479. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9480. break;
  9481. case FLASH_VENDOR_ST:
  9482. tp->nvram_jedecnum = JEDEC_ST;
  9483. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9484. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9485. break;
  9486. case FLASH_VENDOR_SAIFUN:
  9487. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9488. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9489. break;
  9490. case FLASH_VENDOR_SST_SMALL:
  9491. case FLASH_VENDOR_SST_LARGE:
  9492. tp->nvram_jedecnum = JEDEC_SST;
  9493. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9494. break;
  9495. }
  9496. } else {
  9497. tp->nvram_jedecnum = JEDEC_ATMEL;
  9498. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9499. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9500. }
  9501. }
  9502. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9503. {
  9504. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9505. case FLASH_5752PAGE_SIZE_256:
  9506. tp->nvram_pagesize = 256;
  9507. break;
  9508. case FLASH_5752PAGE_SIZE_512:
  9509. tp->nvram_pagesize = 512;
  9510. break;
  9511. case FLASH_5752PAGE_SIZE_1K:
  9512. tp->nvram_pagesize = 1024;
  9513. break;
  9514. case FLASH_5752PAGE_SIZE_2K:
  9515. tp->nvram_pagesize = 2048;
  9516. break;
  9517. case FLASH_5752PAGE_SIZE_4K:
  9518. tp->nvram_pagesize = 4096;
  9519. break;
  9520. case FLASH_5752PAGE_SIZE_264:
  9521. tp->nvram_pagesize = 264;
  9522. break;
  9523. case FLASH_5752PAGE_SIZE_528:
  9524. tp->nvram_pagesize = 528;
  9525. break;
  9526. }
  9527. }
  9528. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9529. {
  9530. u32 nvcfg1;
  9531. nvcfg1 = tr32(NVRAM_CFG1);
  9532. /* NVRAM protection for TPM */
  9533. if (nvcfg1 & (1 << 27))
  9534. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9535. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9536. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9537. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9538. tp->nvram_jedecnum = JEDEC_ATMEL;
  9539. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9540. break;
  9541. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9542. tp->nvram_jedecnum = JEDEC_ATMEL;
  9543. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9544. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9545. break;
  9546. case FLASH_5752VENDOR_ST_M45PE10:
  9547. case FLASH_5752VENDOR_ST_M45PE20:
  9548. case FLASH_5752VENDOR_ST_M45PE40:
  9549. tp->nvram_jedecnum = JEDEC_ST;
  9550. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9551. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9552. break;
  9553. }
  9554. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9555. tg3_nvram_get_pagesize(tp, nvcfg1);
  9556. } else {
  9557. /* For eeprom, set pagesize to maximum eeprom size */
  9558. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9559. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9560. tw32(NVRAM_CFG1, nvcfg1);
  9561. }
  9562. }
  9563. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9564. {
  9565. u32 nvcfg1, protect = 0;
  9566. nvcfg1 = tr32(NVRAM_CFG1);
  9567. /* NVRAM protection for TPM */
  9568. if (nvcfg1 & (1 << 27)) {
  9569. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9570. protect = 1;
  9571. }
  9572. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9573. switch (nvcfg1) {
  9574. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9575. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9576. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9577. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9578. tp->nvram_jedecnum = JEDEC_ATMEL;
  9579. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9580. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9581. tp->nvram_pagesize = 264;
  9582. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9583. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9584. tp->nvram_size = (protect ? 0x3e200 :
  9585. TG3_NVRAM_SIZE_512KB);
  9586. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9587. tp->nvram_size = (protect ? 0x1f200 :
  9588. TG3_NVRAM_SIZE_256KB);
  9589. else
  9590. tp->nvram_size = (protect ? 0x1f200 :
  9591. TG3_NVRAM_SIZE_128KB);
  9592. break;
  9593. case FLASH_5752VENDOR_ST_M45PE10:
  9594. case FLASH_5752VENDOR_ST_M45PE20:
  9595. case FLASH_5752VENDOR_ST_M45PE40:
  9596. tp->nvram_jedecnum = JEDEC_ST;
  9597. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9598. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9599. tp->nvram_pagesize = 256;
  9600. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9601. tp->nvram_size = (protect ?
  9602. TG3_NVRAM_SIZE_64KB :
  9603. TG3_NVRAM_SIZE_128KB);
  9604. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9605. tp->nvram_size = (protect ?
  9606. TG3_NVRAM_SIZE_64KB :
  9607. TG3_NVRAM_SIZE_256KB);
  9608. else
  9609. tp->nvram_size = (protect ?
  9610. TG3_NVRAM_SIZE_128KB :
  9611. TG3_NVRAM_SIZE_512KB);
  9612. break;
  9613. }
  9614. }
  9615. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9616. {
  9617. u32 nvcfg1;
  9618. nvcfg1 = tr32(NVRAM_CFG1);
  9619. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9620. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9621. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9622. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9623. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9624. tp->nvram_jedecnum = JEDEC_ATMEL;
  9625. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9626. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9627. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9628. tw32(NVRAM_CFG1, nvcfg1);
  9629. break;
  9630. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9631. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9632. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9633. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9634. tp->nvram_jedecnum = JEDEC_ATMEL;
  9635. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9636. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9637. tp->nvram_pagesize = 264;
  9638. break;
  9639. case FLASH_5752VENDOR_ST_M45PE10:
  9640. case FLASH_5752VENDOR_ST_M45PE20:
  9641. case FLASH_5752VENDOR_ST_M45PE40:
  9642. tp->nvram_jedecnum = JEDEC_ST;
  9643. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9644. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9645. tp->nvram_pagesize = 256;
  9646. break;
  9647. }
  9648. }
  9649. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9650. {
  9651. u32 nvcfg1, protect = 0;
  9652. nvcfg1 = tr32(NVRAM_CFG1);
  9653. /* NVRAM protection for TPM */
  9654. if (nvcfg1 & (1 << 27)) {
  9655. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9656. protect = 1;
  9657. }
  9658. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9659. switch (nvcfg1) {
  9660. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9661. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9662. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9663. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9664. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9665. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9666. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9667. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9668. tp->nvram_jedecnum = JEDEC_ATMEL;
  9669. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9670. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9671. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9672. tp->nvram_pagesize = 256;
  9673. break;
  9674. case FLASH_5761VENDOR_ST_A_M45PE20:
  9675. case FLASH_5761VENDOR_ST_A_M45PE40:
  9676. case FLASH_5761VENDOR_ST_A_M45PE80:
  9677. case FLASH_5761VENDOR_ST_A_M45PE16:
  9678. case FLASH_5761VENDOR_ST_M_M45PE20:
  9679. case FLASH_5761VENDOR_ST_M_M45PE40:
  9680. case FLASH_5761VENDOR_ST_M_M45PE80:
  9681. case FLASH_5761VENDOR_ST_M_M45PE16:
  9682. tp->nvram_jedecnum = JEDEC_ST;
  9683. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9684. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9685. tp->nvram_pagesize = 256;
  9686. break;
  9687. }
  9688. if (protect) {
  9689. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9690. } else {
  9691. switch (nvcfg1) {
  9692. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9693. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9694. case FLASH_5761VENDOR_ST_A_M45PE16:
  9695. case FLASH_5761VENDOR_ST_M_M45PE16:
  9696. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9697. break;
  9698. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9699. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9700. case FLASH_5761VENDOR_ST_A_M45PE80:
  9701. case FLASH_5761VENDOR_ST_M_M45PE80:
  9702. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9703. break;
  9704. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9705. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9706. case FLASH_5761VENDOR_ST_A_M45PE40:
  9707. case FLASH_5761VENDOR_ST_M_M45PE40:
  9708. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9709. break;
  9710. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9711. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9712. case FLASH_5761VENDOR_ST_A_M45PE20:
  9713. case FLASH_5761VENDOR_ST_M_M45PE20:
  9714. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9715. break;
  9716. }
  9717. }
  9718. }
  9719. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9720. {
  9721. tp->nvram_jedecnum = JEDEC_ATMEL;
  9722. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9723. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9724. }
  9725. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9726. {
  9727. u32 nvcfg1;
  9728. nvcfg1 = tr32(NVRAM_CFG1);
  9729. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9730. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9731. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9732. tp->nvram_jedecnum = JEDEC_ATMEL;
  9733. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9734. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9735. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9736. tw32(NVRAM_CFG1, nvcfg1);
  9737. return;
  9738. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9739. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9740. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9741. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9742. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9743. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9744. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9745. tp->nvram_jedecnum = JEDEC_ATMEL;
  9746. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9747. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9748. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9749. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9750. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9751. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9752. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9753. break;
  9754. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9755. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9756. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9757. break;
  9758. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9759. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9760. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9761. break;
  9762. }
  9763. break;
  9764. case FLASH_5752VENDOR_ST_M45PE10:
  9765. case FLASH_5752VENDOR_ST_M45PE20:
  9766. case FLASH_5752VENDOR_ST_M45PE40:
  9767. tp->nvram_jedecnum = JEDEC_ST;
  9768. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9769. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9770. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9771. case FLASH_5752VENDOR_ST_M45PE10:
  9772. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9773. break;
  9774. case FLASH_5752VENDOR_ST_M45PE20:
  9775. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9776. break;
  9777. case FLASH_5752VENDOR_ST_M45PE40:
  9778. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9779. break;
  9780. }
  9781. break;
  9782. default:
  9783. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9784. return;
  9785. }
  9786. tg3_nvram_get_pagesize(tp, nvcfg1);
  9787. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9788. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9789. }
  9790. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9791. {
  9792. u32 nvcfg1;
  9793. nvcfg1 = tr32(NVRAM_CFG1);
  9794. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9795. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9796. case FLASH_5717VENDOR_MICRO_EEPROM:
  9797. tp->nvram_jedecnum = JEDEC_ATMEL;
  9798. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9799. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9800. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9801. tw32(NVRAM_CFG1, nvcfg1);
  9802. return;
  9803. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9804. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9805. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9806. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9807. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9808. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9809. case FLASH_5717VENDOR_ATMEL_45USPT:
  9810. tp->nvram_jedecnum = JEDEC_ATMEL;
  9811. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9812. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9813. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9814. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9815. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9816. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9817. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9818. break;
  9819. default:
  9820. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9821. break;
  9822. }
  9823. break;
  9824. case FLASH_5717VENDOR_ST_M_M25PE10:
  9825. case FLASH_5717VENDOR_ST_A_M25PE10:
  9826. case FLASH_5717VENDOR_ST_M_M45PE10:
  9827. case FLASH_5717VENDOR_ST_A_M45PE10:
  9828. case FLASH_5717VENDOR_ST_M_M25PE20:
  9829. case FLASH_5717VENDOR_ST_A_M25PE20:
  9830. case FLASH_5717VENDOR_ST_M_M45PE20:
  9831. case FLASH_5717VENDOR_ST_A_M45PE20:
  9832. case FLASH_5717VENDOR_ST_25USPT:
  9833. case FLASH_5717VENDOR_ST_45USPT:
  9834. tp->nvram_jedecnum = JEDEC_ST;
  9835. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9836. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9837. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9838. case FLASH_5717VENDOR_ST_M_M25PE20:
  9839. case FLASH_5717VENDOR_ST_A_M25PE20:
  9840. case FLASH_5717VENDOR_ST_M_M45PE20:
  9841. case FLASH_5717VENDOR_ST_A_M45PE20:
  9842. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9843. break;
  9844. default:
  9845. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9846. break;
  9847. }
  9848. break;
  9849. default:
  9850. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9851. return;
  9852. }
  9853. tg3_nvram_get_pagesize(tp, nvcfg1);
  9854. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9855. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9856. }
  9857. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9858. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9859. {
  9860. tw32_f(GRC_EEPROM_ADDR,
  9861. (EEPROM_ADDR_FSM_RESET |
  9862. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9863. EEPROM_ADDR_CLKPERD_SHIFT)));
  9864. msleep(1);
  9865. /* Enable seeprom accesses. */
  9866. tw32_f(GRC_LOCAL_CTRL,
  9867. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9868. udelay(100);
  9869. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9870. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9871. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9872. if (tg3_nvram_lock(tp)) {
  9873. netdev_warn(tp->dev,
  9874. "Cannot get nvram lock, %s failed\n",
  9875. __func__);
  9876. return;
  9877. }
  9878. tg3_enable_nvram_access(tp);
  9879. tp->nvram_size = 0;
  9880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9881. tg3_get_5752_nvram_info(tp);
  9882. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9883. tg3_get_5755_nvram_info(tp);
  9884. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9887. tg3_get_5787_nvram_info(tp);
  9888. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9889. tg3_get_5761_nvram_info(tp);
  9890. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9891. tg3_get_5906_nvram_info(tp);
  9892. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9893. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9894. tg3_get_57780_nvram_info(tp);
  9895. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9896. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9897. tg3_get_5717_nvram_info(tp);
  9898. else
  9899. tg3_get_nvram_info(tp);
  9900. if (tp->nvram_size == 0)
  9901. tg3_get_nvram_size(tp);
  9902. tg3_disable_nvram_access(tp);
  9903. tg3_nvram_unlock(tp);
  9904. } else {
  9905. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9906. tg3_get_eeprom_size(tp);
  9907. }
  9908. }
  9909. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9910. u32 offset, u32 len, u8 *buf)
  9911. {
  9912. int i, j, rc = 0;
  9913. u32 val;
  9914. for (i = 0; i < len; i += 4) {
  9915. u32 addr;
  9916. __be32 data;
  9917. addr = offset + i;
  9918. memcpy(&data, buf + i, 4);
  9919. /*
  9920. * The SEEPROM interface expects the data to always be opposite
  9921. * the native endian format. We accomplish this by reversing
  9922. * all the operations that would have been performed on the
  9923. * data from a call to tg3_nvram_read_be32().
  9924. */
  9925. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9926. val = tr32(GRC_EEPROM_ADDR);
  9927. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9928. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9929. EEPROM_ADDR_READ);
  9930. tw32(GRC_EEPROM_ADDR, val |
  9931. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9932. (addr & EEPROM_ADDR_ADDR_MASK) |
  9933. EEPROM_ADDR_START |
  9934. EEPROM_ADDR_WRITE);
  9935. for (j = 0; j < 1000; j++) {
  9936. val = tr32(GRC_EEPROM_ADDR);
  9937. if (val & EEPROM_ADDR_COMPLETE)
  9938. break;
  9939. msleep(1);
  9940. }
  9941. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9942. rc = -EBUSY;
  9943. break;
  9944. }
  9945. }
  9946. return rc;
  9947. }
  9948. /* offset and length are dword aligned */
  9949. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9950. u8 *buf)
  9951. {
  9952. int ret = 0;
  9953. u32 pagesize = tp->nvram_pagesize;
  9954. u32 pagemask = pagesize - 1;
  9955. u32 nvram_cmd;
  9956. u8 *tmp;
  9957. tmp = kmalloc(pagesize, GFP_KERNEL);
  9958. if (tmp == NULL)
  9959. return -ENOMEM;
  9960. while (len) {
  9961. int j;
  9962. u32 phy_addr, page_off, size;
  9963. phy_addr = offset & ~pagemask;
  9964. for (j = 0; j < pagesize; j += 4) {
  9965. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9966. (__be32 *) (tmp + j));
  9967. if (ret)
  9968. break;
  9969. }
  9970. if (ret)
  9971. break;
  9972. page_off = offset & pagemask;
  9973. size = pagesize;
  9974. if (len < size)
  9975. size = len;
  9976. len -= size;
  9977. memcpy(tmp + page_off, buf, size);
  9978. offset = offset + (pagesize - page_off);
  9979. tg3_enable_nvram_access(tp);
  9980. /*
  9981. * Before we can erase the flash page, we need
  9982. * to issue a special "write enable" command.
  9983. */
  9984. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9985. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9986. break;
  9987. /* Erase the target page */
  9988. tw32(NVRAM_ADDR, phy_addr);
  9989. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9990. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9991. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9992. break;
  9993. /* Issue another write enable to start the write. */
  9994. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9995. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9996. break;
  9997. for (j = 0; j < pagesize; j += 4) {
  9998. __be32 data;
  9999. data = *((__be32 *) (tmp + j));
  10000. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10001. tw32(NVRAM_ADDR, phy_addr + j);
  10002. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10003. NVRAM_CMD_WR;
  10004. if (j == 0)
  10005. nvram_cmd |= NVRAM_CMD_FIRST;
  10006. else if (j == (pagesize - 4))
  10007. nvram_cmd |= NVRAM_CMD_LAST;
  10008. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10009. break;
  10010. }
  10011. if (ret)
  10012. break;
  10013. }
  10014. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10015. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10016. kfree(tmp);
  10017. return ret;
  10018. }
  10019. /* offset and length are dword aligned */
  10020. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10021. u8 *buf)
  10022. {
  10023. int i, ret = 0;
  10024. for (i = 0; i < len; i += 4, offset += 4) {
  10025. u32 page_off, phy_addr, nvram_cmd;
  10026. __be32 data;
  10027. memcpy(&data, buf + i, 4);
  10028. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10029. page_off = offset % tp->nvram_pagesize;
  10030. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10031. tw32(NVRAM_ADDR, phy_addr);
  10032. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10033. if (page_off == 0 || i == 0)
  10034. nvram_cmd |= NVRAM_CMD_FIRST;
  10035. if (page_off == (tp->nvram_pagesize - 4))
  10036. nvram_cmd |= NVRAM_CMD_LAST;
  10037. if (i == (len - 4))
  10038. nvram_cmd |= NVRAM_CMD_LAST;
  10039. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10040. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10041. (tp->nvram_jedecnum == JEDEC_ST) &&
  10042. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10043. if ((ret = tg3_nvram_exec_cmd(tp,
  10044. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10045. NVRAM_CMD_DONE)))
  10046. break;
  10047. }
  10048. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10049. /* We always do complete word writes to eeprom. */
  10050. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10051. }
  10052. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10053. break;
  10054. }
  10055. return ret;
  10056. }
  10057. /* offset and length are dword aligned */
  10058. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10059. {
  10060. int ret;
  10061. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10062. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10063. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10064. udelay(40);
  10065. }
  10066. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10067. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10068. } else {
  10069. u32 grc_mode;
  10070. ret = tg3_nvram_lock(tp);
  10071. if (ret)
  10072. return ret;
  10073. tg3_enable_nvram_access(tp);
  10074. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10075. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10076. tw32(NVRAM_WRITE1, 0x406);
  10077. grc_mode = tr32(GRC_MODE);
  10078. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10079. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10080. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10081. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10082. buf);
  10083. } else {
  10084. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10085. buf);
  10086. }
  10087. grc_mode = tr32(GRC_MODE);
  10088. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10089. tg3_disable_nvram_access(tp);
  10090. tg3_nvram_unlock(tp);
  10091. }
  10092. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10093. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10094. udelay(40);
  10095. }
  10096. return ret;
  10097. }
  10098. struct subsys_tbl_ent {
  10099. u16 subsys_vendor, subsys_devid;
  10100. u32 phy_id;
  10101. };
  10102. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10103. /* Broadcom boards. */
  10104. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10105. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10106. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10107. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10108. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10109. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10110. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10111. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10112. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10113. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10114. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10115. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10116. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10117. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10118. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10119. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10120. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10121. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10122. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10123. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10124. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10125. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10126. /* 3com boards. */
  10127. { TG3PCI_SUBVENDOR_ID_3COM,
  10128. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10129. { TG3PCI_SUBVENDOR_ID_3COM,
  10130. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10131. { TG3PCI_SUBVENDOR_ID_3COM,
  10132. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10133. { TG3PCI_SUBVENDOR_ID_3COM,
  10134. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10135. { TG3PCI_SUBVENDOR_ID_3COM,
  10136. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10137. /* DELL boards. */
  10138. { TG3PCI_SUBVENDOR_ID_DELL,
  10139. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10140. { TG3PCI_SUBVENDOR_ID_DELL,
  10141. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10142. { TG3PCI_SUBVENDOR_ID_DELL,
  10143. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10144. { TG3PCI_SUBVENDOR_ID_DELL,
  10145. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10146. /* Compaq boards. */
  10147. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10148. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10149. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10150. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10151. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10152. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10153. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10154. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10155. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10156. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10157. /* IBM boards. */
  10158. { TG3PCI_SUBVENDOR_ID_IBM,
  10159. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10160. };
  10161. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10162. {
  10163. int i;
  10164. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10165. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10166. tp->pdev->subsystem_vendor) &&
  10167. (subsys_id_to_phy_id[i].subsys_devid ==
  10168. tp->pdev->subsystem_device))
  10169. return &subsys_id_to_phy_id[i];
  10170. }
  10171. return NULL;
  10172. }
  10173. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10174. {
  10175. u32 val;
  10176. u16 pmcsr;
  10177. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10178. * so need make sure we're in D0.
  10179. */
  10180. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10181. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10182. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10183. msleep(1);
  10184. /* Make sure register accesses (indirect or otherwise)
  10185. * will function correctly.
  10186. */
  10187. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10188. tp->misc_host_ctrl);
  10189. /* The memory arbiter has to be enabled in order for SRAM accesses
  10190. * to succeed. Normally on powerup the tg3 chip firmware will make
  10191. * sure it is enabled, but other entities such as system netboot
  10192. * code might disable it.
  10193. */
  10194. val = tr32(MEMARB_MODE);
  10195. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10196. tp->phy_id = TG3_PHY_ID_INVALID;
  10197. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10198. /* Assume an onboard device and WOL capable by default. */
  10199. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10201. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10202. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10203. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10204. }
  10205. val = tr32(VCPU_CFGSHDW);
  10206. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10207. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10208. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10209. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10210. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10211. goto done;
  10212. }
  10213. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10214. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10215. u32 nic_cfg, led_cfg;
  10216. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10217. int eeprom_phy_serdes = 0;
  10218. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10219. tp->nic_sram_data_cfg = nic_cfg;
  10220. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10221. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10222. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10223. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10224. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10225. (ver > 0) && (ver < 0x100))
  10226. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10228. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10229. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10230. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10231. eeprom_phy_serdes = 1;
  10232. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10233. if (nic_phy_id != 0) {
  10234. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10235. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10236. eeprom_phy_id = (id1 >> 16) << 10;
  10237. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10238. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10239. } else
  10240. eeprom_phy_id = 0;
  10241. tp->phy_id = eeprom_phy_id;
  10242. if (eeprom_phy_serdes) {
  10243. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10244. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10245. else
  10246. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10247. }
  10248. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10249. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10250. SHASTA_EXT_LED_MODE_MASK);
  10251. else
  10252. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10253. switch (led_cfg) {
  10254. default:
  10255. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10256. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10257. break;
  10258. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10259. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10260. break;
  10261. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10262. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10263. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10264. * read on some older 5700/5701 bootcode.
  10265. */
  10266. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10267. ASIC_REV_5700 ||
  10268. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10269. ASIC_REV_5701)
  10270. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10271. break;
  10272. case SHASTA_EXT_LED_SHARED:
  10273. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10274. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10275. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10276. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10277. LED_CTRL_MODE_PHY_2);
  10278. break;
  10279. case SHASTA_EXT_LED_MAC:
  10280. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10281. break;
  10282. case SHASTA_EXT_LED_COMBO:
  10283. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10284. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10285. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10286. LED_CTRL_MODE_PHY_2);
  10287. break;
  10288. }
  10289. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10291. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10292. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10293. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10294. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10295. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10296. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10297. if ((tp->pdev->subsystem_vendor ==
  10298. PCI_VENDOR_ID_ARIMA) &&
  10299. (tp->pdev->subsystem_device == 0x205a ||
  10300. tp->pdev->subsystem_device == 0x2063))
  10301. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10302. } else {
  10303. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10304. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10305. }
  10306. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10307. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10308. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10309. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10310. }
  10311. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10312. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10313. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10314. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10315. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10316. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10317. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10318. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10319. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10320. if (cfg2 & (1 << 17))
  10321. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10322. /* serdes signal pre-emphasis in register 0x590 set by */
  10323. /* bootcode if bit 18 is set */
  10324. if (cfg2 & (1 << 18))
  10325. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10326. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10327. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10328. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10329. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10330. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10331. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10332. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10333. u32 cfg3;
  10334. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10335. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10336. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10337. }
  10338. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10339. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10340. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10341. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10342. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10343. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10344. }
  10345. done:
  10346. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10347. device_set_wakeup_enable(&tp->pdev->dev,
  10348. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10349. }
  10350. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10351. {
  10352. int i;
  10353. u32 val;
  10354. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10355. tw32(OTP_CTRL, cmd);
  10356. /* Wait for up to 1 ms for command to execute. */
  10357. for (i = 0; i < 100; i++) {
  10358. val = tr32(OTP_STATUS);
  10359. if (val & OTP_STATUS_CMD_DONE)
  10360. break;
  10361. udelay(10);
  10362. }
  10363. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10364. }
  10365. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10366. * configuration is a 32-bit value that straddles the alignment boundary.
  10367. * We do two 32-bit reads and then shift and merge the results.
  10368. */
  10369. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10370. {
  10371. u32 bhalf_otp, thalf_otp;
  10372. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10373. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10374. return 0;
  10375. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10376. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10377. return 0;
  10378. thalf_otp = tr32(OTP_READ_DATA);
  10379. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10380. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10381. return 0;
  10382. bhalf_otp = tr32(OTP_READ_DATA);
  10383. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10384. }
  10385. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10386. {
  10387. u32 hw_phy_id_1, hw_phy_id_2;
  10388. u32 hw_phy_id, hw_phy_id_masked;
  10389. int err;
  10390. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10391. return tg3_phy_init(tp);
  10392. /* Reading the PHY ID register can conflict with ASF
  10393. * firmware access to the PHY hardware.
  10394. */
  10395. err = 0;
  10396. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10397. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10398. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10399. } else {
  10400. /* Now read the physical PHY_ID from the chip and verify
  10401. * that it is sane. If it doesn't look good, we fall back
  10402. * to either the hard-coded table based PHY_ID and failing
  10403. * that the value found in the eeprom area.
  10404. */
  10405. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10406. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10407. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10408. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10409. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10410. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10411. }
  10412. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10413. tp->phy_id = hw_phy_id;
  10414. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10415. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10416. else
  10417. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10418. } else {
  10419. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10420. /* Do nothing, phy ID already set up in
  10421. * tg3_get_eeprom_hw_cfg().
  10422. */
  10423. } else {
  10424. struct subsys_tbl_ent *p;
  10425. /* No eeprom signature? Try the hardcoded
  10426. * subsys device table.
  10427. */
  10428. p = tg3_lookup_by_subsys(tp);
  10429. if (!p)
  10430. return -ENODEV;
  10431. tp->phy_id = p->phy_id;
  10432. if (!tp->phy_id ||
  10433. tp->phy_id == TG3_PHY_ID_BCM8002)
  10434. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10435. }
  10436. }
  10437. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10438. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10439. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0))
  10440. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10441. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10442. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10443. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10444. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10445. tg3_readphy(tp, MII_BMSR, &bmsr);
  10446. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10447. (bmsr & BMSR_LSTATUS))
  10448. goto skip_phy_reset;
  10449. err = tg3_phy_reset(tp);
  10450. if (err)
  10451. return err;
  10452. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10453. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10454. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10455. tg3_ctrl = 0;
  10456. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10457. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10458. MII_TG3_CTRL_ADV_1000_FULL);
  10459. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10460. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10461. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10462. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10463. }
  10464. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10465. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10466. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10467. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10468. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10469. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10470. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10471. tg3_writephy(tp, MII_BMCR,
  10472. BMCR_ANENABLE | BMCR_ANRESTART);
  10473. }
  10474. tg3_phy_set_wirespeed(tp);
  10475. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10476. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10477. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10478. }
  10479. skip_phy_reset:
  10480. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10481. err = tg3_init_5401phy_dsp(tp);
  10482. if (err)
  10483. return err;
  10484. err = tg3_init_5401phy_dsp(tp);
  10485. }
  10486. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10487. tp->link_config.advertising =
  10488. (ADVERTISED_1000baseT_Half |
  10489. ADVERTISED_1000baseT_Full |
  10490. ADVERTISED_Autoneg |
  10491. ADVERTISED_FIBRE);
  10492. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10493. tp->link_config.advertising &=
  10494. ~(ADVERTISED_1000baseT_Half |
  10495. ADVERTISED_1000baseT_Full);
  10496. return err;
  10497. }
  10498. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10499. {
  10500. u8 *vpd_data;
  10501. unsigned int block_end, rosize, len;
  10502. int j, i = 0;
  10503. u32 magic;
  10504. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10505. tg3_nvram_read(tp, 0x0, &magic))
  10506. goto out_no_vpd;
  10507. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10508. if (!vpd_data)
  10509. goto out_no_vpd;
  10510. if (magic == TG3_EEPROM_MAGIC) {
  10511. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10512. u32 tmp;
  10513. /* The data is in little-endian format in NVRAM.
  10514. * Use the big-endian read routines to preserve
  10515. * the byte order as it exists in NVRAM.
  10516. */
  10517. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10518. goto out_not_found;
  10519. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10520. }
  10521. } else {
  10522. ssize_t cnt;
  10523. unsigned int pos = 0;
  10524. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10525. cnt = pci_read_vpd(tp->pdev, pos,
  10526. TG3_NVM_VPD_LEN - pos,
  10527. &vpd_data[pos]);
  10528. if (cnt == -ETIMEDOUT || -EINTR)
  10529. cnt = 0;
  10530. else if (cnt < 0)
  10531. goto out_not_found;
  10532. }
  10533. if (pos != TG3_NVM_VPD_LEN)
  10534. goto out_not_found;
  10535. }
  10536. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10537. PCI_VPD_LRDT_RO_DATA);
  10538. if (i < 0)
  10539. goto out_not_found;
  10540. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10541. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10542. i += PCI_VPD_LRDT_TAG_SIZE;
  10543. if (block_end > TG3_NVM_VPD_LEN)
  10544. goto out_not_found;
  10545. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10546. PCI_VPD_RO_KEYWORD_MFR_ID);
  10547. if (j > 0) {
  10548. len = pci_vpd_info_field_size(&vpd_data[j]);
  10549. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10550. if (j + len > block_end || len != 4 ||
  10551. memcmp(&vpd_data[j], "1028", 4))
  10552. goto partno;
  10553. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10554. PCI_VPD_RO_KEYWORD_VENDOR0);
  10555. if (j < 0)
  10556. goto partno;
  10557. len = pci_vpd_info_field_size(&vpd_data[j]);
  10558. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10559. if (j + len > block_end)
  10560. goto partno;
  10561. memcpy(tp->fw_ver, &vpd_data[j], len);
  10562. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10563. }
  10564. partno:
  10565. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10566. PCI_VPD_RO_KEYWORD_PARTNO);
  10567. if (i < 0)
  10568. goto out_not_found;
  10569. len = pci_vpd_info_field_size(&vpd_data[i]);
  10570. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10571. if (len > TG3_BPN_SIZE ||
  10572. (len + i) > TG3_NVM_VPD_LEN)
  10573. goto out_not_found;
  10574. memcpy(tp->board_part_number, &vpd_data[i], len);
  10575. out_not_found:
  10576. kfree(vpd_data);
  10577. if (tp->board_part_number[0])
  10578. return;
  10579. out_no_vpd:
  10580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10581. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10582. strcpy(tp->board_part_number, "BCM5717");
  10583. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10584. strcpy(tp->board_part_number, "BCM5718");
  10585. else
  10586. goto nomatch;
  10587. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10588. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10589. strcpy(tp->board_part_number, "BCM57780");
  10590. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10591. strcpy(tp->board_part_number, "BCM57760");
  10592. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10593. strcpy(tp->board_part_number, "BCM57790");
  10594. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10595. strcpy(tp->board_part_number, "BCM57788");
  10596. else
  10597. goto nomatch;
  10598. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10599. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10600. strcpy(tp->board_part_number, "BCM57761");
  10601. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10602. strcpy(tp->board_part_number, "BCM57765");
  10603. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10604. strcpy(tp->board_part_number, "BCM57781");
  10605. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10606. strcpy(tp->board_part_number, "BCM57785");
  10607. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10608. strcpy(tp->board_part_number, "BCM57791");
  10609. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10610. strcpy(tp->board_part_number, "BCM57795");
  10611. else
  10612. goto nomatch;
  10613. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10614. strcpy(tp->board_part_number, "BCM95906");
  10615. } else {
  10616. nomatch:
  10617. strcpy(tp->board_part_number, "none");
  10618. }
  10619. }
  10620. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10621. {
  10622. u32 val;
  10623. if (tg3_nvram_read(tp, offset, &val) ||
  10624. (val & 0xfc000000) != 0x0c000000 ||
  10625. tg3_nvram_read(tp, offset + 4, &val) ||
  10626. val != 0)
  10627. return 0;
  10628. return 1;
  10629. }
  10630. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10631. {
  10632. u32 val, offset, start, ver_offset;
  10633. int i, dst_off;
  10634. bool newver = false;
  10635. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10636. tg3_nvram_read(tp, 0x4, &start))
  10637. return;
  10638. offset = tg3_nvram_logical_addr(tp, offset);
  10639. if (tg3_nvram_read(tp, offset, &val))
  10640. return;
  10641. if ((val & 0xfc000000) == 0x0c000000) {
  10642. if (tg3_nvram_read(tp, offset + 4, &val))
  10643. return;
  10644. if (val == 0)
  10645. newver = true;
  10646. }
  10647. dst_off = strlen(tp->fw_ver);
  10648. if (newver) {
  10649. if (TG3_VER_SIZE - dst_off < 16 ||
  10650. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10651. return;
  10652. offset = offset + ver_offset - start;
  10653. for (i = 0; i < 16; i += 4) {
  10654. __be32 v;
  10655. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10656. return;
  10657. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10658. }
  10659. } else {
  10660. u32 major, minor;
  10661. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10662. return;
  10663. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10664. TG3_NVM_BCVER_MAJSFT;
  10665. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10666. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10667. "v%d.%02d", major, minor);
  10668. }
  10669. }
  10670. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10671. {
  10672. u32 val, major, minor;
  10673. /* Use native endian representation */
  10674. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10675. return;
  10676. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10677. TG3_NVM_HWSB_CFG1_MAJSFT;
  10678. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10679. TG3_NVM_HWSB_CFG1_MINSFT;
  10680. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10681. }
  10682. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10683. {
  10684. u32 offset, major, minor, build;
  10685. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10686. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10687. return;
  10688. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10689. case TG3_EEPROM_SB_REVISION_0:
  10690. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10691. break;
  10692. case TG3_EEPROM_SB_REVISION_2:
  10693. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10694. break;
  10695. case TG3_EEPROM_SB_REVISION_3:
  10696. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10697. break;
  10698. case TG3_EEPROM_SB_REVISION_4:
  10699. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10700. break;
  10701. case TG3_EEPROM_SB_REVISION_5:
  10702. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10703. break;
  10704. case TG3_EEPROM_SB_REVISION_6:
  10705. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10706. break;
  10707. default:
  10708. return;
  10709. }
  10710. if (tg3_nvram_read(tp, offset, &val))
  10711. return;
  10712. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10713. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10714. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10715. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10716. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10717. if (minor > 99 || build > 26)
  10718. return;
  10719. offset = strlen(tp->fw_ver);
  10720. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10721. " v%d.%02d", major, minor);
  10722. if (build > 0) {
  10723. offset = strlen(tp->fw_ver);
  10724. if (offset < TG3_VER_SIZE - 1)
  10725. tp->fw_ver[offset] = 'a' + build - 1;
  10726. }
  10727. }
  10728. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10729. {
  10730. u32 val, offset, start;
  10731. int i, vlen;
  10732. for (offset = TG3_NVM_DIR_START;
  10733. offset < TG3_NVM_DIR_END;
  10734. offset += TG3_NVM_DIRENT_SIZE) {
  10735. if (tg3_nvram_read(tp, offset, &val))
  10736. return;
  10737. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10738. break;
  10739. }
  10740. if (offset == TG3_NVM_DIR_END)
  10741. return;
  10742. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10743. start = 0x08000000;
  10744. else if (tg3_nvram_read(tp, offset - 4, &start))
  10745. return;
  10746. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10747. !tg3_fw_img_is_valid(tp, offset) ||
  10748. tg3_nvram_read(tp, offset + 8, &val))
  10749. return;
  10750. offset += val - start;
  10751. vlen = strlen(tp->fw_ver);
  10752. tp->fw_ver[vlen++] = ',';
  10753. tp->fw_ver[vlen++] = ' ';
  10754. for (i = 0; i < 4; i++) {
  10755. __be32 v;
  10756. if (tg3_nvram_read_be32(tp, offset, &v))
  10757. return;
  10758. offset += sizeof(v);
  10759. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10760. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10761. break;
  10762. }
  10763. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10764. vlen += sizeof(v);
  10765. }
  10766. }
  10767. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10768. {
  10769. int vlen;
  10770. u32 apedata;
  10771. char *fwtype;
  10772. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10773. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10774. return;
  10775. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10776. if (apedata != APE_SEG_SIG_MAGIC)
  10777. return;
  10778. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10779. if (!(apedata & APE_FW_STATUS_READY))
  10780. return;
  10781. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10782. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10783. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10784. fwtype = "NCSI";
  10785. } else {
  10786. fwtype = "DASH";
  10787. }
  10788. vlen = strlen(tp->fw_ver);
  10789. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10790. fwtype,
  10791. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10792. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10793. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10794. (apedata & APE_FW_VERSION_BLDMSK));
  10795. }
  10796. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10797. {
  10798. u32 val;
  10799. bool vpd_vers = false;
  10800. if (tp->fw_ver[0] != 0)
  10801. vpd_vers = true;
  10802. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10803. strcat(tp->fw_ver, "sb");
  10804. return;
  10805. }
  10806. if (tg3_nvram_read(tp, 0, &val))
  10807. return;
  10808. if (val == TG3_EEPROM_MAGIC)
  10809. tg3_read_bc_ver(tp);
  10810. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10811. tg3_read_sb_ver(tp, val);
  10812. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10813. tg3_read_hwsb_ver(tp);
  10814. else
  10815. return;
  10816. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10817. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10818. goto done;
  10819. tg3_read_mgmtfw_ver(tp);
  10820. done:
  10821. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10822. }
  10823. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10824. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10825. {
  10826. #if TG3_VLAN_TAG_USED
  10827. dev->vlan_features |= flags;
  10828. #endif
  10829. }
  10830. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10831. {
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10834. return 4096;
  10835. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10836. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10837. return 1024;
  10838. else
  10839. return 512;
  10840. }
  10841. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10842. {
  10843. static struct pci_device_id write_reorder_chipsets[] = {
  10844. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10845. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10846. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10847. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10848. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10849. PCI_DEVICE_ID_VIA_8385_0) },
  10850. { },
  10851. };
  10852. u32 misc_ctrl_reg;
  10853. u32 pci_state_reg, grc_misc_cfg;
  10854. u32 val;
  10855. u16 pci_cmd;
  10856. int err;
  10857. /* Force memory write invalidate off. If we leave it on,
  10858. * then on 5700_BX chips we have to enable a workaround.
  10859. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10860. * to match the cacheline size. The Broadcom driver have this
  10861. * workaround but turns MWI off all the times so never uses
  10862. * it. This seems to suggest that the workaround is insufficient.
  10863. */
  10864. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10865. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10866. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10867. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10868. * has the register indirect write enable bit set before
  10869. * we try to access any of the MMIO registers. It is also
  10870. * critical that the PCI-X hw workaround situation is decided
  10871. * before that as well.
  10872. */
  10873. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10874. &misc_ctrl_reg);
  10875. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10876. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10878. u32 prod_id_asic_rev;
  10879. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10880. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10881. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10882. pci_read_config_dword(tp->pdev,
  10883. TG3PCI_GEN2_PRODID_ASICREV,
  10884. &prod_id_asic_rev);
  10885. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10886. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10887. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10888. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10889. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10890. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10891. pci_read_config_dword(tp->pdev,
  10892. TG3PCI_GEN15_PRODID_ASICREV,
  10893. &prod_id_asic_rev);
  10894. else
  10895. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10896. &prod_id_asic_rev);
  10897. tp->pci_chip_rev_id = prod_id_asic_rev;
  10898. }
  10899. /* Wrong chip ID in 5752 A0. This code can be removed later
  10900. * as A0 is not in production.
  10901. */
  10902. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10903. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10904. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10905. * we need to disable memory and use config. cycles
  10906. * only to access all registers. The 5702/03 chips
  10907. * can mistakenly decode the special cycles from the
  10908. * ICH chipsets as memory write cycles, causing corruption
  10909. * of register and memory space. Only certain ICH bridges
  10910. * will drive special cycles with non-zero data during the
  10911. * address phase which can fall within the 5703's address
  10912. * range. This is not an ICH bug as the PCI spec allows
  10913. * non-zero address during special cycles. However, only
  10914. * these ICH bridges are known to drive non-zero addresses
  10915. * during special cycles.
  10916. *
  10917. * Since special cycles do not cross PCI bridges, we only
  10918. * enable this workaround if the 5703 is on the secondary
  10919. * bus of these ICH bridges.
  10920. */
  10921. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10922. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10923. static struct tg3_dev_id {
  10924. u32 vendor;
  10925. u32 device;
  10926. u32 rev;
  10927. } ich_chipsets[] = {
  10928. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10929. PCI_ANY_ID },
  10930. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10931. PCI_ANY_ID },
  10932. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10933. 0xa },
  10934. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10935. PCI_ANY_ID },
  10936. { },
  10937. };
  10938. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10939. struct pci_dev *bridge = NULL;
  10940. while (pci_id->vendor != 0) {
  10941. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10942. bridge);
  10943. if (!bridge) {
  10944. pci_id++;
  10945. continue;
  10946. }
  10947. if (pci_id->rev != PCI_ANY_ID) {
  10948. if (bridge->revision > pci_id->rev)
  10949. continue;
  10950. }
  10951. if (bridge->subordinate &&
  10952. (bridge->subordinate->number ==
  10953. tp->pdev->bus->number)) {
  10954. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10955. pci_dev_put(bridge);
  10956. break;
  10957. }
  10958. }
  10959. }
  10960. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10961. static struct tg3_dev_id {
  10962. u32 vendor;
  10963. u32 device;
  10964. } bridge_chipsets[] = {
  10965. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10966. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10967. { },
  10968. };
  10969. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10970. struct pci_dev *bridge = NULL;
  10971. while (pci_id->vendor != 0) {
  10972. bridge = pci_get_device(pci_id->vendor,
  10973. pci_id->device,
  10974. bridge);
  10975. if (!bridge) {
  10976. pci_id++;
  10977. continue;
  10978. }
  10979. if (bridge->subordinate &&
  10980. (bridge->subordinate->number <=
  10981. tp->pdev->bus->number) &&
  10982. (bridge->subordinate->subordinate >=
  10983. tp->pdev->bus->number)) {
  10984. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10985. pci_dev_put(bridge);
  10986. break;
  10987. }
  10988. }
  10989. }
  10990. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10991. * DMA addresses > 40-bit. This bridge may have other additional
  10992. * 57xx devices behind it in some 4-port NIC designs for example.
  10993. * Any tg3 device found behind the bridge will also need the 40-bit
  10994. * DMA workaround.
  10995. */
  10996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10997. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10998. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10999. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11000. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11001. } else {
  11002. struct pci_dev *bridge = NULL;
  11003. do {
  11004. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11005. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11006. bridge);
  11007. if (bridge && bridge->subordinate &&
  11008. (bridge->subordinate->number <=
  11009. tp->pdev->bus->number) &&
  11010. (bridge->subordinate->subordinate >=
  11011. tp->pdev->bus->number)) {
  11012. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11013. pci_dev_put(bridge);
  11014. break;
  11015. }
  11016. } while (bridge);
  11017. }
  11018. /* Initialize misc host control in PCI block. */
  11019. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11020. MISC_HOST_CTRL_CHIPREV);
  11021. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11022. tp->misc_host_ctrl);
  11023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11026. tp->pdev_peer = tg3_find_peer(tp);
  11027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11030. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11031. /* Intentionally exclude ASIC_REV_5906 */
  11032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11038. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11039. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11041. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11042. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11043. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11044. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11045. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11046. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11047. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11048. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11049. /* 5700 B0 chips do not support checksumming correctly due
  11050. * to hardware bugs.
  11051. */
  11052. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11053. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11054. else {
  11055. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11056. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11057. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11058. features |= NETIF_F_IPV6_CSUM;
  11059. tp->dev->features |= features;
  11060. vlan_features_add(tp->dev, features);
  11061. }
  11062. /* Determine TSO capabilities */
  11063. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11064. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11065. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11067. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11068. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11069. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11071. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11072. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11073. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11074. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11075. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11076. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11078. tp->fw_needed = FIRMWARE_TG3TSO5;
  11079. else
  11080. tp->fw_needed = FIRMWARE_TG3TSO;
  11081. }
  11082. tp->irq_max = 1;
  11083. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11084. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11085. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11086. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11087. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11088. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11089. tp->pdev_peer == tp->pdev))
  11090. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11091. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11093. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11094. }
  11095. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11096. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11097. tp->irq_max = TG3_IRQ_MAX_VECS;
  11098. }
  11099. }
  11100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11103. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11104. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11105. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11106. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11107. }
  11108. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11109. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11110. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11111. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11112. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11113. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11114. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11115. &pci_state_reg);
  11116. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11117. if (tp->pcie_cap != 0) {
  11118. u16 lnkctl;
  11119. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11120. pcie_set_readrq(tp->pdev, 4096);
  11121. pci_read_config_word(tp->pdev,
  11122. tp->pcie_cap + PCI_EXP_LNKCTL,
  11123. &lnkctl);
  11124. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11126. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11129. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11130. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11131. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11132. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11133. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11134. }
  11135. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11136. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11137. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11138. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11139. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11140. if (!tp->pcix_cap) {
  11141. dev_err(&tp->pdev->dev,
  11142. "Cannot find PCI-X capability, aborting\n");
  11143. return -EIO;
  11144. }
  11145. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11146. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11147. }
  11148. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11149. * reordering to the mailbox registers done by the host
  11150. * controller can cause major troubles. We read back from
  11151. * every mailbox register write to force the writes to be
  11152. * posted to the chip in order.
  11153. */
  11154. if (pci_dev_present(write_reorder_chipsets) &&
  11155. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11156. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11157. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11158. &tp->pci_cacheline_sz);
  11159. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11160. &tp->pci_lat_timer);
  11161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11162. tp->pci_lat_timer < 64) {
  11163. tp->pci_lat_timer = 64;
  11164. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11165. tp->pci_lat_timer);
  11166. }
  11167. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11168. /* 5700 BX chips need to have their TX producer index
  11169. * mailboxes written twice to workaround a bug.
  11170. */
  11171. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11172. /* If we are in PCI-X mode, enable register write workaround.
  11173. *
  11174. * The workaround is to use indirect register accesses
  11175. * for all chip writes not to mailbox registers.
  11176. */
  11177. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11178. u32 pm_reg;
  11179. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11180. /* The chip can have it's power management PCI config
  11181. * space registers clobbered due to this bug.
  11182. * So explicitly force the chip into D0 here.
  11183. */
  11184. pci_read_config_dword(tp->pdev,
  11185. tp->pm_cap + PCI_PM_CTRL,
  11186. &pm_reg);
  11187. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11188. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11189. pci_write_config_dword(tp->pdev,
  11190. tp->pm_cap + PCI_PM_CTRL,
  11191. pm_reg);
  11192. /* Also, force SERR#/PERR# in PCI command. */
  11193. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11194. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11195. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11196. }
  11197. }
  11198. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11199. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11200. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11201. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11202. /* Chip-specific fixup from Broadcom driver */
  11203. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11204. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11205. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11206. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11207. }
  11208. /* Default fast path register access methods */
  11209. tp->read32 = tg3_read32;
  11210. tp->write32 = tg3_write32;
  11211. tp->read32_mbox = tg3_read32;
  11212. tp->write32_mbox = tg3_write32;
  11213. tp->write32_tx_mbox = tg3_write32;
  11214. tp->write32_rx_mbox = tg3_write32;
  11215. /* Various workaround register access methods */
  11216. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11217. tp->write32 = tg3_write_indirect_reg32;
  11218. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11219. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11220. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11221. /*
  11222. * Back to back register writes can cause problems on these
  11223. * chips, the workaround is to read back all reg writes
  11224. * except those to mailbox regs.
  11225. *
  11226. * See tg3_write_indirect_reg32().
  11227. */
  11228. tp->write32 = tg3_write_flush_reg32;
  11229. }
  11230. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11231. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11232. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11233. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11234. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11235. }
  11236. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11237. tp->read32 = tg3_read_indirect_reg32;
  11238. tp->write32 = tg3_write_indirect_reg32;
  11239. tp->read32_mbox = tg3_read_indirect_mbox;
  11240. tp->write32_mbox = tg3_write_indirect_mbox;
  11241. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11242. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11243. iounmap(tp->regs);
  11244. tp->regs = NULL;
  11245. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11246. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11247. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11248. }
  11249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11250. tp->read32_mbox = tg3_read32_mbox_5906;
  11251. tp->write32_mbox = tg3_write32_mbox_5906;
  11252. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11253. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11254. }
  11255. if (tp->write32 == tg3_write_indirect_reg32 ||
  11256. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11257. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11259. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11260. /* Get eeprom hw config before calling tg3_set_power_state().
  11261. * In particular, the TG3_FLG2_IS_NIC flag must be
  11262. * determined before calling tg3_set_power_state() so that
  11263. * we know whether or not to switch out of Vaux power.
  11264. * When the flag is set, it means that GPIO1 is used for eeprom
  11265. * write protect and also implies that it is a LOM where GPIOs
  11266. * are not used to switch power.
  11267. */
  11268. tg3_get_eeprom_hw_cfg(tp);
  11269. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11270. /* Allow reads and writes to the
  11271. * APE register and memory space.
  11272. */
  11273. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11274. PCISTATE_ALLOW_APE_SHMEM_WR |
  11275. PCISTATE_ALLOW_APE_PSPACE_WR;
  11276. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11277. pci_state_reg);
  11278. }
  11279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11283. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11284. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11285. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11286. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11287. * It is also used as eeprom write protect on LOMs.
  11288. */
  11289. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11290. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11291. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11292. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11293. GRC_LCLCTRL_GPIO_OUTPUT1);
  11294. /* Unused GPIO3 must be driven as output on 5752 because there
  11295. * are no pull-up resistors on unused GPIO pins.
  11296. */
  11297. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11298. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11302. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11303. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11304. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11305. /* Turn off the debug UART. */
  11306. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11307. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11308. /* Keep VMain power. */
  11309. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11310. GRC_LCLCTRL_GPIO_OUTPUT0;
  11311. }
  11312. /* Force the chip into D0. */
  11313. err = tg3_set_power_state(tp, PCI_D0);
  11314. if (err) {
  11315. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11316. return err;
  11317. }
  11318. /* Derive initial jumbo mode from MTU assigned in
  11319. * ether_setup() via the alloc_etherdev() call
  11320. */
  11321. if (tp->dev->mtu > ETH_DATA_LEN &&
  11322. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11323. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11324. /* Determine WakeOnLan speed to use. */
  11325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11326. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11327. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11328. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11329. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11330. } else {
  11331. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11332. }
  11333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11334. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11335. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11336. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11337. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11338. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11339. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11340. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11341. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11342. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11343. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11344. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11345. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11346. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11347. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11348. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11349. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11350. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11351. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11352. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11357. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11358. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11359. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11360. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11361. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11362. } else
  11363. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11364. }
  11365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11366. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11367. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11368. if (tp->phy_otp == 0)
  11369. tp->phy_otp = TG3_OTP_DEFAULT;
  11370. }
  11371. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11372. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11373. else
  11374. tp->mi_mode = MAC_MI_MODE_BASE;
  11375. tp->coalesce_mode = 0;
  11376. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11377. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11378. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11381. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11382. err = tg3_mdio_init(tp);
  11383. if (err)
  11384. return err;
  11385. /* Initialize data/descriptor byte/word swapping. */
  11386. val = tr32(GRC_MODE);
  11387. val &= GRC_MODE_HOST_STACKUP;
  11388. tw32(GRC_MODE, val | tp->grc_mode);
  11389. tg3_switch_clocks(tp);
  11390. /* Clear this out for sanity. */
  11391. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11392. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11393. &pci_state_reg);
  11394. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11395. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11396. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11397. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11398. chiprevid == CHIPREV_ID_5701_B0 ||
  11399. chiprevid == CHIPREV_ID_5701_B2 ||
  11400. chiprevid == CHIPREV_ID_5701_B5) {
  11401. void __iomem *sram_base;
  11402. /* Write some dummy words into the SRAM status block
  11403. * area, see if it reads back correctly. If the return
  11404. * value is bad, force enable the PCIX workaround.
  11405. */
  11406. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11407. writel(0x00000000, sram_base);
  11408. writel(0x00000000, sram_base + 4);
  11409. writel(0xffffffff, sram_base + 4);
  11410. if (readl(sram_base) != 0x00000000)
  11411. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11412. }
  11413. }
  11414. udelay(50);
  11415. tg3_nvram_init(tp);
  11416. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11417. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11419. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11420. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11421. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11422. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11423. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11424. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11425. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11426. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11427. HOSTCC_MODE_CLRTICK_TXBD);
  11428. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11429. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11430. tp->misc_host_ctrl);
  11431. }
  11432. /* Preserve the APE MAC_MODE bits */
  11433. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11434. tp->mac_mode = tr32(MAC_MODE) |
  11435. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11436. else
  11437. tp->mac_mode = TG3_DEF_MAC_MODE;
  11438. /* these are limited to 10/100 only */
  11439. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11440. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11441. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11442. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11443. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11444. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11445. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11446. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11447. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11448. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11449. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11450. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11451. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11452. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11453. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11454. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11455. err = tg3_phy_probe(tp);
  11456. if (err) {
  11457. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11458. /* ... but do not return immediately ... */
  11459. tg3_mdio_fini(tp);
  11460. }
  11461. tg3_read_vpd(tp);
  11462. tg3_read_fw_ver(tp);
  11463. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11464. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11465. } else {
  11466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11467. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11468. else
  11469. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11470. }
  11471. /* 5700 {AX,BX} chips have a broken status block link
  11472. * change bit implementation, so we must use the
  11473. * status register in those cases.
  11474. */
  11475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11476. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11477. else
  11478. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11479. /* The led_ctrl is set during tg3_phy_probe, here we might
  11480. * have to force the link status polling mechanism based
  11481. * upon subsystem IDs.
  11482. */
  11483. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11485. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11486. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11487. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11488. }
  11489. /* For all SERDES we poll the MAC status register. */
  11490. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11491. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11492. else
  11493. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11494. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11495. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11497. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11498. tp->rx_offset -= NET_IP_ALIGN;
  11499. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11500. tp->rx_copy_thresh = ~(u16)0;
  11501. #endif
  11502. }
  11503. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11504. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11505. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11506. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11507. /* Increment the rx prod index on the rx std ring by at most
  11508. * 8 for these chips to workaround hw errata.
  11509. */
  11510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11513. tp->rx_std_max_post = 8;
  11514. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11515. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11516. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11517. return err;
  11518. }
  11519. #ifdef CONFIG_SPARC
  11520. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11521. {
  11522. struct net_device *dev = tp->dev;
  11523. struct pci_dev *pdev = tp->pdev;
  11524. struct device_node *dp = pci_device_to_OF_node(pdev);
  11525. const unsigned char *addr;
  11526. int len;
  11527. addr = of_get_property(dp, "local-mac-address", &len);
  11528. if (addr && len == 6) {
  11529. memcpy(dev->dev_addr, addr, 6);
  11530. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11531. return 0;
  11532. }
  11533. return -ENODEV;
  11534. }
  11535. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11536. {
  11537. struct net_device *dev = tp->dev;
  11538. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11539. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11540. return 0;
  11541. }
  11542. #endif
  11543. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11544. {
  11545. struct net_device *dev = tp->dev;
  11546. u32 hi, lo, mac_offset;
  11547. int addr_ok = 0;
  11548. #ifdef CONFIG_SPARC
  11549. if (!tg3_get_macaddr_sparc(tp))
  11550. return 0;
  11551. #endif
  11552. mac_offset = 0x7c;
  11553. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11554. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11555. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11556. mac_offset = 0xcc;
  11557. if (tg3_nvram_lock(tp))
  11558. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11559. else
  11560. tg3_nvram_unlock(tp);
  11561. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11563. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11564. mac_offset = 0xcc;
  11565. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11566. mac_offset += 0x18c;
  11567. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11568. mac_offset = 0x10;
  11569. /* First try to get it from MAC address mailbox. */
  11570. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11571. if ((hi >> 16) == 0x484b) {
  11572. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11573. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11574. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11575. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11576. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11577. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11578. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11579. /* Some old bootcode may report a 0 MAC address in SRAM */
  11580. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11581. }
  11582. if (!addr_ok) {
  11583. /* Next, try NVRAM. */
  11584. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11585. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11586. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11587. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11588. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11589. }
  11590. /* Finally just fetch it out of the MAC control regs. */
  11591. else {
  11592. hi = tr32(MAC_ADDR_0_HIGH);
  11593. lo = tr32(MAC_ADDR_0_LOW);
  11594. dev->dev_addr[5] = lo & 0xff;
  11595. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11596. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11597. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11598. dev->dev_addr[1] = hi & 0xff;
  11599. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11600. }
  11601. }
  11602. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11603. #ifdef CONFIG_SPARC
  11604. if (!tg3_get_default_macaddr_sparc(tp))
  11605. return 0;
  11606. #endif
  11607. return -EINVAL;
  11608. }
  11609. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11610. return 0;
  11611. }
  11612. #define BOUNDARY_SINGLE_CACHELINE 1
  11613. #define BOUNDARY_MULTI_CACHELINE 2
  11614. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11615. {
  11616. int cacheline_size;
  11617. u8 byte;
  11618. int goal;
  11619. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11620. if (byte == 0)
  11621. cacheline_size = 1024;
  11622. else
  11623. cacheline_size = (int) byte * 4;
  11624. /* On 5703 and later chips, the boundary bits have no
  11625. * effect.
  11626. */
  11627. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11628. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11629. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11630. goto out;
  11631. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11632. goal = BOUNDARY_MULTI_CACHELINE;
  11633. #else
  11634. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11635. goal = BOUNDARY_SINGLE_CACHELINE;
  11636. #else
  11637. goal = 0;
  11638. #endif
  11639. #endif
  11640. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11641. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11642. goto out;
  11643. }
  11644. if (!goal)
  11645. goto out;
  11646. /* PCI controllers on most RISC systems tend to disconnect
  11647. * when a device tries to burst across a cache-line boundary.
  11648. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11649. *
  11650. * Unfortunately, for PCI-E there are only limited
  11651. * write-side controls for this, and thus for reads
  11652. * we will still get the disconnects. We'll also waste
  11653. * these PCI cycles for both read and write for chips
  11654. * other than 5700 and 5701 which do not implement the
  11655. * boundary bits.
  11656. */
  11657. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11658. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11659. switch (cacheline_size) {
  11660. case 16:
  11661. case 32:
  11662. case 64:
  11663. case 128:
  11664. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11665. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11666. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11667. } else {
  11668. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11669. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11670. }
  11671. break;
  11672. case 256:
  11673. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11674. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11675. break;
  11676. default:
  11677. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11678. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11679. break;
  11680. }
  11681. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11682. switch (cacheline_size) {
  11683. case 16:
  11684. case 32:
  11685. case 64:
  11686. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11687. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11688. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11689. break;
  11690. }
  11691. /* fallthrough */
  11692. case 128:
  11693. default:
  11694. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11695. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11696. break;
  11697. }
  11698. } else {
  11699. switch (cacheline_size) {
  11700. case 16:
  11701. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11702. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11703. DMA_RWCTRL_WRITE_BNDRY_16);
  11704. break;
  11705. }
  11706. /* fallthrough */
  11707. case 32:
  11708. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11709. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11710. DMA_RWCTRL_WRITE_BNDRY_32);
  11711. break;
  11712. }
  11713. /* fallthrough */
  11714. case 64:
  11715. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11716. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11717. DMA_RWCTRL_WRITE_BNDRY_64);
  11718. break;
  11719. }
  11720. /* fallthrough */
  11721. case 128:
  11722. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11723. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11724. DMA_RWCTRL_WRITE_BNDRY_128);
  11725. break;
  11726. }
  11727. /* fallthrough */
  11728. case 256:
  11729. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11730. DMA_RWCTRL_WRITE_BNDRY_256);
  11731. break;
  11732. case 512:
  11733. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11734. DMA_RWCTRL_WRITE_BNDRY_512);
  11735. break;
  11736. case 1024:
  11737. default:
  11738. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11739. DMA_RWCTRL_WRITE_BNDRY_1024);
  11740. break;
  11741. }
  11742. }
  11743. out:
  11744. return val;
  11745. }
  11746. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11747. {
  11748. struct tg3_internal_buffer_desc test_desc;
  11749. u32 sram_dma_descs;
  11750. int i, ret;
  11751. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11752. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11753. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11754. tw32(RDMAC_STATUS, 0);
  11755. tw32(WDMAC_STATUS, 0);
  11756. tw32(BUFMGR_MODE, 0);
  11757. tw32(FTQ_RESET, 0);
  11758. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11759. test_desc.addr_lo = buf_dma & 0xffffffff;
  11760. test_desc.nic_mbuf = 0x00002100;
  11761. test_desc.len = size;
  11762. /*
  11763. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11764. * the *second* time the tg3 driver was getting loaded after an
  11765. * initial scan.
  11766. *
  11767. * Broadcom tells me:
  11768. * ...the DMA engine is connected to the GRC block and a DMA
  11769. * reset may affect the GRC block in some unpredictable way...
  11770. * The behavior of resets to individual blocks has not been tested.
  11771. *
  11772. * Broadcom noted the GRC reset will also reset all sub-components.
  11773. */
  11774. if (to_device) {
  11775. test_desc.cqid_sqid = (13 << 8) | 2;
  11776. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11777. udelay(40);
  11778. } else {
  11779. test_desc.cqid_sqid = (16 << 8) | 7;
  11780. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11781. udelay(40);
  11782. }
  11783. test_desc.flags = 0x00000005;
  11784. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11785. u32 val;
  11786. val = *(((u32 *)&test_desc) + i);
  11787. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11788. sram_dma_descs + (i * sizeof(u32)));
  11789. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11790. }
  11791. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11792. if (to_device)
  11793. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11794. else
  11795. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11796. ret = -ENODEV;
  11797. for (i = 0; i < 40; i++) {
  11798. u32 val;
  11799. if (to_device)
  11800. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11801. else
  11802. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11803. if ((val & 0xffff) == sram_dma_descs) {
  11804. ret = 0;
  11805. break;
  11806. }
  11807. udelay(100);
  11808. }
  11809. return ret;
  11810. }
  11811. #define TEST_BUFFER_SIZE 0x2000
  11812. static int __devinit tg3_test_dma(struct tg3 *tp)
  11813. {
  11814. dma_addr_t buf_dma;
  11815. u32 *buf, saved_dma_rwctrl;
  11816. int ret = 0;
  11817. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11818. if (!buf) {
  11819. ret = -ENOMEM;
  11820. goto out_nofree;
  11821. }
  11822. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11823. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11824. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11825. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11826. goto out;
  11827. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11828. /* DMA read watermark not used on PCIE */
  11829. tp->dma_rwctrl |= 0x00180000;
  11830. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11833. tp->dma_rwctrl |= 0x003f0000;
  11834. else
  11835. tp->dma_rwctrl |= 0x003f000f;
  11836. } else {
  11837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11839. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11840. u32 read_water = 0x7;
  11841. /* If the 5704 is behind the EPB bridge, we can
  11842. * do the less restrictive ONE_DMA workaround for
  11843. * better performance.
  11844. */
  11845. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11847. tp->dma_rwctrl |= 0x8000;
  11848. else if (ccval == 0x6 || ccval == 0x7)
  11849. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11851. read_water = 4;
  11852. /* Set bit 23 to enable PCIX hw bug fix */
  11853. tp->dma_rwctrl |=
  11854. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11855. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11856. (1 << 23);
  11857. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11858. /* 5780 always in PCIX mode */
  11859. tp->dma_rwctrl |= 0x00144000;
  11860. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11861. /* 5714 always in PCIX mode */
  11862. tp->dma_rwctrl |= 0x00148000;
  11863. } else {
  11864. tp->dma_rwctrl |= 0x001b000f;
  11865. }
  11866. }
  11867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11869. tp->dma_rwctrl &= 0xfffffff0;
  11870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11872. /* Remove this if it causes problems for some boards. */
  11873. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11874. /* On 5700/5701 chips, we need to set this bit.
  11875. * Otherwise the chip will issue cacheline transactions
  11876. * to streamable DMA memory with not all the byte
  11877. * enables turned on. This is an error on several
  11878. * RISC PCI controllers, in particular sparc64.
  11879. *
  11880. * On 5703/5704 chips, this bit has been reassigned
  11881. * a different meaning. In particular, it is used
  11882. * on those chips to enable a PCI-X workaround.
  11883. */
  11884. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11885. }
  11886. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11887. #if 0
  11888. /* Unneeded, already done by tg3_get_invariants. */
  11889. tg3_switch_clocks(tp);
  11890. #endif
  11891. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11892. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11893. goto out;
  11894. /* It is best to perform DMA test with maximum write burst size
  11895. * to expose the 5700/5701 write DMA bug.
  11896. */
  11897. saved_dma_rwctrl = tp->dma_rwctrl;
  11898. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11899. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11900. while (1) {
  11901. u32 *p = buf, i;
  11902. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11903. p[i] = i;
  11904. /* Send the buffer to the chip. */
  11905. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11906. if (ret) {
  11907. dev_err(&tp->pdev->dev,
  11908. "%s: Buffer write failed. err = %d\n",
  11909. __func__, ret);
  11910. break;
  11911. }
  11912. #if 0
  11913. /* validate data reached card RAM correctly. */
  11914. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11915. u32 val;
  11916. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11917. if (le32_to_cpu(val) != p[i]) {
  11918. dev_err(&tp->pdev->dev,
  11919. "%s: Buffer corrupted on device! "
  11920. "(%d != %d)\n", __func__, val, i);
  11921. /* ret = -ENODEV here? */
  11922. }
  11923. p[i] = 0;
  11924. }
  11925. #endif
  11926. /* Now read it back. */
  11927. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11928. if (ret) {
  11929. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11930. "err = %d\n", __func__, ret);
  11931. break;
  11932. }
  11933. /* Verify it. */
  11934. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11935. if (p[i] == i)
  11936. continue;
  11937. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11938. DMA_RWCTRL_WRITE_BNDRY_16) {
  11939. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11940. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11941. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11942. break;
  11943. } else {
  11944. dev_err(&tp->pdev->dev,
  11945. "%s: Buffer corrupted on read back! "
  11946. "(%d != %d)\n", __func__, p[i], i);
  11947. ret = -ENODEV;
  11948. goto out;
  11949. }
  11950. }
  11951. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11952. /* Success. */
  11953. ret = 0;
  11954. break;
  11955. }
  11956. }
  11957. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11958. DMA_RWCTRL_WRITE_BNDRY_16) {
  11959. static struct pci_device_id dma_wait_state_chipsets[] = {
  11960. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11961. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11962. { },
  11963. };
  11964. /* DMA test passed without adjusting DMA boundary,
  11965. * now look for chipsets that are known to expose the
  11966. * DMA bug without failing the test.
  11967. */
  11968. if (pci_dev_present(dma_wait_state_chipsets)) {
  11969. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11970. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11971. } else {
  11972. /* Safe to use the calculated DMA boundary. */
  11973. tp->dma_rwctrl = saved_dma_rwctrl;
  11974. }
  11975. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11976. }
  11977. out:
  11978. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11979. out_nofree:
  11980. return ret;
  11981. }
  11982. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11983. {
  11984. tp->link_config.advertising =
  11985. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11986. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11987. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11988. ADVERTISED_Autoneg | ADVERTISED_MII);
  11989. tp->link_config.speed = SPEED_INVALID;
  11990. tp->link_config.duplex = DUPLEX_INVALID;
  11991. tp->link_config.autoneg = AUTONEG_ENABLE;
  11992. tp->link_config.active_speed = SPEED_INVALID;
  11993. tp->link_config.active_duplex = DUPLEX_INVALID;
  11994. tp->link_config.orig_speed = SPEED_INVALID;
  11995. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11996. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11997. }
  11998. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11999. {
  12000. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12001. tp->bufmgr_config.mbuf_read_dma_low_water =
  12002. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12003. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12004. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12005. tp->bufmgr_config.mbuf_high_water =
  12006. DEFAULT_MB_HIGH_WATER_57765;
  12007. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12008. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12009. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12010. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12011. tp->bufmgr_config.mbuf_high_water_jumbo =
  12012. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12013. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12014. tp->bufmgr_config.mbuf_read_dma_low_water =
  12015. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12016. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12017. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12018. tp->bufmgr_config.mbuf_high_water =
  12019. DEFAULT_MB_HIGH_WATER_5705;
  12020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12021. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12022. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12023. tp->bufmgr_config.mbuf_high_water =
  12024. DEFAULT_MB_HIGH_WATER_5906;
  12025. }
  12026. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12027. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12028. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12029. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12030. tp->bufmgr_config.mbuf_high_water_jumbo =
  12031. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12032. } else {
  12033. tp->bufmgr_config.mbuf_read_dma_low_water =
  12034. DEFAULT_MB_RDMA_LOW_WATER;
  12035. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12036. DEFAULT_MB_MACRX_LOW_WATER;
  12037. tp->bufmgr_config.mbuf_high_water =
  12038. DEFAULT_MB_HIGH_WATER;
  12039. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12040. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12041. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12042. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12043. tp->bufmgr_config.mbuf_high_water_jumbo =
  12044. DEFAULT_MB_HIGH_WATER_JUMBO;
  12045. }
  12046. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12047. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12048. }
  12049. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12050. {
  12051. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12052. case TG3_PHY_ID_BCM5400: return "5400";
  12053. case TG3_PHY_ID_BCM5401: return "5401";
  12054. case TG3_PHY_ID_BCM5411: return "5411";
  12055. case TG3_PHY_ID_BCM5701: return "5701";
  12056. case TG3_PHY_ID_BCM5703: return "5703";
  12057. case TG3_PHY_ID_BCM5704: return "5704";
  12058. case TG3_PHY_ID_BCM5705: return "5705";
  12059. case TG3_PHY_ID_BCM5750: return "5750";
  12060. case TG3_PHY_ID_BCM5752: return "5752";
  12061. case TG3_PHY_ID_BCM5714: return "5714";
  12062. case TG3_PHY_ID_BCM5780: return "5780";
  12063. case TG3_PHY_ID_BCM5755: return "5755";
  12064. case TG3_PHY_ID_BCM5787: return "5787";
  12065. case TG3_PHY_ID_BCM5784: return "5784";
  12066. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12067. case TG3_PHY_ID_BCM5906: return "5906";
  12068. case TG3_PHY_ID_BCM5761: return "5761";
  12069. case TG3_PHY_ID_BCM5718C: return "5718C";
  12070. case TG3_PHY_ID_BCM5718S: return "5718S";
  12071. case TG3_PHY_ID_BCM57765: return "57765";
  12072. case TG3_PHY_ID_BCM5719C: return "5719C";
  12073. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12074. case 0: return "serdes";
  12075. default: return "unknown";
  12076. }
  12077. }
  12078. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12079. {
  12080. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12081. strcpy(str, "PCI Express");
  12082. return str;
  12083. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12084. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12085. strcpy(str, "PCIX:");
  12086. if ((clock_ctrl == 7) ||
  12087. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12088. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12089. strcat(str, "133MHz");
  12090. else if (clock_ctrl == 0)
  12091. strcat(str, "33MHz");
  12092. else if (clock_ctrl == 2)
  12093. strcat(str, "50MHz");
  12094. else if (clock_ctrl == 4)
  12095. strcat(str, "66MHz");
  12096. else if (clock_ctrl == 6)
  12097. strcat(str, "100MHz");
  12098. } else {
  12099. strcpy(str, "PCI:");
  12100. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12101. strcat(str, "66MHz");
  12102. else
  12103. strcat(str, "33MHz");
  12104. }
  12105. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12106. strcat(str, ":32-bit");
  12107. else
  12108. strcat(str, ":64-bit");
  12109. return str;
  12110. }
  12111. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12112. {
  12113. struct pci_dev *peer;
  12114. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12115. for (func = 0; func < 8; func++) {
  12116. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12117. if (peer && peer != tp->pdev)
  12118. break;
  12119. pci_dev_put(peer);
  12120. }
  12121. /* 5704 can be configured in single-port mode, set peer to
  12122. * tp->pdev in that case.
  12123. */
  12124. if (!peer) {
  12125. peer = tp->pdev;
  12126. return peer;
  12127. }
  12128. /*
  12129. * We don't need to keep the refcount elevated; there's no way
  12130. * to remove one half of this device without removing the other
  12131. */
  12132. pci_dev_put(peer);
  12133. return peer;
  12134. }
  12135. static void __devinit tg3_init_coal(struct tg3 *tp)
  12136. {
  12137. struct ethtool_coalesce *ec = &tp->coal;
  12138. memset(ec, 0, sizeof(*ec));
  12139. ec->cmd = ETHTOOL_GCOALESCE;
  12140. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12141. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12142. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12143. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12144. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12145. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12146. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12147. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12148. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12149. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12150. HOSTCC_MODE_CLRTICK_TXBD)) {
  12151. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12152. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12153. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12154. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12155. }
  12156. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12157. ec->rx_coalesce_usecs_irq = 0;
  12158. ec->tx_coalesce_usecs_irq = 0;
  12159. ec->stats_block_coalesce_usecs = 0;
  12160. }
  12161. }
  12162. static const struct net_device_ops tg3_netdev_ops = {
  12163. .ndo_open = tg3_open,
  12164. .ndo_stop = tg3_close,
  12165. .ndo_start_xmit = tg3_start_xmit,
  12166. .ndo_get_stats64 = tg3_get_stats64,
  12167. .ndo_validate_addr = eth_validate_addr,
  12168. .ndo_set_multicast_list = tg3_set_rx_mode,
  12169. .ndo_set_mac_address = tg3_set_mac_addr,
  12170. .ndo_do_ioctl = tg3_ioctl,
  12171. .ndo_tx_timeout = tg3_tx_timeout,
  12172. .ndo_change_mtu = tg3_change_mtu,
  12173. #if TG3_VLAN_TAG_USED
  12174. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12175. #endif
  12176. #ifdef CONFIG_NET_POLL_CONTROLLER
  12177. .ndo_poll_controller = tg3_poll_controller,
  12178. #endif
  12179. };
  12180. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12181. .ndo_open = tg3_open,
  12182. .ndo_stop = tg3_close,
  12183. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12184. .ndo_get_stats64 = tg3_get_stats64,
  12185. .ndo_validate_addr = eth_validate_addr,
  12186. .ndo_set_multicast_list = tg3_set_rx_mode,
  12187. .ndo_set_mac_address = tg3_set_mac_addr,
  12188. .ndo_do_ioctl = tg3_ioctl,
  12189. .ndo_tx_timeout = tg3_tx_timeout,
  12190. .ndo_change_mtu = tg3_change_mtu,
  12191. #if TG3_VLAN_TAG_USED
  12192. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12193. #endif
  12194. #ifdef CONFIG_NET_POLL_CONTROLLER
  12195. .ndo_poll_controller = tg3_poll_controller,
  12196. #endif
  12197. };
  12198. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12199. const struct pci_device_id *ent)
  12200. {
  12201. struct net_device *dev;
  12202. struct tg3 *tp;
  12203. int i, err, pm_cap;
  12204. u32 sndmbx, rcvmbx, intmbx;
  12205. char str[40];
  12206. u64 dma_mask, persist_dma_mask;
  12207. printk_once(KERN_INFO "%s\n", version);
  12208. err = pci_enable_device(pdev);
  12209. if (err) {
  12210. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12211. return err;
  12212. }
  12213. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12214. if (err) {
  12215. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12216. goto err_out_disable_pdev;
  12217. }
  12218. pci_set_master(pdev);
  12219. /* Find power-management capability. */
  12220. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12221. if (pm_cap == 0) {
  12222. dev_err(&pdev->dev,
  12223. "Cannot find Power Management capability, aborting\n");
  12224. err = -EIO;
  12225. goto err_out_free_res;
  12226. }
  12227. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12228. if (!dev) {
  12229. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12230. err = -ENOMEM;
  12231. goto err_out_free_res;
  12232. }
  12233. SET_NETDEV_DEV(dev, &pdev->dev);
  12234. #if TG3_VLAN_TAG_USED
  12235. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12236. #endif
  12237. tp = netdev_priv(dev);
  12238. tp->pdev = pdev;
  12239. tp->dev = dev;
  12240. tp->pm_cap = pm_cap;
  12241. tp->rx_mode = TG3_DEF_RX_MODE;
  12242. tp->tx_mode = TG3_DEF_TX_MODE;
  12243. if (tg3_debug > 0)
  12244. tp->msg_enable = tg3_debug;
  12245. else
  12246. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12247. /* The word/byte swap controls here control register access byte
  12248. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12249. * setting below.
  12250. */
  12251. tp->misc_host_ctrl =
  12252. MISC_HOST_CTRL_MASK_PCI_INT |
  12253. MISC_HOST_CTRL_WORD_SWAP |
  12254. MISC_HOST_CTRL_INDIR_ACCESS |
  12255. MISC_HOST_CTRL_PCISTATE_RW;
  12256. /* The NONFRM (non-frame) byte/word swap controls take effect
  12257. * on descriptor entries, anything which isn't packet data.
  12258. *
  12259. * The StrongARM chips on the board (one for tx, one for rx)
  12260. * are running in big-endian mode.
  12261. */
  12262. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12263. GRC_MODE_WSWAP_NONFRM_DATA);
  12264. #ifdef __BIG_ENDIAN
  12265. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12266. #endif
  12267. spin_lock_init(&tp->lock);
  12268. spin_lock_init(&tp->indirect_lock);
  12269. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12270. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12271. if (!tp->regs) {
  12272. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12273. err = -ENOMEM;
  12274. goto err_out_free_dev;
  12275. }
  12276. tg3_init_link_config(tp);
  12277. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12278. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12279. dev->ethtool_ops = &tg3_ethtool_ops;
  12280. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12281. dev->irq = pdev->irq;
  12282. err = tg3_get_invariants(tp);
  12283. if (err) {
  12284. dev_err(&pdev->dev,
  12285. "Problem fetching invariants of chip, aborting\n");
  12286. goto err_out_iounmap;
  12287. }
  12288. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12289. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12290. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12291. dev->netdev_ops = &tg3_netdev_ops;
  12292. else
  12293. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12294. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12295. * device behind the EPB cannot support DMA addresses > 40-bit.
  12296. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12297. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12298. * do DMA address check in tg3_start_xmit().
  12299. */
  12300. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12301. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12302. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12303. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12304. #ifdef CONFIG_HIGHMEM
  12305. dma_mask = DMA_BIT_MASK(64);
  12306. #endif
  12307. } else
  12308. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12309. /* Configure DMA attributes. */
  12310. if (dma_mask > DMA_BIT_MASK(32)) {
  12311. err = pci_set_dma_mask(pdev, dma_mask);
  12312. if (!err) {
  12313. dev->features |= NETIF_F_HIGHDMA;
  12314. err = pci_set_consistent_dma_mask(pdev,
  12315. persist_dma_mask);
  12316. if (err < 0) {
  12317. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12318. "DMA for consistent allocations\n");
  12319. goto err_out_iounmap;
  12320. }
  12321. }
  12322. }
  12323. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12324. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12325. if (err) {
  12326. dev_err(&pdev->dev,
  12327. "No usable DMA configuration, aborting\n");
  12328. goto err_out_iounmap;
  12329. }
  12330. }
  12331. tg3_init_bufmgr_config(tp);
  12332. /* Selectively allow TSO based on operating conditions */
  12333. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12334. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12335. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12336. else {
  12337. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12338. tp->fw_needed = NULL;
  12339. }
  12340. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12341. tp->fw_needed = FIRMWARE_TG3;
  12342. /* TSO is on by default on chips that support hardware TSO.
  12343. * Firmware TSO on older chips gives lower performance, so it
  12344. * is off by default, but can be enabled using ethtool.
  12345. */
  12346. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12347. (dev->features & NETIF_F_IP_CSUM)) {
  12348. dev->features |= NETIF_F_TSO;
  12349. vlan_features_add(dev, NETIF_F_TSO);
  12350. }
  12351. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12352. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12353. if (dev->features & NETIF_F_IPV6_CSUM) {
  12354. dev->features |= NETIF_F_TSO6;
  12355. vlan_features_add(dev, NETIF_F_TSO6);
  12356. }
  12357. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12359. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12360. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12363. dev->features |= NETIF_F_TSO_ECN;
  12364. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12365. }
  12366. }
  12367. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12368. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12369. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12370. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12371. tp->rx_pending = 63;
  12372. }
  12373. err = tg3_get_device_address(tp);
  12374. if (err) {
  12375. dev_err(&pdev->dev,
  12376. "Could not obtain valid ethernet address, aborting\n");
  12377. goto err_out_iounmap;
  12378. }
  12379. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12380. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12381. if (!tp->aperegs) {
  12382. dev_err(&pdev->dev,
  12383. "Cannot map APE registers, aborting\n");
  12384. err = -ENOMEM;
  12385. goto err_out_iounmap;
  12386. }
  12387. tg3_ape_lock_init(tp);
  12388. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12389. tg3_read_dash_ver(tp);
  12390. }
  12391. /*
  12392. * Reset chip in case UNDI or EFI driver did not shutdown
  12393. * DMA self test will enable WDMAC and we'll see (spurious)
  12394. * pending DMA on the PCI bus at that point.
  12395. */
  12396. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12397. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12398. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12399. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12400. }
  12401. err = tg3_test_dma(tp);
  12402. if (err) {
  12403. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12404. goto err_out_apeunmap;
  12405. }
  12406. /* flow control autonegotiation is default behavior */
  12407. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12408. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12409. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12410. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12411. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12412. for (i = 0; i < tp->irq_max; i++) {
  12413. struct tg3_napi *tnapi = &tp->napi[i];
  12414. tnapi->tp = tp;
  12415. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12416. tnapi->int_mbox = intmbx;
  12417. if (i < 4)
  12418. intmbx += 0x8;
  12419. else
  12420. intmbx += 0x4;
  12421. tnapi->consmbox = rcvmbx;
  12422. tnapi->prodmbox = sndmbx;
  12423. if (i)
  12424. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12425. else
  12426. tnapi->coal_now = HOSTCC_MODE_NOW;
  12427. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12428. break;
  12429. /*
  12430. * If we support MSIX, we'll be using RSS. If we're using
  12431. * RSS, the first vector only handles link interrupts and the
  12432. * remaining vectors handle rx and tx interrupts. Reuse the
  12433. * mailbox values for the next iteration. The values we setup
  12434. * above are still useful for the single vectored mode.
  12435. */
  12436. if (!i)
  12437. continue;
  12438. rcvmbx += 0x8;
  12439. if (sndmbx & 0x4)
  12440. sndmbx -= 0x4;
  12441. else
  12442. sndmbx += 0xc;
  12443. }
  12444. tg3_init_coal(tp);
  12445. pci_set_drvdata(pdev, dev);
  12446. err = register_netdev(dev);
  12447. if (err) {
  12448. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12449. goto err_out_apeunmap;
  12450. }
  12451. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12452. tp->board_part_number,
  12453. tp->pci_chip_rev_id,
  12454. tg3_bus_string(tp, str),
  12455. dev->dev_addr);
  12456. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12457. struct phy_device *phydev;
  12458. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12459. netdev_info(dev,
  12460. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12461. phydev->drv->name, dev_name(&phydev->dev));
  12462. } else {
  12463. char *ethtype;
  12464. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12465. ethtype = "10/100Base-TX";
  12466. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12467. ethtype = "1000Base-SX";
  12468. else
  12469. ethtype = "10/100/1000Base-T";
  12470. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12471. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12472. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12473. }
  12474. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12475. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12476. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12477. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12478. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12479. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12480. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12481. tp->dma_rwctrl,
  12482. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12483. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12484. return 0;
  12485. err_out_apeunmap:
  12486. if (tp->aperegs) {
  12487. iounmap(tp->aperegs);
  12488. tp->aperegs = NULL;
  12489. }
  12490. err_out_iounmap:
  12491. if (tp->regs) {
  12492. iounmap(tp->regs);
  12493. tp->regs = NULL;
  12494. }
  12495. err_out_free_dev:
  12496. free_netdev(dev);
  12497. err_out_free_res:
  12498. pci_release_regions(pdev);
  12499. err_out_disable_pdev:
  12500. pci_disable_device(pdev);
  12501. pci_set_drvdata(pdev, NULL);
  12502. return err;
  12503. }
  12504. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12505. {
  12506. struct net_device *dev = pci_get_drvdata(pdev);
  12507. if (dev) {
  12508. struct tg3 *tp = netdev_priv(dev);
  12509. if (tp->fw)
  12510. release_firmware(tp->fw);
  12511. flush_scheduled_work();
  12512. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12513. tg3_phy_fini(tp);
  12514. tg3_mdio_fini(tp);
  12515. }
  12516. unregister_netdev(dev);
  12517. if (tp->aperegs) {
  12518. iounmap(tp->aperegs);
  12519. tp->aperegs = NULL;
  12520. }
  12521. if (tp->regs) {
  12522. iounmap(tp->regs);
  12523. tp->regs = NULL;
  12524. }
  12525. free_netdev(dev);
  12526. pci_release_regions(pdev);
  12527. pci_disable_device(pdev);
  12528. pci_set_drvdata(pdev, NULL);
  12529. }
  12530. }
  12531. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12532. {
  12533. struct net_device *dev = pci_get_drvdata(pdev);
  12534. struct tg3 *tp = netdev_priv(dev);
  12535. pci_power_t target_state;
  12536. int err;
  12537. /* PCI register 4 needs to be saved whether netif_running() or not.
  12538. * MSI address and data need to be saved if using MSI and
  12539. * netif_running().
  12540. */
  12541. pci_save_state(pdev);
  12542. if (!netif_running(dev))
  12543. return 0;
  12544. flush_scheduled_work();
  12545. tg3_phy_stop(tp);
  12546. tg3_netif_stop(tp);
  12547. del_timer_sync(&tp->timer);
  12548. tg3_full_lock(tp, 1);
  12549. tg3_disable_ints(tp);
  12550. tg3_full_unlock(tp);
  12551. netif_device_detach(dev);
  12552. tg3_full_lock(tp, 0);
  12553. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12554. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12555. tg3_full_unlock(tp);
  12556. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12557. err = tg3_set_power_state(tp, target_state);
  12558. if (err) {
  12559. int err2;
  12560. tg3_full_lock(tp, 0);
  12561. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12562. err2 = tg3_restart_hw(tp, 1);
  12563. if (err2)
  12564. goto out;
  12565. tp->timer.expires = jiffies + tp->timer_offset;
  12566. add_timer(&tp->timer);
  12567. netif_device_attach(dev);
  12568. tg3_netif_start(tp);
  12569. out:
  12570. tg3_full_unlock(tp);
  12571. if (!err2)
  12572. tg3_phy_start(tp);
  12573. }
  12574. return err;
  12575. }
  12576. static int tg3_resume(struct pci_dev *pdev)
  12577. {
  12578. struct net_device *dev = pci_get_drvdata(pdev);
  12579. struct tg3 *tp = netdev_priv(dev);
  12580. int err;
  12581. pci_restore_state(tp->pdev);
  12582. if (!netif_running(dev))
  12583. return 0;
  12584. err = tg3_set_power_state(tp, PCI_D0);
  12585. if (err)
  12586. return err;
  12587. netif_device_attach(dev);
  12588. tg3_full_lock(tp, 0);
  12589. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12590. err = tg3_restart_hw(tp, 1);
  12591. if (err)
  12592. goto out;
  12593. tp->timer.expires = jiffies + tp->timer_offset;
  12594. add_timer(&tp->timer);
  12595. tg3_netif_start(tp);
  12596. out:
  12597. tg3_full_unlock(tp);
  12598. if (!err)
  12599. tg3_phy_start(tp);
  12600. return err;
  12601. }
  12602. static struct pci_driver tg3_driver = {
  12603. .name = DRV_MODULE_NAME,
  12604. .id_table = tg3_pci_tbl,
  12605. .probe = tg3_init_one,
  12606. .remove = __devexit_p(tg3_remove_one),
  12607. .suspend = tg3_suspend,
  12608. .resume = tg3_resume
  12609. };
  12610. static int __init tg3_init(void)
  12611. {
  12612. return pci_register_driver(&tg3_driver);
  12613. }
  12614. static void __exit tg3_cleanup(void)
  12615. {
  12616. pci_unregister_driver(&tg3_driver);
  12617. }
  12618. module_init(tg3_init);
  12619. module_exit(tg3_cleanup);