jme.h 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #ifndef __JME_H_INCLUDED__
  24. #define __JME_H_INCLUDED__
  25. #define DRV_NAME "jme"
  26. #define DRV_VERSION "1.0.6"
  27. #define PFX DRV_NAME ": "
  28. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  29. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  30. /*
  31. * Message related definitions
  32. */
  33. #define JME_DEF_MSG_ENABLE \
  34. (NETIF_MSG_PROBE | \
  35. NETIF_MSG_LINK | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR | \
  38. NETIF_MSG_HW)
  39. #ifdef TX_DEBUG
  40. #define tx_dbg(priv, fmt, args...) \
  41. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
  42. #else
  43. #define tx_dbg(priv, fmt, args...) \
  44. do { \
  45. if (0) \
  46. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
  47. } while (0)
  48. #endif
  49. /*
  50. * Extra PCI Configuration space interface
  51. */
  52. #define PCI_DCSR_MRRS 0x59
  53. #define PCI_DCSR_MRRS_MASK 0x70
  54. enum pci_dcsr_mrrs_vals {
  55. MRRS_128B = 0x00,
  56. MRRS_256B = 0x10,
  57. MRRS_512B = 0x20,
  58. MRRS_1024B = 0x30,
  59. MRRS_2048B = 0x40,
  60. MRRS_4096B = 0x50,
  61. };
  62. #define PCI_SPI 0xB0
  63. enum pci_spi_bits {
  64. SPI_EN = 0x10,
  65. SPI_MISO = 0x08,
  66. SPI_MOSI = 0x04,
  67. SPI_SCLK = 0x02,
  68. SPI_CS = 0x01,
  69. };
  70. struct jme_spi_op {
  71. void __user *uwbuf;
  72. void __user *urbuf;
  73. __u8 wn; /* Number of write actions */
  74. __u8 rn; /* Number of read actions */
  75. __u8 bitn; /* Number of bits per action */
  76. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  77. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  78. /* Internal use only */
  79. u8 *kwbuf;
  80. u8 *krbuf;
  81. u8 sr;
  82. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  83. };
  84. enum jme_spi_op_bits {
  85. SPI_MODE_CPHA = 0x01,
  86. SPI_MODE_CPOL = 0x02,
  87. SPI_MODE_DUP = 0x80,
  88. };
  89. #define HALF_US 500 /* 500 ns */
  90. #define JMESPIIOCTL SIOCDEVPRIVATE
  91. /*
  92. * Dynamic(adaptive)/Static PCC values
  93. */
  94. enum dynamic_pcc_values {
  95. PCC_OFF = 0,
  96. PCC_P1 = 1,
  97. PCC_P2 = 2,
  98. PCC_P3 = 3,
  99. PCC_OFF_TO = 0,
  100. PCC_P1_TO = 1,
  101. PCC_P2_TO = 64,
  102. PCC_P3_TO = 128,
  103. PCC_OFF_CNT = 0,
  104. PCC_P1_CNT = 1,
  105. PCC_P2_CNT = 16,
  106. PCC_P3_CNT = 32,
  107. };
  108. struct dynpcc_info {
  109. unsigned long last_bytes;
  110. unsigned long last_pkts;
  111. unsigned long intr_cnt;
  112. unsigned char cur;
  113. unsigned char attempt;
  114. unsigned char cnt;
  115. };
  116. #define PCC_INTERVAL_US 100000
  117. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  118. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  119. #define PCC_P2_THRESHOLD 800
  120. #define PCC_INTR_THRESHOLD 800
  121. #define PCC_TX_TO 1000
  122. #define PCC_TX_CNT 8
  123. /*
  124. * TX/RX Descriptors
  125. *
  126. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  127. */
  128. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  129. #define TX_DESC_SIZE 16
  130. #define TX_RING_NR 8
  131. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  132. struct txdesc {
  133. union {
  134. __u8 all[16];
  135. __le32 dw[4];
  136. struct {
  137. /* DW0 */
  138. __le16 vlan;
  139. __u8 rsv1;
  140. __u8 flags;
  141. /* DW1 */
  142. __le16 datalen;
  143. __le16 mss;
  144. /* DW2 */
  145. __le16 pktsize;
  146. __le16 rsv2;
  147. /* DW3 */
  148. __le32 bufaddr;
  149. } desc1;
  150. struct {
  151. /* DW0 */
  152. __le16 rsv1;
  153. __u8 rsv2;
  154. __u8 flags;
  155. /* DW1 */
  156. __le16 datalen;
  157. __le16 rsv3;
  158. /* DW2 */
  159. __le32 bufaddrh;
  160. /* DW3 */
  161. __le32 bufaddrl;
  162. } desc2;
  163. struct {
  164. /* DW0 */
  165. __u8 ehdrsz;
  166. __u8 rsv1;
  167. __u8 rsv2;
  168. __u8 flags;
  169. /* DW1 */
  170. __le16 trycnt;
  171. __le16 segcnt;
  172. /* DW2 */
  173. __le16 pktsz;
  174. __le16 rsv3;
  175. /* DW3 */
  176. __le32 bufaddrl;
  177. } descwb;
  178. };
  179. };
  180. enum jme_txdesc_flags_bits {
  181. TXFLAG_OWN = 0x80,
  182. TXFLAG_INT = 0x40,
  183. TXFLAG_64BIT = 0x20,
  184. TXFLAG_TCPCS = 0x10,
  185. TXFLAG_UDPCS = 0x08,
  186. TXFLAG_IPCS = 0x04,
  187. TXFLAG_LSEN = 0x02,
  188. TXFLAG_TAGON = 0x01,
  189. };
  190. #define TXDESC_MSS_SHIFT 2
  191. enum jme_txwbdesc_flags_bits {
  192. TXWBFLAG_OWN = 0x80,
  193. TXWBFLAG_INT = 0x40,
  194. TXWBFLAG_TMOUT = 0x20,
  195. TXWBFLAG_TRYOUT = 0x10,
  196. TXWBFLAG_COL = 0x08,
  197. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  198. TXWBFLAG_TRYOUT |
  199. TXWBFLAG_COL,
  200. };
  201. #define RX_DESC_SIZE 16
  202. #define RX_RING_NR 4
  203. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  204. #define RX_BUF_DMA_ALIGN 8
  205. #define RX_PREPAD_SIZE 10
  206. #define ETH_CRC_LEN 2
  207. #define RX_VLANHDR_LEN 2
  208. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  209. ETH_HLEN + \
  210. ETH_CRC_LEN + \
  211. RX_VLANHDR_LEN + \
  212. RX_BUF_DMA_ALIGN)
  213. struct rxdesc {
  214. union {
  215. __u8 all[16];
  216. __le32 dw[4];
  217. struct {
  218. /* DW0 */
  219. __le16 rsv2;
  220. __u8 rsv1;
  221. __u8 flags;
  222. /* DW1 */
  223. __le16 datalen;
  224. __le16 wbcpl;
  225. /* DW2 */
  226. __le32 bufaddrh;
  227. /* DW3 */
  228. __le32 bufaddrl;
  229. } desc1;
  230. struct {
  231. /* DW0 */
  232. __le16 vlan;
  233. __le16 flags;
  234. /* DW1 */
  235. __le16 framesize;
  236. __u8 errstat;
  237. __u8 desccnt;
  238. /* DW2 */
  239. __le32 rsshash;
  240. /* DW3 */
  241. __u8 hashfun;
  242. __u8 hashtype;
  243. __le16 resrv;
  244. } descwb;
  245. };
  246. };
  247. enum jme_rxdesc_flags_bits {
  248. RXFLAG_OWN = 0x80,
  249. RXFLAG_INT = 0x40,
  250. RXFLAG_64BIT = 0x20,
  251. };
  252. enum jme_rxwbdesc_flags_bits {
  253. RXWBFLAG_OWN = 0x8000,
  254. RXWBFLAG_INT = 0x4000,
  255. RXWBFLAG_MF = 0x2000,
  256. RXWBFLAG_64BIT = 0x2000,
  257. RXWBFLAG_TCPON = 0x1000,
  258. RXWBFLAG_UDPON = 0x0800,
  259. RXWBFLAG_IPCS = 0x0400,
  260. RXWBFLAG_TCPCS = 0x0200,
  261. RXWBFLAG_UDPCS = 0x0100,
  262. RXWBFLAG_TAGON = 0x0080,
  263. RXWBFLAG_IPV4 = 0x0040,
  264. RXWBFLAG_IPV6 = 0x0020,
  265. RXWBFLAG_PAUSE = 0x0010,
  266. RXWBFLAG_MAGIC = 0x0008,
  267. RXWBFLAG_WAKEUP = 0x0004,
  268. RXWBFLAG_DEST = 0x0003,
  269. RXWBFLAG_DEST_UNI = 0x0001,
  270. RXWBFLAG_DEST_MUL = 0x0002,
  271. RXWBFLAG_DEST_BRO = 0x0003,
  272. };
  273. enum jme_rxwbdesc_desccnt_mask {
  274. RXWBDCNT_WBCPL = 0x80,
  275. RXWBDCNT_DCNT = 0x7F,
  276. };
  277. enum jme_rxwbdesc_errstat_bits {
  278. RXWBERR_LIMIT = 0x80,
  279. RXWBERR_MIIER = 0x40,
  280. RXWBERR_NIBON = 0x20,
  281. RXWBERR_COLON = 0x10,
  282. RXWBERR_ABORT = 0x08,
  283. RXWBERR_SHORT = 0x04,
  284. RXWBERR_OVERUN = 0x02,
  285. RXWBERR_CRCERR = 0x01,
  286. RXWBERR_ALLERR = 0xFF,
  287. };
  288. /*
  289. * Buffer information corresponding to ring descriptors.
  290. */
  291. struct jme_buffer_info {
  292. struct sk_buff *skb;
  293. dma_addr_t mapping;
  294. int len;
  295. int nr_desc;
  296. unsigned long start_xmit;
  297. };
  298. /*
  299. * The structure holding buffer information and ring descriptors all together.
  300. */
  301. struct jme_ring {
  302. void *alloc; /* pointer to allocated memory */
  303. void *desc; /* pointer to ring memory */
  304. dma_addr_t dmaalloc; /* phys address of ring alloc */
  305. dma_addr_t dma; /* phys address for ring dma */
  306. /* Buffer information corresponding to each descriptor */
  307. struct jme_buffer_info *bufinf;
  308. int next_to_use;
  309. atomic_t next_to_clean;
  310. atomic_t nr_free;
  311. };
  312. #define NET_STAT(priv) (priv->dev->stats)
  313. #define NETDEV_GET_STATS(netdev, fun_ptr)
  314. #define DECLARE_NET_DEVICE_STATS
  315. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  316. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  317. netif_napi_add(dev, napis, pollfn, q);
  318. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  319. #define JME_NAPI_WEIGHT(w) int w
  320. #define JME_NAPI_WEIGHT_VAL(w) w
  321. #define JME_NAPI_WEIGHT_SET(w, r)
  322. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  323. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  324. #define JME_NAPI_DISABLE(priv) \
  325. if (!napi_disable_pending(&priv->napi)) \
  326. napi_disable(&priv->napi);
  327. #define JME_RX_SCHEDULE_PREP(priv) \
  328. napi_schedule_prep(&priv->napi)
  329. #define JME_RX_SCHEDULE(priv) \
  330. __napi_schedule(&priv->napi);
  331. /*
  332. * Jmac Adapter Private data
  333. */
  334. struct jme_adapter {
  335. struct pci_dev *pdev;
  336. struct net_device *dev;
  337. void __iomem *regs;
  338. struct mii_if_info mii_if;
  339. struct jme_ring rxring[RX_RING_NR];
  340. struct jme_ring txring[TX_RING_NR];
  341. spinlock_t phy_lock;
  342. spinlock_t macaddr_lock;
  343. spinlock_t rxmcs_lock;
  344. struct tasklet_struct rxempty_task;
  345. struct tasklet_struct rxclean_task;
  346. struct tasklet_struct txclean_task;
  347. struct tasklet_struct linkch_task;
  348. struct tasklet_struct pcc_task;
  349. unsigned long flags;
  350. u32 reg_txcs;
  351. u32 reg_txpfc;
  352. u32 reg_rxcs;
  353. u32 reg_rxmcs;
  354. u32 reg_ghc;
  355. u32 reg_pmcs;
  356. u32 phylink;
  357. u32 tx_ring_size;
  358. u32 tx_ring_mask;
  359. u32 tx_wake_threshold;
  360. u32 rx_ring_size;
  361. u32 rx_ring_mask;
  362. u8 mrrs;
  363. unsigned int fpgaver;
  364. unsigned int chiprev;
  365. u8 rev;
  366. u32 msg_enable;
  367. struct ethtool_cmd old_ecmd;
  368. unsigned int old_mtu;
  369. struct vlan_group *vlgrp;
  370. struct dynpcc_info dpi;
  371. atomic_t intr_sem;
  372. atomic_t link_changing;
  373. atomic_t tx_cleaning;
  374. atomic_t rx_cleaning;
  375. atomic_t rx_empty;
  376. int (*jme_rx)(struct sk_buff *skb);
  377. int (*jme_vlan_rx)(struct sk_buff *skb,
  378. struct vlan_group *grp,
  379. unsigned short vlan_tag);
  380. DECLARE_NAPI_STRUCT
  381. DECLARE_NET_DEVICE_STATS
  382. };
  383. enum jme_flags_bits {
  384. JME_FLAG_MSI = 1,
  385. JME_FLAG_SSET = 2,
  386. JME_FLAG_TXCSUM = 3,
  387. JME_FLAG_TSO = 4,
  388. JME_FLAG_POLL = 5,
  389. JME_FLAG_SHUTDOWN = 6,
  390. };
  391. #define TX_TIMEOUT (5 * HZ)
  392. #define JME_REG_LEN 0x500
  393. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  394. static inline struct jme_adapter*
  395. jme_napi_priv(struct napi_struct *napi)
  396. {
  397. struct jme_adapter *jme;
  398. jme = container_of(napi, struct jme_adapter, napi);
  399. return jme;
  400. }
  401. /*
  402. * MMaped I/O Resters
  403. */
  404. enum jme_iomap_offsets {
  405. JME_MAC = 0x0000,
  406. JME_PHY = 0x0400,
  407. JME_MISC = 0x0800,
  408. JME_RSS = 0x0C00,
  409. };
  410. enum jme_iomap_lens {
  411. JME_MAC_LEN = 0x80,
  412. JME_PHY_LEN = 0x58,
  413. JME_MISC_LEN = 0x98,
  414. JME_RSS_LEN = 0xFF,
  415. };
  416. enum jme_iomap_regs {
  417. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  418. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  419. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  420. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  421. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  422. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  423. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  424. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  425. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  426. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  427. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  428. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  429. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  430. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  431. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  432. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  433. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  434. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  435. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  436. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  437. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  438. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  439. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  440. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  441. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  442. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  443. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  444. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  445. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  446. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  447. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  448. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  449. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  450. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  451. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  452. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  453. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  454. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  455. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  456. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  457. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  458. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  459. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  460. };
  461. /*
  462. * TX Control/Status Bits
  463. */
  464. enum jme_txcs_bits {
  465. TXCS_QUEUE7S = 0x00008000,
  466. TXCS_QUEUE6S = 0x00004000,
  467. TXCS_QUEUE5S = 0x00002000,
  468. TXCS_QUEUE4S = 0x00001000,
  469. TXCS_QUEUE3S = 0x00000800,
  470. TXCS_QUEUE2S = 0x00000400,
  471. TXCS_QUEUE1S = 0x00000200,
  472. TXCS_QUEUE0S = 0x00000100,
  473. TXCS_FIFOTH = 0x000000C0,
  474. TXCS_DMASIZE = 0x00000030,
  475. TXCS_BURST = 0x00000004,
  476. TXCS_ENABLE = 0x00000001,
  477. };
  478. enum jme_txcs_value {
  479. TXCS_FIFOTH_16QW = 0x000000C0,
  480. TXCS_FIFOTH_12QW = 0x00000080,
  481. TXCS_FIFOTH_8QW = 0x00000040,
  482. TXCS_FIFOTH_4QW = 0x00000000,
  483. TXCS_DMASIZE_64B = 0x00000000,
  484. TXCS_DMASIZE_128B = 0x00000010,
  485. TXCS_DMASIZE_256B = 0x00000020,
  486. TXCS_DMASIZE_512B = 0x00000030,
  487. TXCS_SELECT_QUEUE0 = 0x00000000,
  488. TXCS_SELECT_QUEUE1 = 0x00010000,
  489. TXCS_SELECT_QUEUE2 = 0x00020000,
  490. TXCS_SELECT_QUEUE3 = 0x00030000,
  491. TXCS_SELECT_QUEUE4 = 0x00040000,
  492. TXCS_SELECT_QUEUE5 = 0x00050000,
  493. TXCS_SELECT_QUEUE6 = 0x00060000,
  494. TXCS_SELECT_QUEUE7 = 0x00070000,
  495. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  496. TXCS_BURST,
  497. };
  498. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  499. /*
  500. * TX MAC Control/Status Bits
  501. */
  502. enum jme_txmcs_bit_masks {
  503. TXMCS_IFG2 = 0xC0000000,
  504. TXMCS_IFG1 = 0x30000000,
  505. TXMCS_TTHOLD = 0x00000300,
  506. TXMCS_FBURST = 0x00000080,
  507. TXMCS_CARRIEREXT = 0x00000040,
  508. TXMCS_DEFER = 0x00000020,
  509. TXMCS_BACKOFF = 0x00000010,
  510. TXMCS_CARRIERSENSE = 0x00000008,
  511. TXMCS_COLLISION = 0x00000004,
  512. TXMCS_CRC = 0x00000002,
  513. TXMCS_PADDING = 0x00000001,
  514. };
  515. enum jme_txmcs_values {
  516. TXMCS_IFG2_6_4 = 0x00000000,
  517. TXMCS_IFG2_8_5 = 0x40000000,
  518. TXMCS_IFG2_10_6 = 0x80000000,
  519. TXMCS_IFG2_12_7 = 0xC0000000,
  520. TXMCS_IFG1_8_4 = 0x00000000,
  521. TXMCS_IFG1_12_6 = 0x10000000,
  522. TXMCS_IFG1_16_8 = 0x20000000,
  523. TXMCS_IFG1_20_10 = 0x30000000,
  524. TXMCS_TTHOLD_1_8 = 0x00000000,
  525. TXMCS_TTHOLD_1_4 = 0x00000100,
  526. TXMCS_TTHOLD_1_2 = 0x00000200,
  527. TXMCS_TTHOLD_FULL = 0x00000300,
  528. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  529. TXMCS_IFG1_16_8 |
  530. TXMCS_TTHOLD_FULL |
  531. TXMCS_DEFER |
  532. TXMCS_CRC |
  533. TXMCS_PADDING,
  534. };
  535. enum jme_txpfc_bits_masks {
  536. TXPFC_VLAN_TAG = 0xFFFF0000,
  537. TXPFC_VLAN_EN = 0x00008000,
  538. TXPFC_PF_EN = 0x00000001,
  539. };
  540. enum jme_txtrhd_bits_masks {
  541. TXTRHD_TXPEN = 0x80000000,
  542. TXTRHD_TXP = 0x7FFFFF00,
  543. TXTRHD_TXREN = 0x00000080,
  544. TXTRHD_TXRL = 0x0000007F,
  545. };
  546. enum jme_txtrhd_shifts {
  547. TXTRHD_TXP_SHIFT = 8,
  548. TXTRHD_TXRL_SHIFT = 0,
  549. };
  550. /*
  551. * RX Control/Status Bits
  552. */
  553. enum jme_rxcs_bit_masks {
  554. /* FIFO full threshold for transmitting Tx Pause Packet */
  555. RXCS_FIFOTHTP = 0x30000000,
  556. /* FIFO threshold for processing next packet */
  557. RXCS_FIFOTHNP = 0x0C000000,
  558. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  559. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  560. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  561. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  562. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  563. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  564. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  565. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  566. RXCS_QST = 0x00000004, /* Receive queue start */
  567. RXCS_SUSPEND = 0x00000002,
  568. RXCS_ENABLE = 0x00000001,
  569. };
  570. enum jme_rxcs_values {
  571. RXCS_FIFOTHTP_16T = 0x00000000,
  572. RXCS_FIFOTHTP_32T = 0x10000000,
  573. RXCS_FIFOTHTP_64T = 0x20000000,
  574. RXCS_FIFOTHTP_128T = 0x30000000,
  575. RXCS_FIFOTHNP_16QW = 0x00000000,
  576. RXCS_FIFOTHNP_32QW = 0x04000000,
  577. RXCS_FIFOTHNP_64QW = 0x08000000,
  578. RXCS_FIFOTHNP_128QW = 0x0C000000,
  579. RXCS_DMAREQSZ_16B = 0x00000000,
  580. RXCS_DMAREQSZ_32B = 0x01000000,
  581. RXCS_DMAREQSZ_64B = 0x02000000,
  582. RXCS_DMAREQSZ_128B = 0x03000000,
  583. RXCS_QUEUESEL_Q0 = 0x00000000,
  584. RXCS_QUEUESEL_Q1 = 0x00010000,
  585. RXCS_QUEUESEL_Q2 = 0x00020000,
  586. RXCS_QUEUESEL_Q3 = 0x00030000,
  587. RXCS_RETRYGAP_256ns = 0x00000000,
  588. RXCS_RETRYGAP_512ns = 0x00001000,
  589. RXCS_RETRYGAP_1024ns = 0x00002000,
  590. RXCS_RETRYGAP_2048ns = 0x00003000,
  591. RXCS_RETRYGAP_4096ns = 0x00004000,
  592. RXCS_RETRYGAP_8192ns = 0x00005000,
  593. RXCS_RETRYGAP_16384ns = 0x00006000,
  594. RXCS_RETRYGAP_32768ns = 0x00007000,
  595. RXCS_RETRYCNT_0 = 0x00000000,
  596. RXCS_RETRYCNT_4 = 0x00000100,
  597. RXCS_RETRYCNT_8 = 0x00000200,
  598. RXCS_RETRYCNT_12 = 0x00000300,
  599. RXCS_RETRYCNT_16 = 0x00000400,
  600. RXCS_RETRYCNT_20 = 0x00000500,
  601. RXCS_RETRYCNT_24 = 0x00000600,
  602. RXCS_RETRYCNT_28 = 0x00000700,
  603. RXCS_RETRYCNT_32 = 0x00000800,
  604. RXCS_RETRYCNT_36 = 0x00000900,
  605. RXCS_RETRYCNT_40 = 0x00000A00,
  606. RXCS_RETRYCNT_44 = 0x00000B00,
  607. RXCS_RETRYCNT_48 = 0x00000C00,
  608. RXCS_RETRYCNT_52 = 0x00000D00,
  609. RXCS_RETRYCNT_56 = 0x00000E00,
  610. RXCS_RETRYCNT_60 = 0x00000F00,
  611. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  612. RXCS_FIFOTHNP_128QW |
  613. RXCS_DMAREQSZ_128B |
  614. RXCS_RETRYGAP_256ns |
  615. RXCS_RETRYCNT_32,
  616. };
  617. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  618. /*
  619. * RX MAC Control/Status Bits
  620. */
  621. enum jme_rxmcs_bits {
  622. RXMCS_ALLFRAME = 0x00000800,
  623. RXMCS_BRDFRAME = 0x00000400,
  624. RXMCS_MULFRAME = 0x00000200,
  625. RXMCS_UNIFRAME = 0x00000100,
  626. RXMCS_ALLMULFRAME = 0x00000080,
  627. RXMCS_MULFILTERED = 0x00000040,
  628. RXMCS_RXCOLLDEC = 0x00000020,
  629. RXMCS_FLOWCTRL = 0x00000008,
  630. RXMCS_VTAGRM = 0x00000004,
  631. RXMCS_PREPAD = 0x00000002,
  632. RXMCS_CHECKSUM = 0x00000001,
  633. RXMCS_DEFAULT = RXMCS_VTAGRM |
  634. RXMCS_PREPAD |
  635. RXMCS_FLOWCTRL |
  636. RXMCS_CHECKSUM,
  637. };
  638. /*
  639. * Wakeup Frame setup interface registers
  640. */
  641. #define WAKEUP_FRAME_NR 8
  642. #define WAKEUP_FRAME_MASK_DWNR 4
  643. enum jme_wfoi_bit_masks {
  644. WFOI_MASK_SEL = 0x00000070,
  645. WFOI_CRC_SEL = 0x00000008,
  646. WFOI_FRAME_SEL = 0x00000007,
  647. };
  648. enum jme_wfoi_shifts {
  649. WFOI_MASK_SHIFT = 4,
  650. };
  651. /*
  652. * SMI Related definitions
  653. */
  654. enum jme_smi_bit_mask {
  655. SMI_DATA_MASK = 0xFFFF0000,
  656. SMI_REG_ADDR_MASK = 0x0000F800,
  657. SMI_PHY_ADDR_MASK = 0x000007C0,
  658. SMI_OP_WRITE = 0x00000020,
  659. /* Set to 1, after req done it'll be cleared to 0 */
  660. SMI_OP_REQ = 0x00000010,
  661. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  662. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  663. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  664. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  665. };
  666. enum jme_smi_bit_shift {
  667. SMI_DATA_SHIFT = 16,
  668. SMI_REG_ADDR_SHIFT = 11,
  669. SMI_PHY_ADDR_SHIFT = 6,
  670. };
  671. static inline u32 smi_reg_addr(int x)
  672. {
  673. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  674. }
  675. static inline u32 smi_phy_addr(int x)
  676. {
  677. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  678. }
  679. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  680. #define JME_PHY_REG_NR 32
  681. /*
  682. * Global Host Control
  683. */
  684. enum jme_ghc_bit_mask {
  685. GHC_SWRST = 0x40000000,
  686. GHC_DPX = 0x00000040,
  687. GHC_SPEED = 0x00000030,
  688. GHC_LINK_POLL = 0x00000001,
  689. };
  690. enum jme_ghc_speed_val {
  691. GHC_SPEED_10M = 0x00000010,
  692. GHC_SPEED_100M = 0x00000020,
  693. GHC_SPEED_1000M = 0x00000030,
  694. };
  695. enum jme_ghc_to_clk {
  696. GHC_TO_CLK_OFF = 0x00000000,
  697. GHC_TO_CLK_GPHY = 0x00400000,
  698. GHC_TO_CLK_PCIE = 0x00800000,
  699. GHC_TO_CLK_INVALID = 0x00C00000,
  700. };
  701. enum jme_ghc_txmac_clk {
  702. GHC_TXMAC_CLK_OFF = 0x00000000,
  703. GHC_TXMAC_CLK_GPHY = 0x00100000,
  704. GHC_TXMAC_CLK_PCIE = 0x00200000,
  705. GHC_TXMAC_CLK_INVALID = 0x00300000,
  706. };
  707. /*
  708. * Power management control and status register
  709. */
  710. enum jme_pmcs_bit_masks {
  711. PMCS_WF7DET = 0x80000000,
  712. PMCS_WF6DET = 0x40000000,
  713. PMCS_WF5DET = 0x20000000,
  714. PMCS_WF4DET = 0x10000000,
  715. PMCS_WF3DET = 0x08000000,
  716. PMCS_WF2DET = 0x04000000,
  717. PMCS_WF1DET = 0x02000000,
  718. PMCS_WF0DET = 0x01000000,
  719. PMCS_LFDET = 0x00040000,
  720. PMCS_LRDET = 0x00020000,
  721. PMCS_MFDET = 0x00010000,
  722. PMCS_WF7EN = 0x00008000,
  723. PMCS_WF6EN = 0x00004000,
  724. PMCS_WF5EN = 0x00002000,
  725. PMCS_WF4EN = 0x00001000,
  726. PMCS_WF3EN = 0x00000800,
  727. PMCS_WF2EN = 0x00000400,
  728. PMCS_WF1EN = 0x00000200,
  729. PMCS_WF0EN = 0x00000100,
  730. PMCS_LFEN = 0x00000004,
  731. PMCS_LREN = 0x00000002,
  732. PMCS_MFEN = 0x00000001,
  733. };
  734. /*
  735. * Giga PHY Status Registers
  736. */
  737. enum jme_phy_link_bit_mask {
  738. PHY_LINK_SPEED_MASK = 0x0000C000,
  739. PHY_LINK_DUPLEX = 0x00002000,
  740. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  741. PHY_LINK_UP = 0x00000400,
  742. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  743. PHY_LINK_MDI_STAT = 0x00000040,
  744. };
  745. enum jme_phy_link_speed_val {
  746. PHY_LINK_SPEED_10M = 0x00000000,
  747. PHY_LINK_SPEED_100M = 0x00004000,
  748. PHY_LINK_SPEED_1000M = 0x00008000,
  749. };
  750. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  751. /*
  752. * SMB Control and Status
  753. */
  754. enum jme_smbcsr_bit_mask {
  755. SMBCSR_CNACK = 0x00020000,
  756. SMBCSR_RELOAD = 0x00010000,
  757. SMBCSR_EEPROMD = 0x00000020,
  758. SMBCSR_INITDONE = 0x00000010,
  759. SMBCSR_BUSY = 0x0000000F,
  760. };
  761. enum jme_smbintf_bit_mask {
  762. SMBINTF_HWDATR = 0xFF000000,
  763. SMBINTF_HWDATW = 0x00FF0000,
  764. SMBINTF_HWADDR = 0x0000FF00,
  765. SMBINTF_HWRWN = 0x00000020,
  766. SMBINTF_HWCMD = 0x00000010,
  767. SMBINTF_FASTM = 0x00000008,
  768. SMBINTF_GPIOSCL = 0x00000004,
  769. SMBINTF_GPIOSDA = 0x00000002,
  770. SMBINTF_GPIOEN = 0x00000001,
  771. };
  772. enum jme_smbintf_vals {
  773. SMBINTF_HWRWN_READ = 0x00000020,
  774. SMBINTF_HWRWN_WRITE = 0x00000000,
  775. };
  776. enum jme_smbintf_shifts {
  777. SMBINTF_HWDATR_SHIFT = 24,
  778. SMBINTF_HWDATW_SHIFT = 16,
  779. SMBINTF_HWADDR_SHIFT = 8,
  780. };
  781. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  782. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  783. #define JME_SMB_LEN 256
  784. #define JME_EEPROM_MAGIC 0x250
  785. /*
  786. * Timer Control/Status Register
  787. */
  788. enum jme_tmcsr_bit_masks {
  789. TMCSR_SWIT = 0x80000000,
  790. TMCSR_EN = 0x01000000,
  791. TMCSR_CNT = 0x00FFFFFF,
  792. };
  793. /*
  794. * General Purpose REG-0
  795. */
  796. enum jme_gpreg0_masks {
  797. GPREG0_DISSH = 0xFF000000,
  798. GPREG0_PCIRLMT = 0x00300000,
  799. GPREG0_PCCNOMUTCLR = 0x00040000,
  800. GPREG0_LNKINTPOLL = 0x00001000,
  801. GPREG0_PCCTMR = 0x00000300,
  802. GPREG0_PHYADDR = 0x0000001F,
  803. };
  804. enum jme_gpreg0_vals {
  805. GPREG0_DISSH_DW7 = 0x80000000,
  806. GPREG0_DISSH_DW6 = 0x40000000,
  807. GPREG0_DISSH_DW5 = 0x20000000,
  808. GPREG0_DISSH_DW4 = 0x10000000,
  809. GPREG0_DISSH_DW3 = 0x08000000,
  810. GPREG0_DISSH_DW2 = 0x04000000,
  811. GPREG0_DISSH_DW1 = 0x02000000,
  812. GPREG0_DISSH_DW0 = 0x01000000,
  813. GPREG0_DISSH_ALL = 0xFF000000,
  814. GPREG0_PCIRLMT_8 = 0x00000000,
  815. GPREG0_PCIRLMT_6 = 0x00100000,
  816. GPREG0_PCIRLMT_5 = 0x00200000,
  817. GPREG0_PCIRLMT_4 = 0x00300000,
  818. GPREG0_PCCTMR_16ns = 0x00000000,
  819. GPREG0_PCCTMR_256ns = 0x00000100,
  820. GPREG0_PCCTMR_1us = 0x00000200,
  821. GPREG0_PCCTMR_1ms = 0x00000300,
  822. GPREG0_PHYADDR_1 = 0x00000001,
  823. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  824. GPREG0_PCCTMR_1us |
  825. GPREG0_PHYADDR_1,
  826. };
  827. /*
  828. * General Purpose REG-1
  829. * Note: All theses bits defined here are for
  830. * Chip mode revision 0x11 only
  831. */
  832. enum jme_gpreg1_masks {
  833. GPREG1_INTRDELAYUNIT = 0x00000018,
  834. GPREG1_INTRDELAYENABLE = 0x00000007,
  835. };
  836. enum jme_gpreg1_vals {
  837. GPREG1_RSSPATCH = 0x00000040,
  838. GPREG1_HALFMODEPATCH = 0x00000020,
  839. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  840. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  841. GPREG1_INTDLYUNIT_1US = 0x00000010,
  842. GPREG1_INTDLYUNIT_16US = 0x00000018,
  843. GPREG1_INTDLYEN_1U = 0x00000001,
  844. GPREG1_INTDLYEN_2U = 0x00000002,
  845. GPREG1_INTDLYEN_3U = 0x00000003,
  846. GPREG1_INTDLYEN_4U = 0x00000004,
  847. GPREG1_INTDLYEN_5U = 0x00000005,
  848. GPREG1_INTDLYEN_6U = 0x00000006,
  849. GPREG1_INTDLYEN_7U = 0x00000007,
  850. GPREG1_DEFAULT = 0x00000000,
  851. };
  852. /*
  853. * Interrupt Status Bits
  854. */
  855. enum jme_interrupt_bits {
  856. INTR_SWINTR = 0x80000000,
  857. INTR_TMINTR = 0x40000000,
  858. INTR_LINKCH = 0x20000000,
  859. INTR_PAUSERCV = 0x10000000,
  860. INTR_MAGICRCV = 0x08000000,
  861. INTR_WAKERCV = 0x04000000,
  862. INTR_PCCRX0TO = 0x02000000,
  863. INTR_PCCRX1TO = 0x01000000,
  864. INTR_PCCRX2TO = 0x00800000,
  865. INTR_PCCRX3TO = 0x00400000,
  866. INTR_PCCTXTO = 0x00200000,
  867. INTR_PCCRX0 = 0x00100000,
  868. INTR_PCCRX1 = 0x00080000,
  869. INTR_PCCRX2 = 0x00040000,
  870. INTR_PCCRX3 = 0x00020000,
  871. INTR_PCCTX = 0x00010000,
  872. INTR_RX3EMP = 0x00008000,
  873. INTR_RX2EMP = 0x00004000,
  874. INTR_RX1EMP = 0x00002000,
  875. INTR_RX0EMP = 0x00001000,
  876. INTR_RX3 = 0x00000800,
  877. INTR_RX2 = 0x00000400,
  878. INTR_RX1 = 0x00000200,
  879. INTR_RX0 = 0x00000100,
  880. INTR_TX7 = 0x00000080,
  881. INTR_TX6 = 0x00000040,
  882. INTR_TX5 = 0x00000020,
  883. INTR_TX4 = 0x00000010,
  884. INTR_TX3 = 0x00000008,
  885. INTR_TX2 = 0x00000004,
  886. INTR_TX1 = 0x00000002,
  887. INTR_TX0 = 0x00000001,
  888. };
  889. static const u32 INTR_ENABLE = INTR_SWINTR |
  890. INTR_TMINTR |
  891. INTR_LINKCH |
  892. INTR_PCCRX0TO |
  893. INTR_PCCRX0 |
  894. INTR_PCCTXTO |
  895. INTR_PCCTX |
  896. INTR_RX0EMP;
  897. /*
  898. * PCC Control Registers
  899. */
  900. enum jme_pccrx_masks {
  901. PCCRXTO_MASK = 0xFFFF0000,
  902. PCCRX_MASK = 0x0000FF00,
  903. };
  904. enum jme_pcctx_masks {
  905. PCCTXTO_MASK = 0xFFFF0000,
  906. PCCTX_MASK = 0x0000FF00,
  907. PCCTX_QS_MASK = 0x000000FF,
  908. };
  909. enum jme_pccrx_shifts {
  910. PCCRXTO_SHIFT = 16,
  911. PCCRX_SHIFT = 8,
  912. };
  913. enum jme_pcctx_shifts {
  914. PCCTXTO_SHIFT = 16,
  915. PCCTX_SHIFT = 8,
  916. };
  917. enum jme_pcctx_bits {
  918. PCCTXQ0_EN = 0x00000001,
  919. PCCTXQ1_EN = 0x00000002,
  920. PCCTXQ2_EN = 0x00000004,
  921. PCCTXQ3_EN = 0x00000008,
  922. PCCTXQ4_EN = 0x00000010,
  923. PCCTXQ5_EN = 0x00000020,
  924. PCCTXQ6_EN = 0x00000040,
  925. PCCTXQ7_EN = 0x00000080,
  926. };
  927. /*
  928. * Chip Mode Register
  929. */
  930. enum jme_chipmode_bit_masks {
  931. CM_FPGAVER_MASK = 0xFFFF0000,
  932. CM_CHIPREV_MASK = 0x0000FF00,
  933. CM_CHIPMODE_MASK = 0x0000000F,
  934. };
  935. enum jme_chipmode_shifts {
  936. CM_FPGAVER_SHIFT = 16,
  937. CM_CHIPREV_SHIFT = 8,
  938. };
  939. /*
  940. * Aggressive Power Mode Control
  941. */
  942. enum jme_apmc_bits {
  943. JME_APMC_PCIE_SD_EN = 0x40000000,
  944. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  945. JME_APMC_EPIEN = 0x04000000,
  946. JME_APMC_EPIEN_CTRL = 0x03000000,
  947. };
  948. enum jme_apmc_values {
  949. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  950. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  951. };
  952. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  953. #ifdef REG_DEBUG
  954. static char *MAC_REG_NAME[] = {
  955. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  956. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  957. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  958. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  959. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  960. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  961. "JME_PMCS"};
  962. static char *PE_REG_NAME[] = {
  963. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  964. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  965. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  966. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  967. "JME_SMBCSR", "JME_SMBINTF"};
  968. static char *MISC_REG_NAME[] = {
  969. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  970. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  971. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  972. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  973. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  974. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  975. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  976. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  977. "JME_PCCSRX0"};
  978. static inline void reg_dbg(const struct jme_adapter *jme,
  979. const char *msg, u32 val, u32 reg)
  980. {
  981. const char *regname;
  982. switch (reg & 0xF00) {
  983. case 0x000:
  984. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  985. break;
  986. case 0x400:
  987. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  988. break;
  989. case 0x800:
  990. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  991. break;
  992. default:
  993. regname = PE_REG_NAME[0];
  994. }
  995. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  996. msg, val, regname);
  997. }
  998. #else
  999. static inline void reg_dbg(const struct jme_adapter *jme,
  1000. const char *msg, u32 val, u32 reg) {}
  1001. #endif
  1002. /*
  1003. * Read/Write MMaped I/O Registers
  1004. */
  1005. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1006. {
  1007. return readl(jme->regs + reg);
  1008. }
  1009. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1010. {
  1011. reg_dbg(jme, "REG WRITE", val, reg);
  1012. writel(val, jme->regs + reg);
  1013. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1014. }
  1015. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1016. {
  1017. /*
  1018. * Read after write should cause flush
  1019. */
  1020. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1021. writel(val, jme->regs + reg);
  1022. readl(jme->regs + reg);
  1023. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1024. }
  1025. /*
  1026. * PHY Regs
  1027. */
  1028. enum jme_phy_reg17_bit_masks {
  1029. PREG17_SPEED = 0xC000,
  1030. PREG17_DUPLEX = 0x2000,
  1031. PREG17_SPDRSV = 0x0800,
  1032. PREG17_LNKUP = 0x0400,
  1033. PREG17_MDI = 0x0040,
  1034. };
  1035. enum jme_phy_reg17_vals {
  1036. PREG17_SPEED_10M = 0x0000,
  1037. PREG17_SPEED_100M = 0x4000,
  1038. PREG17_SPEED_1000M = 0x8000,
  1039. };
  1040. #define BMSR_ANCOMP 0x0020
  1041. /*
  1042. * Workaround
  1043. */
  1044. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  1045. {
  1046. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1047. }
  1048. /*
  1049. * Function prototypes
  1050. */
  1051. static int jme_set_settings(struct net_device *netdev,
  1052. struct ethtool_cmd *ecmd);
  1053. static void jme_set_multi(struct net_device *netdev);
  1054. #endif