jme.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/pci.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/mii.h>
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/in.h>
  35. #include <linux/ip.h>
  36. #include <linux/ipv6.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/slab.h>
  41. #include <net/ip6_checksum.h>
  42. #include "jme.h"
  43. static int force_pseudohp = -1;
  44. static int no_pseudohp = -1;
  45. static int no_extplug = -1;
  46. module_param(force_pseudohp, int, 0);
  47. MODULE_PARM_DESC(force_pseudohp,
  48. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  49. module_param(no_pseudohp, int, 0);
  50. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  51. module_param(no_extplug, int, 0);
  52. MODULE_PARM_DESC(no_extplug,
  53. "Do not use external plug signal for pseudo hot-plug.");
  54. static int
  55. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  56. {
  57. struct jme_adapter *jme = netdev_priv(netdev);
  58. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  59. read_again:
  60. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  61. smi_phy_addr(phy) |
  62. smi_reg_addr(reg));
  63. wmb();
  64. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  65. udelay(20);
  66. val = jread32(jme, JME_SMI);
  67. if ((val & SMI_OP_REQ) == 0)
  68. break;
  69. }
  70. if (i == 0) {
  71. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  72. return 0;
  73. }
  74. if (again--)
  75. goto read_again;
  76. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  77. }
  78. static void
  79. jme_mdio_write(struct net_device *netdev,
  80. int phy, int reg, int val)
  81. {
  82. struct jme_adapter *jme = netdev_priv(netdev);
  83. int i;
  84. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  85. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  86. smi_phy_addr(phy) | smi_reg_addr(reg));
  87. wmb();
  88. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  89. udelay(20);
  90. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  91. break;
  92. }
  93. if (i == 0)
  94. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  95. }
  96. static inline void
  97. jme_reset_phy_processor(struct jme_adapter *jme)
  98. {
  99. u32 val;
  100. jme_mdio_write(jme->dev,
  101. jme->mii_if.phy_id,
  102. MII_ADVERTISE, ADVERTISE_ALL |
  103. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  104. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  105. jme_mdio_write(jme->dev,
  106. jme->mii_if.phy_id,
  107. MII_CTRL1000,
  108. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  109. val = jme_mdio_read(jme->dev,
  110. jme->mii_if.phy_id,
  111. MII_BMCR);
  112. jme_mdio_write(jme->dev,
  113. jme->mii_if.phy_id,
  114. MII_BMCR, val | BMCR_RESET);
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. pr_err("eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static u32
  282. jme_linkstat_from_phy(struct jme_adapter *jme)
  283. {
  284. u32 phylink, bmsr;
  285. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  286. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  287. if (bmsr & BMSR_ANCOMP)
  288. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  289. return phylink;
  290. }
  291. static inline void
  292. jme_set_phyfifoa(struct jme_adapter *jme)
  293. {
  294. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  295. }
  296. static inline void
  297. jme_set_phyfifob(struct jme_adapter *jme)
  298. {
  299. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  300. }
  301. static int
  302. jme_check_link(struct net_device *netdev, int testonly)
  303. {
  304. struct jme_adapter *jme = netdev_priv(netdev);
  305. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  306. char linkmsg[64];
  307. int rc = 0;
  308. linkmsg[0] = '\0';
  309. if (jme->fpgaver)
  310. phylink = jme_linkstat_from_phy(jme);
  311. else
  312. phylink = jread32(jme, JME_PHY_LINK);
  313. if (phylink & PHY_LINK_UP) {
  314. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  315. /*
  316. * If we did not enable AN
  317. * Speed/Duplex Info should be obtained from SMI
  318. */
  319. phylink = PHY_LINK_UP;
  320. bmcr = jme_mdio_read(jme->dev,
  321. jme->mii_if.phy_id,
  322. MII_BMCR);
  323. phylink |= ((bmcr & BMCR_SPEED1000) &&
  324. (bmcr & BMCR_SPEED100) == 0) ?
  325. PHY_LINK_SPEED_1000M :
  326. (bmcr & BMCR_SPEED100) ?
  327. PHY_LINK_SPEED_100M :
  328. PHY_LINK_SPEED_10M;
  329. phylink |= (bmcr & BMCR_FULLDPLX) ?
  330. PHY_LINK_DUPLEX : 0;
  331. strcat(linkmsg, "Forced: ");
  332. } else {
  333. /*
  334. * Keep polling for speed/duplex resolve complete
  335. */
  336. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  337. --cnt) {
  338. udelay(1);
  339. if (jme->fpgaver)
  340. phylink = jme_linkstat_from_phy(jme);
  341. else
  342. phylink = jread32(jme, JME_PHY_LINK);
  343. }
  344. if (!cnt)
  345. pr_err("Waiting speed resolve timeout\n");
  346. strcat(linkmsg, "ANed: ");
  347. }
  348. if (jme->phylink == phylink) {
  349. rc = 1;
  350. goto out;
  351. }
  352. if (testonly)
  353. goto out;
  354. jme->phylink = phylink;
  355. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  356. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  357. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  358. switch (phylink & PHY_LINK_SPEED_MASK) {
  359. case PHY_LINK_SPEED_10M:
  360. ghc |= GHC_SPEED_10M |
  361. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  362. strcat(linkmsg, "10 Mbps, ");
  363. break;
  364. case PHY_LINK_SPEED_100M:
  365. ghc |= GHC_SPEED_100M |
  366. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  367. strcat(linkmsg, "100 Mbps, ");
  368. break;
  369. case PHY_LINK_SPEED_1000M:
  370. ghc |= GHC_SPEED_1000M |
  371. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  372. strcat(linkmsg, "1000 Mbps, ");
  373. break;
  374. default:
  375. break;
  376. }
  377. if (phylink & PHY_LINK_DUPLEX) {
  378. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  379. ghc |= GHC_DPX;
  380. } else {
  381. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  382. TXMCS_BACKOFF |
  383. TXMCS_CARRIERSENSE |
  384. TXMCS_COLLISION);
  385. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  386. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  387. TXTRHD_TXREN |
  388. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  389. }
  390. gpreg1 = GPREG1_DEFAULT;
  391. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  392. if (!(phylink & PHY_LINK_DUPLEX))
  393. gpreg1 |= GPREG1_HALFMODEPATCH;
  394. switch (phylink & PHY_LINK_SPEED_MASK) {
  395. case PHY_LINK_SPEED_10M:
  396. jme_set_phyfifoa(jme);
  397. gpreg1 |= GPREG1_RSSPATCH;
  398. break;
  399. case PHY_LINK_SPEED_100M:
  400. jme_set_phyfifob(jme);
  401. gpreg1 |= GPREG1_RSSPATCH;
  402. break;
  403. case PHY_LINK_SPEED_1000M:
  404. jme_set_phyfifoa(jme);
  405. break;
  406. default:
  407. break;
  408. }
  409. }
  410. jwrite32(jme, JME_GPREG1, gpreg1);
  411. jwrite32(jme, JME_GHC, ghc);
  412. jme->reg_ghc = ghc;
  413. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  414. "Full-Duplex, " :
  415. "Half-Duplex, ");
  416. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  417. "MDI-X" :
  418. "MDI");
  419. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  420. netif_carrier_on(netdev);
  421. } else {
  422. if (testonly)
  423. goto out;
  424. netif_info(jme, link, jme->dev, "Link is down\n");
  425. jme->phylink = 0;
  426. netif_carrier_off(netdev);
  427. }
  428. out:
  429. return rc;
  430. }
  431. static int
  432. jme_setup_tx_resources(struct jme_adapter *jme)
  433. {
  434. struct jme_ring *txring = &(jme->txring[0]);
  435. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  436. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  437. &(txring->dmaalloc),
  438. GFP_ATOMIC);
  439. if (!txring->alloc)
  440. goto err_set_null;
  441. /*
  442. * 16 Bytes align
  443. */
  444. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  445. RING_DESC_ALIGN);
  446. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  447. txring->next_to_use = 0;
  448. atomic_set(&txring->next_to_clean, 0);
  449. atomic_set(&txring->nr_free, jme->tx_ring_size);
  450. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  451. jme->tx_ring_size, GFP_ATOMIC);
  452. if (unlikely(!(txring->bufinf)))
  453. goto err_free_txring;
  454. /*
  455. * Initialize Transmit Descriptors
  456. */
  457. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  458. memset(txring->bufinf, 0,
  459. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  460. return 0;
  461. err_free_txring:
  462. dma_free_coherent(&(jme->pdev->dev),
  463. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  464. txring->alloc,
  465. txring->dmaalloc);
  466. err_set_null:
  467. txring->desc = NULL;
  468. txring->dmaalloc = 0;
  469. txring->dma = 0;
  470. txring->bufinf = NULL;
  471. return -ENOMEM;
  472. }
  473. static void
  474. jme_free_tx_resources(struct jme_adapter *jme)
  475. {
  476. int i;
  477. struct jme_ring *txring = &(jme->txring[0]);
  478. struct jme_buffer_info *txbi;
  479. if (txring->alloc) {
  480. if (txring->bufinf) {
  481. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  482. txbi = txring->bufinf + i;
  483. if (txbi->skb) {
  484. dev_kfree_skb(txbi->skb);
  485. txbi->skb = NULL;
  486. }
  487. txbi->mapping = 0;
  488. txbi->len = 0;
  489. txbi->nr_desc = 0;
  490. txbi->start_xmit = 0;
  491. }
  492. kfree(txring->bufinf);
  493. }
  494. dma_free_coherent(&(jme->pdev->dev),
  495. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  496. txring->alloc,
  497. txring->dmaalloc);
  498. txring->alloc = NULL;
  499. txring->desc = NULL;
  500. txring->dmaalloc = 0;
  501. txring->dma = 0;
  502. txring->bufinf = NULL;
  503. }
  504. txring->next_to_use = 0;
  505. atomic_set(&txring->next_to_clean, 0);
  506. atomic_set(&txring->nr_free, 0);
  507. }
  508. static inline void
  509. jme_enable_tx_engine(struct jme_adapter *jme)
  510. {
  511. /*
  512. * Select Queue 0
  513. */
  514. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  515. wmb();
  516. /*
  517. * Setup TX Queue 0 DMA Bass Address
  518. */
  519. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  520. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  521. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  522. /*
  523. * Setup TX Descptor Count
  524. */
  525. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  526. /*
  527. * Enable TX Engine
  528. */
  529. wmb();
  530. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  531. TXCS_SELECT_QUEUE0 |
  532. TXCS_ENABLE);
  533. }
  534. static inline void
  535. jme_restart_tx_engine(struct jme_adapter *jme)
  536. {
  537. /*
  538. * Restart TX Engine
  539. */
  540. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  541. TXCS_SELECT_QUEUE0 |
  542. TXCS_ENABLE);
  543. }
  544. static inline void
  545. jme_disable_tx_engine(struct jme_adapter *jme)
  546. {
  547. int i;
  548. u32 val;
  549. /*
  550. * Disable TX Engine
  551. */
  552. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  553. wmb();
  554. val = jread32(jme, JME_TXCS);
  555. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  556. mdelay(1);
  557. val = jread32(jme, JME_TXCS);
  558. rmb();
  559. }
  560. if (!i)
  561. pr_err("Disable TX engine timeout\n");
  562. }
  563. static void
  564. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  565. {
  566. struct jme_ring *rxring = &(jme->rxring[0]);
  567. register struct rxdesc *rxdesc = rxring->desc;
  568. struct jme_buffer_info *rxbi = rxring->bufinf;
  569. rxdesc += i;
  570. rxbi += i;
  571. rxdesc->dw[0] = 0;
  572. rxdesc->dw[1] = 0;
  573. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  574. rxdesc->desc1.bufaddrl = cpu_to_le32(
  575. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  576. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  577. if (jme->dev->features & NETIF_F_HIGHDMA)
  578. rxdesc->desc1.flags = RXFLAG_64BIT;
  579. wmb();
  580. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  581. }
  582. static int
  583. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  584. {
  585. struct jme_ring *rxring = &(jme->rxring[0]);
  586. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  587. struct sk_buff *skb;
  588. skb = netdev_alloc_skb(jme->dev,
  589. jme->dev->mtu + RX_EXTRA_LEN);
  590. if (unlikely(!skb))
  591. return -ENOMEM;
  592. rxbi->skb = skb;
  593. rxbi->len = skb_tailroom(skb);
  594. rxbi->mapping = pci_map_page(jme->pdev,
  595. virt_to_page(skb->data),
  596. offset_in_page(skb->data),
  597. rxbi->len,
  598. PCI_DMA_FROMDEVICE);
  599. return 0;
  600. }
  601. static void
  602. jme_free_rx_buf(struct jme_adapter *jme, int i)
  603. {
  604. struct jme_ring *rxring = &(jme->rxring[0]);
  605. struct jme_buffer_info *rxbi = rxring->bufinf;
  606. rxbi += i;
  607. if (rxbi->skb) {
  608. pci_unmap_page(jme->pdev,
  609. rxbi->mapping,
  610. rxbi->len,
  611. PCI_DMA_FROMDEVICE);
  612. dev_kfree_skb(rxbi->skb);
  613. rxbi->skb = NULL;
  614. rxbi->mapping = 0;
  615. rxbi->len = 0;
  616. }
  617. }
  618. static void
  619. jme_free_rx_resources(struct jme_adapter *jme)
  620. {
  621. int i;
  622. struct jme_ring *rxring = &(jme->rxring[0]);
  623. if (rxring->alloc) {
  624. if (rxring->bufinf) {
  625. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  626. jme_free_rx_buf(jme, i);
  627. kfree(rxring->bufinf);
  628. }
  629. dma_free_coherent(&(jme->pdev->dev),
  630. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  631. rxring->alloc,
  632. rxring->dmaalloc);
  633. rxring->alloc = NULL;
  634. rxring->desc = NULL;
  635. rxring->dmaalloc = 0;
  636. rxring->dma = 0;
  637. rxring->bufinf = NULL;
  638. }
  639. rxring->next_to_use = 0;
  640. atomic_set(&rxring->next_to_clean, 0);
  641. }
  642. static int
  643. jme_setup_rx_resources(struct jme_adapter *jme)
  644. {
  645. int i;
  646. struct jme_ring *rxring = &(jme->rxring[0]);
  647. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  648. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  649. &(rxring->dmaalloc),
  650. GFP_ATOMIC);
  651. if (!rxring->alloc)
  652. goto err_set_null;
  653. /*
  654. * 16 Bytes align
  655. */
  656. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  657. RING_DESC_ALIGN);
  658. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  659. rxring->next_to_use = 0;
  660. atomic_set(&rxring->next_to_clean, 0);
  661. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  662. jme->rx_ring_size, GFP_ATOMIC);
  663. if (unlikely(!(rxring->bufinf)))
  664. goto err_free_rxring;
  665. /*
  666. * Initiallize Receive Descriptors
  667. */
  668. memset(rxring->bufinf, 0,
  669. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  670. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  671. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  672. jme_free_rx_resources(jme);
  673. return -ENOMEM;
  674. }
  675. jme_set_clean_rxdesc(jme, i);
  676. }
  677. return 0;
  678. err_free_rxring:
  679. dma_free_coherent(&(jme->pdev->dev),
  680. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  681. rxring->alloc,
  682. rxring->dmaalloc);
  683. err_set_null:
  684. rxring->desc = NULL;
  685. rxring->dmaalloc = 0;
  686. rxring->dma = 0;
  687. rxring->bufinf = NULL;
  688. return -ENOMEM;
  689. }
  690. static inline void
  691. jme_enable_rx_engine(struct jme_adapter *jme)
  692. {
  693. /*
  694. * Select Queue 0
  695. */
  696. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  697. RXCS_QUEUESEL_Q0);
  698. wmb();
  699. /*
  700. * Setup RX DMA Bass Address
  701. */
  702. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  703. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  704. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  705. /*
  706. * Setup RX Descriptor Count
  707. */
  708. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  709. /*
  710. * Setup Unicast Filter
  711. */
  712. jme_set_multi(jme->dev);
  713. /*
  714. * Enable RX Engine
  715. */
  716. wmb();
  717. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  718. RXCS_QUEUESEL_Q0 |
  719. RXCS_ENABLE |
  720. RXCS_QST);
  721. }
  722. static inline void
  723. jme_restart_rx_engine(struct jme_adapter *jme)
  724. {
  725. /*
  726. * Start RX Engine
  727. */
  728. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  729. RXCS_QUEUESEL_Q0 |
  730. RXCS_ENABLE |
  731. RXCS_QST);
  732. }
  733. static inline void
  734. jme_disable_rx_engine(struct jme_adapter *jme)
  735. {
  736. int i;
  737. u32 val;
  738. /*
  739. * Disable RX Engine
  740. */
  741. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  742. wmb();
  743. val = jread32(jme, JME_RXCS);
  744. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  745. mdelay(1);
  746. val = jread32(jme, JME_RXCS);
  747. rmb();
  748. }
  749. if (!i)
  750. pr_err("Disable RX engine timeout\n");
  751. }
  752. static int
  753. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  754. {
  755. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  756. return false;
  757. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  758. == RXWBFLAG_TCPON)) {
  759. if (flags & RXWBFLAG_IPV4)
  760. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  761. return false;
  762. }
  763. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  764. == RXWBFLAG_UDPON)) {
  765. if (flags & RXWBFLAG_IPV4)
  766. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  767. return false;
  768. }
  769. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  770. == RXWBFLAG_IPV4)) {
  771. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  772. return false;
  773. }
  774. return true;
  775. }
  776. static void
  777. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  778. {
  779. struct jme_ring *rxring = &(jme->rxring[0]);
  780. struct rxdesc *rxdesc = rxring->desc;
  781. struct jme_buffer_info *rxbi = rxring->bufinf;
  782. struct sk_buff *skb;
  783. int framesize;
  784. rxdesc += idx;
  785. rxbi += idx;
  786. skb = rxbi->skb;
  787. pci_dma_sync_single_for_cpu(jme->pdev,
  788. rxbi->mapping,
  789. rxbi->len,
  790. PCI_DMA_FROMDEVICE);
  791. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  792. pci_dma_sync_single_for_device(jme->pdev,
  793. rxbi->mapping,
  794. rxbi->len,
  795. PCI_DMA_FROMDEVICE);
  796. ++(NET_STAT(jme).rx_dropped);
  797. } else {
  798. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  799. - RX_PREPAD_SIZE;
  800. skb_reserve(skb, RX_PREPAD_SIZE);
  801. skb_put(skb, framesize);
  802. skb->protocol = eth_type_trans(skb, jme->dev);
  803. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  804. skb->ip_summed = CHECKSUM_UNNECESSARY;
  805. else
  806. skb_checksum_none_assert(skb);
  807. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  808. if (jme->vlgrp) {
  809. jme->jme_vlan_rx(skb, jme->vlgrp,
  810. le16_to_cpu(rxdesc->descwb.vlan));
  811. NET_STAT(jme).rx_bytes += 4;
  812. } else {
  813. dev_kfree_skb(skb);
  814. }
  815. } else {
  816. jme->jme_rx(skb);
  817. }
  818. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  819. cpu_to_le16(RXWBFLAG_DEST_MUL))
  820. ++(NET_STAT(jme).multicast);
  821. NET_STAT(jme).rx_bytes += framesize;
  822. ++(NET_STAT(jme).rx_packets);
  823. }
  824. jme_set_clean_rxdesc(jme, idx);
  825. }
  826. static int
  827. jme_process_receive(struct jme_adapter *jme, int limit)
  828. {
  829. struct jme_ring *rxring = &(jme->rxring[0]);
  830. struct rxdesc *rxdesc = rxring->desc;
  831. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  832. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  833. goto out_inc;
  834. if (unlikely(atomic_read(&jme->link_changing) != 1))
  835. goto out_inc;
  836. if (unlikely(!netif_carrier_ok(jme->dev)))
  837. goto out_inc;
  838. i = atomic_read(&rxring->next_to_clean);
  839. while (limit > 0) {
  840. rxdesc = rxring->desc;
  841. rxdesc += i;
  842. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  843. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  844. goto out;
  845. --limit;
  846. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  847. if (unlikely(desccnt > 1 ||
  848. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  849. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  850. ++(NET_STAT(jme).rx_crc_errors);
  851. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  852. ++(NET_STAT(jme).rx_fifo_errors);
  853. else
  854. ++(NET_STAT(jme).rx_errors);
  855. if (desccnt > 1)
  856. limit -= desccnt - 1;
  857. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  858. jme_set_clean_rxdesc(jme, j);
  859. j = (j + 1) & (mask);
  860. }
  861. } else {
  862. jme_alloc_and_feed_skb(jme, i);
  863. }
  864. i = (i + desccnt) & (mask);
  865. }
  866. out:
  867. atomic_set(&rxring->next_to_clean, i);
  868. out_inc:
  869. atomic_inc(&jme->rx_cleaning);
  870. return limit > 0 ? limit : 0;
  871. }
  872. static void
  873. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  874. {
  875. if (likely(atmp == dpi->cur)) {
  876. dpi->cnt = 0;
  877. return;
  878. }
  879. if (dpi->attempt == atmp) {
  880. ++(dpi->cnt);
  881. } else {
  882. dpi->attempt = atmp;
  883. dpi->cnt = 0;
  884. }
  885. }
  886. static void
  887. jme_dynamic_pcc(struct jme_adapter *jme)
  888. {
  889. register struct dynpcc_info *dpi = &(jme->dpi);
  890. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  891. jme_attempt_pcc(dpi, PCC_P3);
  892. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  893. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  894. jme_attempt_pcc(dpi, PCC_P2);
  895. else
  896. jme_attempt_pcc(dpi, PCC_P1);
  897. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  898. if (dpi->attempt < dpi->cur)
  899. tasklet_schedule(&jme->rxclean_task);
  900. jme_set_rx_pcc(jme, dpi->attempt);
  901. dpi->cur = dpi->attempt;
  902. dpi->cnt = 0;
  903. }
  904. }
  905. static void
  906. jme_start_pcc_timer(struct jme_adapter *jme)
  907. {
  908. struct dynpcc_info *dpi = &(jme->dpi);
  909. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  910. dpi->last_pkts = NET_STAT(jme).rx_packets;
  911. dpi->intr_cnt = 0;
  912. jwrite32(jme, JME_TMCSR,
  913. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  914. }
  915. static inline void
  916. jme_stop_pcc_timer(struct jme_adapter *jme)
  917. {
  918. jwrite32(jme, JME_TMCSR, 0);
  919. }
  920. static void
  921. jme_shutdown_nic(struct jme_adapter *jme)
  922. {
  923. u32 phylink;
  924. phylink = jme_linkstat_from_phy(jme);
  925. if (!(phylink & PHY_LINK_UP)) {
  926. /*
  927. * Disable all interrupt before issue timer
  928. */
  929. jme_stop_irq(jme);
  930. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  931. }
  932. }
  933. static void
  934. jme_pcc_tasklet(unsigned long arg)
  935. {
  936. struct jme_adapter *jme = (struct jme_adapter *)arg;
  937. struct net_device *netdev = jme->dev;
  938. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  939. jme_shutdown_nic(jme);
  940. return;
  941. }
  942. if (unlikely(!netif_carrier_ok(netdev) ||
  943. (atomic_read(&jme->link_changing) != 1)
  944. )) {
  945. jme_stop_pcc_timer(jme);
  946. return;
  947. }
  948. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  949. jme_dynamic_pcc(jme);
  950. jme_start_pcc_timer(jme);
  951. }
  952. static inline void
  953. jme_polling_mode(struct jme_adapter *jme)
  954. {
  955. jme_set_rx_pcc(jme, PCC_OFF);
  956. }
  957. static inline void
  958. jme_interrupt_mode(struct jme_adapter *jme)
  959. {
  960. jme_set_rx_pcc(jme, PCC_P1);
  961. }
  962. static inline int
  963. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  964. {
  965. u32 apmc;
  966. apmc = jread32(jme, JME_APMC);
  967. return apmc & JME_APMC_PSEUDO_HP_EN;
  968. }
  969. static void
  970. jme_start_shutdown_timer(struct jme_adapter *jme)
  971. {
  972. u32 apmc;
  973. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  974. apmc &= ~JME_APMC_EPIEN_CTRL;
  975. if (!no_extplug) {
  976. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  977. wmb();
  978. }
  979. jwrite32f(jme, JME_APMC, apmc);
  980. jwrite32f(jme, JME_TIMER2, 0);
  981. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  982. jwrite32(jme, JME_TMCSR,
  983. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  984. }
  985. static void
  986. jme_stop_shutdown_timer(struct jme_adapter *jme)
  987. {
  988. u32 apmc;
  989. jwrite32f(jme, JME_TMCSR, 0);
  990. jwrite32f(jme, JME_TIMER2, 0);
  991. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  992. apmc = jread32(jme, JME_APMC);
  993. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  994. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  995. wmb();
  996. jwrite32f(jme, JME_APMC, apmc);
  997. }
  998. static void
  999. jme_link_change_tasklet(unsigned long arg)
  1000. {
  1001. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1002. struct net_device *netdev = jme->dev;
  1003. int rc;
  1004. while (!atomic_dec_and_test(&jme->link_changing)) {
  1005. atomic_inc(&jme->link_changing);
  1006. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1007. while (atomic_read(&jme->link_changing) != 1)
  1008. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1009. }
  1010. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1011. goto out;
  1012. jme->old_mtu = netdev->mtu;
  1013. netif_stop_queue(netdev);
  1014. if (jme_pseudo_hotplug_enabled(jme))
  1015. jme_stop_shutdown_timer(jme);
  1016. jme_stop_pcc_timer(jme);
  1017. tasklet_disable(&jme->txclean_task);
  1018. tasklet_disable(&jme->rxclean_task);
  1019. tasklet_disable(&jme->rxempty_task);
  1020. if (netif_carrier_ok(netdev)) {
  1021. jme_reset_ghc_speed(jme);
  1022. jme_disable_rx_engine(jme);
  1023. jme_disable_tx_engine(jme);
  1024. jme_reset_mac_processor(jme);
  1025. jme_free_rx_resources(jme);
  1026. jme_free_tx_resources(jme);
  1027. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1028. jme_polling_mode(jme);
  1029. netif_carrier_off(netdev);
  1030. }
  1031. jme_check_link(netdev, 0);
  1032. if (netif_carrier_ok(netdev)) {
  1033. rc = jme_setup_rx_resources(jme);
  1034. if (rc) {
  1035. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1036. goto out_enable_tasklet;
  1037. }
  1038. rc = jme_setup_tx_resources(jme);
  1039. if (rc) {
  1040. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1041. goto err_out_free_rx_resources;
  1042. }
  1043. jme_enable_rx_engine(jme);
  1044. jme_enable_tx_engine(jme);
  1045. netif_start_queue(netdev);
  1046. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1047. jme_interrupt_mode(jme);
  1048. jme_start_pcc_timer(jme);
  1049. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1050. jme_start_shutdown_timer(jme);
  1051. }
  1052. goto out_enable_tasklet;
  1053. err_out_free_rx_resources:
  1054. jme_free_rx_resources(jme);
  1055. out_enable_tasklet:
  1056. tasklet_enable(&jme->txclean_task);
  1057. tasklet_hi_enable(&jme->rxclean_task);
  1058. tasklet_hi_enable(&jme->rxempty_task);
  1059. out:
  1060. atomic_inc(&jme->link_changing);
  1061. }
  1062. static void
  1063. jme_rx_clean_tasklet(unsigned long arg)
  1064. {
  1065. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1066. struct dynpcc_info *dpi = &(jme->dpi);
  1067. jme_process_receive(jme, jme->rx_ring_size);
  1068. ++(dpi->intr_cnt);
  1069. }
  1070. static int
  1071. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1072. {
  1073. struct jme_adapter *jme = jme_napi_priv(holder);
  1074. int rest;
  1075. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1076. while (atomic_read(&jme->rx_empty) > 0) {
  1077. atomic_dec(&jme->rx_empty);
  1078. ++(NET_STAT(jme).rx_dropped);
  1079. jme_restart_rx_engine(jme);
  1080. }
  1081. atomic_inc(&jme->rx_empty);
  1082. if (rest) {
  1083. JME_RX_COMPLETE(netdev, holder);
  1084. jme_interrupt_mode(jme);
  1085. }
  1086. JME_NAPI_WEIGHT_SET(budget, rest);
  1087. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1088. }
  1089. static void
  1090. jme_rx_empty_tasklet(unsigned long arg)
  1091. {
  1092. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1093. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1094. return;
  1095. if (unlikely(!netif_carrier_ok(jme->dev)))
  1096. return;
  1097. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1098. jme_rx_clean_tasklet(arg);
  1099. while (atomic_read(&jme->rx_empty) > 0) {
  1100. atomic_dec(&jme->rx_empty);
  1101. ++(NET_STAT(jme).rx_dropped);
  1102. jme_restart_rx_engine(jme);
  1103. }
  1104. atomic_inc(&jme->rx_empty);
  1105. }
  1106. static void
  1107. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1108. {
  1109. struct jme_ring *txring = &(jme->txring[0]);
  1110. smp_wmb();
  1111. if (unlikely(netif_queue_stopped(jme->dev) &&
  1112. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1113. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1114. netif_wake_queue(jme->dev);
  1115. }
  1116. }
  1117. static void
  1118. jme_tx_clean_tasklet(unsigned long arg)
  1119. {
  1120. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1121. struct jme_ring *txring = &(jme->txring[0]);
  1122. struct txdesc *txdesc = txring->desc;
  1123. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1124. int i, j, cnt = 0, max, err, mask;
  1125. tx_dbg(jme, "Into txclean\n");
  1126. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1127. goto out;
  1128. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1129. goto out;
  1130. if (unlikely(!netif_carrier_ok(jme->dev)))
  1131. goto out;
  1132. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1133. mask = jme->tx_ring_mask;
  1134. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1135. ctxbi = txbi + i;
  1136. if (likely(ctxbi->skb &&
  1137. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1138. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1139. i, ctxbi->nr_desc, jiffies);
  1140. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1141. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1142. ttxbi = txbi + ((i + j) & (mask));
  1143. txdesc[(i + j) & (mask)].dw[0] = 0;
  1144. pci_unmap_page(jme->pdev,
  1145. ttxbi->mapping,
  1146. ttxbi->len,
  1147. PCI_DMA_TODEVICE);
  1148. ttxbi->mapping = 0;
  1149. ttxbi->len = 0;
  1150. }
  1151. dev_kfree_skb(ctxbi->skb);
  1152. cnt += ctxbi->nr_desc;
  1153. if (unlikely(err)) {
  1154. ++(NET_STAT(jme).tx_carrier_errors);
  1155. } else {
  1156. ++(NET_STAT(jme).tx_packets);
  1157. NET_STAT(jme).tx_bytes += ctxbi->len;
  1158. }
  1159. ctxbi->skb = NULL;
  1160. ctxbi->len = 0;
  1161. ctxbi->start_xmit = 0;
  1162. } else {
  1163. break;
  1164. }
  1165. i = (i + ctxbi->nr_desc) & mask;
  1166. ctxbi->nr_desc = 0;
  1167. }
  1168. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1169. atomic_set(&txring->next_to_clean, i);
  1170. atomic_add(cnt, &txring->nr_free);
  1171. jme_wake_queue_if_stopped(jme);
  1172. out:
  1173. atomic_inc(&jme->tx_cleaning);
  1174. }
  1175. static void
  1176. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1177. {
  1178. /*
  1179. * Disable interrupt
  1180. */
  1181. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1182. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1183. /*
  1184. * Link change event is critical
  1185. * all other events are ignored
  1186. */
  1187. jwrite32(jme, JME_IEVE, intrstat);
  1188. tasklet_schedule(&jme->linkch_task);
  1189. goto out_reenable;
  1190. }
  1191. if (intrstat & INTR_TMINTR) {
  1192. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1193. tasklet_schedule(&jme->pcc_task);
  1194. }
  1195. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1196. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1197. tasklet_schedule(&jme->txclean_task);
  1198. }
  1199. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1200. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1201. INTR_PCCRX0 |
  1202. INTR_RX0EMP)) |
  1203. INTR_RX0);
  1204. }
  1205. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1206. if (intrstat & INTR_RX0EMP)
  1207. atomic_inc(&jme->rx_empty);
  1208. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1209. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1210. jme_polling_mode(jme);
  1211. JME_RX_SCHEDULE(jme);
  1212. }
  1213. }
  1214. } else {
  1215. if (intrstat & INTR_RX0EMP) {
  1216. atomic_inc(&jme->rx_empty);
  1217. tasklet_hi_schedule(&jme->rxempty_task);
  1218. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1219. tasklet_hi_schedule(&jme->rxclean_task);
  1220. }
  1221. }
  1222. out_reenable:
  1223. /*
  1224. * Re-enable interrupt
  1225. */
  1226. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1227. }
  1228. static irqreturn_t
  1229. jme_intr(int irq, void *dev_id)
  1230. {
  1231. struct net_device *netdev = dev_id;
  1232. struct jme_adapter *jme = netdev_priv(netdev);
  1233. u32 intrstat;
  1234. intrstat = jread32(jme, JME_IEVE);
  1235. /*
  1236. * Check if it's really an interrupt for us
  1237. */
  1238. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1239. return IRQ_NONE;
  1240. /*
  1241. * Check if the device still exist
  1242. */
  1243. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1244. return IRQ_NONE;
  1245. jme_intr_msi(jme, intrstat);
  1246. return IRQ_HANDLED;
  1247. }
  1248. static irqreturn_t
  1249. jme_msi(int irq, void *dev_id)
  1250. {
  1251. struct net_device *netdev = dev_id;
  1252. struct jme_adapter *jme = netdev_priv(netdev);
  1253. u32 intrstat;
  1254. intrstat = jread32(jme, JME_IEVE);
  1255. jme_intr_msi(jme, intrstat);
  1256. return IRQ_HANDLED;
  1257. }
  1258. static void
  1259. jme_reset_link(struct jme_adapter *jme)
  1260. {
  1261. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1262. }
  1263. static void
  1264. jme_restart_an(struct jme_adapter *jme)
  1265. {
  1266. u32 bmcr;
  1267. spin_lock_bh(&jme->phy_lock);
  1268. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1269. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1270. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1271. spin_unlock_bh(&jme->phy_lock);
  1272. }
  1273. static int
  1274. jme_request_irq(struct jme_adapter *jme)
  1275. {
  1276. int rc;
  1277. struct net_device *netdev = jme->dev;
  1278. irq_handler_t handler = jme_intr;
  1279. int irq_flags = IRQF_SHARED;
  1280. if (!pci_enable_msi(jme->pdev)) {
  1281. set_bit(JME_FLAG_MSI, &jme->flags);
  1282. handler = jme_msi;
  1283. irq_flags = 0;
  1284. }
  1285. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1286. netdev);
  1287. if (rc) {
  1288. netdev_err(netdev,
  1289. "Unable to request %s interrupt (return: %d)\n",
  1290. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1291. rc);
  1292. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1293. pci_disable_msi(jme->pdev);
  1294. clear_bit(JME_FLAG_MSI, &jme->flags);
  1295. }
  1296. } else {
  1297. netdev->irq = jme->pdev->irq;
  1298. }
  1299. return rc;
  1300. }
  1301. static void
  1302. jme_free_irq(struct jme_adapter *jme)
  1303. {
  1304. free_irq(jme->pdev->irq, jme->dev);
  1305. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1306. pci_disable_msi(jme->pdev);
  1307. clear_bit(JME_FLAG_MSI, &jme->flags);
  1308. jme->dev->irq = jme->pdev->irq;
  1309. }
  1310. }
  1311. static int
  1312. jme_open(struct net_device *netdev)
  1313. {
  1314. struct jme_adapter *jme = netdev_priv(netdev);
  1315. int rc;
  1316. jme_clear_pm(jme);
  1317. JME_NAPI_ENABLE(jme);
  1318. tasklet_enable(&jme->linkch_task);
  1319. tasklet_enable(&jme->txclean_task);
  1320. tasklet_hi_enable(&jme->rxclean_task);
  1321. tasklet_hi_enable(&jme->rxempty_task);
  1322. rc = jme_request_irq(jme);
  1323. if (rc)
  1324. goto err_out;
  1325. jme_start_irq(jme);
  1326. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1327. jme_set_settings(netdev, &jme->old_ecmd);
  1328. else
  1329. jme_reset_phy_processor(jme);
  1330. jme_reset_link(jme);
  1331. return 0;
  1332. err_out:
  1333. netif_stop_queue(netdev);
  1334. netif_carrier_off(netdev);
  1335. return rc;
  1336. }
  1337. #ifdef CONFIG_PM
  1338. static void
  1339. jme_set_100m_half(struct jme_adapter *jme)
  1340. {
  1341. u32 bmcr, tmp;
  1342. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1343. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1344. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1345. tmp |= BMCR_SPEED100;
  1346. if (bmcr != tmp)
  1347. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1348. if (jme->fpgaver)
  1349. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1350. else
  1351. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1352. }
  1353. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1354. static void
  1355. jme_wait_link(struct jme_adapter *jme)
  1356. {
  1357. u32 phylink, to = JME_WAIT_LINK_TIME;
  1358. mdelay(1000);
  1359. phylink = jme_linkstat_from_phy(jme);
  1360. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1361. mdelay(10);
  1362. phylink = jme_linkstat_from_phy(jme);
  1363. }
  1364. }
  1365. #endif
  1366. static inline void
  1367. jme_phy_off(struct jme_adapter *jme)
  1368. {
  1369. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1370. }
  1371. static int
  1372. jme_close(struct net_device *netdev)
  1373. {
  1374. struct jme_adapter *jme = netdev_priv(netdev);
  1375. netif_stop_queue(netdev);
  1376. netif_carrier_off(netdev);
  1377. jme_stop_irq(jme);
  1378. jme_free_irq(jme);
  1379. JME_NAPI_DISABLE(jme);
  1380. tasklet_disable(&jme->linkch_task);
  1381. tasklet_disable(&jme->txclean_task);
  1382. tasklet_disable(&jme->rxclean_task);
  1383. tasklet_disable(&jme->rxempty_task);
  1384. jme_reset_ghc_speed(jme);
  1385. jme_disable_rx_engine(jme);
  1386. jme_disable_tx_engine(jme);
  1387. jme_reset_mac_processor(jme);
  1388. jme_free_rx_resources(jme);
  1389. jme_free_tx_resources(jme);
  1390. jme->phylink = 0;
  1391. jme_phy_off(jme);
  1392. return 0;
  1393. }
  1394. static int
  1395. jme_alloc_txdesc(struct jme_adapter *jme,
  1396. struct sk_buff *skb)
  1397. {
  1398. struct jme_ring *txring = &(jme->txring[0]);
  1399. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1400. idx = txring->next_to_use;
  1401. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1402. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1403. return -1;
  1404. atomic_sub(nr_alloc, &txring->nr_free);
  1405. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1406. return idx;
  1407. }
  1408. static void
  1409. jme_fill_tx_map(struct pci_dev *pdev,
  1410. struct txdesc *txdesc,
  1411. struct jme_buffer_info *txbi,
  1412. struct page *page,
  1413. u32 page_offset,
  1414. u32 len,
  1415. u8 hidma)
  1416. {
  1417. dma_addr_t dmaaddr;
  1418. dmaaddr = pci_map_page(pdev,
  1419. page,
  1420. page_offset,
  1421. len,
  1422. PCI_DMA_TODEVICE);
  1423. pci_dma_sync_single_for_device(pdev,
  1424. dmaaddr,
  1425. len,
  1426. PCI_DMA_TODEVICE);
  1427. txdesc->dw[0] = 0;
  1428. txdesc->dw[1] = 0;
  1429. txdesc->desc2.flags = TXFLAG_OWN;
  1430. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1431. txdesc->desc2.datalen = cpu_to_le16(len);
  1432. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1433. txdesc->desc2.bufaddrl = cpu_to_le32(
  1434. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1435. txbi->mapping = dmaaddr;
  1436. txbi->len = len;
  1437. }
  1438. static void
  1439. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1440. {
  1441. struct jme_ring *txring = &(jme->txring[0]);
  1442. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1443. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1444. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1445. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1446. int mask = jme->tx_ring_mask;
  1447. struct skb_frag_struct *frag;
  1448. u32 len;
  1449. for (i = 0 ; i < nr_frags ; ++i) {
  1450. frag = &skb_shinfo(skb)->frags[i];
  1451. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1452. ctxbi = txbi + ((idx + i + 2) & (mask));
  1453. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1454. frag->page_offset, frag->size, hidma);
  1455. }
  1456. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1457. ctxdesc = txdesc + ((idx + 1) & (mask));
  1458. ctxbi = txbi + ((idx + 1) & (mask));
  1459. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1460. offset_in_page(skb->data), len, hidma);
  1461. }
  1462. static int
  1463. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1464. {
  1465. if (unlikely(skb_shinfo(skb)->gso_size &&
  1466. skb_header_cloned(skb) &&
  1467. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1468. dev_kfree_skb(skb);
  1469. return -1;
  1470. }
  1471. return 0;
  1472. }
  1473. static int
  1474. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1475. {
  1476. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1477. if (*mss) {
  1478. *flags |= TXFLAG_LSEN;
  1479. if (skb->protocol == htons(ETH_P_IP)) {
  1480. struct iphdr *iph = ip_hdr(skb);
  1481. iph->check = 0;
  1482. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1483. iph->daddr, 0,
  1484. IPPROTO_TCP,
  1485. 0);
  1486. } else {
  1487. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1488. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1489. &ip6h->daddr, 0,
  1490. IPPROTO_TCP,
  1491. 0);
  1492. }
  1493. return 0;
  1494. }
  1495. return 1;
  1496. }
  1497. static void
  1498. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1499. {
  1500. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1501. u8 ip_proto;
  1502. switch (skb->protocol) {
  1503. case htons(ETH_P_IP):
  1504. ip_proto = ip_hdr(skb)->protocol;
  1505. break;
  1506. case htons(ETH_P_IPV6):
  1507. ip_proto = ipv6_hdr(skb)->nexthdr;
  1508. break;
  1509. default:
  1510. ip_proto = 0;
  1511. break;
  1512. }
  1513. switch (ip_proto) {
  1514. case IPPROTO_TCP:
  1515. *flags |= TXFLAG_TCPCS;
  1516. break;
  1517. case IPPROTO_UDP:
  1518. *flags |= TXFLAG_UDPCS;
  1519. break;
  1520. default:
  1521. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1522. break;
  1523. }
  1524. }
  1525. }
  1526. static inline void
  1527. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1528. {
  1529. if (vlan_tx_tag_present(skb)) {
  1530. *flags |= TXFLAG_TAGON;
  1531. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1532. }
  1533. }
  1534. static int
  1535. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1536. {
  1537. struct jme_ring *txring = &(jme->txring[0]);
  1538. struct txdesc *txdesc;
  1539. struct jme_buffer_info *txbi;
  1540. u8 flags;
  1541. txdesc = (struct txdesc *)txring->desc + idx;
  1542. txbi = txring->bufinf + idx;
  1543. txdesc->dw[0] = 0;
  1544. txdesc->dw[1] = 0;
  1545. txdesc->dw[2] = 0;
  1546. txdesc->dw[3] = 0;
  1547. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1548. /*
  1549. * Set OWN bit at final.
  1550. * When kernel transmit faster than NIC.
  1551. * And NIC trying to send this descriptor before we tell
  1552. * it to start sending this TX queue.
  1553. * Other fields are already filled correctly.
  1554. */
  1555. wmb();
  1556. flags = TXFLAG_OWN | TXFLAG_INT;
  1557. /*
  1558. * Set checksum flags while not tso
  1559. */
  1560. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1561. jme_tx_csum(jme, skb, &flags);
  1562. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1563. jme_map_tx_skb(jme, skb, idx);
  1564. txdesc->desc1.flags = flags;
  1565. /*
  1566. * Set tx buffer info after telling NIC to send
  1567. * For better tx_clean timing
  1568. */
  1569. wmb();
  1570. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1571. txbi->skb = skb;
  1572. txbi->len = skb->len;
  1573. txbi->start_xmit = jiffies;
  1574. if (!txbi->start_xmit)
  1575. txbi->start_xmit = (0UL-1);
  1576. return 0;
  1577. }
  1578. static void
  1579. jme_stop_queue_if_full(struct jme_adapter *jme)
  1580. {
  1581. struct jme_ring *txring = &(jme->txring[0]);
  1582. struct jme_buffer_info *txbi = txring->bufinf;
  1583. int idx = atomic_read(&txring->next_to_clean);
  1584. txbi += idx;
  1585. smp_wmb();
  1586. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1587. netif_stop_queue(jme->dev);
  1588. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1589. smp_wmb();
  1590. if (atomic_read(&txring->nr_free)
  1591. >= (jme->tx_wake_threshold)) {
  1592. netif_wake_queue(jme->dev);
  1593. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1594. }
  1595. }
  1596. if (unlikely(txbi->start_xmit &&
  1597. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1598. txbi->skb)) {
  1599. netif_stop_queue(jme->dev);
  1600. netif_info(jme, tx_queued, jme->dev,
  1601. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1602. }
  1603. }
  1604. /*
  1605. * This function is already protected by netif_tx_lock()
  1606. */
  1607. static netdev_tx_t
  1608. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1609. {
  1610. struct jme_adapter *jme = netdev_priv(netdev);
  1611. int idx;
  1612. if (unlikely(jme_expand_header(jme, skb))) {
  1613. ++(NET_STAT(jme).tx_dropped);
  1614. return NETDEV_TX_OK;
  1615. }
  1616. idx = jme_alloc_txdesc(jme, skb);
  1617. if (unlikely(idx < 0)) {
  1618. netif_stop_queue(netdev);
  1619. netif_err(jme, tx_err, jme->dev,
  1620. "BUG! Tx ring full when queue awake!\n");
  1621. return NETDEV_TX_BUSY;
  1622. }
  1623. jme_fill_tx_desc(jme, skb, idx);
  1624. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1625. TXCS_SELECT_QUEUE0 |
  1626. TXCS_QUEUE0S |
  1627. TXCS_ENABLE);
  1628. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1629. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1630. jme_stop_queue_if_full(jme);
  1631. return NETDEV_TX_OK;
  1632. }
  1633. static int
  1634. jme_set_macaddr(struct net_device *netdev, void *p)
  1635. {
  1636. struct jme_adapter *jme = netdev_priv(netdev);
  1637. struct sockaddr *addr = p;
  1638. u32 val;
  1639. if (netif_running(netdev))
  1640. return -EBUSY;
  1641. spin_lock_bh(&jme->macaddr_lock);
  1642. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1643. val = (addr->sa_data[3] & 0xff) << 24 |
  1644. (addr->sa_data[2] & 0xff) << 16 |
  1645. (addr->sa_data[1] & 0xff) << 8 |
  1646. (addr->sa_data[0] & 0xff);
  1647. jwrite32(jme, JME_RXUMA_LO, val);
  1648. val = (addr->sa_data[5] & 0xff) << 8 |
  1649. (addr->sa_data[4] & 0xff);
  1650. jwrite32(jme, JME_RXUMA_HI, val);
  1651. spin_unlock_bh(&jme->macaddr_lock);
  1652. return 0;
  1653. }
  1654. static void
  1655. jme_set_multi(struct net_device *netdev)
  1656. {
  1657. struct jme_adapter *jme = netdev_priv(netdev);
  1658. u32 mc_hash[2] = {};
  1659. spin_lock_bh(&jme->rxmcs_lock);
  1660. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1661. if (netdev->flags & IFF_PROMISC) {
  1662. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1663. } else if (netdev->flags & IFF_ALLMULTI) {
  1664. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1665. } else if (netdev->flags & IFF_MULTICAST) {
  1666. struct netdev_hw_addr *ha;
  1667. int bit_nr;
  1668. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1669. netdev_for_each_mc_addr(ha, netdev) {
  1670. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1671. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1672. }
  1673. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1674. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1675. }
  1676. wmb();
  1677. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1678. spin_unlock_bh(&jme->rxmcs_lock);
  1679. }
  1680. static int
  1681. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1682. {
  1683. struct jme_adapter *jme = netdev_priv(netdev);
  1684. if (new_mtu == jme->old_mtu)
  1685. return 0;
  1686. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1687. ((new_mtu) < IPV6_MIN_MTU))
  1688. return -EINVAL;
  1689. if (new_mtu > 4000) {
  1690. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1691. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1692. jme_restart_rx_engine(jme);
  1693. } else {
  1694. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1695. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1696. jme_restart_rx_engine(jme);
  1697. }
  1698. if (new_mtu > 1900) {
  1699. netdev->features &= ~(NETIF_F_HW_CSUM |
  1700. NETIF_F_TSO |
  1701. NETIF_F_TSO6);
  1702. } else {
  1703. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1704. netdev->features |= NETIF_F_HW_CSUM;
  1705. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1706. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1707. }
  1708. netdev->mtu = new_mtu;
  1709. jme_reset_link(jme);
  1710. return 0;
  1711. }
  1712. static void
  1713. jme_tx_timeout(struct net_device *netdev)
  1714. {
  1715. struct jme_adapter *jme = netdev_priv(netdev);
  1716. jme->phylink = 0;
  1717. jme_reset_phy_processor(jme);
  1718. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1719. jme_set_settings(netdev, &jme->old_ecmd);
  1720. /*
  1721. * Force to Reset the link again
  1722. */
  1723. jme_reset_link(jme);
  1724. }
  1725. static inline void jme_pause_rx(struct jme_adapter *jme)
  1726. {
  1727. atomic_dec(&jme->link_changing);
  1728. jme_set_rx_pcc(jme, PCC_OFF);
  1729. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1730. JME_NAPI_DISABLE(jme);
  1731. } else {
  1732. tasklet_disable(&jme->rxclean_task);
  1733. tasklet_disable(&jme->rxempty_task);
  1734. }
  1735. }
  1736. static inline void jme_resume_rx(struct jme_adapter *jme)
  1737. {
  1738. struct dynpcc_info *dpi = &(jme->dpi);
  1739. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1740. JME_NAPI_ENABLE(jme);
  1741. } else {
  1742. tasklet_hi_enable(&jme->rxclean_task);
  1743. tasklet_hi_enable(&jme->rxempty_task);
  1744. }
  1745. dpi->cur = PCC_P1;
  1746. dpi->attempt = PCC_P1;
  1747. dpi->cnt = 0;
  1748. jme_set_rx_pcc(jme, PCC_P1);
  1749. atomic_inc(&jme->link_changing);
  1750. }
  1751. static void
  1752. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1753. {
  1754. struct jme_adapter *jme = netdev_priv(netdev);
  1755. jme_pause_rx(jme);
  1756. jme->vlgrp = grp;
  1757. jme_resume_rx(jme);
  1758. }
  1759. static void
  1760. jme_get_drvinfo(struct net_device *netdev,
  1761. struct ethtool_drvinfo *info)
  1762. {
  1763. struct jme_adapter *jme = netdev_priv(netdev);
  1764. strcpy(info->driver, DRV_NAME);
  1765. strcpy(info->version, DRV_VERSION);
  1766. strcpy(info->bus_info, pci_name(jme->pdev));
  1767. }
  1768. static int
  1769. jme_get_regs_len(struct net_device *netdev)
  1770. {
  1771. return JME_REG_LEN;
  1772. }
  1773. static void
  1774. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1775. {
  1776. int i;
  1777. for (i = 0 ; i < len ; i += 4)
  1778. p[i >> 2] = jread32(jme, reg + i);
  1779. }
  1780. static void
  1781. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1782. {
  1783. int i;
  1784. u16 *p16 = (u16 *)p;
  1785. for (i = 0 ; i < reg_nr ; ++i)
  1786. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1787. }
  1788. static void
  1789. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1790. {
  1791. struct jme_adapter *jme = netdev_priv(netdev);
  1792. u32 *p32 = (u32 *)p;
  1793. memset(p, 0xFF, JME_REG_LEN);
  1794. regs->version = 1;
  1795. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1796. p32 += 0x100 >> 2;
  1797. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1798. p32 += 0x100 >> 2;
  1799. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1800. p32 += 0x100 >> 2;
  1801. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1802. p32 += 0x100 >> 2;
  1803. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1804. }
  1805. static int
  1806. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1807. {
  1808. struct jme_adapter *jme = netdev_priv(netdev);
  1809. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1810. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1811. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1812. ecmd->use_adaptive_rx_coalesce = false;
  1813. ecmd->rx_coalesce_usecs = 0;
  1814. ecmd->rx_max_coalesced_frames = 0;
  1815. return 0;
  1816. }
  1817. ecmd->use_adaptive_rx_coalesce = true;
  1818. switch (jme->dpi.cur) {
  1819. case PCC_P1:
  1820. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1821. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1822. break;
  1823. case PCC_P2:
  1824. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1825. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1826. break;
  1827. case PCC_P3:
  1828. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1829. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1830. break;
  1831. default:
  1832. break;
  1833. }
  1834. return 0;
  1835. }
  1836. static int
  1837. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1838. {
  1839. struct jme_adapter *jme = netdev_priv(netdev);
  1840. struct dynpcc_info *dpi = &(jme->dpi);
  1841. if (netif_running(netdev))
  1842. return -EBUSY;
  1843. if (ecmd->use_adaptive_rx_coalesce &&
  1844. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1845. clear_bit(JME_FLAG_POLL, &jme->flags);
  1846. jme->jme_rx = netif_rx;
  1847. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1848. dpi->cur = PCC_P1;
  1849. dpi->attempt = PCC_P1;
  1850. dpi->cnt = 0;
  1851. jme_set_rx_pcc(jme, PCC_P1);
  1852. jme_interrupt_mode(jme);
  1853. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1854. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1855. set_bit(JME_FLAG_POLL, &jme->flags);
  1856. jme->jme_rx = netif_receive_skb;
  1857. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1858. jme_interrupt_mode(jme);
  1859. }
  1860. return 0;
  1861. }
  1862. static void
  1863. jme_get_pauseparam(struct net_device *netdev,
  1864. struct ethtool_pauseparam *ecmd)
  1865. {
  1866. struct jme_adapter *jme = netdev_priv(netdev);
  1867. u32 val;
  1868. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1869. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1870. spin_lock_bh(&jme->phy_lock);
  1871. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1872. spin_unlock_bh(&jme->phy_lock);
  1873. ecmd->autoneg =
  1874. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1875. }
  1876. static int
  1877. jme_set_pauseparam(struct net_device *netdev,
  1878. struct ethtool_pauseparam *ecmd)
  1879. {
  1880. struct jme_adapter *jme = netdev_priv(netdev);
  1881. u32 val;
  1882. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1883. (ecmd->tx_pause != 0)) {
  1884. if (ecmd->tx_pause)
  1885. jme->reg_txpfc |= TXPFC_PF_EN;
  1886. else
  1887. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1888. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1889. }
  1890. spin_lock_bh(&jme->rxmcs_lock);
  1891. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1892. (ecmd->rx_pause != 0)) {
  1893. if (ecmd->rx_pause)
  1894. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1895. else
  1896. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1897. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1898. }
  1899. spin_unlock_bh(&jme->rxmcs_lock);
  1900. spin_lock_bh(&jme->phy_lock);
  1901. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1902. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1903. (ecmd->autoneg != 0)) {
  1904. if (ecmd->autoneg)
  1905. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1906. else
  1907. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1908. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1909. MII_ADVERTISE, val);
  1910. }
  1911. spin_unlock_bh(&jme->phy_lock);
  1912. return 0;
  1913. }
  1914. static void
  1915. jme_get_wol(struct net_device *netdev,
  1916. struct ethtool_wolinfo *wol)
  1917. {
  1918. struct jme_adapter *jme = netdev_priv(netdev);
  1919. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1920. wol->wolopts = 0;
  1921. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1922. wol->wolopts |= WAKE_PHY;
  1923. if (jme->reg_pmcs & PMCS_MFEN)
  1924. wol->wolopts |= WAKE_MAGIC;
  1925. }
  1926. static int
  1927. jme_set_wol(struct net_device *netdev,
  1928. struct ethtool_wolinfo *wol)
  1929. {
  1930. struct jme_adapter *jme = netdev_priv(netdev);
  1931. if (wol->wolopts & (WAKE_MAGICSECURE |
  1932. WAKE_UCAST |
  1933. WAKE_MCAST |
  1934. WAKE_BCAST |
  1935. WAKE_ARP))
  1936. return -EOPNOTSUPP;
  1937. jme->reg_pmcs = 0;
  1938. if (wol->wolopts & WAKE_PHY)
  1939. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1940. if (wol->wolopts & WAKE_MAGIC)
  1941. jme->reg_pmcs |= PMCS_MFEN;
  1942. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1943. return 0;
  1944. }
  1945. static int
  1946. jme_get_settings(struct net_device *netdev,
  1947. struct ethtool_cmd *ecmd)
  1948. {
  1949. struct jme_adapter *jme = netdev_priv(netdev);
  1950. int rc;
  1951. spin_lock_bh(&jme->phy_lock);
  1952. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1953. spin_unlock_bh(&jme->phy_lock);
  1954. return rc;
  1955. }
  1956. static int
  1957. jme_set_settings(struct net_device *netdev,
  1958. struct ethtool_cmd *ecmd)
  1959. {
  1960. struct jme_adapter *jme = netdev_priv(netdev);
  1961. int rc, fdc = 0;
  1962. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1963. return -EINVAL;
  1964. if (jme->mii_if.force_media &&
  1965. ecmd->autoneg != AUTONEG_ENABLE &&
  1966. (jme->mii_if.full_duplex != ecmd->duplex))
  1967. fdc = 1;
  1968. spin_lock_bh(&jme->phy_lock);
  1969. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1970. spin_unlock_bh(&jme->phy_lock);
  1971. if (!rc && fdc)
  1972. jme_reset_link(jme);
  1973. if (!rc) {
  1974. set_bit(JME_FLAG_SSET, &jme->flags);
  1975. jme->old_ecmd = *ecmd;
  1976. }
  1977. return rc;
  1978. }
  1979. static u32
  1980. jme_get_link(struct net_device *netdev)
  1981. {
  1982. struct jme_adapter *jme = netdev_priv(netdev);
  1983. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1984. }
  1985. static u32
  1986. jme_get_msglevel(struct net_device *netdev)
  1987. {
  1988. struct jme_adapter *jme = netdev_priv(netdev);
  1989. return jme->msg_enable;
  1990. }
  1991. static void
  1992. jme_set_msglevel(struct net_device *netdev, u32 value)
  1993. {
  1994. struct jme_adapter *jme = netdev_priv(netdev);
  1995. jme->msg_enable = value;
  1996. }
  1997. static u32
  1998. jme_get_rx_csum(struct net_device *netdev)
  1999. {
  2000. struct jme_adapter *jme = netdev_priv(netdev);
  2001. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2002. }
  2003. static int
  2004. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2005. {
  2006. struct jme_adapter *jme = netdev_priv(netdev);
  2007. spin_lock_bh(&jme->rxmcs_lock);
  2008. if (on)
  2009. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2010. else
  2011. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2012. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2013. spin_unlock_bh(&jme->rxmcs_lock);
  2014. return 0;
  2015. }
  2016. static int
  2017. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2018. {
  2019. struct jme_adapter *jme = netdev_priv(netdev);
  2020. if (on) {
  2021. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2022. if (netdev->mtu <= 1900)
  2023. netdev->features |= NETIF_F_HW_CSUM;
  2024. } else {
  2025. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2026. netdev->features &= ~NETIF_F_HW_CSUM;
  2027. }
  2028. return 0;
  2029. }
  2030. static int
  2031. jme_set_tso(struct net_device *netdev, u32 on)
  2032. {
  2033. struct jme_adapter *jme = netdev_priv(netdev);
  2034. if (on) {
  2035. set_bit(JME_FLAG_TSO, &jme->flags);
  2036. if (netdev->mtu <= 1900)
  2037. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2038. } else {
  2039. clear_bit(JME_FLAG_TSO, &jme->flags);
  2040. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2041. }
  2042. return 0;
  2043. }
  2044. static int
  2045. jme_nway_reset(struct net_device *netdev)
  2046. {
  2047. struct jme_adapter *jme = netdev_priv(netdev);
  2048. jme_restart_an(jme);
  2049. return 0;
  2050. }
  2051. static u8
  2052. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2053. {
  2054. u32 val;
  2055. int to;
  2056. val = jread32(jme, JME_SMBCSR);
  2057. to = JME_SMB_BUSY_TIMEOUT;
  2058. while ((val & SMBCSR_BUSY) && --to) {
  2059. msleep(1);
  2060. val = jread32(jme, JME_SMBCSR);
  2061. }
  2062. if (!to) {
  2063. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2064. return 0xFF;
  2065. }
  2066. jwrite32(jme, JME_SMBINTF,
  2067. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2068. SMBINTF_HWRWN_READ |
  2069. SMBINTF_HWCMD);
  2070. val = jread32(jme, JME_SMBINTF);
  2071. to = JME_SMB_BUSY_TIMEOUT;
  2072. while ((val & SMBINTF_HWCMD) && --to) {
  2073. msleep(1);
  2074. val = jread32(jme, JME_SMBINTF);
  2075. }
  2076. if (!to) {
  2077. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2078. return 0xFF;
  2079. }
  2080. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2081. }
  2082. static void
  2083. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2084. {
  2085. u32 val;
  2086. int to;
  2087. val = jread32(jme, JME_SMBCSR);
  2088. to = JME_SMB_BUSY_TIMEOUT;
  2089. while ((val & SMBCSR_BUSY) && --to) {
  2090. msleep(1);
  2091. val = jread32(jme, JME_SMBCSR);
  2092. }
  2093. if (!to) {
  2094. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2095. return;
  2096. }
  2097. jwrite32(jme, JME_SMBINTF,
  2098. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2099. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2100. SMBINTF_HWRWN_WRITE |
  2101. SMBINTF_HWCMD);
  2102. val = jread32(jme, JME_SMBINTF);
  2103. to = JME_SMB_BUSY_TIMEOUT;
  2104. while ((val & SMBINTF_HWCMD) && --to) {
  2105. msleep(1);
  2106. val = jread32(jme, JME_SMBINTF);
  2107. }
  2108. if (!to) {
  2109. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2110. return;
  2111. }
  2112. mdelay(2);
  2113. }
  2114. static int
  2115. jme_get_eeprom_len(struct net_device *netdev)
  2116. {
  2117. struct jme_adapter *jme = netdev_priv(netdev);
  2118. u32 val;
  2119. val = jread32(jme, JME_SMBCSR);
  2120. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2121. }
  2122. static int
  2123. jme_get_eeprom(struct net_device *netdev,
  2124. struct ethtool_eeprom *eeprom, u8 *data)
  2125. {
  2126. struct jme_adapter *jme = netdev_priv(netdev);
  2127. int i, offset = eeprom->offset, len = eeprom->len;
  2128. /*
  2129. * ethtool will check the boundary for us
  2130. */
  2131. eeprom->magic = JME_EEPROM_MAGIC;
  2132. for (i = 0 ; i < len ; ++i)
  2133. data[i] = jme_smb_read(jme, i + offset);
  2134. return 0;
  2135. }
  2136. static int
  2137. jme_set_eeprom(struct net_device *netdev,
  2138. struct ethtool_eeprom *eeprom, u8 *data)
  2139. {
  2140. struct jme_adapter *jme = netdev_priv(netdev);
  2141. int i, offset = eeprom->offset, len = eeprom->len;
  2142. if (eeprom->magic != JME_EEPROM_MAGIC)
  2143. return -EINVAL;
  2144. /*
  2145. * ethtool will check the boundary for us
  2146. */
  2147. for (i = 0 ; i < len ; ++i)
  2148. jme_smb_write(jme, i + offset, data[i]);
  2149. return 0;
  2150. }
  2151. static const struct ethtool_ops jme_ethtool_ops = {
  2152. .get_drvinfo = jme_get_drvinfo,
  2153. .get_regs_len = jme_get_regs_len,
  2154. .get_regs = jme_get_regs,
  2155. .get_coalesce = jme_get_coalesce,
  2156. .set_coalesce = jme_set_coalesce,
  2157. .get_pauseparam = jme_get_pauseparam,
  2158. .set_pauseparam = jme_set_pauseparam,
  2159. .get_wol = jme_get_wol,
  2160. .set_wol = jme_set_wol,
  2161. .get_settings = jme_get_settings,
  2162. .set_settings = jme_set_settings,
  2163. .get_link = jme_get_link,
  2164. .get_msglevel = jme_get_msglevel,
  2165. .set_msglevel = jme_set_msglevel,
  2166. .get_rx_csum = jme_get_rx_csum,
  2167. .set_rx_csum = jme_set_rx_csum,
  2168. .set_tx_csum = jme_set_tx_csum,
  2169. .set_tso = jme_set_tso,
  2170. .set_sg = ethtool_op_set_sg,
  2171. .nway_reset = jme_nway_reset,
  2172. .get_eeprom_len = jme_get_eeprom_len,
  2173. .get_eeprom = jme_get_eeprom,
  2174. .set_eeprom = jme_set_eeprom,
  2175. };
  2176. static int
  2177. jme_pci_dma64(struct pci_dev *pdev)
  2178. {
  2179. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2180. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2181. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2182. return 1;
  2183. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2184. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2185. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2186. return 1;
  2187. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2188. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2189. return 0;
  2190. return -1;
  2191. }
  2192. static inline void
  2193. jme_phy_init(struct jme_adapter *jme)
  2194. {
  2195. u16 reg26;
  2196. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2197. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2198. }
  2199. static inline void
  2200. jme_check_hw_ver(struct jme_adapter *jme)
  2201. {
  2202. u32 chipmode;
  2203. chipmode = jread32(jme, JME_CHIPMODE);
  2204. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2205. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2206. }
  2207. static const struct net_device_ops jme_netdev_ops = {
  2208. .ndo_open = jme_open,
  2209. .ndo_stop = jme_close,
  2210. .ndo_validate_addr = eth_validate_addr,
  2211. .ndo_start_xmit = jme_start_xmit,
  2212. .ndo_set_mac_address = jme_set_macaddr,
  2213. .ndo_set_multicast_list = jme_set_multi,
  2214. .ndo_change_mtu = jme_change_mtu,
  2215. .ndo_tx_timeout = jme_tx_timeout,
  2216. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2217. };
  2218. static int __devinit
  2219. jme_init_one(struct pci_dev *pdev,
  2220. const struct pci_device_id *ent)
  2221. {
  2222. int rc = 0, using_dac, i;
  2223. struct net_device *netdev;
  2224. struct jme_adapter *jme;
  2225. u16 bmcr, bmsr;
  2226. u32 apmc;
  2227. /*
  2228. * set up PCI device basics
  2229. */
  2230. rc = pci_enable_device(pdev);
  2231. if (rc) {
  2232. pr_err("Cannot enable PCI device\n");
  2233. goto err_out;
  2234. }
  2235. using_dac = jme_pci_dma64(pdev);
  2236. if (using_dac < 0) {
  2237. pr_err("Cannot set PCI DMA Mask\n");
  2238. rc = -EIO;
  2239. goto err_out_disable_pdev;
  2240. }
  2241. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2242. pr_err("No PCI resource region found\n");
  2243. rc = -ENOMEM;
  2244. goto err_out_disable_pdev;
  2245. }
  2246. rc = pci_request_regions(pdev, DRV_NAME);
  2247. if (rc) {
  2248. pr_err("Cannot obtain PCI resource region\n");
  2249. goto err_out_disable_pdev;
  2250. }
  2251. pci_set_master(pdev);
  2252. /*
  2253. * alloc and init net device
  2254. */
  2255. netdev = alloc_etherdev(sizeof(*jme));
  2256. if (!netdev) {
  2257. pr_err("Cannot allocate netdev structure\n");
  2258. rc = -ENOMEM;
  2259. goto err_out_release_regions;
  2260. }
  2261. netdev->netdev_ops = &jme_netdev_ops;
  2262. netdev->ethtool_ops = &jme_ethtool_ops;
  2263. netdev->watchdog_timeo = TX_TIMEOUT;
  2264. netdev->features = NETIF_F_HW_CSUM |
  2265. NETIF_F_SG |
  2266. NETIF_F_TSO |
  2267. NETIF_F_TSO6 |
  2268. NETIF_F_HW_VLAN_TX |
  2269. NETIF_F_HW_VLAN_RX;
  2270. if (using_dac)
  2271. netdev->features |= NETIF_F_HIGHDMA;
  2272. SET_NETDEV_DEV(netdev, &pdev->dev);
  2273. pci_set_drvdata(pdev, netdev);
  2274. /*
  2275. * init adapter info
  2276. */
  2277. jme = netdev_priv(netdev);
  2278. jme->pdev = pdev;
  2279. jme->dev = netdev;
  2280. jme->jme_rx = netif_rx;
  2281. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2282. jme->old_mtu = netdev->mtu = 1500;
  2283. jme->phylink = 0;
  2284. jme->tx_ring_size = 1 << 10;
  2285. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2286. jme->tx_wake_threshold = 1 << 9;
  2287. jme->rx_ring_size = 1 << 9;
  2288. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2289. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2290. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2291. pci_resource_len(pdev, 0));
  2292. if (!(jme->regs)) {
  2293. pr_err("Mapping PCI resource region error\n");
  2294. rc = -ENOMEM;
  2295. goto err_out_free_netdev;
  2296. }
  2297. if (no_pseudohp) {
  2298. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2299. jwrite32(jme, JME_APMC, apmc);
  2300. } else if (force_pseudohp) {
  2301. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2302. jwrite32(jme, JME_APMC, apmc);
  2303. }
  2304. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2305. spin_lock_init(&jme->phy_lock);
  2306. spin_lock_init(&jme->macaddr_lock);
  2307. spin_lock_init(&jme->rxmcs_lock);
  2308. atomic_set(&jme->link_changing, 1);
  2309. atomic_set(&jme->rx_cleaning, 1);
  2310. atomic_set(&jme->tx_cleaning, 1);
  2311. atomic_set(&jme->rx_empty, 1);
  2312. tasklet_init(&jme->pcc_task,
  2313. jme_pcc_tasklet,
  2314. (unsigned long) jme);
  2315. tasklet_init(&jme->linkch_task,
  2316. jme_link_change_tasklet,
  2317. (unsigned long) jme);
  2318. tasklet_init(&jme->txclean_task,
  2319. jme_tx_clean_tasklet,
  2320. (unsigned long) jme);
  2321. tasklet_init(&jme->rxclean_task,
  2322. jme_rx_clean_tasklet,
  2323. (unsigned long) jme);
  2324. tasklet_init(&jme->rxempty_task,
  2325. jme_rx_empty_tasklet,
  2326. (unsigned long) jme);
  2327. tasklet_disable_nosync(&jme->linkch_task);
  2328. tasklet_disable_nosync(&jme->txclean_task);
  2329. tasklet_disable_nosync(&jme->rxclean_task);
  2330. tasklet_disable_nosync(&jme->rxempty_task);
  2331. jme->dpi.cur = PCC_P1;
  2332. jme->reg_ghc = 0;
  2333. jme->reg_rxcs = RXCS_DEFAULT;
  2334. jme->reg_rxmcs = RXMCS_DEFAULT;
  2335. jme->reg_txpfc = 0;
  2336. jme->reg_pmcs = PMCS_MFEN;
  2337. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2338. set_bit(JME_FLAG_TSO, &jme->flags);
  2339. /*
  2340. * Get Max Read Req Size from PCI Config Space
  2341. */
  2342. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2343. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2344. switch (jme->mrrs) {
  2345. case MRRS_128B:
  2346. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2347. break;
  2348. case MRRS_256B:
  2349. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2350. break;
  2351. default:
  2352. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2353. break;
  2354. }
  2355. /*
  2356. * Must check before reset_mac_processor
  2357. */
  2358. jme_check_hw_ver(jme);
  2359. jme->mii_if.dev = netdev;
  2360. if (jme->fpgaver) {
  2361. jme->mii_if.phy_id = 0;
  2362. for (i = 1 ; i < 32 ; ++i) {
  2363. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2364. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2365. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2366. jme->mii_if.phy_id = i;
  2367. break;
  2368. }
  2369. }
  2370. if (!jme->mii_if.phy_id) {
  2371. rc = -EIO;
  2372. pr_err("Can not find phy_id\n");
  2373. goto err_out_unmap;
  2374. }
  2375. jme->reg_ghc |= GHC_LINK_POLL;
  2376. } else {
  2377. jme->mii_if.phy_id = 1;
  2378. }
  2379. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2380. jme->mii_if.supports_gmii = true;
  2381. else
  2382. jme->mii_if.supports_gmii = false;
  2383. jme->mii_if.mdio_read = jme_mdio_read;
  2384. jme->mii_if.mdio_write = jme_mdio_write;
  2385. jme_clear_pm(jme);
  2386. jme_set_phyfifoa(jme);
  2387. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2388. if (!jme->fpgaver)
  2389. jme_phy_init(jme);
  2390. jme_phy_off(jme);
  2391. /*
  2392. * Reset MAC processor and reload EEPROM for MAC Address
  2393. */
  2394. jme_reset_mac_processor(jme);
  2395. rc = jme_reload_eeprom(jme);
  2396. if (rc) {
  2397. pr_err("Reload eeprom for reading MAC Address error\n");
  2398. goto err_out_unmap;
  2399. }
  2400. jme_load_macaddr(netdev);
  2401. /*
  2402. * Tell stack that we are not ready to work until open()
  2403. */
  2404. netif_carrier_off(netdev);
  2405. netif_stop_queue(netdev);
  2406. /*
  2407. * Register netdev
  2408. */
  2409. rc = register_netdev(netdev);
  2410. if (rc) {
  2411. pr_err("Cannot register net device\n");
  2412. goto err_out_unmap;
  2413. }
  2414. netif_info(jme, probe, jme->dev, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2415. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2416. "JMC250 Gigabit Ethernet" :
  2417. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2418. "JMC260 Fast Ethernet" : "Unknown",
  2419. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2420. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2421. jme->rev, netdev->dev_addr);
  2422. return 0;
  2423. err_out_unmap:
  2424. iounmap(jme->regs);
  2425. err_out_free_netdev:
  2426. pci_set_drvdata(pdev, NULL);
  2427. free_netdev(netdev);
  2428. err_out_release_regions:
  2429. pci_release_regions(pdev);
  2430. err_out_disable_pdev:
  2431. pci_disable_device(pdev);
  2432. err_out:
  2433. return rc;
  2434. }
  2435. static void __devexit
  2436. jme_remove_one(struct pci_dev *pdev)
  2437. {
  2438. struct net_device *netdev = pci_get_drvdata(pdev);
  2439. struct jme_adapter *jme = netdev_priv(netdev);
  2440. unregister_netdev(netdev);
  2441. iounmap(jme->regs);
  2442. pci_set_drvdata(pdev, NULL);
  2443. free_netdev(netdev);
  2444. pci_release_regions(pdev);
  2445. pci_disable_device(pdev);
  2446. }
  2447. #ifdef CONFIG_PM
  2448. static int
  2449. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2450. {
  2451. struct net_device *netdev = pci_get_drvdata(pdev);
  2452. struct jme_adapter *jme = netdev_priv(netdev);
  2453. atomic_dec(&jme->link_changing);
  2454. netif_device_detach(netdev);
  2455. netif_stop_queue(netdev);
  2456. jme_stop_irq(jme);
  2457. tasklet_disable(&jme->txclean_task);
  2458. tasklet_disable(&jme->rxclean_task);
  2459. tasklet_disable(&jme->rxempty_task);
  2460. if (netif_carrier_ok(netdev)) {
  2461. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2462. jme_polling_mode(jme);
  2463. jme_stop_pcc_timer(jme);
  2464. jme_reset_ghc_speed(jme);
  2465. jme_disable_rx_engine(jme);
  2466. jme_disable_tx_engine(jme);
  2467. jme_reset_mac_processor(jme);
  2468. jme_free_rx_resources(jme);
  2469. jme_free_tx_resources(jme);
  2470. netif_carrier_off(netdev);
  2471. jme->phylink = 0;
  2472. }
  2473. tasklet_enable(&jme->txclean_task);
  2474. tasklet_hi_enable(&jme->rxclean_task);
  2475. tasklet_hi_enable(&jme->rxempty_task);
  2476. pci_save_state(pdev);
  2477. if (jme->reg_pmcs) {
  2478. jme_set_100m_half(jme);
  2479. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2480. jme_wait_link(jme);
  2481. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2482. pci_enable_wake(pdev, PCI_D3cold, true);
  2483. } else {
  2484. jme_phy_off(jme);
  2485. }
  2486. pci_set_power_state(pdev, PCI_D3cold);
  2487. return 0;
  2488. }
  2489. static int
  2490. jme_resume(struct pci_dev *pdev)
  2491. {
  2492. struct net_device *netdev = pci_get_drvdata(pdev);
  2493. struct jme_adapter *jme = netdev_priv(netdev);
  2494. jme_clear_pm(jme);
  2495. pci_restore_state(pdev);
  2496. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2497. jme_set_settings(netdev, &jme->old_ecmd);
  2498. else
  2499. jme_reset_phy_processor(jme);
  2500. jme_start_irq(jme);
  2501. netif_device_attach(netdev);
  2502. atomic_inc(&jme->link_changing);
  2503. jme_reset_link(jme);
  2504. return 0;
  2505. }
  2506. #endif
  2507. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2508. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2509. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2510. { }
  2511. };
  2512. static struct pci_driver jme_driver = {
  2513. .name = DRV_NAME,
  2514. .id_table = jme_pci_tbl,
  2515. .probe = jme_init_one,
  2516. .remove = __devexit_p(jme_remove_one),
  2517. #ifdef CONFIG_PM
  2518. .suspend = jme_suspend,
  2519. .resume = jme_resume,
  2520. #endif /* CONFIG_PM */
  2521. };
  2522. static int __init
  2523. jme_init_module(void)
  2524. {
  2525. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2526. return pci_register_driver(&jme_driver);
  2527. }
  2528. static void __exit
  2529. jme_cleanup_module(void)
  2530. {
  2531. pci_unregister_driver(&jme_driver);
  2532. }
  2533. module_init(jme_init_module);
  2534. module_exit(jme_cleanup_module);
  2535. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2536. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2537. MODULE_LICENSE("GPL");
  2538. MODULE_VERSION(DRV_VERSION);
  2539. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);