emulate.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define No64 (1<<28)
  76. /* Source 2 operand type */
  77. #define Src2None (0<<29)
  78. #define Src2CL (1<<29)
  79. #define Src2ImmByte (2<<29)
  80. #define Src2One (3<<29)
  81. #define Src2Imm16 (4<<29)
  82. #define Src2Mask (7<<29)
  83. enum {
  84. Group1_80, Group1_81, Group1_82, Group1_83,
  85. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  86. Group8,
  87. };
  88. static u32 opcode_table[256] = {
  89. /* 0x00 - 0x07 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  93. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  94. /* 0x08 - 0x0F */
  95. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  98. ImplicitOps | Stack | No64, 0,
  99. /* 0x10 - 0x17 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  103. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  104. /* 0x18 - 0x1F */
  105. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  106. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  107. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  108. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  109. /* 0x20 - 0x27 */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  113. /* 0x28 - 0x2F */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. 0, 0, 0, 0,
  117. /* 0x30 - 0x37 */
  118. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. 0, 0, 0, 0,
  121. /* 0x38 - 0x3F */
  122. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  125. 0, 0,
  126. /* 0x40 - 0x47 */
  127. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  128. /* 0x48 - 0x4F */
  129. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  130. /* 0x50 - 0x57 */
  131. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  132. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  133. /* 0x58 - 0x5F */
  134. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  135. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  136. /* 0x60 - 0x67 */
  137. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  138. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  139. 0, 0, 0, 0,
  140. /* 0x68 - 0x6F */
  141. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  142. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  143. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  144. /* 0x70 - 0x77 */
  145. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  146. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  147. /* 0x78 - 0x7F */
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  150. /* 0x80 - 0x87 */
  151. Group | Group1_80, Group | Group1_81,
  152. Group | Group1_82, Group | Group1_83,
  153. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  154. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  155. /* 0x88 - 0x8F */
  156. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  157. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  158. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  159. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  160. /* 0x90 - 0x97 */
  161. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  162. /* 0x98 - 0x9F */
  163. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  164. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  165. /* 0xA0 - 0xA7 */
  166. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  167. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  168. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  169. ByteOp | ImplicitOps | String, ImplicitOps | String,
  170. /* 0xA8 - 0xAF */
  171. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  172. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  173. ByteOp | ImplicitOps | String, ImplicitOps | String,
  174. /* 0xB0 - 0xB7 */
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  179. /* 0xB8 - 0xBF */
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  184. /* 0xC0 - 0xC7 */
  185. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  186. 0, ImplicitOps | Stack, 0, 0,
  187. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  188. /* 0xC8 - 0xCF */
  189. 0, 0, 0, ImplicitOps | Stack,
  190. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  191. /* 0xD0 - 0xD7 */
  192. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  193. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  194. 0, 0, 0, 0,
  195. /* 0xD8 - 0xDF */
  196. 0, 0, 0, 0, 0, 0, 0, 0,
  197. /* 0xE0 - 0xE7 */
  198. 0, 0, 0, 0,
  199. ByteOp | SrcImmUByte, SrcImmUByte,
  200. ByteOp | SrcImmUByte, SrcImmUByte,
  201. /* 0xE8 - 0xEF */
  202. SrcImm | Stack, SrcImm | ImplicitOps,
  203. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  204. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  205. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  206. /* 0xF0 - 0xF7 */
  207. 0, 0, 0, 0,
  208. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  209. /* 0xF8 - 0xFF */
  210. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  211. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  212. };
  213. static u32 twobyte_table[256] = {
  214. /* 0x00 - 0x0F */
  215. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  216. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  217. /* 0x10 - 0x1F */
  218. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  219. /* 0x20 - 0x2F */
  220. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  221. 0, 0, 0, 0, 0, 0, 0, 0,
  222. /* 0x30 - 0x3F */
  223. ImplicitOps, 0, ImplicitOps, 0,
  224. ImplicitOps, ImplicitOps, 0, 0,
  225. 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x40 - 0x47 */
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. /* 0x48 - 0x4F */
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  236. /* 0x50 - 0x5F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x60 - 0x6F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x70 - 0x7F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0x80 - 0x8F */
  243. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  244. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  245. /* 0x90 - 0x9F */
  246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  247. /* 0xA0 - 0xA7 */
  248. ImplicitOps | Stack, ImplicitOps | Stack,
  249. 0, DstMem | SrcReg | ModRM | BitOp,
  250. DstMem | SrcReg | Src2ImmByte | ModRM,
  251. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  252. /* 0xA8 - 0xAF */
  253. ImplicitOps | Stack, ImplicitOps | Stack,
  254. 0, DstMem | SrcReg | ModRM | BitOp,
  255. DstMem | SrcReg | Src2ImmByte | ModRM,
  256. DstMem | SrcReg | Src2CL | ModRM,
  257. ModRM, 0,
  258. /* 0xB0 - 0xB7 */
  259. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  260. DstMem | SrcReg | ModRM | BitOp,
  261. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  262. DstReg | SrcMem16 | ModRM | Mov,
  263. /* 0xB8 - 0xBF */
  264. 0, 0, Group | Group8, DstMem | SrcReg | ModRM | BitOp,
  265. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  266. DstReg | SrcMem16 | ModRM | Mov,
  267. /* 0xC0 - 0xCF */
  268. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  269. 0, 0, 0, 0, 0, 0, 0, 0,
  270. /* 0xD0 - 0xDF */
  271. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  272. /* 0xE0 - 0xEF */
  273. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  274. /* 0xF0 - 0xFF */
  275. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  276. };
  277. static u32 group_table[] = {
  278. [Group1_80*8] =
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  282. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  283. [Group1_81*8] =
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  286. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  287. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  288. [Group1_82*8] =
  289. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  290. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  291. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  292. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  293. [Group1_83*8] =
  294. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  295. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  296. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  297. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  298. [Group1A*8] =
  299. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  300. [Group3_Byte*8] =
  301. ByteOp | SrcImm | DstMem | ModRM, 0,
  302. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  303. 0, 0, 0, 0,
  304. [Group3*8] =
  305. DstMem | SrcImm | ModRM, 0,
  306. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  307. 0, 0, 0, 0,
  308. [Group4*8] =
  309. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  310. 0, 0, 0, 0, 0, 0,
  311. [Group5*8] =
  312. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  313. SrcMem | ModRM | Stack, 0,
  314. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  315. [Group7*8] =
  316. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  317. SrcNone | ModRM | DstMem | Mov, 0,
  318. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  319. [Group8*8] =
  320. 0, 0, 0, 0,
  321. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  322. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  323. };
  324. static u32 group2_table[] = {
  325. [Group7*8] =
  326. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  327. SrcNone | ModRM | DstMem | Mov, 0,
  328. SrcMem16 | ModRM | Mov, 0,
  329. };
  330. /* EFLAGS bit definitions. */
  331. #define EFLG_VM (1<<17)
  332. #define EFLG_RF (1<<16)
  333. #define EFLG_OF (1<<11)
  334. #define EFLG_DF (1<<10)
  335. #define EFLG_IF (1<<9)
  336. #define EFLG_SF (1<<7)
  337. #define EFLG_ZF (1<<6)
  338. #define EFLG_AF (1<<4)
  339. #define EFLG_PF (1<<2)
  340. #define EFLG_CF (1<<0)
  341. /*
  342. * Instruction emulation:
  343. * Most instructions are emulated directly via a fragment of inline assembly
  344. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  345. * any modified flags.
  346. */
  347. #if defined(CONFIG_X86_64)
  348. #define _LO32 "k" /* force 32-bit operand */
  349. #define _STK "%%rsp" /* stack pointer */
  350. #elif defined(__i386__)
  351. #define _LO32 "" /* force 32-bit operand */
  352. #define _STK "%%esp" /* stack pointer */
  353. #endif
  354. /*
  355. * These EFLAGS bits are restored from saved value during emulation, and
  356. * any changes are written back to the saved value after emulation.
  357. */
  358. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  359. /* Before executing instruction: restore necessary bits in EFLAGS. */
  360. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  361. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  362. "movl %"_sav",%"_LO32 _tmp"; " \
  363. "push %"_tmp"; " \
  364. "push %"_tmp"; " \
  365. "movl %"_msk",%"_LO32 _tmp"; " \
  366. "andl %"_LO32 _tmp",("_STK"); " \
  367. "pushf; " \
  368. "notl %"_LO32 _tmp"; " \
  369. "andl %"_LO32 _tmp",("_STK"); " \
  370. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  371. "pop %"_tmp"; " \
  372. "orl %"_LO32 _tmp",("_STK"); " \
  373. "popf; " \
  374. "pop %"_sav"; "
  375. /* After executing instruction: write-back necessary bits in EFLAGS. */
  376. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  377. /* _sav |= EFLAGS & _msk; */ \
  378. "pushf; " \
  379. "pop %"_tmp"; " \
  380. "andl %"_msk",%"_LO32 _tmp"; " \
  381. "orl %"_LO32 _tmp",%"_sav"; "
  382. #ifdef CONFIG_X86_64
  383. #define ON64(x) x
  384. #else
  385. #define ON64(x)
  386. #endif
  387. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  388. do { \
  389. __asm__ __volatile__ ( \
  390. _PRE_EFLAGS("0", "4", "2") \
  391. _op _suffix " %"_x"3,%1; " \
  392. _POST_EFLAGS("0", "4", "2") \
  393. : "=m" (_eflags), "=m" ((_dst).val), \
  394. "=&r" (_tmp) \
  395. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  396. } while (0)
  397. /* Raw emulation: instruction has two explicit operands. */
  398. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  399. do { \
  400. unsigned long _tmp; \
  401. \
  402. switch ((_dst).bytes) { \
  403. case 2: \
  404. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  405. break; \
  406. case 4: \
  407. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  408. break; \
  409. case 8: \
  410. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  411. break; \
  412. } \
  413. } while (0)
  414. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  415. do { \
  416. unsigned long _tmp; \
  417. switch ((_dst).bytes) { \
  418. case 1: \
  419. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  420. break; \
  421. default: \
  422. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  423. _wx, _wy, _lx, _ly, _qx, _qy); \
  424. break; \
  425. } \
  426. } while (0)
  427. /* Source operand is byte-sized and may be restricted to just %cl. */
  428. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  429. __emulate_2op(_op, _src, _dst, _eflags, \
  430. "b", "c", "b", "c", "b", "c", "b", "c")
  431. /* Source operand is byte, word, long or quad sized. */
  432. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  433. __emulate_2op(_op, _src, _dst, _eflags, \
  434. "b", "q", "w", "r", _LO32, "r", "", "r")
  435. /* Source operand is word, long or quad sized. */
  436. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  437. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  438. "w", "r", _LO32, "r", "", "r")
  439. /* Instruction has three operands and one operand is stored in ECX register */
  440. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  441. do { \
  442. unsigned long _tmp; \
  443. _type _clv = (_cl).val; \
  444. _type _srcv = (_src).val; \
  445. _type _dstv = (_dst).val; \
  446. \
  447. __asm__ __volatile__ ( \
  448. _PRE_EFLAGS("0", "5", "2") \
  449. _op _suffix " %4,%1 \n" \
  450. _POST_EFLAGS("0", "5", "2") \
  451. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  452. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  453. ); \
  454. \
  455. (_cl).val = (unsigned long) _clv; \
  456. (_src).val = (unsigned long) _srcv; \
  457. (_dst).val = (unsigned long) _dstv; \
  458. } while (0)
  459. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  460. do { \
  461. switch ((_dst).bytes) { \
  462. case 2: \
  463. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  464. "w", unsigned short); \
  465. break; \
  466. case 4: \
  467. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  468. "l", unsigned int); \
  469. break; \
  470. case 8: \
  471. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  472. "q", unsigned long)); \
  473. break; \
  474. } \
  475. } while (0)
  476. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  477. do { \
  478. unsigned long _tmp; \
  479. \
  480. __asm__ __volatile__ ( \
  481. _PRE_EFLAGS("0", "3", "2") \
  482. _op _suffix " %1; " \
  483. _POST_EFLAGS("0", "3", "2") \
  484. : "=m" (_eflags), "+m" ((_dst).val), \
  485. "=&r" (_tmp) \
  486. : "i" (EFLAGS_MASK)); \
  487. } while (0)
  488. /* Instruction has only one explicit operand (no source operand). */
  489. #define emulate_1op(_op, _dst, _eflags) \
  490. do { \
  491. switch ((_dst).bytes) { \
  492. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  493. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  494. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  495. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  496. } \
  497. } while (0)
  498. /* Fetch next part of the instruction being emulated. */
  499. #define insn_fetch(_type, _size, _eip) \
  500. ({ unsigned long _x; \
  501. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  502. if (rc != 0) \
  503. goto done; \
  504. (_eip) += (_size); \
  505. (_type)_x; \
  506. })
  507. static inline unsigned long ad_mask(struct decode_cache *c)
  508. {
  509. return (1UL << (c->ad_bytes << 3)) - 1;
  510. }
  511. /* Access/update address held in a register, based on addressing mode. */
  512. static inline unsigned long
  513. address_mask(struct decode_cache *c, unsigned long reg)
  514. {
  515. if (c->ad_bytes == sizeof(unsigned long))
  516. return reg;
  517. else
  518. return reg & ad_mask(c);
  519. }
  520. static inline unsigned long
  521. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  522. {
  523. return base + address_mask(c, reg);
  524. }
  525. static inline void
  526. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  527. {
  528. if (c->ad_bytes == sizeof(unsigned long))
  529. *reg += inc;
  530. else
  531. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  532. }
  533. static inline void jmp_rel(struct decode_cache *c, int rel)
  534. {
  535. register_address_increment(c, &c->eip, rel);
  536. }
  537. static void set_seg_override(struct decode_cache *c, int seg)
  538. {
  539. c->has_seg_override = true;
  540. c->seg_override = seg;
  541. }
  542. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  543. {
  544. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  545. return 0;
  546. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  547. }
  548. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  549. struct decode_cache *c)
  550. {
  551. if (!c->has_seg_override)
  552. return 0;
  553. return seg_base(ctxt, c->seg_override);
  554. }
  555. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  556. {
  557. return seg_base(ctxt, VCPU_SREG_ES);
  558. }
  559. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  560. {
  561. return seg_base(ctxt, VCPU_SREG_SS);
  562. }
  563. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  564. struct x86_emulate_ops *ops,
  565. unsigned long linear, u8 *dest)
  566. {
  567. struct fetch_cache *fc = &ctxt->decode.fetch;
  568. int rc;
  569. int size;
  570. if (linear < fc->start || linear >= fc->end) {
  571. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  572. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  573. if (rc)
  574. return rc;
  575. fc->start = linear;
  576. fc->end = linear + size;
  577. }
  578. *dest = fc->data[linear - fc->start];
  579. return 0;
  580. }
  581. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  582. struct x86_emulate_ops *ops,
  583. unsigned long eip, void *dest, unsigned size)
  584. {
  585. int rc = 0;
  586. /* x86 instructions are limited to 15 bytes. */
  587. if (eip + size - ctxt->decode.eip_orig > 15)
  588. return X86EMUL_UNHANDLEABLE;
  589. eip += ctxt->cs_base;
  590. while (size--) {
  591. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  592. if (rc)
  593. return rc;
  594. }
  595. return 0;
  596. }
  597. /*
  598. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  599. * pointer into the block that addresses the relevant register.
  600. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  601. */
  602. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  603. int highbyte_regs)
  604. {
  605. void *p;
  606. p = &regs[modrm_reg];
  607. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  608. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  609. return p;
  610. }
  611. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  612. struct x86_emulate_ops *ops,
  613. void *ptr,
  614. u16 *size, unsigned long *address, int op_bytes)
  615. {
  616. int rc;
  617. if (op_bytes == 2)
  618. op_bytes = 3;
  619. *address = 0;
  620. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  621. ctxt->vcpu);
  622. if (rc)
  623. return rc;
  624. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  625. ctxt->vcpu);
  626. return rc;
  627. }
  628. static int test_cc(unsigned int condition, unsigned int flags)
  629. {
  630. int rc = 0;
  631. switch ((condition & 15) >> 1) {
  632. case 0: /* o */
  633. rc |= (flags & EFLG_OF);
  634. break;
  635. case 1: /* b/c/nae */
  636. rc |= (flags & EFLG_CF);
  637. break;
  638. case 2: /* z/e */
  639. rc |= (flags & EFLG_ZF);
  640. break;
  641. case 3: /* be/na */
  642. rc |= (flags & (EFLG_CF|EFLG_ZF));
  643. break;
  644. case 4: /* s */
  645. rc |= (flags & EFLG_SF);
  646. break;
  647. case 5: /* p/pe */
  648. rc |= (flags & EFLG_PF);
  649. break;
  650. case 7: /* le/ng */
  651. rc |= (flags & EFLG_ZF);
  652. /* fall through */
  653. case 6: /* l/nge */
  654. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  655. break;
  656. }
  657. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  658. return (!!rc ^ (condition & 1));
  659. }
  660. static void decode_register_operand(struct operand *op,
  661. struct decode_cache *c,
  662. int inhibit_bytereg)
  663. {
  664. unsigned reg = c->modrm_reg;
  665. int highbyte_regs = c->rex_prefix == 0;
  666. if (!(c->d & ModRM))
  667. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  668. op->type = OP_REG;
  669. if ((c->d & ByteOp) && !inhibit_bytereg) {
  670. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  671. op->val = *(u8 *)op->ptr;
  672. op->bytes = 1;
  673. } else {
  674. op->ptr = decode_register(reg, c->regs, 0);
  675. op->bytes = c->op_bytes;
  676. switch (op->bytes) {
  677. case 2:
  678. op->val = *(u16 *)op->ptr;
  679. break;
  680. case 4:
  681. op->val = *(u32 *)op->ptr;
  682. break;
  683. case 8:
  684. op->val = *(u64 *) op->ptr;
  685. break;
  686. }
  687. }
  688. op->orig_val = op->val;
  689. }
  690. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  691. struct x86_emulate_ops *ops)
  692. {
  693. struct decode_cache *c = &ctxt->decode;
  694. u8 sib;
  695. int index_reg = 0, base_reg = 0, scale;
  696. int rc = 0;
  697. if (c->rex_prefix) {
  698. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  699. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  700. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  701. }
  702. c->modrm = insn_fetch(u8, 1, c->eip);
  703. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  704. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  705. c->modrm_rm |= (c->modrm & 0x07);
  706. c->modrm_ea = 0;
  707. c->use_modrm_ea = 1;
  708. if (c->modrm_mod == 3) {
  709. c->modrm_ptr = decode_register(c->modrm_rm,
  710. c->regs, c->d & ByteOp);
  711. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  712. return rc;
  713. }
  714. if (c->ad_bytes == 2) {
  715. unsigned bx = c->regs[VCPU_REGS_RBX];
  716. unsigned bp = c->regs[VCPU_REGS_RBP];
  717. unsigned si = c->regs[VCPU_REGS_RSI];
  718. unsigned di = c->regs[VCPU_REGS_RDI];
  719. /* 16-bit ModR/M decode. */
  720. switch (c->modrm_mod) {
  721. case 0:
  722. if (c->modrm_rm == 6)
  723. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  724. break;
  725. case 1:
  726. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  727. break;
  728. case 2:
  729. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  730. break;
  731. }
  732. switch (c->modrm_rm) {
  733. case 0:
  734. c->modrm_ea += bx + si;
  735. break;
  736. case 1:
  737. c->modrm_ea += bx + di;
  738. break;
  739. case 2:
  740. c->modrm_ea += bp + si;
  741. break;
  742. case 3:
  743. c->modrm_ea += bp + di;
  744. break;
  745. case 4:
  746. c->modrm_ea += si;
  747. break;
  748. case 5:
  749. c->modrm_ea += di;
  750. break;
  751. case 6:
  752. if (c->modrm_mod != 0)
  753. c->modrm_ea += bp;
  754. break;
  755. case 7:
  756. c->modrm_ea += bx;
  757. break;
  758. }
  759. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  760. (c->modrm_rm == 6 && c->modrm_mod != 0))
  761. if (!c->has_seg_override)
  762. set_seg_override(c, VCPU_SREG_SS);
  763. c->modrm_ea = (u16)c->modrm_ea;
  764. } else {
  765. /* 32/64-bit ModR/M decode. */
  766. if ((c->modrm_rm & 7) == 4) {
  767. sib = insn_fetch(u8, 1, c->eip);
  768. index_reg |= (sib >> 3) & 7;
  769. base_reg |= sib & 7;
  770. scale = sib >> 6;
  771. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  772. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  773. else
  774. c->modrm_ea += c->regs[base_reg];
  775. if (index_reg != 4)
  776. c->modrm_ea += c->regs[index_reg] << scale;
  777. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  778. if (ctxt->mode == X86EMUL_MODE_PROT64)
  779. c->rip_relative = 1;
  780. } else
  781. c->modrm_ea += c->regs[c->modrm_rm];
  782. switch (c->modrm_mod) {
  783. case 0:
  784. if (c->modrm_rm == 5)
  785. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  786. break;
  787. case 1:
  788. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  789. break;
  790. case 2:
  791. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  792. break;
  793. }
  794. }
  795. done:
  796. return rc;
  797. }
  798. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  799. struct x86_emulate_ops *ops)
  800. {
  801. struct decode_cache *c = &ctxt->decode;
  802. int rc = 0;
  803. switch (c->ad_bytes) {
  804. case 2:
  805. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  806. break;
  807. case 4:
  808. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  809. break;
  810. case 8:
  811. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  812. break;
  813. }
  814. done:
  815. return rc;
  816. }
  817. int
  818. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  819. {
  820. struct decode_cache *c = &ctxt->decode;
  821. int rc = 0;
  822. int mode = ctxt->mode;
  823. int def_op_bytes, def_ad_bytes, group;
  824. /* Shadow copy of register state. Committed on successful emulation. */
  825. memset(c, 0, sizeof(struct decode_cache));
  826. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  827. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  828. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  829. switch (mode) {
  830. case X86EMUL_MODE_REAL:
  831. case X86EMUL_MODE_PROT16:
  832. def_op_bytes = def_ad_bytes = 2;
  833. break;
  834. case X86EMUL_MODE_PROT32:
  835. def_op_bytes = def_ad_bytes = 4;
  836. break;
  837. #ifdef CONFIG_X86_64
  838. case X86EMUL_MODE_PROT64:
  839. def_op_bytes = 4;
  840. def_ad_bytes = 8;
  841. break;
  842. #endif
  843. default:
  844. return -1;
  845. }
  846. c->op_bytes = def_op_bytes;
  847. c->ad_bytes = def_ad_bytes;
  848. /* Legacy prefixes. */
  849. for (;;) {
  850. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  851. case 0x66: /* operand-size override */
  852. /* switch between 2/4 bytes */
  853. c->op_bytes = def_op_bytes ^ 6;
  854. break;
  855. case 0x67: /* address-size override */
  856. if (mode == X86EMUL_MODE_PROT64)
  857. /* switch between 4/8 bytes */
  858. c->ad_bytes = def_ad_bytes ^ 12;
  859. else
  860. /* switch between 2/4 bytes */
  861. c->ad_bytes = def_ad_bytes ^ 6;
  862. break;
  863. case 0x26: /* ES override */
  864. case 0x2e: /* CS override */
  865. case 0x36: /* SS override */
  866. case 0x3e: /* DS override */
  867. set_seg_override(c, (c->b >> 3) & 3);
  868. break;
  869. case 0x64: /* FS override */
  870. case 0x65: /* GS override */
  871. set_seg_override(c, c->b & 7);
  872. break;
  873. case 0x40 ... 0x4f: /* REX */
  874. if (mode != X86EMUL_MODE_PROT64)
  875. goto done_prefixes;
  876. c->rex_prefix = c->b;
  877. continue;
  878. case 0xf0: /* LOCK */
  879. c->lock_prefix = 1;
  880. break;
  881. case 0xf2: /* REPNE/REPNZ */
  882. c->rep_prefix = REPNE_PREFIX;
  883. break;
  884. case 0xf3: /* REP/REPE/REPZ */
  885. c->rep_prefix = REPE_PREFIX;
  886. break;
  887. default:
  888. goto done_prefixes;
  889. }
  890. /* Any legacy prefix after a REX prefix nullifies its effect. */
  891. c->rex_prefix = 0;
  892. }
  893. done_prefixes:
  894. /* REX prefix. */
  895. if (c->rex_prefix)
  896. if (c->rex_prefix & 8)
  897. c->op_bytes = 8; /* REX.W */
  898. /* Opcode byte(s). */
  899. c->d = opcode_table[c->b];
  900. if (c->d == 0) {
  901. /* Two-byte opcode? */
  902. if (c->b == 0x0f) {
  903. c->twobyte = 1;
  904. c->b = insn_fetch(u8, 1, c->eip);
  905. c->d = twobyte_table[c->b];
  906. }
  907. }
  908. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  909. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  910. return -1;
  911. }
  912. if (c->d & Group) {
  913. group = c->d & GroupMask;
  914. c->modrm = insn_fetch(u8, 1, c->eip);
  915. --c->eip;
  916. group = (group << 3) + ((c->modrm >> 3) & 7);
  917. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  918. c->d = group2_table[group];
  919. else
  920. c->d = group_table[group];
  921. }
  922. /* Unrecognised? */
  923. if (c->d == 0) {
  924. DPRINTF("Cannot emulate %02x\n", c->b);
  925. return -1;
  926. }
  927. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  928. c->op_bytes = 8;
  929. /* ModRM and SIB bytes. */
  930. if (c->d & ModRM)
  931. rc = decode_modrm(ctxt, ops);
  932. else if (c->d & MemAbs)
  933. rc = decode_abs(ctxt, ops);
  934. if (rc)
  935. goto done;
  936. if (!c->has_seg_override)
  937. set_seg_override(c, VCPU_SREG_DS);
  938. if (!(!c->twobyte && c->b == 0x8d))
  939. c->modrm_ea += seg_override_base(ctxt, c);
  940. if (c->ad_bytes != 8)
  941. c->modrm_ea = (u32)c->modrm_ea;
  942. /*
  943. * Decode and fetch the source operand: register, memory
  944. * or immediate.
  945. */
  946. switch (c->d & SrcMask) {
  947. case SrcNone:
  948. break;
  949. case SrcReg:
  950. decode_register_operand(&c->src, c, 0);
  951. break;
  952. case SrcMem16:
  953. c->src.bytes = 2;
  954. goto srcmem_common;
  955. case SrcMem32:
  956. c->src.bytes = 4;
  957. goto srcmem_common;
  958. case SrcMem:
  959. c->src.bytes = (c->d & ByteOp) ? 1 :
  960. c->op_bytes;
  961. /* Don't fetch the address for invlpg: it could be unmapped. */
  962. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  963. break;
  964. srcmem_common:
  965. /*
  966. * For instructions with a ModR/M byte, switch to register
  967. * access if Mod = 3.
  968. */
  969. if ((c->d & ModRM) && c->modrm_mod == 3) {
  970. c->src.type = OP_REG;
  971. c->src.val = c->modrm_val;
  972. c->src.ptr = c->modrm_ptr;
  973. break;
  974. }
  975. c->src.type = OP_MEM;
  976. break;
  977. case SrcImm:
  978. case SrcImmU:
  979. c->src.type = OP_IMM;
  980. c->src.ptr = (unsigned long *)c->eip;
  981. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  982. if (c->src.bytes == 8)
  983. c->src.bytes = 4;
  984. /* NB. Immediates are sign-extended as necessary. */
  985. switch (c->src.bytes) {
  986. case 1:
  987. c->src.val = insn_fetch(s8, 1, c->eip);
  988. break;
  989. case 2:
  990. c->src.val = insn_fetch(s16, 2, c->eip);
  991. break;
  992. case 4:
  993. c->src.val = insn_fetch(s32, 4, c->eip);
  994. break;
  995. }
  996. if ((c->d & SrcMask) == SrcImmU) {
  997. switch (c->src.bytes) {
  998. case 1:
  999. c->src.val &= 0xff;
  1000. break;
  1001. case 2:
  1002. c->src.val &= 0xffff;
  1003. break;
  1004. case 4:
  1005. c->src.val &= 0xffffffff;
  1006. break;
  1007. }
  1008. }
  1009. break;
  1010. case SrcImmByte:
  1011. case SrcImmUByte:
  1012. c->src.type = OP_IMM;
  1013. c->src.ptr = (unsigned long *)c->eip;
  1014. c->src.bytes = 1;
  1015. if ((c->d & SrcMask) == SrcImmByte)
  1016. c->src.val = insn_fetch(s8, 1, c->eip);
  1017. else
  1018. c->src.val = insn_fetch(u8, 1, c->eip);
  1019. break;
  1020. case SrcOne:
  1021. c->src.bytes = 1;
  1022. c->src.val = 1;
  1023. break;
  1024. }
  1025. /*
  1026. * Decode and fetch the second source operand: register, memory
  1027. * or immediate.
  1028. */
  1029. switch (c->d & Src2Mask) {
  1030. case Src2None:
  1031. break;
  1032. case Src2CL:
  1033. c->src2.bytes = 1;
  1034. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1035. break;
  1036. case Src2ImmByte:
  1037. c->src2.type = OP_IMM;
  1038. c->src2.ptr = (unsigned long *)c->eip;
  1039. c->src2.bytes = 1;
  1040. c->src2.val = insn_fetch(u8, 1, c->eip);
  1041. break;
  1042. case Src2Imm16:
  1043. c->src2.type = OP_IMM;
  1044. c->src2.ptr = (unsigned long *)c->eip;
  1045. c->src2.bytes = 2;
  1046. c->src2.val = insn_fetch(u16, 2, c->eip);
  1047. break;
  1048. case Src2One:
  1049. c->src2.bytes = 1;
  1050. c->src2.val = 1;
  1051. break;
  1052. }
  1053. /* Decode and fetch the destination operand: register or memory. */
  1054. switch (c->d & DstMask) {
  1055. case ImplicitOps:
  1056. /* Special instructions do their own operand decoding. */
  1057. return 0;
  1058. case DstReg:
  1059. decode_register_operand(&c->dst, c,
  1060. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1061. break;
  1062. case DstMem:
  1063. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1064. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1065. c->dst.type = OP_REG;
  1066. c->dst.val = c->dst.orig_val = c->modrm_val;
  1067. c->dst.ptr = c->modrm_ptr;
  1068. break;
  1069. }
  1070. c->dst.type = OP_MEM;
  1071. break;
  1072. case DstAcc:
  1073. c->dst.type = OP_REG;
  1074. c->dst.bytes = c->op_bytes;
  1075. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1076. switch (c->op_bytes) {
  1077. case 1:
  1078. c->dst.val = *(u8 *)c->dst.ptr;
  1079. break;
  1080. case 2:
  1081. c->dst.val = *(u16 *)c->dst.ptr;
  1082. break;
  1083. case 4:
  1084. c->dst.val = *(u32 *)c->dst.ptr;
  1085. break;
  1086. }
  1087. c->dst.orig_val = c->dst.val;
  1088. break;
  1089. }
  1090. if (c->rip_relative)
  1091. c->modrm_ea += c->eip;
  1092. done:
  1093. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1094. }
  1095. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1096. {
  1097. struct decode_cache *c = &ctxt->decode;
  1098. c->dst.type = OP_MEM;
  1099. c->dst.bytes = c->op_bytes;
  1100. c->dst.val = c->src.val;
  1101. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1102. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1103. c->regs[VCPU_REGS_RSP]);
  1104. }
  1105. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1106. struct x86_emulate_ops *ops,
  1107. void *dest, int len)
  1108. {
  1109. struct decode_cache *c = &ctxt->decode;
  1110. int rc;
  1111. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1112. c->regs[VCPU_REGS_RSP]),
  1113. dest, len, ctxt->vcpu);
  1114. if (rc != X86EMUL_CONTINUE)
  1115. return rc;
  1116. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1117. return rc;
  1118. }
  1119. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1120. {
  1121. struct decode_cache *c = &ctxt->decode;
  1122. struct kvm_segment segment;
  1123. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1124. c->src.val = segment.selector;
  1125. emulate_push(ctxt);
  1126. }
  1127. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1128. struct x86_emulate_ops *ops, int seg)
  1129. {
  1130. struct decode_cache *c = &ctxt->decode;
  1131. unsigned long selector;
  1132. int rc;
  1133. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1134. if (rc != 0)
  1135. return rc;
  1136. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1137. return rc;
  1138. }
  1139. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1140. {
  1141. struct decode_cache *c = &ctxt->decode;
  1142. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1143. int reg = VCPU_REGS_RAX;
  1144. while (reg <= VCPU_REGS_RDI) {
  1145. (reg == VCPU_REGS_RSP) ?
  1146. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1147. emulate_push(ctxt);
  1148. ++reg;
  1149. }
  1150. }
  1151. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1152. struct x86_emulate_ops *ops)
  1153. {
  1154. struct decode_cache *c = &ctxt->decode;
  1155. int rc = 0;
  1156. int reg = VCPU_REGS_RDI;
  1157. while (reg >= VCPU_REGS_RAX) {
  1158. if (reg == VCPU_REGS_RSP) {
  1159. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1160. c->op_bytes);
  1161. --reg;
  1162. }
  1163. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1164. if (rc != 0)
  1165. break;
  1166. --reg;
  1167. }
  1168. return rc;
  1169. }
  1170. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1171. struct x86_emulate_ops *ops)
  1172. {
  1173. struct decode_cache *c = &ctxt->decode;
  1174. int rc;
  1175. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1176. if (rc != 0)
  1177. return rc;
  1178. return 0;
  1179. }
  1180. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1181. {
  1182. struct decode_cache *c = &ctxt->decode;
  1183. switch (c->modrm_reg) {
  1184. case 0: /* rol */
  1185. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1186. break;
  1187. case 1: /* ror */
  1188. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1189. break;
  1190. case 2: /* rcl */
  1191. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1192. break;
  1193. case 3: /* rcr */
  1194. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1195. break;
  1196. case 4: /* sal/shl */
  1197. case 6: /* sal/shl */
  1198. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1199. break;
  1200. case 5: /* shr */
  1201. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1202. break;
  1203. case 7: /* sar */
  1204. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1205. break;
  1206. }
  1207. }
  1208. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops *ops)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. int rc = 0;
  1213. switch (c->modrm_reg) {
  1214. case 0 ... 1: /* test */
  1215. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1216. break;
  1217. case 2: /* not */
  1218. c->dst.val = ~c->dst.val;
  1219. break;
  1220. case 3: /* neg */
  1221. emulate_1op("neg", c->dst, ctxt->eflags);
  1222. break;
  1223. default:
  1224. DPRINTF("Cannot emulate %02x\n", c->b);
  1225. rc = X86EMUL_UNHANDLEABLE;
  1226. break;
  1227. }
  1228. return rc;
  1229. }
  1230. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1231. struct x86_emulate_ops *ops)
  1232. {
  1233. struct decode_cache *c = &ctxt->decode;
  1234. switch (c->modrm_reg) {
  1235. case 0: /* inc */
  1236. emulate_1op("inc", c->dst, ctxt->eflags);
  1237. break;
  1238. case 1: /* dec */
  1239. emulate_1op("dec", c->dst, ctxt->eflags);
  1240. break;
  1241. case 2: /* call near abs */ {
  1242. long int old_eip;
  1243. old_eip = c->eip;
  1244. c->eip = c->src.val;
  1245. c->src.val = old_eip;
  1246. emulate_push(ctxt);
  1247. break;
  1248. }
  1249. case 4: /* jmp abs */
  1250. c->eip = c->src.val;
  1251. break;
  1252. case 6: /* push */
  1253. emulate_push(ctxt);
  1254. break;
  1255. }
  1256. return 0;
  1257. }
  1258. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1259. struct x86_emulate_ops *ops,
  1260. unsigned long memop)
  1261. {
  1262. struct decode_cache *c = &ctxt->decode;
  1263. u64 old, new;
  1264. int rc;
  1265. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1266. if (rc != X86EMUL_CONTINUE)
  1267. return rc;
  1268. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1269. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1270. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1271. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1272. ctxt->eflags &= ~EFLG_ZF;
  1273. } else {
  1274. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1275. (u32) c->regs[VCPU_REGS_RBX];
  1276. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1277. if (rc != X86EMUL_CONTINUE)
  1278. return rc;
  1279. ctxt->eflags |= EFLG_ZF;
  1280. }
  1281. return 0;
  1282. }
  1283. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1284. struct x86_emulate_ops *ops)
  1285. {
  1286. struct decode_cache *c = &ctxt->decode;
  1287. int rc;
  1288. unsigned long cs;
  1289. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1290. if (rc)
  1291. return rc;
  1292. if (c->op_bytes == 4)
  1293. c->eip = (u32)c->eip;
  1294. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1295. if (rc)
  1296. return rc;
  1297. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1298. return rc;
  1299. }
  1300. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1301. struct x86_emulate_ops *ops)
  1302. {
  1303. int rc;
  1304. struct decode_cache *c = &ctxt->decode;
  1305. switch (c->dst.type) {
  1306. case OP_REG:
  1307. /* The 4-byte case *is* correct:
  1308. * in 64-bit mode we zero-extend.
  1309. */
  1310. switch (c->dst.bytes) {
  1311. case 1:
  1312. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1313. break;
  1314. case 2:
  1315. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1316. break;
  1317. case 4:
  1318. *c->dst.ptr = (u32)c->dst.val;
  1319. break; /* 64b: zero-ext */
  1320. case 8:
  1321. *c->dst.ptr = c->dst.val;
  1322. break;
  1323. }
  1324. break;
  1325. case OP_MEM:
  1326. if (c->lock_prefix)
  1327. rc = ops->cmpxchg_emulated(
  1328. (unsigned long)c->dst.ptr,
  1329. &c->dst.orig_val,
  1330. &c->dst.val,
  1331. c->dst.bytes,
  1332. ctxt->vcpu);
  1333. else
  1334. rc = ops->write_emulated(
  1335. (unsigned long)c->dst.ptr,
  1336. &c->dst.val,
  1337. c->dst.bytes,
  1338. ctxt->vcpu);
  1339. if (rc != X86EMUL_CONTINUE)
  1340. return rc;
  1341. break;
  1342. case OP_NONE:
  1343. /* no writeback */
  1344. break;
  1345. default:
  1346. break;
  1347. }
  1348. return 0;
  1349. }
  1350. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1351. {
  1352. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1353. /*
  1354. * an sti; sti; sequence only disable interrupts for the first
  1355. * instruction. So, if the last instruction, be it emulated or
  1356. * not, left the system with the INT_STI flag enabled, it
  1357. * means that the last instruction is an sti. We should not
  1358. * leave the flag on in this case. The same goes for mov ss
  1359. */
  1360. if (!(int_shadow & mask))
  1361. ctxt->interruptibility = mask;
  1362. }
  1363. static inline void
  1364. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1365. struct kvm_segment *cs, struct kvm_segment *ss)
  1366. {
  1367. memset(cs, 0, sizeof(struct kvm_segment));
  1368. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1369. memset(ss, 0, sizeof(struct kvm_segment));
  1370. cs->l = 0; /* will be adjusted later */
  1371. cs->base = 0; /* flat segment */
  1372. cs->g = 1; /* 4kb granularity */
  1373. cs->limit = 0xffffffff; /* 4GB limit */
  1374. cs->type = 0x0b; /* Read, Execute, Accessed */
  1375. cs->s = 1;
  1376. cs->dpl = 0; /* will be adjusted later */
  1377. cs->present = 1;
  1378. cs->db = 1;
  1379. ss->unusable = 0;
  1380. ss->base = 0; /* flat segment */
  1381. ss->limit = 0xffffffff; /* 4GB limit */
  1382. ss->g = 1; /* 4kb granularity */
  1383. ss->s = 1;
  1384. ss->type = 0x03; /* Read/Write, Accessed */
  1385. ss->db = 1; /* 32bit stack segment */
  1386. ss->dpl = 0;
  1387. ss->present = 1;
  1388. }
  1389. static int
  1390. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1391. {
  1392. struct decode_cache *c = &ctxt->decode;
  1393. struct kvm_segment cs, ss;
  1394. u64 msr_data;
  1395. /* syscall is not available in real mode */
  1396. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1397. || !is_protmode(ctxt->vcpu))
  1398. return -1;
  1399. setup_syscalls_segments(ctxt, &cs, &ss);
  1400. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1401. msr_data >>= 32;
  1402. cs.selector = (u16)(msr_data & 0xfffc);
  1403. ss.selector = (u16)(msr_data + 8);
  1404. if (is_long_mode(ctxt->vcpu)) {
  1405. cs.db = 0;
  1406. cs.l = 1;
  1407. }
  1408. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1409. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1410. c->regs[VCPU_REGS_RCX] = c->eip;
  1411. if (is_long_mode(ctxt->vcpu)) {
  1412. #ifdef CONFIG_X86_64
  1413. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1414. kvm_x86_ops->get_msr(ctxt->vcpu,
  1415. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1416. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1417. c->eip = msr_data;
  1418. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1419. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1420. #endif
  1421. } else {
  1422. /* legacy mode */
  1423. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1424. c->eip = (u32)msr_data;
  1425. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1426. }
  1427. return 0;
  1428. }
  1429. static int
  1430. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1431. {
  1432. struct decode_cache *c = &ctxt->decode;
  1433. struct kvm_segment cs, ss;
  1434. u64 msr_data;
  1435. /* inject #UD if LOCK prefix is used */
  1436. if (c->lock_prefix)
  1437. return -1;
  1438. /* inject #GP if in real mode or paging is disabled */
  1439. if (ctxt->mode == X86EMUL_MODE_REAL || !is_protmode(ctxt->vcpu)) {
  1440. kvm_inject_gp(ctxt->vcpu, 0);
  1441. return -1;
  1442. }
  1443. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1444. * Therefore, we inject an #UD.
  1445. */
  1446. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1447. return -1;
  1448. setup_syscalls_segments(ctxt, &cs, &ss);
  1449. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1450. switch (ctxt->mode) {
  1451. case X86EMUL_MODE_PROT32:
  1452. if ((msr_data & 0xfffc) == 0x0) {
  1453. kvm_inject_gp(ctxt->vcpu, 0);
  1454. return -1;
  1455. }
  1456. break;
  1457. case X86EMUL_MODE_PROT64:
  1458. if (msr_data == 0x0) {
  1459. kvm_inject_gp(ctxt->vcpu, 0);
  1460. return -1;
  1461. }
  1462. break;
  1463. }
  1464. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1465. cs.selector = (u16)msr_data;
  1466. cs.selector &= ~SELECTOR_RPL_MASK;
  1467. ss.selector = cs.selector + 8;
  1468. ss.selector &= ~SELECTOR_RPL_MASK;
  1469. if (ctxt->mode == X86EMUL_MODE_PROT64
  1470. || is_long_mode(ctxt->vcpu)) {
  1471. cs.db = 0;
  1472. cs.l = 1;
  1473. }
  1474. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1475. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1476. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1477. c->eip = msr_data;
  1478. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1479. c->regs[VCPU_REGS_RSP] = msr_data;
  1480. return 0;
  1481. }
  1482. static int
  1483. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1484. {
  1485. struct decode_cache *c = &ctxt->decode;
  1486. struct kvm_segment cs, ss;
  1487. u64 msr_data;
  1488. int usermode;
  1489. /* inject #UD if LOCK prefix is used */
  1490. if (c->lock_prefix)
  1491. return -1;
  1492. /* inject #GP if in real mode or paging is disabled */
  1493. if (ctxt->mode == X86EMUL_MODE_REAL || !is_protmode(ctxt->vcpu)) {
  1494. kvm_inject_gp(ctxt->vcpu, 0);
  1495. return -1;
  1496. }
  1497. /* sysexit must be called from CPL 0 */
  1498. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1499. kvm_inject_gp(ctxt->vcpu, 0);
  1500. return -1;
  1501. }
  1502. setup_syscalls_segments(ctxt, &cs, &ss);
  1503. if ((c->rex_prefix & 0x8) != 0x0)
  1504. usermode = X86EMUL_MODE_PROT64;
  1505. else
  1506. usermode = X86EMUL_MODE_PROT32;
  1507. cs.dpl = 3;
  1508. ss.dpl = 3;
  1509. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1510. switch (usermode) {
  1511. case X86EMUL_MODE_PROT32:
  1512. cs.selector = (u16)(msr_data + 16);
  1513. if ((msr_data & 0xfffc) == 0x0) {
  1514. kvm_inject_gp(ctxt->vcpu, 0);
  1515. return -1;
  1516. }
  1517. ss.selector = (u16)(msr_data + 24);
  1518. break;
  1519. case X86EMUL_MODE_PROT64:
  1520. cs.selector = (u16)(msr_data + 32);
  1521. if (msr_data == 0x0) {
  1522. kvm_inject_gp(ctxt->vcpu, 0);
  1523. return -1;
  1524. }
  1525. ss.selector = cs.selector + 8;
  1526. cs.db = 0;
  1527. cs.l = 1;
  1528. break;
  1529. }
  1530. cs.selector |= SELECTOR_RPL_MASK;
  1531. ss.selector |= SELECTOR_RPL_MASK;
  1532. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1533. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1534. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1535. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1536. return 0;
  1537. }
  1538. int
  1539. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1540. {
  1541. unsigned long memop = 0;
  1542. u64 msr_data;
  1543. unsigned long saved_eip = 0;
  1544. struct decode_cache *c = &ctxt->decode;
  1545. unsigned int port;
  1546. int io_dir_in;
  1547. int rc = 0;
  1548. ctxt->interruptibility = 0;
  1549. /* Shadow copy of register state. Committed on successful emulation.
  1550. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1551. * modify them.
  1552. */
  1553. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1554. saved_eip = c->eip;
  1555. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1556. memop = c->modrm_ea;
  1557. if (c->rep_prefix && (c->d & String)) {
  1558. /* All REP prefixes have the same first termination condition */
  1559. if (c->regs[VCPU_REGS_RCX] == 0) {
  1560. kvm_rip_write(ctxt->vcpu, c->eip);
  1561. goto done;
  1562. }
  1563. /* The second termination condition only applies for REPE
  1564. * and REPNE. Test if the repeat string operation prefix is
  1565. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1566. * corresponding termination condition according to:
  1567. * - if REPE/REPZ and ZF = 0 then done
  1568. * - if REPNE/REPNZ and ZF = 1 then done
  1569. */
  1570. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1571. (c->b == 0xae) || (c->b == 0xaf)) {
  1572. if ((c->rep_prefix == REPE_PREFIX) &&
  1573. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1574. kvm_rip_write(ctxt->vcpu, c->eip);
  1575. goto done;
  1576. }
  1577. if ((c->rep_prefix == REPNE_PREFIX) &&
  1578. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1579. kvm_rip_write(ctxt->vcpu, c->eip);
  1580. goto done;
  1581. }
  1582. }
  1583. c->regs[VCPU_REGS_RCX]--;
  1584. c->eip = kvm_rip_read(ctxt->vcpu);
  1585. }
  1586. if (c->src.type == OP_MEM) {
  1587. c->src.ptr = (unsigned long *)memop;
  1588. c->src.val = 0;
  1589. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1590. &c->src.val,
  1591. c->src.bytes,
  1592. ctxt->vcpu);
  1593. if (rc != X86EMUL_CONTINUE)
  1594. goto done;
  1595. c->src.orig_val = c->src.val;
  1596. }
  1597. if ((c->d & DstMask) == ImplicitOps)
  1598. goto special_insn;
  1599. if (c->dst.type == OP_MEM) {
  1600. c->dst.ptr = (unsigned long *)memop;
  1601. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1602. c->dst.val = 0;
  1603. if (c->d & BitOp) {
  1604. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1605. c->dst.ptr = (void *)c->dst.ptr +
  1606. (c->src.val & mask) / 8;
  1607. }
  1608. if (!(c->d & Mov)) {
  1609. /* optimisation - avoid slow emulated read */
  1610. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1611. &c->dst.val,
  1612. c->dst.bytes,
  1613. ctxt->vcpu);
  1614. if (rc != X86EMUL_CONTINUE)
  1615. goto done;
  1616. }
  1617. }
  1618. c->dst.orig_val = c->dst.val;
  1619. special_insn:
  1620. if (c->twobyte)
  1621. goto twobyte_insn;
  1622. switch (c->b) {
  1623. case 0x00 ... 0x05:
  1624. add: /* add */
  1625. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1626. break;
  1627. case 0x06: /* push es */
  1628. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1629. break;
  1630. case 0x07: /* pop es */
  1631. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1632. if (rc != 0)
  1633. goto done;
  1634. break;
  1635. case 0x08 ... 0x0d:
  1636. or: /* or */
  1637. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1638. break;
  1639. case 0x0e: /* push cs */
  1640. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1641. break;
  1642. case 0x10 ... 0x15:
  1643. adc: /* adc */
  1644. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1645. break;
  1646. case 0x16: /* push ss */
  1647. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1648. break;
  1649. case 0x17: /* pop ss */
  1650. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1651. if (rc != 0)
  1652. goto done;
  1653. break;
  1654. case 0x18 ... 0x1d:
  1655. sbb: /* sbb */
  1656. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1657. break;
  1658. case 0x1e: /* push ds */
  1659. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1660. break;
  1661. case 0x1f: /* pop ds */
  1662. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1663. if (rc != 0)
  1664. goto done;
  1665. break;
  1666. case 0x20 ... 0x25:
  1667. and: /* and */
  1668. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1669. break;
  1670. case 0x28 ... 0x2d:
  1671. sub: /* sub */
  1672. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1673. break;
  1674. case 0x30 ... 0x35:
  1675. xor: /* xor */
  1676. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1677. break;
  1678. case 0x38 ... 0x3d:
  1679. cmp: /* cmp */
  1680. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1681. break;
  1682. case 0x40 ... 0x47: /* inc r16/r32 */
  1683. emulate_1op("inc", c->dst, ctxt->eflags);
  1684. break;
  1685. case 0x48 ... 0x4f: /* dec r16/r32 */
  1686. emulate_1op("dec", c->dst, ctxt->eflags);
  1687. break;
  1688. case 0x50 ... 0x57: /* push reg */
  1689. emulate_push(ctxt);
  1690. break;
  1691. case 0x58 ... 0x5f: /* pop reg */
  1692. pop_instruction:
  1693. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1694. if (rc != 0)
  1695. goto done;
  1696. break;
  1697. case 0x60: /* pusha */
  1698. emulate_pusha(ctxt);
  1699. break;
  1700. case 0x61: /* popa */
  1701. rc = emulate_popa(ctxt, ops);
  1702. if (rc != 0)
  1703. goto done;
  1704. break;
  1705. case 0x63: /* movsxd */
  1706. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1707. goto cannot_emulate;
  1708. c->dst.val = (s32) c->src.val;
  1709. break;
  1710. case 0x68: /* push imm */
  1711. case 0x6a: /* push imm8 */
  1712. emulate_push(ctxt);
  1713. break;
  1714. case 0x6c: /* insb */
  1715. case 0x6d: /* insw/insd */
  1716. if (kvm_emulate_pio_string(ctxt->vcpu,
  1717. 1,
  1718. (c->d & ByteOp) ? 1 : c->op_bytes,
  1719. c->rep_prefix ?
  1720. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1721. (ctxt->eflags & EFLG_DF),
  1722. register_address(c, es_base(ctxt),
  1723. c->regs[VCPU_REGS_RDI]),
  1724. c->rep_prefix,
  1725. c->regs[VCPU_REGS_RDX]) == 0) {
  1726. c->eip = saved_eip;
  1727. return -1;
  1728. }
  1729. return 0;
  1730. case 0x6e: /* outsb */
  1731. case 0x6f: /* outsw/outsd */
  1732. if (kvm_emulate_pio_string(ctxt->vcpu,
  1733. 0,
  1734. (c->d & ByteOp) ? 1 : c->op_bytes,
  1735. c->rep_prefix ?
  1736. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1737. (ctxt->eflags & EFLG_DF),
  1738. register_address(c,
  1739. seg_override_base(ctxt, c),
  1740. c->regs[VCPU_REGS_RSI]),
  1741. c->rep_prefix,
  1742. c->regs[VCPU_REGS_RDX]) == 0) {
  1743. c->eip = saved_eip;
  1744. return -1;
  1745. }
  1746. return 0;
  1747. case 0x70 ... 0x7f: /* jcc (short) */
  1748. if (test_cc(c->b, ctxt->eflags))
  1749. jmp_rel(c, c->src.val);
  1750. break;
  1751. case 0x80 ... 0x83: /* Grp1 */
  1752. switch (c->modrm_reg) {
  1753. case 0:
  1754. goto add;
  1755. case 1:
  1756. goto or;
  1757. case 2:
  1758. goto adc;
  1759. case 3:
  1760. goto sbb;
  1761. case 4:
  1762. goto and;
  1763. case 5:
  1764. goto sub;
  1765. case 6:
  1766. goto xor;
  1767. case 7:
  1768. goto cmp;
  1769. }
  1770. break;
  1771. case 0x84 ... 0x85:
  1772. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1773. break;
  1774. case 0x86 ... 0x87: /* xchg */
  1775. xchg:
  1776. /* Write back the register source. */
  1777. switch (c->dst.bytes) {
  1778. case 1:
  1779. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1780. break;
  1781. case 2:
  1782. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1783. break;
  1784. case 4:
  1785. *c->src.ptr = (u32) c->dst.val;
  1786. break; /* 64b reg: zero-extend */
  1787. case 8:
  1788. *c->src.ptr = c->dst.val;
  1789. break;
  1790. }
  1791. /*
  1792. * Write back the memory destination with implicit LOCK
  1793. * prefix.
  1794. */
  1795. c->dst.val = c->src.val;
  1796. c->lock_prefix = 1;
  1797. break;
  1798. case 0x88 ... 0x8b: /* mov */
  1799. goto mov;
  1800. case 0x8c: { /* mov r/m, sreg */
  1801. struct kvm_segment segreg;
  1802. if (c->modrm_reg <= 5)
  1803. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1804. else {
  1805. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1806. c->modrm);
  1807. goto cannot_emulate;
  1808. }
  1809. c->dst.val = segreg.selector;
  1810. break;
  1811. }
  1812. case 0x8d: /* lea r16/r32, m */
  1813. c->dst.val = c->modrm_ea;
  1814. break;
  1815. case 0x8e: { /* mov seg, r/m16 */
  1816. uint16_t sel;
  1817. int type_bits;
  1818. int err;
  1819. sel = c->src.val;
  1820. if (c->modrm_reg == VCPU_SREG_SS)
  1821. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1822. if (c->modrm_reg <= 5) {
  1823. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1824. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1825. type_bits, c->modrm_reg);
  1826. } else {
  1827. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1828. c->modrm);
  1829. goto cannot_emulate;
  1830. }
  1831. if (err < 0)
  1832. goto cannot_emulate;
  1833. c->dst.type = OP_NONE; /* Disable writeback. */
  1834. break;
  1835. }
  1836. case 0x8f: /* pop (sole member of Grp1a) */
  1837. rc = emulate_grp1a(ctxt, ops);
  1838. if (rc != 0)
  1839. goto done;
  1840. break;
  1841. case 0x90: /* nop / xchg r8,rax */
  1842. if (!(c->rex_prefix & 1)) { /* nop */
  1843. c->dst.type = OP_NONE;
  1844. break;
  1845. }
  1846. case 0x91 ... 0x97: /* xchg reg,rax */
  1847. c->src.type = c->dst.type = OP_REG;
  1848. c->src.bytes = c->dst.bytes = c->op_bytes;
  1849. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1850. c->src.val = *(c->src.ptr);
  1851. goto xchg;
  1852. case 0x9c: /* pushf */
  1853. c->src.val = (unsigned long) ctxt->eflags;
  1854. emulate_push(ctxt);
  1855. break;
  1856. case 0x9d: /* popf */
  1857. c->dst.type = OP_REG;
  1858. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1859. c->dst.bytes = c->op_bytes;
  1860. goto pop_instruction;
  1861. case 0xa0 ... 0xa1: /* mov */
  1862. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1863. c->dst.val = c->src.val;
  1864. break;
  1865. case 0xa2 ... 0xa3: /* mov */
  1866. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1867. break;
  1868. case 0xa4 ... 0xa5: /* movs */
  1869. c->dst.type = OP_MEM;
  1870. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1871. c->dst.ptr = (unsigned long *)register_address(c,
  1872. es_base(ctxt),
  1873. c->regs[VCPU_REGS_RDI]);
  1874. rc = ops->read_emulated(register_address(c,
  1875. seg_override_base(ctxt, c),
  1876. c->regs[VCPU_REGS_RSI]),
  1877. &c->dst.val,
  1878. c->dst.bytes, ctxt->vcpu);
  1879. if (rc != X86EMUL_CONTINUE)
  1880. goto done;
  1881. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1882. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1883. : c->dst.bytes);
  1884. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1885. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1886. : c->dst.bytes);
  1887. break;
  1888. case 0xa6 ... 0xa7: /* cmps */
  1889. c->src.type = OP_NONE; /* Disable writeback. */
  1890. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1891. c->src.ptr = (unsigned long *)register_address(c,
  1892. seg_override_base(ctxt, c),
  1893. c->regs[VCPU_REGS_RSI]);
  1894. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1895. &c->src.val,
  1896. c->src.bytes,
  1897. ctxt->vcpu);
  1898. if (rc != X86EMUL_CONTINUE)
  1899. goto done;
  1900. c->dst.type = OP_NONE; /* Disable writeback. */
  1901. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1902. c->dst.ptr = (unsigned long *)register_address(c,
  1903. es_base(ctxt),
  1904. c->regs[VCPU_REGS_RDI]);
  1905. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1906. &c->dst.val,
  1907. c->dst.bytes,
  1908. ctxt->vcpu);
  1909. if (rc != X86EMUL_CONTINUE)
  1910. goto done;
  1911. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1912. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1913. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1914. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1915. : c->src.bytes);
  1916. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1917. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1918. : c->dst.bytes);
  1919. break;
  1920. case 0xaa ... 0xab: /* stos */
  1921. c->dst.type = OP_MEM;
  1922. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1923. c->dst.ptr = (unsigned long *)register_address(c,
  1924. es_base(ctxt),
  1925. c->regs[VCPU_REGS_RDI]);
  1926. c->dst.val = c->regs[VCPU_REGS_RAX];
  1927. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1928. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1929. : c->dst.bytes);
  1930. break;
  1931. case 0xac ... 0xad: /* lods */
  1932. c->dst.type = OP_REG;
  1933. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1934. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1935. rc = ops->read_emulated(register_address(c,
  1936. seg_override_base(ctxt, c),
  1937. c->regs[VCPU_REGS_RSI]),
  1938. &c->dst.val,
  1939. c->dst.bytes,
  1940. ctxt->vcpu);
  1941. if (rc != X86EMUL_CONTINUE)
  1942. goto done;
  1943. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1944. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1945. : c->dst.bytes);
  1946. break;
  1947. case 0xae ... 0xaf: /* scas */
  1948. DPRINTF("Urk! I don't handle SCAS.\n");
  1949. goto cannot_emulate;
  1950. case 0xb0 ... 0xbf: /* mov r, imm */
  1951. goto mov;
  1952. case 0xc0 ... 0xc1:
  1953. emulate_grp2(ctxt);
  1954. break;
  1955. case 0xc3: /* ret */
  1956. c->dst.type = OP_REG;
  1957. c->dst.ptr = &c->eip;
  1958. c->dst.bytes = c->op_bytes;
  1959. goto pop_instruction;
  1960. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1961. mov:
  1962. c->dst.val = c->src.val;
  1963. break;
  1964. case 0xcb: /* ret far */
  1965. rc = emulate_ret_far(ctxt, ops);
  1966. if (rc)
  1967. goto done;
  1968. break;
  1969. case 0xd0 ... 0xd1: /* Grp2 */
  1970. c->src.val = 1;
  1971. emulate_grp2(ctxt);
  1972. break;
  1973. case 0xd2 ... 0xd3: /* Grp2 */
  1974. c->src.val = c->regs[VCPU_REGS_RCX];
  1975. emulate_grp2(ctxt);
  1976. break;
  1977. case 0xe4: /* inb */
  1978. case 0xe5: /* in */
  1979. port = c->src.val;
  1980. io_dir_in = 1;
  1981. goto do_io;
  1982. case 0xe6: /* outb */
  1983. case 0xe7: /* out */
  1984. port = c->src.val;
  1985. io_dir_in = 0;
  1986. goto do_io;
  1987. case 0xe8: /* call (near) */ {
  1988. long int rel = c->src.val;
  1989. c->src.val = (unsigned long) c->eip;
  1990. jmp_rel(c, rel);
  1991. emulate_push(ctxt);
  1992. break;
  1993. }
  1994. case 0xe9: /* jmp rel */
  1995. goto jmp;
  1996. case 0xea: /* jmp far */
  1997. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1998. VCPU_SREG_CS) < 0) {
  1999. DPRINTF("jmp far: Failed to load CS descriptor\n");
  2000. goto cannot_emulate;
  2001. }
  2002. c->eip = c->src.val;
  2003. break;
  2004. case 0xeb:
  2005. jmp: /* jmp rel short */
  2006. jmp_rel(c, c->src.val);
  2007. c->dst.type = OP_NONE; /* Disable writeback. */
  2008. break;
  2009. case 0xec: /* in al,dx */
  2010. case 0xed: /* in (e/r)ax,dx */
  2011. port = c->regs[VCPU_REGS_RDX];
  2012. io_dir_in = 1;
  2013. goto do_io;
  2014. case 0xee: /* out al,dx */
  2015. case 0xef: /* out (e/r)ax,dx */
  2016. port = c->regs[VCPU_REGS_RDX];
  2017. io_dir_in = 0;
  2018. do_io: if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2019. (c->d & ByteOp) ? 1 : c->op_bytes,
  2020. port) != 0) {
  2021. c->eip = saved_eip;
  2022. goto cannot_emulate;
  2023. }
  2024. break;
  2025. case 0xf4: /* hlt */
  2026. ctxt->vcpu->arch.halt_request = 1;
  2027. break;
  2028. case 0xf5: /* cmc */
  2029. /* complement carry flag from eflags reg */
  2030. ctxt->eflags ^= EFLG_CF;
  2031. c->dst.type = OP_NONE; /* Disable writeback. */
  2032. break;
  2033. case 0xf6 ... 0xf7: /* Grp3 */
  2034. rc = emulate_grp3(ctxt, ops);
  2035. if (rc != 0)
  2036. goto done;
  2037. break;
  2038. case 0xf8: /* clc */
  2039. ctxt->eflags &= ~EFLG_CF;
  2040. c->dst.type = OP_NONE; /* Disable writeback. */
  2041. break;
  2042. case 0xfa: /* cli */
  2043. ctxt->eflags &= ~X86_EFLAGS_IF;
  2044. c->dst.type = OP_NONE; /* Disable writeback. */
  2045. break;
  2046. case 0xfb: /* sti */
  2047. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2048. ctxt->eflags |= X86_EFLAGS_IF;
  2049. c->dst.type = OP_NONE; /* Disable writeback. */
  2050. break;
  2051. case 0xfc: /* cld */
  2052. ctxt->eflags &= ~EFLG_DF;
  2053. c->dst.type = OP_NONE; /* Disable writeback. */
  2054. break;
  2055. case 0xfd: /* std */
  2056. ctxt->eflags |= EFLG_DF;
  2057. c->dst.type = OP_NONE; /* Disable writeback. */
  2058. break;
  2059. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2060. rc = emulate_grp45(ctxt, ops);
  2061. if (rc != 0)
  2062. goto done;
  2063. break;
  2064. }
  2065. writeback:
  2066. rc = writeback(ctxt, ops);
  2067. if (rc != 0)
  2068. goto done;
  2069. /* Commit shadow register state. */
  2070. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2071. kvm_rip_write(ctxt->vcpu, c->eip);
  2072. done:
  2073. if (rc == X86EMUL_UNHANDLEABLE) {
  2074. c->eip = saved_eip;
  2075. return -1;
  2076. }
  2077. return 0;
  2078. twobyte_insn:
  2079. switch (c->b) {
  2080. case 0x01: /* lgdt, lidt, lmsw */
  2081. switch (c->modrm_reg) {
  2082. u16 size;
  2083. unsigned long address;
  2084. case 0: /* vmcall */
  2085. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2086. goto cannot_emulate;
  2087. rc = kvm_fix_hypercall(ctxt->vcpu);
  2088. if (rc)
  2089. goto done;
  2090. /* Let the processor re-execute the fixed hypercall */
  2091. c->eip = kvm_rip_read(ctxt->vcpu);
  2092. /* Disable writeback. */
  2093. c->dst.type = OP_NONE;
  2094. break;
  2095. case 2: /* lgdt */
  2096. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2097. &size, &address, c->op_bytes);
  2098. if (rc)
  2099. goto done;
  2100. realmode_lgdt(ctxt->vcpu, size, address);
  2101. /* Disable writeback. */
  2102. c->dst.type = OP_NONE;
  2103. break;
  2104. case 3: /* lidt/vmmcall */
  2105. if (c->modrm_mod == 3) {
  2106. switch (c->modrm_rm) {
  2107. case 1:
  2108. rc = kvm_fix_hypercall(ctxt->vcpu);
  2109. if (rc)
  2110. goto done;
  2111. break;
  2112. default:
  2113. goto cannot_emulate;
  2114. }
  2115. } else {
  2116. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2117. &size, &address,
  2118. c->op_bytes);
  2119. if (rc)
  2120. goto done;
  2121. realmode_lidt(ctxt->vcpu, size, address);
  2122. }
  2123. /* Disable writeback. */
  2124. c->dst.type = OP_NONE;
  2125. break;
  2126. case 4: /* smsw */
  2127. c->dst.bytes = 2;
  2128. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2129. break;
  2130. case 6: /* lmsw */
  2131. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2132. &ctxt->eflags);
  2133. c->dst.type = OP_NONE;
  2134. break;
  2135. case 7: /* invlpg*/
  2136. emulate_invlpg(ctxt->vcpu, memop);
  2137. /* Disable writeback. */
  2138. c->dst.type = OP_NONE;
  2139. break;
  2140. default:
  2141. goto cannot_emulate;
  2142. }
  2143. break;
  2144. case 0x05: /* syscall */
  2145. if (emulate_syscall(ctxt) == -1)
  2146. goto cannot_emulate;
  2147. else
  2148. goto writeback;
  2149. break;
  2150. case 0x06:
  2151. emulate_clts(ctxt->vcpu);
  2152. c->dst.type = OP_NONE;
  2153. break;
  2154. case 0x08: /* invd */
  2155. case 0x09: /* wbinvd */
  2156. case 0x0d: /* GrpP (prefetch) */
  2157. case 0x18: /* Grp16 (prefetch/nop) */
  2158. c->dst.type = OP_NONE;
  2159. break;
  2160. case 0x20: /* mov cr, reg */
  2161. if (c->modrm_mod != 3)
  2162. goto cannot_emulate;
  2163. c->regs[c->modrm_rm] =
  2164. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2165. c->dst.type = OP_NONE; /* no writeback */
  2166. break;
  2167. case 0x21: /* mov from dr to reg */
  2168. if (c->modrm_mod != 3)
  2169. goto cannot_emulate;
  2170. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2171. if (rc)
  2172. goto cannot_emulate;
  2173. c->dst.type = OP_NONE; /* no writeback */
  2174. break;
  2175. case 0x22: /* mov reg, cr */
  2176. if (c->modrm_mod != 3)
  2177. goto cannot_emulate;
  2178. realmode_set_cr(ctxt->vcpu,
  2179. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2180. c->dst.type = OP_NONE;
  2181. break;
  2182. case 0x23: /* mov from reg to dr */
  2183. if (c->modrm_mod != 3)
  2184. goto cannot_emulate;
  2185. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2186. c->regs[c->modrm_rm]);
  2187. if (rc)
  2188. goto cannot_emulate;
  2189. c->dst.type = OP_NONE; /* no writeback */
  2190. break;
  2191. case 0x30:
  2192. /* wrmsr */
  2193. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2194. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2195. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2196. if (rc) {
  2197. kvm_inject_gp(ctxt->vcpu, 0);
  2198. c->eip = kvm_rip_read(ctxt->vcpu);
  2199. }
  2200. rc = X86EMUL_CONTINUE;
  2201. c->dst.type = OP_NONE;
  2202. break;
  2203. case 0x32:
  2204. /* rdmsr */
  2205. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2206. if (rc) {
  2207. kvm_inject_gp(ctxt->vcpu, 0);
  2208. c->eip = kvm_rip_read(ctxt->vcpu);
  2209. } else {
  2210. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2211. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2212. }
  2213. rc = X86EMUL_CONTINUE;
  2214. c->dst.type = OP_NONE;
  2215. break;
  2216. case 0x34: /* sysenter */
  2217. if (emulate_sysenter(ctxt) == -1)
  2218. goto cannot_emulate;
  2219. else
  2220. goto writeback;
  2221. break;
  2222. case 0x35: /* sysexit */
  2223. if (emulate_sysexit(ctxt) == -1)
  2224. goto cannot_emulate;
  2225. else
  2226. goto writeback;
  2227. break;
  2228. case 0x40 ... 0x4f: /* cmov */
  2229. c->dst.val = c->dst.orig_val = c->src.val;
  2230. if (!test_cc(c->b, ctxt->eflags))
  2231. c->dst.type = OP_NONE; /* no writeback */
  2232. break;
  2233. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2234. if (test_cc(c->b, ctxt->eflags))
  2235. jmp_rel(c, c->src.val);
  2236. c->dst.type = OP_NONE;
  2237. break;
  2238. case 0xa0: /* push fs */
  2239. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2240. break;
  2241. case 0xa1: /* pop fs */
  2242. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2243. if (rc != 0)
  2244. goto done;
  2245. break;
  2246. case 0xa3:
  2247. bt: /* bt */
  2248. c->dst.type = OP_NONE;
  2249. /* only subword offset */
  2250. c->src.val &= (c->dst.bytes << 3) - 1;
  2251. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2252. break;
  2253. case 0xa4: /* shld imm8, r, r/m */
  2254. case 0xa5: /* shld cl, r, r/m */
  2255. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2256. break;
  2257. case 0xa8: /* push gs */
  2258. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2259. break;
  2260. case 0xa9: /* pop gs */
  2261. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2262. if (rc != 0)
  2263. goto done;
  2264. break;
  2265. case 0xab:
  2266. bts: /* bts */
  2267. /* only subword offset */
  2268. c->src.val &= (c->dst.bytes << 3) - 1;
  2269. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2270. break;
  2271. case 0xac: /* shrd imm8, r, r/m */
  2272. case 0xad: /* shrd cl, r, r/m */
  2273. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2274. break;
  2275. case 0xae: /* clflush */
  2276. break;
  2277. case 0xb0 ... 0xb1: /* cmpxchg */
  2278. /*
  2279. * Save real source value, then compare EAX against
  2280. * destination.
  2281. */
  2282. c->src.orig_val = c->src.val;
  2283. c->src.val = c->regs[VCPU_REGS_RAX];
  2284. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2285. if (ctxt->eflags & EFLG_ZF) {
  2286. /* Success: write back to memory. */
  2287. c->dst.val = c->src.orig_val;
  2288. } else {
  2289. /* Failure: write the value we saw to EAX. */
  2290. c->dst.type = OP_REG;
  2291. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2292. }
  2293. break;
  2294. case 0xb3:
  2295. btr: /* btr */
  2296. /* only subword offset */
  2297. c->src.val &= (c->dst.bytes << 3) - 1;
  2298. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2299. break;
  2300. case 0xb6 ... 0xb7: /* movzx */
  2301. c->dst.bytes = c->op_bytes;
  2302. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2303. : (u16) c->src.val;
  2304. break;
  2305. case 0xba: /* Grp8 */
  2306. switch (c->modrm_reg & 3) {
  2307. case 0:
  2308. goto bt;
  2309. case 1:
  2310. goto bts;
  2311. case 2:
  2312. goto btr;
  2313. case 3:
  2314. goto btc;
  2315. }
  2316. break;
  2317. case 0xbb:
  2318. btc: /* btc */
  2319. /* only subword offset */
  2320. c->src.val &= (c->dst.bytes << 3) - 1;
  2321. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2322. break;
  2323. case 0xbe ... 0xbf: /* movsx */
  2324. c->dst.bytes = c->op_bytes;
  2325. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2326. (s16) c->src.val;
  2327. break;
  2328. case 0xc3: /* movnti */
  2329. c->dst.bytes = c->op_bytes;
  2330. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2331. (u64) c->src.val;
  2332. break;
  2333. case 0xc7: /* Grp9 (cmpxchg8b) */
  2334. rc = emulate_grp9(ctxt, ops, memop);
  2335. if (rc != 0)
  2336. goto done;
  2337. c->dst.type = OP_NONE;
  2338. break;
  2339. }
  2340. goto writeback;
  2341. cannot_emulate:
  2342. DPRINTF("Cannot emulate %02x\n", c->b);
  2343. c->eip = saved_eip;
  2344. return -1;
  2345. }