phy_ht.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n HT-PHY support
  4. Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/slab.h>
  19. #include "b43.h"
  20. #include "phy_ht.h"
  21. #include "tables_phy_ht.h"
  22. #include "radio_2059.h"
  23. #include "main.h"
  24. /**************************************************
  25. * Radio 2059.
  26. **************************************************/
  27. static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
  28. const struct b43_phy_ht_channeltab_e_radio2059 *e)
  29. {
  30. u8 i;
  31. u16 routing;
  32. b43_radio_write(dev, 0x16, e->radio_syn16);
  33. b43_radio_write(dev, 0x17, e->radio_syn17);
  34. b43_radio_write(dev, 0x22, e->radio_syn22);
  35. b43_radio_write(dev, 0x25, e->radio_syn25);
  36. b43_radio_write(dev, 0x27, e->radio_syn27);
  37. b43_radio_write(dev, 0x28, e->radio_syn28);
  38. b43_radio_write(dev, 0x29, e->radio_syn29);
  39. b43_radio_write(dev, 0x2c, e->radio_syn2c);
  40. b43_radio_write(dev, 0x2d, e->radio_syn2d);
  41. b43_radio_write(dev, 0x37, e->radio_syn37);
  42. b43_radio_write(dev, 0x41, e->radio_syn41);
  43. b43_radio_write(dev, 0x43, e->radio_syn43);
  44. b43_radio_write(dev, 0x47, e->radio_syn47);
  45. b43_radio_write(dev, 0x4a, e->radio_syn4a);
  46. b43_radio_write(dev, 0x58, e->radio_syn58);
  47. b43_radio_write(dev, 0x5a, e->radio_syn5a);
  48. b43_radio_write(dev, 0x6a, e->radio_syn6a);
  49. b43_radio_write(dev, 0x6d, e->radio_syn6d);
  50. b43_radio_write(dev, 0x6e, e->radio_syn6e);
  51. b43_radio_write(dev, 0x92, e->radio_syn92);
  52. b43_radio_write(dev, 0x98, e->radio_syn98);
  53. for (i = 0; i < 2; i++) {
  54. routing = i ? R2059_RXRX1 : R2059_TXRX0;
  55. b43_radio_write(dev, routing | 0x4a, e->radio_rxtx4a);
  56. b43_radio_write(dev, routing | 0x58, e->radio_rxtx58);
  57. b43_radio_write(dev, routing | 0x5a, e->radio_rxtx5a);
  58. b43_radio_write(dev, routing | 0x6a, e->radio_rxtx6a);
  59. b43_radio_write(dev, routing | 0x6d, e->radio_rxtx6d);
  60. b43_radio_write(dev, routing | 0x6e, e->radio_rxtx6e);
  61. b43_radio_write(dev, routing | 0x92, e->radio_rxtx92);
  62. b43_radio_write(dev, routing | 0x98, e->radio_rxtx98);
  63. }
  64. udelay(50);
  65. /* Calibration */
  66. b43_radio_mask(dev, 0x2b, ~0x1);
  67. b43_radio_mask(dev, 0x2e, ~0x4);
  68. b43_radio_set(dev, 0x2e, 0x4);
  69. b43_radio_set(dev, 0x2b, 0x1);
  70. udelay(300);
  71. }
  72. static void b43_radio_2059_init(struct b43_wldev *dev)
  73. {
  74. const u16 routing[] = { R2059_SYN, R2059_TXRX0, R2059_RXRX1 };
  75. const u16 radio_values[3][2] = {
  76. { 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
  77. };
  78. u16 i, j;
  79. b43_radio_write(dev, R2059_ALL | 0x51, 0x0070);
  80. b43_radio_write(dev, R2059_ALL | 0x5a, 0x0003);
  81. for (i = 0; i < ARRAY_SIZE(routing); i++)
  82. b43_radio_set(dev, routing[i] | 0x146, 0x3);
  83. b43_radio_set(dev, 0x2e, 0x0078);
  84. b43_radio_set(dev, 0xc0, 0x0080);
  85. msleep(2);
  86. b43_radio_mask(dev, 0x2e, ~0x0078);
  87. b43_radio_mask(dev, 0xc0, ~0x0080);
  88. if (1) { /* FIXME */
  89. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x1);
  90. udelay(10);
  91. b43_radio_set(dev, R2059_RXRX1 | 0x0BF, 0x1);
  92. b43_radio_maskset(dev, R2059_RXRX1 | 0x19B, 0x3, 0x2);
  93. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x2);
  94. udelay(100);
  95. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x2);
  96. for (i = 0; i < 10000; i++) {
  97. if (b43_radio_read(dev, R2059_RXRX1 | 0x145) & 1) {
  98. i = 0;
  99. break;
  100. }
  101. udelay(100);
  102. }
  103. if (i)
  104. b43err(dev->wl, "radio 0x945 timeout\n");
  105. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x1);
  106. b43_radio_set(dev, 0xa, 0x60);
  107. for (i = 0; i < 3; i++) {
  108. b43_radio_write(dev, 0x17F, radio_values[i][0]);
  109. b43_radio_write(dev, 0x13D, 0x6E);
  110. b43_radio_write(dev, 0x13E, radio_values[i][1]);
  111. b43_radio_write(dev, 0x13C, 0x55);
  112. for (j = 0; j < 10000; j++) {
  113. if (b43_radio_read(dev, 0x140) & 2) {
  114. j = 0;
  115. break;
  116. }
  117. udelay(500);
  118. }
  119. if (j)
  120. b43err(dev->wl, "radio 0x140 timeout\n");
  121. b43_radio_write(dev, 0x13C, 0x15);
  122. }
  123. b43_radio_mask(dev, 0x17F, ~0x1);
  124. }
  125. b43_radio_mask(dev, 0x11, ~0x0008);
  126. }
  127. /**************************************************
  128. * Various PHY ops
  129. **************************************************/
  130. static u16 b43_phy_ht_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  131. {
  132. u16 tmp;
  133. u16 allowed = B43_PHY_HT_CLASS_CTL_CCK_EN |
  134. B43_PHY_HT_CLASS_CTL_OFDM_EN |
  135. B43_PHY_HT_CLASS_CTL_WAITED_EN;
  136. tmp = b43_phy_read(dev, B43_PHY_HT_CLASS_CTL);
  137. tmp &= allowed;
  138. tmp &= ~mask;
  139. tmp |= (val & mask);
  140. b43_phy_maskset(dev, B43_PHY_HT_CLASS_CTL, ~allowed, tmp);
  141. return tmp;
  142. }
  143. static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
  144. {
  145. u8 i, j;
  146. u16 base[] = { 0x40, 0x60, 0x80 };
  147. for (i = 0; i < ARRAY_SIZE(base); i++) {
  148. for (j = 0; j < 4; j++)
  149. b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
  150. }
  151. for (i = 0; i < ARRAY_SIZE(base); i++)
  152. b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
  153. }
  154. /* Some unknown AFE (Analog Frondned) op */
  155. static void b43_phy_ht_afe_unk1(struct b43_wldev *dev)
  156. {
  157. u8 i;
  158. static const u16 ctl_regs[3][2] = {
  159. { B43_PHY_HT_AFE_C1_OVER, B43_PHY_HT_AFE_C1 },
  160. { B43_PHY_HT_AFE_C2_OVER, B43_PHY_HT_AFE_C2 },
  161. { B43_PHY_HT_AFE_C3_OVER, B43_PHY_HT_AFE_C3},
  162. };
  163. for (i = 0; i < 3; i++) {
  164. /* TODO: verify masks&sets */
  165. b43_phy_set(dev, ctl_regs[i][1], 0x4);
  166. b43_phy_set(dev, ctl_regs[i][0], 0x4);
  167. b43_phy_mask(dev, ctl_regs[i][1], ~0x1);
  168. b43_phy_set(dev, ctl_regs[i][0], 0x1);
  169. b43_httab_write(dev, B43_HTTAB16(8, 5 + (i * 0x10)), 0);
  170. b43_phy_mask(dev, ctl_regs[i][0], ~0x4);
  171. }
  172. }
  173. static void b43_phy_ht_force_rf_sequence(struct b43_wldev *dev, u16 rf_seq)
  174. {
  175. u8 i;
  176. u16 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
  177. b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE, 0x3);
  178. b43_phy_set(dev, B43_PHY_HT_RF_SEQ_TRIG, rf_seq);
  179. for (i = 0; i < 200; i++) {
  180. if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & rf_seq)) {
  181. i = 0;
  182. break;
  183. }
  184. msleep(1);
  185. }
  186. if (i)
  187. b43err(dev->wl, "Forcing RF sequence timeout\n");
  188. b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
  189. }
  190. static void b43_phy_ht_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  191. {
  192. clip_st[0] = b43_phy_read(dev, B43_PHY_HT_C1_CLIP1THRES);
  193. clip_st[1] = b43_phy_read(dev, B43_PHY_HT_C2_CLIP1THRES);
  194. clip_st[2] = b43_phy_read(dev, B43_PHY_HT_C3_CLIP1THRES);
  195. }
  196. static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
  197. {
  198. unsigned int i;
  199. u16 val;
  200. val = 0x1E1F;
  201. for (i = 0; i < 16; i++) {
  202. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  203. val -= 0x202;
  204. }
  205. val = 0x3E3F;
  206. for (i = 0; i < 16; i++) {
  207. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  208. val -= 0x202;
  209. }
  210. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  211. }
  212. /**************************************************
  213. * Tx/Rx
  214. **************************************************/
  215. static void b43_phy_ht_tx_power_fix(struct b43_wldev *dev)
  216. {
  217. int i;
  218. for (i = 0; i < 3; i++) {
  219. u16 mask;
  220. u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
  221. if (0) /* FIXME */
  222. mask = 0x2 << (i * 4);
  223. else
  224. mask = 0;
  225. b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
  226. b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
  227. b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
  228. tmp & 0xFF);
  229. b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
  230. tmp & 0xFF);
  231. }
  232. }
  233. /**************************************************
  234. * Channel switching ops.
  235. **************************************************/
  236. static void b43_phy_ht_spur_avoid(struct b43_wldev *dev,
  237. struct ieee80211_channel *new_channel)
  238. {
  239. struct bcma_device *core = dev->dev->bdev;
  240. int spuravoid = 0;
  241. /* Check for 13 and 14 is just a guess, we don't have enough logs. */
  242. if (new_channel->hw_value == 13 || new_channel->hw_value == 14)
  243. spuravoid = 1;
  244. bcma_core_pll_ctl(core, B43_BCMA_CLKCTLST_PHY_PLL_REQ, 0, false);
  245. bcma_pmu_spuravoid_pllupdate(&core->bus->drv_cc, spuravoid);
  246. bcma_core_pll_ctl(core,
  247. B43_BCMA_CLKCTLST_80211_PLL_REQ |
  248. B43_BCMA_CLKCTLST_PHY_PLL_REQ,
  249. B43_BCMA_CLKCTLST_80211_PLL_ST |
  250. B43_BCMA_CLKCTLST_PHY_PLL_ST, false);
  251. }
  252. static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
  253. const struct b43_phy_ht_channeltab_e_phy *e,
  254. struct ieee80211_channel *new_channel)
  255. {
  256. bool old_band_5ghz;
  257. old_band_5ghz = b43_phy_read(dev, B43_PHY_HT_BANDCTL) & 0; /* FIXME */
  258. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  259. /* TODO */
  260. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  261. /* TODO */
  262. }
  263. b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
  264. b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
  265. b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
  266. b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
  267. b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
  268. b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
  269. if (new_channel->hw_value == 14) {
  270. b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN, 0);
  271. b43_phy_set(dev, B43_PHY_HT_TEST, 0x0800);
  272. } else {
  273. b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_OFDM_EN,
  274. B43_PHY_HT_CLASS_CTL_OFDM_EN);
  275. if (new_channel->band == IEEE80211_BAND_2GHZ)
  276. b43_phy_mask(dev, B43_PHY_HT_TEST, ~0x840);
  277. }
  278. if (1) /* TODO: On N it's for early devices only, what about HT? */
  279. b43_phy_ht_tx_power_fix(dev);
  280. b43_phy_ht_spur_avoid(dev, new_channel);
  281. b43_phy_write(dev, 0x017e, 0x3830);
  282. }
  283. static int b43_phy_ht_set_channel(struct b43_wldev *dev,
  284. struct ieee80211_channel *channel,
  285. enum nl80211_channel_type channel_type)
  286. {
  287. struct b43_phy *phy = &dev->phy;
  288. const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
  289. if (phy->radio_ver == 0x2059) {
  290. chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
  291. channel->center_freq);
  292. if (!chent_r2059)
  293. return -ESRCH;
  294. } else {
  295. return -ESRCH;
  296. }
  297. /* TODO: In case of N-PHY some bandwidth switching goes here */
  298. if (phy->radio_ver == 0x2059) {
  299. b43_radio_2059_channel_setup(dev, chent_r2059);
  300. b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
  301. channel);
  302. } else {
  303. return -ESRCH;
  304. }
  305. return 0;
  306. }
  307. /**************************************************
  308. * Basic PHY ops.
  309. **************************************************/
  310. static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
  311. {
  312. struct b43_phy_ht *phy_ht;
  313. phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
  314. if (!phy_ht)
  315. return -ENOMEM;
  316. dev->phy.ht = phy_ht;
  317. return 0;
  318. }
  319. static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
  320. {
  321. struct b43_phy *phy = &dev->phy;
  322. struct b43_phy_ht *phy_ht = phy->ht;
  323. memset(phy_ht, 0, sizeof(*phy_ht));
  324. }
  325. static int b43_phy_ht_op_init(struct b43_wldev *dev)
  326. {
  327. u16 tmp;
  328. u16 clip_state[3];
  329. if (dev->dev->bus_type != B43_BUS_BCMA) {
  330. b43err(dev->wl, "HT-PHY is supported only on BCMA bus!\n");
  331. return -EOPNOTSUPP;
  332. }
  333. b43_phy_ht_tables_init(dev);
  334. b43_phy_mask(dev, 0x0be, ~0x2);
  335. b43_phy_set(dev, 0x23f, 0x7ff);
  336. b43_phy_set(dev, 0x240, 0x7ff);
  337. b43_phy_set(dev, 0x241, 0x7ff);
  338. b43_phy_ht_zero_extg(dev);
  339. b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
  340. b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0);
  341. b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0);
  342. b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0);
  343. b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
  344. b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
  345. b43_phy_write(dev, 0x20d, 0xb8);
  346. b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
  347. b43_phy_write(dev, 0x70, 0x50);
  348. b43_phy_write(dev, 0x1ff, 0x30);
  349. if (0) /* TODO: condition */
  350. ; /* TODO: PHY op on reg 0x217 */
  351. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  352. b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN, 0);
  353. else
  354. b43_phy_ht_classifier(dev, B43_PHY_HT_CLASS_CTL_CCK_EN,
  355. B43_PHY_HT_CLASS_CTL_CCK_EN);
  356. b43_phy_set(dev, 0xb1, 0x91);
  357. b43_phy_write(dev, 0x32f, 0x0003);
  358. b43_phy_write(dev, 0x077, 0x0010);
  359. b43_phy_write(dev, 0x0b4, 0x0258);
  360. b43_phy_mask(dev, 0x17e, ~0x4000);
  361. b43_phy_write(dev, 0x0b9, 0x0072);
  362. b43_httab_write_few(dev, B43_HTTAB16(7, 0x14e), 2, 0x010f, 0x010f);
  363. b43_httab_write_few(dev, B43_HTTAB16(7, 0x15e), 2, 0x010f, 0x010f);
  364. b43_httab_write_few(dev, B43_HTTAB16(7, 0x16e), 2, 0x010f, 0x010f);
  365. b43_phy_ht_afe_unk1(dev);
  366. b43_httab_write_few(dev, B43_HTTAB16(7, 0x130), 9, 0x777, 0x111, 0x111,
  367. 0x777, 0x111, 0x111, 0x777, 0x111, 0x111);
  368. b43_httab_write(dev, B43_HTTAB16(7, 0x120), 0x0777);
  369. b43_httab_write(dev, B43_HTTAB16(7, 0x124), 0x0777);
  370. b43_httab_write(dev, B43_HTTAB16(8, 0x00), 0x02);
  371. b43_httab_write(dev, B43_HTTAB16(8, 0x10), 0x02);
  372. b43_httab_write(dev, B43_HTTAB16(8, 0x20), 0x02);
  373. b43_httab_write_few(dev, B43_HTTAB16(8, 0x08), 4,
  374. 0x8e, 0x96, 0x96, 0x96);
  375. b43_httab_write_few(dev, B43_HTTAB16(8, 0x18), 4,
  376. 0x8f, 0x9f, 0x9f, 0x9f);
  377. b43_httab_write_few(dev, B43_HTTAB16(8, 0x28), 4,
  378. 0x8f, 0x9f, 0x9f, 0x9f);
  379. b43_httab_write_few(dev, B43_HTTAB16(8, 0x0c), 4, 0x2, 0x2, 0x2, 0x2);
  380. b43_httab_write_few(dev, B43_HTTAB16(8, 0x1c), 4, 0x2, 0x2, 0x2, 0x2);
  381. b43_httab_write_few(dev, B43_HTTAB16(8, 0x2c), 4, 0x2, 0x2, 0x2, 0x2);
  382. b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
  383. b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
  384. b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
  385. b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
  386. b43_httab_write_few(dev, B43_HTTAB16(00, 0x8), 4,
  387. 0x09, 0x0e, 0x13, 0x18);
  388. b43_httab_write_few(dev, B43_HTTAB16(01, 0x8), 4,
  389. 0x09, 0x0e, 0x13, 0x18);
  390. /* TODO: Did wl mean 2 instead of 40? */
  391. b43_httab_write_few(dev, B43_HTTAB16(40, 0x8), 4,
  392. 0x09, 0x0e, 0x13, 0x18);
  393. b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
  394. b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
  395. b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
  396. b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
  397. b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
  398. b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
  399. b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
  400. /* Copy some tables entries */
  401. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
  402. b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
  403. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
  404. b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
  405. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
  406. b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
  407. /* Reset CCA */
  408. b43_phy_force_clock(dev, true);
  409. tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
  410. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
  411. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
  412. b43_phy_force_clock(dev, false);
  413. b43_mac_phy_clock_set(dev, true);
  414. b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RX2TX);
  415. b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
  416. /* TODO: Should we restore it? Or store it in global PHY info? */
  417. b43_phy_ht_classifier(dev, 0, 0);
  418. b43_phy_ht_read_clip_detection(dev, clip_state);
  419. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  420. b43_phy_ht_bphy_init(dev);
  421. b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
  422. B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
  423. return 0;
  424. }
  425. static void b43_phy_ht_op_free(struct b43_wldev *dev)
  426. {
  427. struct b43_phy *phy = &dev->phy;
  428. struct b43_phy_ht *phy_ht = phy->ht;
  429. kfree(phy_ht);
  430. phy->ht = NULL;
  431. }
  432. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  433. static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
  434. bool blocked)
  435. {
  436. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  437. b43err(dev->wl, "MAC not suspended\n");
  438. /* In the following PHY ops we copy wl's dummy behaviour.
  439. * TODO: Find out if reads (currently hidden in masks/masksets) are
  440. * needed and replace following ops with just writes or w&r.
  441. * Note: B43_PHY_HT_RF_CTL1 register is tricky, wrong operation can
  442. * cause delayed (!) machine lock up. */
  443. if (blocked) {
  444. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  445. } else {
  446. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  447. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x1);
  448. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  449. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x2);
  450. if (dev->phy.radio_ver == 0x2059)
  451. b43_radio_2059_init(dev);
  452. else
  453. B43_WARN_ON(1);
  454. b43_switch_channel(dev, dev->phy.channel);
  455. }
  456. }
  457. static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
  458. {
  459. if (on) {
  460. b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00cd);
  461. b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x0000);
  462. b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00cd);
  463. b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x0000);
  464. b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00cd);
  465. b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x0000);
  466. } else {
  467. b43_phy_write(dev, B43_PHY_HT_AFE_C1_OVER, 0x07ff);
  468. b43_phy_write(dev, B43_PHY_HT_AFE_C1, 0x00fd);
  469. b43_phy_write(dev, B43_PHY_HT_AFE_C2_OVER, 0x07ff);
  470. b43_phy_write(dev, B43_PHY_HT_AFE_C2, 0x00fd);
  471. b43_phy_write(dev, B43_PHY_HT_AFE_C3_OVER, 0x07ff);
  472. b43_phy_write(dev, B43_PHY_HT_AFE_C3, 0x00fd);
  473. }
  474. }
  475. static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
  476. unsigned int new_channel)
  477. {
  478. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  479. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  480. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  481. if ((new_channel < 1) || (new_channel > 14))
  482. return -EINVAL;
  483. } else {
  484. return -EINVAL;
  485. }
  486. return b43_phy_ht_set_channel(dev, channel, channel_type);
  487. }
  488. static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
  489. {
  490. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  491. return 11;
  492. return 36;
  493. }
  494. /**************************************************
  495. * R/W ops.
  496. **************************************************/
  497. static u16 b43_phy_ht_op_read(struct b43_wldev *dev, u16 reg)
  498. {
  499. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  500. return b43_read16(dev, B43_MMIO_PHY_DATA);
  501. }
  502. static void b43_phy_ht_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  503. {
  504. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  505. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  506. }
  507. static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  508. u16 set)
  509. {
  510. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  511. b43_write16(dev, B43_MMIO_PHY_DATA,
  512. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  513. }
  514. static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
  515. {
  516. /* HT-PHY needs 0x200 for read access */
  517. reg |= 0x200;
  518. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  519. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  520. }
  521. static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
  522. u16 value)
  523. {
  524. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  525. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  526. }
  527. static enum b43_txpwr_result
  528. b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  529. {
  530. return B43_TXPWR_RES_DONE;
  531. }
  532. static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
  533. {
  534. }
  535. /**************************************************
  536. * PHY ops struct.
  537. **************************************************/
  538. const struct b43_phy_operations b43_phyops_ht = {
  539. .allocate = b43_phy_ht_op_allocate,
  540. .free = b43_phy_ht_op_free,
  541. .prepare_structs = b43_phy_ht_op_prepare_structs,
  542. .init = b43_phy_ht_op_init,
  543. .phy_read = b43_phy_ht_op_read,
  544. .phy_write = b43_phy_ht_op_write,
  545. .phy_maskset = b43_phy_ht_op_maskset,
  546. .radio_read = b43_phy_ht_op_radio_read,
  547. .radio_write = b43_phy_ht_op_radio_write,
  548. .software_rfkill = b43_phy_ht_op_software_rfkill,
  549. .switch_analog = b43_phy_ht_op_switch_analog,
  550. .switch_channel = b43_phy_ht_op_switch_channel,
  551. .get_default_chan = b43_phy_ht_op_get_default_chan,
  552. .recalc_txpower = b43_phy_ht_op_recalc_txpower,
  553. .adjust_txpower = b43_phy_ht_op_adjust_txpower,
  554. };