common.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <net/dsa.h>
  20. #include <asm/page.h>
  21. #include <asm/setup.h>
  22. #include <asm/timex.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/time.h>
  26. #include <mach/bridge-regs.h>
  27. #include <mach/hardware.h>
  28. #include <mach/orion5x.h>
  29. #include <plat/orion_nand.h>
  30. #include <plat/time.h>
  31. #include <plat/common.h>
  32. #include <plat/addr-map.h>
  33. #include "common.h"
  34. /*****************************************************************************
  35. * I/O Address Mapping
  36. ****************************************************************************/
  37. static struct map_desc orion5x_io_desc[] __initdata = {
  38. {
  39. .virtual = ORION5X_REGS_VIRT_BASE,
  40. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  41. .length = ORION5X_REGS_SIZE,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  45. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  46. .length = ORION5X_PCIE_IO_SIZE,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  50. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  51. .length = ORION5X_PCI_IO_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  55. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  56. .length = ORION5X_PCIE_WA_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init orion5x_map_io(void)
  61. {
  62. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  63. }
  64. /*****************************************************************************
  65. * EHCI0
  66. ****************************************************************************/
  67. void __init orion5x_ehci0_init(void)
  68. {
  69. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
  70. }
  71. /*****************************************************************************
  72. * EHCI1
  73. ****************************************************************************/
  74. void __init orion5x_ehci1_init(void)
  75. {
  76. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  77. }
  78. /*****************************************************************************
  79. * GE00
  80. ****************************************************************************/
  81. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  82. {
  83. orion_ge00_init(eth_data,
  84. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  85. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  86. }
  87. /*****************************************************************************
  88. * Ethernet switch
  89. ****************************************************************************/
  90. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  91. {
  92. orion_ge00_switch_init(d, irq);
  93. }
  94. /*****************************************************************************
  95. * I2C
  96. ****************************************************************************/
  97. void __init orion5x_i2c_init(void)
  98. {
  99. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  100. }
  101. /*****************************************************************************
  102. * SATA
  103. ****************************************************************************/
  104. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  105. {
  106. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  107. }
  108. /*****************************************************************************
  109. * SPI
  110. ****************************************************************************/
  111. void __init orion5x_spi_init()
  112. {
  113. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  114. }
  115. /*****************************************************************************
  116. * UART0
  117. ****************************************************************************/
  118. void __init orion5x_uart0_init(void)
  119. {
  120. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  121. IRQ_ORION5X_UART0, orion5x_tclk);
  122. }
  123. /*****************************************************************************
  124. * UART1
  125. ****************************************************************************/
  126. void __init orion5x_uart1_init(void)
  127. {
  128. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  129. IRQ_ORION5X_UART1, orion5x_tclk);
  130. }
  131. /*****************************************************************************
  132. * XOR engine
  133. ****************************************************************************/
  134. void __init orion5x_xor_init(void)
  135. {
  136. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  137. ORION5X_XOR_PHYS_BASE + 0x200,
  138. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  139. }
  140. /*****************************************************************************
  141. * Cryptographic Engines and Security Accelerator (CESA)
  142. ****************************************************************************/
  143. static void __init orion5x_crypto_init(void)
  144. {
  145. orion5x_setup_sram_win();
  146. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  147. SZ_8K, IRQ_ORION5X_CESA);
  148. }
  149. /*****************************************************************************
  150. * Watchdog
  151. ****************************************************************************/
  152. void __init orion5x_wdt_init(void)
  153. {
  154. orion_wdt_init(orion5x_tclk);
  155. }
  156. /*****************************************************************************
  157. * Time handling
  158. ****************************************************************************/
  159. void __init orion5x_init_early(void)
  160. {
  161. orion_time_set_base(TIMER_VIRT_BASE);
  162. }
  163. int orion5x_tclk;
  164. int __init orion5x_find_tclk(void)
  165. {
  166. u32 dev, rev;
  167. orion5x_pcie_id(&dev, &rev);
  168. if (dev == MV88F6183_DEV_ID &&
  169. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  170. return 133333333;
  171. return 166666667;
  172. }
  173. static void orion5x_timer_init(void)
  174. {
  175. orion5x_tclk = orion5x_find_tclk();
  176. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  177. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  178. }
  179. struct sys_timer orion5x_timer = {
  180. .init = orion5x_timer_init,
  181. };
  182. /*****************************************************************************
  183. * General
  184. ****************************************************************************/
  185. /*
  186. * Identify device ID and rev from PCIe configuration header space '0'.
  187. */
  188. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  189. {
  190. orion5x_pcie_id(dev, rev);
  191. if (*dev == MV88F5281_DEV_ID) {
  192. if (*rev == MV88F5281_REV_D2) {
  193. *dev_name = "MV88F5281-D2";
  194. } else if (*rev == MV88F5281_REV_D1) {
  195. *dev_name = "MV88F5281-D1";
  196. } else if (*rev == MV88F5281_REV_D0) {
  197. *dev_name = "MV88F5281-D0";
  198. } else {
  199. *dev_name = "MV88F5281-Rev-Unsupported";
  200. }
  201. } else if (*dev == MV88F5182_DEV_ID) {
  202. if (*rev == MV88F5182_REV_A2) {
  203. *dev_name = "MV88F5182-A2";
  204. } else {
  205. *dev_name = "MV88F5182-Rev-Unsupported";
  206. }
  207. } else if (*dev == MV88F5181_DEV_ID) {
  208. if (*rev == MV88F5181_REV_B1) {
  209. *dev_name = "MV88F5181-Rev-B1";
  210. } else if (*rev == MV88F5181L_REV_A1) {
  211. *dev_name = "MV88F5181L-Rev-A1";
  212. } else {
  213. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  214. }
  215. } else if (*dev == MV88F6183_DEV_ID) {
  216. if (*rev == MV88F6183_REV_B0) {
  217. *dev_name = "MV88F6183-Rev-B0";
  218. } else {
  219. *dev_name = "MV88F6183-Rev-Unsupported";
  220. }
  221. } else {
  222. *dev_name = "Device-Unknown";
  223. }
  224. }
  225. void __init orion5x_init(void)
  226. {
  227. char *dev_name;
  228. u32 dev, rev;
  229. orion5x_id(&dev, &rev, &dev_name);
  230. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  231. /*
  232. * Setup Orion address map
  233. */
  234. orion5x_setup_cpu_mbus_bridge();
  235. /*
  236. * Don't issue "Wait for Interrupt" instruction if we are
  237. * running on D0 5281 silicon.
  238. */
  239. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  240. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  241. disable_hlt();
  242. }
  243. /*
  244. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  245. * while 5180n/5181/5281 don't have crypto.
  246. */
  247. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  248. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  249. orion5x_crypto_init();
  250. /*
  251. * Register watchdog driver
  252. */
  253. orion5x_wdt_init();
  254. }
  255. /*
  256. * Many orion-based systems have buggy bootloader implementations.
  257. * This is a common fixup for bogus memory tags.
  258. */
  259. void __init tag_fixup_mem32(struct tag *t, char **from,
  260. struct meminfo *meminfo)
  261. {
  262. for (; t->hdr.size; t = tag_next(t))
  263. if (t->hdr.tag == ATAG_MEM &&
  264. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  265. t->u.mem.start & ~PAGE_MASK)) {
  266. printk(KERN_WARNING
  267. "Clearing invalid memory bank %dKB@0x%08x\n",
  268. t->u.mem.size / 1024, t->u.mem.start);
  269. t->hdr.tag = 0;
  270. }
  271. }