fsi.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <sound/soc.h>
  19. #include <sound/sh_fsi.h>
  20. /* PortA/PortB register */
  21. #define REG_DO_FMT 0x0000
  22. #define REG_DOFF_CTL 0x0004
  23. #define REG_DOFF_ST 0x0008
  24. #define REG_DI_FMT 0x000C
  25. #define REG_DIFF_CTL 0x0010
  26. #define REG_DIFF_ST 0x0014
  27. #define REG_CKG1 0x0018
  28. #define REG_CKG2 0x001C
  29. #define REG_DIDT 0x0020
  30. #define REG_DODT 0x0024
  31. #define REG_MUTE_ST 0x0028
  32. #define REG_OUT_SEL 0x0030
  33. /* master register */
  34. #define MST_CLK_RST 0x0210
  35. #define MST_SOFT_RST 0x0214
  36. #define MST_FIFO_SZ 0x0218
  37. /* core register (depend on FSI version) */
  38. #define A_MST_CTLR 0x0180
  39. #define B_MST_CTLR 0x01A0
  40. #define CPU_INT_ST 0x01F4
  41. #define CPU_IEMSK 0x01F8
  42. #define CPU_IMSK 0x01FC
  43. #define INT_ST 0x0200
  44. #define IEMSK 0x0204
  45. #define IMSK 0x0208
  46. /* DO_FMT */
  47. /* DI_FMT */
  48. #define CR_BWS_24 (0x0 << 20) /* FSI2 */
  49. #define CR_BWS_16 (0x1 << 20) /* FSI2 */
  50. #define CR_BWS_20 (0x2 << 20) /* FSI2 */
  51. #define CR_DTMD_PCM (0x0 << 8) /* FSI2 */
  52. #define CR_DTMD_SPDIF_PCM (0x1 << 8) /* FSI2 */
  53. #define CR_DTMD_SPDIF_STREAM (0x2 << 8) /* FSI2 */
  54. #define CR_MONO (0x0 << 4)
  55. #define CR_MONO_D (0x1 << 4)
  56. #define CR_PCM (0x2 << 4)
  57. #define CR_I2S (0x3 << 4)
  58. #define CR_TDM (0x4 << 4)
  59. #define CR_TDM_D (0x5 << 4)
  60. /* DOFF_CTL */
  61. /* DIFF_CTL */
  62. #define IRQ_HALF 0x00100000
  63. #define FIFO_CLR 0x00000001
  64. /* DOFF_ST */
  65. #define ERR_OVER 0x00000010
  66. #define ERR_UNDER 0x00000001
  67. #define ST_ERR (ERR_OVER | ERR_UNDER)
  68. /* CKG1 */
  69. #define ACKMD_MASK 0x00007000
  70. #define BPFMD_MASK 0x00000700
  71. #define DIMD (1 << 4)
  72. #define DOMD (1 << 0)
  73. /* A/B MST_CTLR */
  74. #define BP (1 << 4) /* Fix the signal of Biphase output */
  75. #define SE (1 << 0) /* Fix the master clock */
  76. /* CLK_RST */
  77. #define CRB (1 << 4)
  78. #define CRA (1 << 0)
  79. /* IO SHIFT / MACRO */
  80. #define BI_SHIFT 12
  81. #define BO_SHIFT 8
  82. #define AI_SHIFT 4
  83. #define AO_SHIFT 0
  84. #define AB_IO(param, shift) (param << shift)
  85. /* SOFT_RST */
  86. #define PBSR (1 << 12) /* Port B Software Reset */
  87. #define PASR (1 << 8) /* Port A Software Reset */
  88. #define IR (1 << 4) /* Interrupt Reset */
  89. #define FSISR (1 << 0) /* Software Reset */
  90. /* OUT_SEL (FSI2) */
  91. #define DMMD (1 << 4) /* SPDIF output timing 0: Biphase only */
  92. /* 1: Biphase and serial */
  93. /* FIFO_SZ */
  94. #define FIFO_SZ_MASK 0x7
  95. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  96. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  97. typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);
  98. /*
  99. * FSI driver use below type name for variable
  100. *
  101. * xxx_num : number of data
  102. * xxx_pos : position of data
  103. * xxx_capa : capacity of data
  104. */
  105. /*
  106. * period/frame/sample image
  107. *
  108. * ex) PCM (2ch)
  109. *
  110. * period pos period pos
  111. * [n] [n + 1]
  112. * |<-------------------- period--------------------->|
  113. * ==|============================================ ... =|==
  114. * | |
  115. * ||<----- frame ----->|<------ frame ----->| ... |
  116. * |+--------------------+--------------------+- ... |
  117. * ||[ sample ][ sample ]|[ sample ][ sample ]| ... |
  118. * |+--------------------+--------------------+- ... |
  119. * ==|============================================ ... =|==
  120. */
  121. /*
  122. * FSI FIFO image
  123. *
  124. * | |
  125. * | |
  126. * | [ sample ] |
  127. * | [ sample ] |
  128. * | [ sample ] |
  129. * | [ sample ] |
  130. * --> go to codecs
  131. */
  132. /*
  133. * struct
  134. */
  135. struct fsi_stream {
  136. struct snd_pcm_substream *substream;
  137. int fifo_sample_capa; /* sample capacity of FSI FIFO */
  138. int buff_sample_capa; /* sample capacity of ALSA buffer */
  139. int buff_sample_pos; /* sample position of ALSA buffer */
  140. int period_samples; /* sample number / 1 period */
  141. int period_pos; /* current period position */
  142. int uerr_num;
  143. int oerr_num;
  144. };
  145. struct fsi_priv {
  146. void __iomem *base;
  147. struct fsi_master *master;
  148. struct fsi_stream playback;
  149. struct fsi_stream capture;
  150. u32 do_fmt;
  151. u32 di_fmt;
  152. int chan_num:16;
  153. int clk_master:1;
  154. int spdif:1;
  155. long rate;
  156. /* for suspend/resume */
  157. u32 saved_do_fmt;
  158. u32 saved_di_fmt;
  159. u32 saved_ckg1;
  160. u32 saved_ckg2;
  161. u32 saved_out_sel;
  162. };
  163. struct fsi_core {
  164. int ver;
  165. u32 int_st;
  166. u32 iemsk;
  167. u32 imsk;
  168. u32 a_mclk;
  169. u32 b_mclk;
  170. };
  171. struct fsi_master {
  172. void __iomem *base;
  173. int irq;
  174. struct fsi_priv fsia;
  175. struct fsi_priv fsib;
  176. struct fsi_core *core;
  177. struct sh_fsi_platform_info *info;
  178. spinlock_t lock;
  179. /* for suspend/resume */
  180. u32 saved_a_mclk;
  181. u32 saved_b_mclk;
  182. u32 saved_iemsk;
  183. u32 saved_imsk;
  184. u32 saved_clk_rst;
  185. u32 saved_soft_rst;
  186. };
  187. /*
  188. * basic read write function
  189. */
  190. static void __fsi_reg_write(u32 reg, u32 data)
  191. {
  192. /* valid data area is 24bit */
  193. data &= 0x00ffffff;
  194. __raw_writel(data, reg);
  195. }
  196. static u32 __fsi_reg_read(u32 reg)
  197. {
  198. return __raw_readl(reg);
  199. }
  200. static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  201. {
  202. u32 val = __fsi_reg_read(reg);
  203. val &= ~mask;
  204. val |= data & mask;
  205. __fsi_reg_write(reg, val);
  206. }
  207. #define fsi_reg_write(p, r, d)\
  208. __fsi_reg_write((u32)(p->base + REG_##r), d)
  209. #define fsi_reg_read(p, r)\
  210. __fsi_reg_read((u32)(p->base + REG_##r))
  211. #define fsi_reg_mask_set(p, r, m, d)\
  212. __fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
  213. #define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
  214. #define fsi_core_read(p, r) _fsi_master_read(p, p->core->r)
  215. static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
  216. {
  217. u32 ret;
  218. unsigned long flags;
  219. spin_lock_irqsave(&master->lock, flags);
  220. ret = __fsi_reg_read((u32)(master->base + reg));
  221. spin_unlock_irqrestore(&master->lock, flags);
  222. return ret;
  223. }
  224. #define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
  225. #define fsi_core_mask_set(p, r, m, d) _fsi_master_mask_set(p, p->core->r, m, d)
  226. static void _fsi_master_mask_set(struct fsi_master *master,
  227. u32 reg, u32 mask, u32 data)
  228. {
  229. unsigned long flags;
  230. spin_lock_irqsave(&master->lock, flags);
  231. __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  232. spin_unlock_irqrestore(&master->lock, flags);
  233. }
  234. /*
  235. * basic function
  236. */
  237. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  238. {
  239. return fsi->master;
  240. }
  241. static int fsi_is_clk_master(struct fsi_priv *fsi)
  242. {
  243. return fsi->clk_master;
  244. }
  245. static int fsi_is_port_a(struct fsi_priv *fsi)
  246. {
  247. return fsi->master->base == fsi->base;
  248. }
  249. static int fsi_is_spdif(struct fsi_priv *fsi)
  250. {
  251. return fsi->spdif;
  252. }
  253. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  254. {
  255. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  256. return rtd->cpu_dai;
  257. }
  258. static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
  259. {
  260. struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
  261. if (dai->id == 0)
  262. return &master->fsia;
  263. else
  264. return &master->fsib;
  265. }
  266. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  267. {
  268. return fsi_get_priv_frm_dai(fsi_get_dai(substream));
  269. }
  270. static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
  271. {
  272. if (!master->info)
  273. return NULL;
  274. return master->info->set_rate;
  275. }
  276. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  277. {
  278. int is_porta = fsi_is_port_a(fsi);
  279. struct fsi_master *master = fsi_get_master(fsi);
  280. if (!master->info)
  281. return 0;
  282. return is_porta ? master->info->porta_flags :
  283. master->info->portb_flags;
  284. }
  285. static inline int fsi_stream_is_play(int stream)
  286. {
  287. return stream == SNDRV_PCM_STREAM_PLAYBACK;
  288. }
  289. static inline int fsi_is_play(struct snd_pcm_substream *substream)
  290. {
  291. return fsi_stream_is_play(substream->stream);
  292. }
  293. static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
  294. int is_play)
  295. {
  296. return is_play ? &fsi->playback : &fsi->capture;
  297. }
  298. static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
  299. {
  300. int is_porta = fsi_is_port_a(fsi);
  301. u32 shift;
  302. if (is_porta)
  303. shift = is_play ? AO_SHIFT : AI_SHIFT;
  304. else
  305. shift = is_play ? BO_SHIFT : BI_SHIFT;
  306. return shift;
  307. }
  308. static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
  309. {
  310. return frames * fsi->chan_num;
  311. }
  312. static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
  313. {
  314. return samples / fsi->chan_num;
  315. }
  316. static void fsi_stream_push(struct fsi_priv *fsi,
  317. int is_play,
  318. struct snd_pcm_substream *substream)
  319. {
  320. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  321. struct snd_pcm_runtime *runtime = substream->runtime;
  322. struct fsi_master *master = fsi_get_master(fsi);
  323. unsigned long flags;
  324. spin_lock_irqsave(&master->lock, flags);
  325. io->substream = substream;
  326. io->buff_sample_capa = fsi_frame2sample(fsi, runtime->buffer_size);
  327. io->buff_sample_pos = 0;
  328. io->period_samples = fsi_frame2sample(fsi, runtime->period_size);
  329. io->period_pos = 0;
  330. io->oerr_num = -1; /* ignore 1st err */
  331. io->uerr_num = -1; /* ignore 1st err */
  332. spin_unlock_irqrestore(&master->lock, flags);
  333. }
  334. static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
  335. {
  336. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  337. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  338. struct fsi_master *master = fsi_get_master(fsi);
  339. unsigned long flags;
  340. spin_lock_irqsave(&master->lock, flags);
  341. if (io->oerr_num > 0)
  342. dev_err(dai->dev, "over_run = %d\n", io->oerr_num);
  343. if (io->uerr_num > 0)
  344. dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
  345. io->substream = NULL;
  346. io->buff_sample_capa = 0;
  347. io->buff_sample_pos = 0;
  348. io->period_samples = 0;
  349. io->period_pos = 0;
  350. io->oerr_num = 0;
  351. io->uerr_num = 0;
  352. spin_unlock_irqrestore(&master->lock, flags);
  353. }
  354. static int fsi_get_current_fifo_samples(struct fsi_priv *fsi, int is_play)
  355. {
  356. u32 status;
  357. int frames;
  358. status = is_play ?
  359. fsi_reg_read(fsi, DOFF_ST) :
  360. fsi_reg_read(fsi, DIFF_ST);
  361. frames = 0x1ff & (status >> 8);
  362. return fsi_frame2sample(fsi, frames);
  363. }
  364. static void fsi_count_fifo_err(struct fsi_priv *fsi)
  365. {
  366. u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
  367. u32 istatus = fsi_reg_read(fsi, DIFF_ST);
  368. if (ostatus & ERR_OVER)
  369. fsi->playback.oerr_num++;
  370. if (ostatus & ERR_UNDER)
  371. fsi->playback.uerr_num++;
  372. if (istatus & ERR_OVER)
  373. fsi->capture.oerr_num++;
  374. if (istatus & ERR_UNDER)
  375. fsi->capture.uerr_num++;
  376. fsi_reg_write(fsi, DOFF_ST, 0);
  377. fsi_reg_write(fsi, DIFF_ST, 0);
  378. }
  379. /*
  380. * dma function
  381. */
  382. static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
  383. {
  384. int is_play = fsi_stream_is_play(stream);
  385. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  386. struct snd_pcm_runtime *runtime = io->substream->runtime;
  387. return runtime->dma_area +
  388. samples_to_bytes(runtime, io->buff_sample_pos);
  389. }
  390. static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
  391. {
  392. u16 *start;
  393. int i;
  394. start = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  395. for (i = 0; i < num; i++)
  396. fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
  397. }
  398. static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
  399. {
  400. u16 *start;
  401. int i;
  402. start = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
  403. for (i = 0; i < num; i++)
  404. *(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  405. }
  406. static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
  407. {
  408. u32 *start;
  409. int i;
  410. start = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  411. for (i = 0; i < num; i++)
  412. fsi_reg_write(fsi, DODT, *(start + i));
  413. }
  414. static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
  415. {
  416. u32 *start;
  417. int i;
  418. start = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
  419. for (i = 0; i < num; i++)
  420. *(start + i) = fsi_reg_read(fsi, DIDT);
  421. }
  422. /*
  423. * irq function
  424. */
  425. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  426. {
  427. u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
  428. struct fsi_master *master = fsi_get_master(fsi);
  429. fsi_core_mask_set(master, imsk, data, data);
  430. fsi_core_mask_set(master, iemsk, data, data);
  431. }
  432. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  433. {
  434. u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
  435. struct fsi_master *master = fsi_get_master(fsi);
  436. fsi_core_mask_set(master, imsk, data, 0);
  437. fsi_core_mask_set(master, iemsk, data, 0);
  438. }
  439. static u32 fsi_irq_get_status(struct fsi_master *master)
  440. {
  441. return fsi_core_read(master, int_st);
  442. }
  443. static void fsi_irq_clear_status(struct fsi_priv *fsi)
  444. {
  445. u32 data = 0;
  446. struct fsi_master *master = fsi_get_master(fsi);
  447. data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
  448. data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
  449. /* clear interrupt factor */
  450. fsi_core_mask_set(master, int_st, data, 0);
  451. }
  452. /*
  453. * SPDIF master clock function
  454. *
  455. * These functions are used later FSI2
  456. */
  457. static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
  458. {
  459. struct fsi_master *master = fsi_get_master(fsi);
  460. u32 mask, val;
  461. if (master->core->ver < 2) {
  462. pr_err("fsi: register access err (%s)\n", __func__);
  463. return;
  464. }
  465. mask = BP | SE;
  466. val = enable ? mask : 0;
  467. fsi_is_port_a(fsi) ?
  468. fsi_core_mask_set(master, a_mclk, mask, val) :
  469. fsi_core_mask_set(master, b_mclk, mask, val);
  470. }
  471. /*
  472. * clock function
  473. */
  474. static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
  475. long rate, int enable)
  476. {
  477. struct fsi_master *master = fsi_get_master(fsi);
  478. set_rate_func set_rate = fsi_get_info_set_rate(master);
  479. int fsi_ver = master->core->ver;
  480. int ret;
  481. ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
  482. if (ret < 0) /* error */
  483. return ret;
  484. if (!enable)
  485. return 0;
  486. if (ret > 0) {
  487. u32 data = 0;
  488. switch (ret & SH_FSI_ACKMD_MASK) {
  489. default:
  490. /* FALL THROUGH */
  491. case SH_FSI_ACKMD_512:
  492. data |= (0x0 << 12);
  493. break;
  494. case SH_FSI_ACKMD_256:
  495. data |= (0x1 << 12);
  496. break;
  497. case SH_FSI_ACKMD_128:
  498. data |= (0x2 << 12);
  499. break;
  500. case SH_FSI_ACKMD_64:
  501. data |= (0x3 << 12);
  502. break;
  503. case SH_FSI_ACKMD_32:
  504. if (fsi_ver < 2)
  505. dev_err(dev, "unsupported ACKMD\n");
  506. else
  507. data |= (0x4 << 12);
  508. break;
  509. }
  510. switch (ret & SH_FSI_BPFMD_MASK) {
  511. default:
  512. /* FALL THROUGH */
  513. case SH_FSI_BPFMD_32:
  514. data |= (0x0 << 8);
  515. break;
  516. case SH_FSI_BPFMD_64:
  517. data |= (0x1 << 8);
  518. break;
  519. case SH_FSI_BPFMD_128:
  520. data |= (0x2 << 8);
  521. break;
  522. case SH_FSI_BPFMD_256:
  523. data |= (0x3 << 8);
  524. break;
  525. case SH_FSI_BPFMD_512:
  526. data |= (0x4 << 8);
  527. break;
  528. case SH_FSI_BPFMD_16:
  529. if (fsi_ver < 2)
  530. dev_err(dev, "unsupported ACKMD\n");
  531. else
  532. data |= (0x7 << 8);
  533. break;
  534. }
  535. fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
  536. udelay(10);
  537. ret = 0;
  538. }
  539. return ret;
  540. }
  541. #define fsi_module_init(m, d) __fsi_module_clk_ctrl(m, d, 1)
  542. #define fsi_module_kill(m, d) __fsi_module_clk_ctrl(m, d, 0)
  543. static void __fsi_module_clk_ctrl(struct fsi_master *master,
  544. struct device *dev,
  545. int enable)
  546. {
  547. pm_runtime_get_sync(dev);
  548. if (enable) {
  549. /* enable only SR */
  550. fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
  551. fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
  552. } else {
  553. /* clear all registers */
  554. fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
  555. }
  556. pm_runtime_put_sync(dev);
  557. }
  558. #define fsi_port_start(f, i) __fsi_port_clk_ctrl(f, i, 1)
  559. #define fsi_port_stop(f, i) __fsi_port_clk_ctrl(f, i, 0)
  560. static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
  561. {
  562. struct fsi_master *master = fsi_get_master(fsi);
  563. u32 soft = fsi_is_port_a(fsi) ? PASR : PBSR;
  564. u32 clk = fsi_is_port_a(fsi) ? CRA : CRB;
  565. int is_master = fsi_is_clk_master(fsi);
  566. if (enable)
  567. fsi_irq_enable(fsi, is_play);
  568. else
  569. fsi_irq_disable(fsi, is_play);
  570. fsi_master_mask_set(master, SOFT_RST, soft, (enable) ? soft : 0);
  571. if (is_master)
  572. fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
  573. }
  574. /*
  575. * ctrl function
  576. */
  577. static void fsi_fifo_init(struct fsi_priv *fsi,
  578. int is_play,
  579. struct snd_soc_dai *dai)
  580. {
  581. struct fsi_master *master = fsi_get_master(fsi);
  582. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  583. u32 shift, i;
  584. int frame_capa;
  585. /* get on-chip RAM capacity */
  586. shift = fsi_master_read(master, FIFO_SZ);
  587. shift >>= fsi_get_port_shift(fsi, is_play);
  588. shift &= FIFO_SZ_MASK;
  589. frame_capa = 256 << shift;
  590. dev_dbg(dai->dev, "fifo = %d words\n", frame_capa);
  591. /*
  592. * The maximum number of sample data varies depending
  593. * on the number of channels selected for the format.
  594. *
  595. * FIFOs are used in 4-channel units in 3-channel mode
  596. * and in 8-channel units in 5- to 7-channel mode
  597. * meaning that more FIFOs than the required size of DPRAM
  598. * are used.
  599. *
  600. * ex) if 256 words of DP-RAM is connected
  601. * 1 channel: 256 (256 x 1 = 256)
  602. * 2 channels: 128 (128 x 2 = 256)
  603. * 3 channels: 64 ( 64 x 3 = 192)
  604. * 4 channels: 64 ( 64 x 4 = 256)
  605. * 5 channels: 32 ( 32 x 5 = 160)
  606. * 6 channels: 32 ( 32 x 6 = 192)
  607. * 7 channels: 32 ( 32 x 7 = 224)
  608. * 8 channels: 32 ( 32 x 8 = 256)
  609. */
  610. for (i = 1; i < fsi->chan_num; i <<= 1)
  611. frame_capa >>= 1;
  612. dev_dbg(dai->dev, "%d channel %d store\n",
  613. fsi->chan_num, frame_capa);
  614. io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
  615. /*
  616. * set interrupt generation factor
  617. * clear FIFO
  618. */
  619. if (is_play) {
  620. fsi_reg_write(fsi, DOFF_CTL, IRQ_HALF);
  621. fsi_reg_mask_set(fsi, DOFF_CTL, FIFO_CLR, FIFO_CLR);
  622. } else {
  623. fsi_reg_write(fsi, DIFF_CTL, IRQ_HALF);
  624. fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
  625. }
  626. }
  627. static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
  628. {
  629. struct snd_pcm_runtime *runtime;
  630. struct snd_pcm_substream *substream = NULL;
  631. int is_play = fsi_stream_is_play(stream);
  632. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  633. int sample_residues;
  634. int sample_width;
  635. int samples;
  636. int samples_max;
  637. int over_period;
  638. void (*fn)(struct fsi_priv *fsi, int size);
  639. if (!fsi ||
  640. !io->substream ||
  641. !io->substream->runtime)
  642. return -EINVAL;
  643. over_period = 0;
  644. substream = io->substream;
  645. runtime = substream->runtime;
  646. /* FSI FIFO has limit.
  647. * So, this driver can not send periods data at a time
  648. */
  649. if (io->buff_sample_pos >=
  650. io->period_samples * (io->period_pos + 1)) {
  651. over_period = 1;
  652. io->period_pos = (io->period_pos + 1) % runtime->periods;
  653. if (0 == io->period_pos)
  654. io->buff_sample_pos = 0;
  655. }
  656. /* get 1 sample data width */
  657. sample_width = samples_to_bytes(runtime, 1);
  658. /* get number of residue samples */
  659. sample_residues = io->buff_sample_capa - io->buff_sample_pos;
  660. if (is_play) {
  661. /*
  662. * for play-back
  663. *
  664. * samples_max : number of FSI fifo free samples space
  665. * samples : number of ALSA residue samples
  666. */
  667. samples_max = io->fifo_sample_capa;
  668. samples_max -= fsi_get_current_fifo_samples(fsi, is_play);
  669. samples = sample_residues;
  670. switch (sample_width) {
  671. case 2:
  672. fn = fsi_dma_soft_push16;
  673. break;
  674. case 4:
  675. fn = fsi_dma_soft_push32;
  676. break;
  677. default:
  678. return -EINVAL;
  679. }
  680. } else {
  681. /*
  682. * for capture
  683. *
  684. * samples_max : number of ALSA free samples space
  685. * samples : number of samples in FSI fifo
  686. */
  687. samples_max = sample_residues;
  688. samples = fsi_get_current_fifo_samples(fsi, is_play);
  689. switch (sample_width) {
  690. case 2:
  691. fn = fsi_dma_soft_pop16;
  692. break;
  693. case 4:
  694. fn = fsi_dma_soft_pop32;
  695. break;
  696. default:
  697. return -EINVAL;
  698. }
  699. }
  700. samples = min(samples, samples_max);
  701. fn(fsi, samples);
  702. /* update buff_sample_pos */
  703. io->buff_sample_pos += samples;
  704. if (over_period)
  705. snd_pcm_period_elapsed(substream);
  706. return 0;
  707. }
  708. static int fsi_data_pop(struct fsi_priv *fsi)
  709. {
  710. return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
  711. }
  712. static int fsi_data_push(struct fsi_priv *fsi)
  713. {
  714. return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  715. }
  716. static irqreturn_t fsi_interrupt(int irq, void *data)
  717. {
  718. struct fsi_master *master = data;
  719. u32 int_st = fsi_irq_get_status(master);
  720. /* clear irq status */
  721. fsi_master_mask_set(master, SOFT_RST, IR, 0);
  722. fsi_master_mask_set(master, SOFT_RST, IR, IR);
  723. if (int_st & AB_IO(1, AO_SHIFT))
  724. fsi_data_push(&master->fsia);
  725. if (int_st & AB_IO(1, BO_SHIFT))
  726. fsi_data_push(&master->fsib);
  727. if (int_st & AB_IO(1, AI_SHIFT))
  728. fsi_data_pop(&master->fsia);
  729. if (int_st & AB_IO(1, BI_SHIFT))
  730. fsi_data_pop(&master->fsib);
  731. fsi_count_fifo_err(&master->fsia);
  732. fsi_count_fifo_err(&master->fsib);
  733. fsi_irq_clear_status(&master->fsia);
  734. fsi_irq_clear_status(&master->fsib);
  735. return IRQ_HANDLED;
  736. }
  737. /*
  738. * dai ops
  739. */
  740. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  741. struct snd_soc_dai *dai)
  742. {
  743. struct fsi_priv *fsi = fsi_get_priv(substream);
  744. u32 flags = fsi_get_info_flags(fsi);
  745. u32 data = 0;
  746. int is_play = fsi_is_play(substream);
  747. pm_runtime_get_sync(dai->dev);
  748. /* clock setting */
  749. if (fsi_is_clk_master(fsi))
  750. data = DIMD | DOMD;
  751. fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
  752. /* clock inversion (CKG2) */
  753. data = 0;
  754. if (SH_FSI_LRM_INV & flags)
  755. data |= 1 << 12;
  756. if (SH_FSI_BRM_INV & flags)
  757. data |= 1 << 8;
  758. if (SH_FSI_LRS_INV & flags)
  759. data |= 1 << 4;
  760. if (SH_FSI_BRS_INV & flags)
  761. data |= 1 << 0;
  762. fsi_reg_write(fsi, CKG2, data);
  763. /* set format */
  764. fsi_reg_write(fsi, DO_FMT, fsi->do_fmt);
  765. fsi_reg_write(fsi, DI_FMT, fsi->di_fmt);
  766. /* spdif ? */
  767. if (fsi_is_spdif(fsi)) {
  768. fsi_spdif_clk_ctrl(fsi, 1);
  769. fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
  770. }
  771. /* irq clear */
  772. fsi_irq_disable(fsi, is_play);
  773. fsi_irq_clear_status(fsi);
  774. /* fifo init */
  775. fsi_fifo_init(fsi, is_play, dai);
  776. return 0;
  777. }
  778. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  779. struct snd_soc_dai *dai)
  780. {
  781. struct fsi_priv *fsi = fsi_get_priv(substream);
  782. if (fsi_is_clk_master(fsi))
  783. fsi_set_master_clk(dai->dev, fsi, fsi->rate, 0);
  784. fsi->rate = 0;
  785. pm_runtime_put_sync(dai->dev);
  786. }
  787. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  788. struct snd_soc_dai *dai)
  789. {
  790. struct fsi_priv *fsi = fsi_get_priv(substream);
  791. int is_play = fsi_is_play(substream);
  792. int ret = 0;
  793. switch (cmd) {
  794. case SNDRV_PCM_TRIGGER_START:
  795. fsi_stream_push(fsi, is_play, substream);
  796. ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
  797. fsi_port_start(fsi, is_play);
  798. break;
  799. case SNDRV_PCM_TRIGGER_STOP:
  800. fsi_port_stop(fsi, is_play);
  801. fsi_stream_pop(fsi, is_play);
  802. break;
  803. }
  804. return ret;
  805. }
  806. static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
  807. {
  808. u32 data = 0;
  809. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  810. case SND_SOC_DAIFMT_I2S:
  811. data = CR_I2S;
  812. fsi->chan_num = 2;
  813. break;
  814. case SND_SOC_DAIFMT_LEFT_J:
  815. data = CR_PCM;
  816. fsi->chan_num = 2;
  817. break;
  818. default:
  819. return -EINVAL;
  820. }
  821. fsi->do_fmt = data;
  822. fsi->di_fmt = data;
  823. return 0;
  824. }
  825. static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
  826. {
  827. struct fsi_master *master = fsi_get_master(fsi);
  828. u32 data = 0;
  829. if (master->core->ver < 2)
  830. return -EINVAL;
  831. data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
  832. fsi->chan_num = 2;
  833. fsi->spdif = 1;
  834. fsi->do_fmt = data;
  835. fsi->di_fmt = data;
  836. return 0;
  837. }
  838. static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  839. {
  840. struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
  841. struct fsi_master *master = fsi_get_master(fsi);
  842. set_rate_func set_rate = fsi_get_info_set_rate(master);
  843. u32 flags = fsi_get_info_flags(fsi);
  844. int ret;
  845. /* set master/slave audio interface */
  846. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  847. case SND_SOC_DAIFMT_CBM_CFM:
  848. fsi->clk_master = 1;
  849. break;
  850. case SND_SOC_DAIFMT_CBS_CFS:
  851. break;
  852. default:
  853. return -EINVAL;
  854. }
  855. if (fsi_is_clk_master(fsi) && !set_rate) {
  856. dev_err(dai->dev, "platform doesn't have set_rate\n");
  857. return -EINVAL;
  858. }
  859. /* set format */
  860. switch (flags & SH_FSI_FMT_MASK) {
  861. case SH_FSI_FMT_DAI:
  862. ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  863. break;
  864. case SH_FSI_FMT_SPDIF:
  865. ret = fsi_set_fmt_spdif(fsi);
  866. break;
  867. default:
  868. ret = -EINVAL;
  869. }
  870. return ret;
  871. }
  872. static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
  873. struct snd_pcm_hw_params *params,
  874. struct snd_soc_dai *dai)
  875. {
  876. struct fsi_priv *fsi = fsi_get_priv(substream);
  877. long rate = params_rate(params);
  878. int ret;
  879. if (!fsi_is_clk_master(fsi))
  880. return 0;
  881. ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
  882. if (ret < 0)
  883. return ret;
  884. fsi->rate = rate;
  885. return ret;
  886. }
  887. static struct snd_soc_dai_ops fsi_dai_ops = {
  888. .startup = fsi_dai_startup,
  889. .shutdown = fsi_dai_shutdown,
  890. .trigger = fsi_dai_trigger,
  891. .set_fmt = fsi_dai_set_fmt,
  892. .hw_params = fsi_dai_hw_params,
  893. };
  894. /*
  895. * pcm ops
  896. */
  897. static struct snd_pcm_hardware fsi_pcm_hardware = {
  898. .info = SNDRV_PCM_INFO_INTERLEAVED |
  899. SNDRV_PCM_INFO_MMAP |
  900. SNDRV_PCM_INFO_MMAP_VALID |
  901. SNDRV_PCM_INFO_PAUSE,
  902. .formats = FSI_FMTS,
  903. .rates = FSI_RATES,
  904. .rate_min = 8000,
  905. .rate_max = 192000,
  906. .channels_min = 1,
  907. .channels_max = 2,
  908. .buffer_bytes_max = 64 * 1024,
  909. .period_bytes_min = 32,
  910. .period_bytes_max = 8192,
  911. .periods_min = 1,
  912. .periods_max = 32,
  913. .fifo_size = 256,
  914. };
  915. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  916. {
  917. struct snd_pcm_runtime *runtime = substream->runtime;
  918. int ret = 0;
  919. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  920. ret = snd_pcm_hw_constraint_integer(runtime,
  921. SNDRV_PCM_HW_PARAM_PERIODS);
  922. return ret;
  923. }
  924. static int fsi_hw_params(struct snd_pcm_substream *substream,
  925. struct snd_pcm_hw_params *hw_params)
  926. {
  927. return snd_pcm_lib_malloc_pages(substream,
  928. params_buffer_bytes(hw_params));
  929. }
  930. static int fsi_hw_free(struct snd_pcm_substream *substream)
  931. {
  932. return snd_pcm_lib_free_pages(substream);
  933. }
  934. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  935. {
  936. struct fsi_priv *fsi = fsi_get_priv(substream);
  937. struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
  938. int samples_pos = io->buff_sample_pos - 1;
  939. if (samples_pos < 0)
  940. samples_pos = 0;
  941. return fsi_sample2frame(fsi, samples_pos);
  942. }
  943. static struct snd_pcm_ops fsi_pcm_ops = {
  944. .open = fsi_pcm_open,
  945. .ioctl = snd_pcm_lib_ioctl,
  946. .hw_params = fsi_hw_params,
  947. .hw_free = fsi_hw_free,
  948. .pointer = fsi_pointer,
  949. };
  950. /*
  951. * snd_soc_platform
  952. */
  953. #define PREALLOC_BUFFER (32 * 1024)
  954. #define PREALLOC_BUFFER_MAX (32 * 1024)
  955. static void fsi_pcm_free(struct snd_pcm *pcm)
  956. {
  957. snd_pcm_lib_preallocate_free_for_all(pcm);
  958. }
  959. static int fsi_pcm_new(struct snd_card *card,
  960. struct snd_soc_dai *dai,
  961. struct snd_pcm *pcm)
  962. {
  963. /*
  964. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  965. * in MMAP mode (i.e. aplay -M)
  966. */
  967. return snd_pcm_lib_preallocate_pages_for_all(
  968. pcm,
  969. SNDRV_DMA_TYPE_CONTINUOUS,
  970. snd_dma_continuous_data(GFP_KERNEL),
  971. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  972. }
  973. /*
  974. * alsa struct
  975. */
  976. static struct snd_soc_dai_driver fsi_soc_dai[] = {
  977. {
  978. .name = "fsia-dai",
  979. .playback = {
  980. .rates = FSI_RATES,
  981. .formats = FSI_FMTS,
  982. .channels_min = 1,
  983. .channels_max = 8,
  984. },
  985. .capture = {
  986. .rates = FSI_RATES,
  987. .formats = FSI_FMTS,
  988. .channels_min = 1,
  989. .channels_max = 8,
  990. },
  991. .ops = &fsi_dai_ops,
  992. },
  993. {
  994. .name = "fsib-dai",
  995. .playback = {
  996. .rates = FSI_RATES,
  997. .formats = FSI_FMTS,
  998. .channels_min = 1,
  999. .channels_max = 8,
  1000. },
  1001. .capture = {
  1002. .rates = FSI_RATES,
  1003. .formats = FSI_FMTS,
  1004. .channels_min = 1,
  1005. .channels_max = 8,
  1006. },
  1007. .ops = &fsi_dai_ops,
  1008. },
  1009. };
  1010. static struct snd_soc_platform_driver fsi_soc_platform = {
  1011. .ops = &fsi_pcm_ops,
  1012. .pcm_new = fsi_pcm_new,
  1013. .pcm_free = fsi_pcm_free,
  1014. };
  1015. /*
  1016. * platform function
  1017. */
  1018. static int fsi_probe(struct platform_device *pdev)
  1019. {
  1020. struct fsi_master *master;
  1021. const struct platform_device_id *id_entry;
  1022. struct resource *res;
  1023. unsigned int irq;
  1024. int ret;
  1025. id_entry = pdev->id_entry;
  1026. if (!id_entry) {
  1027. dev_err(&pdev->dev, "unknown fsi device\n");
  1028. return -ENODEV;
  1029. }
  1030. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1031. irq = platform_get_irq(pdev, 0);
  1032. if (!res || (int)irq <= 0) {
  1033. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  1034. ret = -ENODEV;
  1035. goto exit;
  1036. }
  1037. master = kzalloc(sizeof(*master), GFP_KERNEL);
  1038. if (!master) {
  1039. dev_err(&pdev->dev, "Could not allocate master\n");
  1040. ret = -ENOMEM;
  1041. goto exit;
  1042. }
  1043. master->base = ioremap_nocache(res->start, resource_size(res));
  1044. if (!master->base) {
  1045. ret = -ENXIO;
  1046. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  1047. goto exit_kfree;
  1048. }
  1049. /* master setting */
  1050. master->irq = irq;
  1051. master->info = pdev->dev.platform_data;
  1052. master->core = (struct fsi_core *)id_entry->driver_data;
  1053. spin_lock_init(&master->lock);
  1054. /* FSI A setting */
  1055. master->fsia.base = master->base;
  1056. master->fsia.master = master;
  1057. /* FSI B setting */
  1058. master->fsib.base = master->base + 0x40;
  1059. master->fsib.master = master;
  1060. pm_runtime_enable(&pdev->dev);
  1061. dev_set_drvdata(&pdev->dev, master);
  1062. fsi_module_init(master, &pdev->dev);
  1063. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
  1064. id_entry->name, master);
  1065. if (ret) {
  1066. dev_err(&pdev->dev, "irq request err\n");
  1067. goto exit_iounmap;
  1068. }
  1069. ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
  1070. if (ret < 0) {
  1071. dev_err(&pdev->dev, "cannot snd soc register\n");
  1072. goto exit_free_irq;
  1073. }
  1074. ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
  1075. ARRAY_SIZE(fsi_soc_dai));
  1076. if (ret < 0) {
  1077. dev_err(&pdev->dev, "cannot snd dai register\n");
  1078. goto exit_snd_soc;
  1079. }
  1080. return ret;
  1081. exit_snd_soc:
  1082. snd_soc_unregister_platform(&pdev->dev);
  1083. exit_free_irq:
  1084. free_irq(irq, master);
  1085. exit_iounmap:
  1086. iounmap(master->base);
  1087. pm_runtime_disable(&pdev->dev);
  1088. exit_kfree:
  1089. kfree(master);
  1090. master = NULL;
  1091. exit:
  1092. return ret;
  1093. }
  1094. static int fsi_remove(struct platform_device *pdev)
  1095. {
  1096. struct fsi_master *master;
  1097. master = dev_get_drvdata(&pdev->dev);
  1098. fsi_module_kill(master, &pdev->dev);
  1099. free_irq(master->irq, master);
  1100. pm_runtime_disable(&pdev->dev);
  1101. snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
  1102. snd_soc_unregister_platform(&pdev->dev);
  1103. iounmap(master->base);
  1104. kfree(master);
  1105. return 0;
  1106. }
  1107. static void __fsi_suspend(struct fsi_priv *fsi,
  1108. struct device *dev)
  1109. {
  1110. fsi->saved_do_fmt = fsi_reg_read(fsi, DO_FMT);
  1111. fsi->saved_di_fmt = fsi_reg_read(fsi, DI_FMT);
  1112. fsi->saved_ckg1 = fsi_reg_read(fsi, CKG1);
  1113. fsi->saved_ckg2 = fsi_reg_read(fsi, CKG2);
  1114. fsi->saved_out_sel = fsi_reg_read(fsi, OUT_SEL);
  1115. if (fsi_is_clk_master(fsi))
  1116. fsi_set_master_clk(dev, fsi, fsi->rate, 0);
  1117. }
  1118. static void __fsi_resume(struct fsi_priv *fsi,
  1119. struct device *dev)
  1120. {
  1121. fsi_reg_write(fsi, DO_FMT, fsi->saved_do_fmt);
  1122. fsi_reg_write(fsi, DI_FMT, fsi->saved_di_fmt);
  1123. fsi_reg_write(fsi, CKG1, fsi->saved_ckg1);
  1124. fsi_reg_write(fsi, CKG2, fsi->saved_ckg2);
  1125. fsi_reg_write(fsi, OUT_SEL, fsi->saved_out_sel);
  1126. if (fsi_is_clk_master(fsi))
  1127. fsi_set_master_clk(dev, fsi, fsi->rate, 1);
  1128. }
  1129. static int fsi_suspend(struct device *dev)
  1130. {
  1131. struct fsi_master *master = dev_get_drvdata(dev);
  1132. pm_runtime_get_sync(dev);
  1133. __fsi_suspend(&master->fsia, dev);
  1134. __fsi_suspend(&master->fsib, dev);
  1135. master->saved_a_mclk = fsi_core_read(master, a_mclk);
  1136. master->saved_b_mclk = fsi_core_read(master, b_mclk);
  1137. master->saved_iemsk = fsi_core_read(master, iemsk);
  1138. master->saved_imsk = fsi_core_read(master, imsk);
  1139. master->saved_clk_rst = fsi_master_read(master, CLK_RST);
  1140. master->saved_soft_rst = fsi_master_read(master, SOFT_RST);
  1141. fsi_module_kill(master, dev);
  1142. pm_runtime_put_sync(dev);
  1143. return 0;
  1144. }
  1145. static int fsi_resume(struct device *dev)
  1146. {
  1147. struct fsi_master *master = dev_get_drvdata(dev);
  1148. pm_runtime_get_sync(dev);
  1149. fsi_module_init(master, dev);
  1150. fsi_master_mask_set(master, SOFT_RST, 0xffff, master->saved_soft_rst);
  1151. fsi_master_mask_set(master, CLK_RST, 0xffff, master->saved_clk_rst);
  1152. fsi_core_mask_set(master, a_mclk, 0xffff, master->saved_a_mclk);
  1153. fsi_core_mask_set(master, b_mclk, 0xffff, master->saved_b_mclk);
  1154. fsi_core_mask_set(master, iemsk, 0xffff, master->saved_iemsk);
  1155. fsi_core_mask_set(master, imsk, 0xffff, master->saved_imsk);
  1156. __fsi_resume(&master->fsia, dev);
  1157. __fsi_resume(&master->fsib, dev);
  1158. pm_runtime_put_sync(dev);
  1159. return 0;
  1160. }
  1161. static int fsi_runtime_nop(struct device *dev)
  1162. {
  1163. /* Runtime PM callback shared between ->runtime_suspend()
  1164. * and ->runtime_resume(). Simply returns success.
  1165. *
  1166. * This driver re-initializes all registers after
  1167. * pm_runtime_get_sync() anyway so there is no need
  1168. * to save and restore registers here.
  1169. */
  1170. return 0;
  1171. }
  1172. static struct dev_pm_ops fsi_pm_ops = {
  1173. .suspend = fsi_suspend,
  1174. .resume = fsi_resume,
  1175. .runtime_suspend = fsi_runtime_nop,
  1176. .runtime_resume = fsi_runtime_nop,
  1177. };
  1178. static struct fsi_core fsi1_core = {
  1179. .ver = 1,
  1180. /* Interrupt */
  1181. .int_st = INT_ST,
  1182. .iemsk = IEMSK,
  1183. .imsk = IMSK,
  1184. };
  1185. static struct fsi_core fsi2_core = {
  1186. .ver = 2,
  1187. /* Interrupt */
  1188. .int_st = CPU_INT_ST,
  1189. .iemsk = CPU_IEMSK,
  1190. .imsk = CPU_IMSK,
  1191. .a_mclk = A_MST_CTLR,
  1192. .b_mclk = B_MST_CTLR,
  1193. };
  1194. static struct platform_device_id fsi_id_table[] = {
  1195. { "sh_fsi", (kernel_ulong_t)&fsi1_core },
  1196. { "sh_fsi2", (kernel_ulong_t)&fsi2_core },
  1197. {},
  1198. };
  1199. MODULE_DEVICE_TABLE(platform, fsi_id_table);
  1200. static struct platform_driver fsi_driver = {
  1201. .driver = {
  1202. .name = "fsi-pcm-audio",
  1203. .pm = &fsi_pm_ops,
  1204. },
  1205. .probe = fsi_probe,
  1206. .remove = fsi_remove,
  1207. .id_table = fsi_id_table,
  1208. };
  1209. static int __init fsi_mobile_init(void)
  1210. {
  1211. return platform_driver_register(&fsi_driver);
  1212. }
  1213. static void __exit fsi_mobile_exit(void)
  1214. {
  1215. platform_driver_unregister(&fsi_driver);
  1216. }
  1217. module_init(fsi_mobile_init);
  1218. module_exit(fsi_mobile_exit);
  1219. MODULE_LICENSE("GPL");
  1220. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  1221. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
  1222. MODULE_ALIAS("platform:fsi-pcm-audio");