hdmi.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <mach/clk.h>
  17. #include "hdmi.h"
  18. #include "drm.h"
  19. #include "dc.h"
  20. struct tegra_hdmi {
  21. struct host1x_client client;
  22. struct tegra_output output;
  23. struct device *dev;
  24. struct regulator *vdd;
  25. struct regulator *pll;
  26. void __iomem *regs;
  27. unsigned int irq;
  28. struct clk *clk_parent;
  29. struct clk *clk;
  30. unsigned int audio_source;
  31. unsigned int audio_freq;
  32. bool stereo;
  33. bool dvi;
  34. struct drm_info_list *debugfs_files;
  35. struct drm_minor *minor;
  36. struct dentry *debugfs;
  37. };
  38. static inline struct tegra_hdmi *
  39. host1x_client_to_hdmi(struct host1x_client *client)
  40. {
  41. return container_of(client, struct tegra_hdmi, client);
  42. }
  43. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  44. {
  45. return container_of(output, struct tegra_hdmi, output);
  46. }
  47. #define HDMI_AUDIOCLK_FREQ 216000000
  48. #define HDMI_REKEY_DEFAULT 56
  49. enum {
  50. AUTO = 0,
  51. SPDIF,
  52. HDA,
  53. };
  54. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  55. unsigned long reg)
  56. {
  57. return readl(hdmi->regs + (reg << 2));
  58. }
  59. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  60. unsigned long reg)
  61. {
  62. writel(val, hdmi->regs + (reg << 2));
  63. }
  64. struct tegra_hdmi_audio_config {
  65. unsigned int pclk;
  66. unsigned int n;
  67. unsigned int cts;
  68. unsigned int aval;
  69. };
  70. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  71. { 25200000, 4096, 25200, 24000 },
  72. { 27000000, 4096, 27000, 24000 },
  73. { 74250000, 4096, 74250, 24000 },
  74. { 148500000, 4096, 148500, 24000 },
  75. { 0, 0, 0, 0 },
  76. };
  77. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  78. { 25200000, 5880, 26250, 25000 },
  79. { 27000000, 5880, 28125, 25000 },
  80. { 74250000, 4704, 61875, 20000 },
  81. { 148500000, 4704, 123750, 20000 },
  82. { 0, 0, 0, 0 },
  83. };
  84. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  85. { 25200000, 6144, 25200, 24000 },
  86. { 27000000, 6144, 27000, 24000 },
  87. { 74250000, 6144, 74250, 24000 },
  88. { 148500000, 6144, 148500, 24000 },
  89. { 0, 0, 0, 0 },
  90. };
  91. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  92. { 25200000, 11760, 26250, 25000 },
  93. { 27000000, 11760, 28125, 25000 },
  94. { 74250000, 9408, 61875, 20000 },
  95. { 148500000, 9408, 123750, 20000 },
  96. { 0, 0, 0, 0 },
  97. };
  98. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  99. { 25200000, 12288, 25200, 24000 },
  100. { 27000000, 12288, 27000, 24000 },
  101. { 74250000, 12288, 74250, 24000 },
  102. { 148500000, 12288, 148500, 24000 },
  103. { 0, 0, 0, 0 },
  104. };
  105. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  106. { 25200000, 23520, 26250, 25000 },
  107. { 27000000, 23520, 28125, 25000 },
  108. { 74250000, 18816, 61875, 20000 },
  109. { 148500000, 18816, 123750, 20000 },
  110. { 0, 0, 0, 0 },
  111. };
  112. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  113. { 25200000, 24576, 25200, 24000 },
  114. { 27000000, 24576, 27000, 24000 },
  115. { 74250000, 24576, 74250, 24000 },
  116. { 148500000, 24576, 148500, 24000 },
  117. { 0, 0, 0, 0 },
  118. };
  119. struct tmds_config {
  120. unsigned int pclk;
  121. u32 pll0;
  122. u32 pll1;
  123. u32 pe_current;
  124. u32 drive_current;
  125. };
  126. static const struct tmds_config tegra2_tmds_config[] = {
  127. { /* 480p modes */
  128. .pclk = 27000000,
  129. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  130. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  131. SOR_PLL_TX_REG_LOAD(3),
  132. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  133. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  134. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  135. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  136. PE_CURRENT3(PE_CURRENT_0_0_mA),
  137. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  138. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  139. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  140. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  141. }, { /* 720p modes */
  142. .pclk = 74250000,
  143. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  144. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  145. SOR_PLL_TX_REG_LOAD(3),
  146. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  147. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  148. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  149. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  150. PE_CURRENT3(PE_CURRENT_6_0_mA),
  151. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  152. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  153. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  154. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  155. }, { /* 1080p modes */
  156. .pclk = UINT_MAX,
  157. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  158. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  159. SOR_PLL_TX_REG_LOAD(3),
  160. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  161. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  162. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  163. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  164. PE_CURRENT3(PE_CURRENT_6_0_mA),
  165. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  166. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  167. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  168. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  169. },
  170. };
  171. static const struct tmds_config tegra3_tmds_config[] = {
  172. { /* 480p modes */
  173. .pclk = 27000000,
  174. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  175. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  176. SOR_PLL_TX_REG_LOAD(0),
  177. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  178. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  179. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  180. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  181. PE_CURRENT3(PE_CURRENT_0_0_mA),
  182. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  183. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  184. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  185. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  186. }, { /* 720p modes */
  187. .pclk = 74250000,
  188. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  189. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  190. SOR_PLL_TX_REG_LOAD(0),
  191. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  192. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  193. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  194. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  195. PE_CURRENT3(PE_CURRENT_5_0_mA),
  196. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  197. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  198. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  199. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  200. }, { /* 1080p modes */
  201. .pclk = UINT_MAX,
  202. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  203. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  204. SOR_PLL_TX_REG_LOAD(0),
  205. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  206. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  207. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  208. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  209. PE_CURRENT3(PE_CURRENT_5_0_mA),
  210. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  211. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  212. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  213. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  214. },
  215. };
  216. static const struct tegra_hdmi_audio_config *
  217. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  218. {
  219. const struct tegra_hdmi_audio_config *table;
  220. switch (audio_freq) {
  221. case 32000:
  222. table = tegra_hdmi_audio_32k;
  223. break;
  224. case 44100:
  225. table = tegra_hdmi_audio_44_1k;
  226. break;
  227. case 48000:
  228. table = tegra_hdmi_audio_48k;
  229. break;
  230. case 88200:
  231. table = tegra_hdmi_audio_88_2k;
  232. break;
  233. case 96000:
  234. table = tegra_hdmi_audio_96k;
  235. break;
  236. case 176400:
  237. table = tegra_hdmi_audio_176_4k;
  238. break;
  239. case 192000:
  240. table = tegra_hdmi_audio_192k;
  241. break;
  242. default:
  243. return NULL;
  244. }
  245. while (table->pclk) {
  246. if (table->pclk == pclk)
  247. return table;
  248. table++;
  249. }
  250. return NULL;
  251. }
  252. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  253. {
  254. const unsigned int freqs[] = {
  255. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  256. };
  257. unsigned int i;
  258. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  259. unsigned int f = freqs[i];
  260. unsigned int eight_half;
  261. unsigned long value;
  262. unsigned int delta;
  263. if (f > 96000)
  264. delta = 2;
  265. else if (f > 480000)
  266. delta = 6;
  267. else
  268. delta = 9;
  269. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  270. value = AUDIO_FS_LOW(eight_half - delta) |
  271. AUDIO_FS_HIGH(eight_half + delta);
  272. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  273. }
  274. }
  275. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  276. {
  277. struct device_node *node = hdmi->dev->of_node;
  278. const struct tegra_hdmi_audio_config *config;
  279. unsigned int offset = 0;
  280. unsigned long value;
  281. switch (hdmi->audio_source) {
  282. case HDA:
  283. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  284. break;
  285. case SPDIF:
  286. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  287. break;
  288. default:
  289. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  290. break;
  291. }
  292. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  293. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  294. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  295. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  296. } else {
  297. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  298. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  299. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  300. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  301. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  302. }
  303. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  304. if (!config) {
  305. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  306. hdmi->audio_freq, pclk);
  307. return -EINVAL;
  308. }
  309. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  310. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  311. AUDIO_N_VALUE(config->n - 1);
  312. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  313. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  314. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  315. value = ACR_SUBPACK_CTS(config->cts);
  316. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  317. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  318. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  319. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  320. value &= ~AUDIO_N_RESETF;
  321. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  322. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  323. switch (hdmi->audio_freq) {
  324. case 32000:
  325. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  326. break;
  327. case 44100:
  328. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  329. break;
  330. case 48000:
  331. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  332. break;
  333. case 88200:
  334. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  335. break;
  336. case 96000:
  337. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  338. break;
  339. case 176400:
  340. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  341. break;
  342. case 192000:
  343. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  344. break;
  345. }
  346. tegra_hdmi_writel(hdmi, config->aval, offset);
  347. }
  348. tegra_hdmi_setup_audio_fs_tables(hdmi);
  349. return 0;
  350. }
  351. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi,
  352. unsigned int offset, u8 type,
  353. u8 version, void *data, size_t size)
  354. {
  355. unsigned long value;
  356. u8 *ptr = data;
  357. u32 subpack[2];
  358. size_t i;
  359. u8 csum;
  360. /* first byte of data is the checksum */
  361. csum = type + version + size - 1;
  362. for (i = 1; i < size; i++)
  363. csum += ptr[i];
  364. ptr[0] = 0x100 - csum;
  365. value = INFOFRAME_HEADER_TYPE(type) |
  366. INFOFRAME_HEADER_VERSION(version) |
  367. INFOFRAME_HEADER_LEN(size - 1);
  368. tegra_hdmi_writel(hdmi, value, offset);
  369. /* The audio inforame only has one set of subpack registers. The hdmi
  370. * block pads the rest of the data as per the spec so we have to fixup
  371. * the length before filling in the subpacks.
  372. */
  373. if (offset == HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER)
  374. size = 6;
  375. /* each subpack 7 bytes devided into:
  376. * subpack_low - bytes 0 - 3
  377. * subpack_high - bytes 4 - 6 (with byte 7 padded to 0x00)
  378. */
  379. for (i = 0; i < size; i++) {
  380. size_t index = i % 7;
  381. if (index == 0)
  382. memset(subpack, 0x0, sizeof(subpack));
  383. ((u8 *)subpack)[index] = ptr[i];
  384. if (index == 6 || (i + 1 == size)) {
  385. unsigned int reg = offset + 1 + (i / 7) * 2;
  386. tegra_hdmi_writel(hdmi, subpack[0], reg);
  387. tegra_hdmi_writel(hdmi, subpack[1], reg + 1);
  388. }
  389. }
  390. }
  391. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  392. struct drm_display_mode *mode)
  393. {
  394. struct hdmi_avi_infoframe frame;
  395. unsigned int h_front_porch;
  396. unsigned int hsize = 16;
  397. unsigned int vsize = 9;
  398. if (hdmi->dvi) {
  399. tegra_hdmi_writel(hdmi, 0,
  400. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  401. return;
  402. }
  403. h_front_porch = mode->htotal - mode->hsync_end;
  404. memset(&frame, 0, sizeof(frame));
  405. frame.r = HDMI_AVI_R_SAME;
  406. switch (mode->vdisplay) {
  407. case 480:
  408. if (mode->hdisplay == 640) {
  409. frame.m = HDMI_AVI_M_4_3;
  410. frame.vic = 1;
  411. } else {
  412. frame.m = HDMI_AVI_M_16_9;
  413. frame.vic = 3;
  414. }
  415. break;
  416. case 576:
  417. if (((hsize * 10) / vsize) > 14) {
  418. frame.m = HDMI_AVI_M_16_9;
  419. frame.vic = 18;
  420. } else {
  421. frame.m = HDMI_AVI_M_4_3;
  422. frame.vic = 17;
  423. }
  424. break;
  425. case 720:
  426. case 1470: /* stereo mode */
  427. frame.m = HDMI_AVI_M_16_9;
  428. if (h_front_porch == 110)
  429. frame.vic = 4;
  430. else
  431. frame.vic = 19;
  432. break;
  433. case 1080:
  434. case 2205: /* stereo mode */
  435. frame.m = HDMI_AVI_M_16_9;
  436. switch (h_front_porch) {
  437. case 88:
  438. frame.vic = 16;
  439. break;
  440. case 528:
  441. frame.vic = 31;
  442. break;
  443. default:
  444. frame.vic = 32;
  445. break;
  446. }
  447. break;
  448. default:
  449. frame.m = HDMI_AVI_M_16_9;
  450. frame.vic = 0;
  451. break;
  452. }
  453. tegra_hdmi_write_infopack(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER,
  454. HDMI_INFOFRAME_TYPE_AVI, HDMI_AVI_VERSION,
  455. &frame, sizeof(frame));
  456. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  457. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  458. }
  459. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  460. {
  461. struct hdmi_audio_infoframe frame;
  462. if (hdmi->dvi) {
  463. tegra_hdmi_writel(hdmi, 0,
  464. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  465. return;
  466. }
  467. memset(&frame, 0, sizeof(frame));
  468. frame.cc = HDMI_AUDIO_CC_2;
  469. tegra_hdmi_write_infopack(hdmi,
  470. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER,
  471. HDMI_INFOFRAME_TYPE_AUDIO,
  472. HDMI_AUDIO_VERSION,
  473. &frame, sizeof(frame));
  474. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  475. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  476. }
  477. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  478. {
  479. struct hdmi_stereo_infoframe frame;
  480. unsigned long value;
  481. if (!hdmi->stereo) {
  482. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  483. value &= ~GENERIC_CTRL_ENABLE;
  484. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  485. return;
  486. }
  487. memset(&frame, 0, sizeof(frame));
  488. frame.regid0 = 0x03;
  489. frame.regid1 = 0x0c;
  490. frame.regid2 = 0x00;
  491. frame.hdmi_video_format = 2;
  492. /* TODO: 74 MHz limit? */
  493. if (1) {
  494. frame._3d_structure = 0;
  495. } else {
  496. frame._3d_structure = 8;
  497. frame._3d_ext_data = 0;
  498. }
  499. tegra_hdmi_write_infopack(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_HEADER,
  500. HDMI_INFOFRAME_TYPE_VENDOR,
  501. HDMI_VENDOR_VERSION, &frame, 6);
  502. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  503. value |= GENERIC_CTRL_ENABLE;
  504. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  505. }
  506. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  507. const struct tmds_config *tmds)
  508. {
  509. unsigned long value;
  510. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  511. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  512. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  513. value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
  514. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  515. }
  516. static int tegra_output_hdmi_enable(struct tegra_output *output)
  517. {
  518. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  519. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  520. struct drm_display_mode *mode = &dc->base.mode;
  521. struct tegra_hdmi *hdmi = to_hdmi(output);
  522. struct device_node *node = hdmi->dev->of_node;
  523. unsigned int pulse_start, div82, pclk;
  524. const struct tmds_config *tmds;
  525. unsigned int num_tmds;
  526. unsigned long value;
  527. int retries = 1000;
  528. int err;
  529. pclk = mode->clock * 1000;
  530. h_sync_width = mode->hsync_end - mode->hsync_start;
  531. h_front_porch = mode->htotal - mode->hsync_end;
  532. h_back_porch = mode->hsync_start - mode->hdisplay;
  533. err = regulator_enable(hdmi->vdd);
  534. if (err < 0) {
  535. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  536. return err;
  537. }
  538. err = regulator_enable(hdmi->pll);
  539. if (err < 0) {
  540. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  541. return err;
  542. }
  543. /*
  544. * This assumes that the display controller will divide its parent
  545. * clock by 2 to generate the pixel clock.
  546. */
  547. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  548. if (err < 0) {
  549. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  550. return err;
  551. }
  552. err = clk_set_rate(hdmi->clk, pclk);
  553. if (err < 0)
  554. return err;
  555. err = clk_enable(hdmi->clk);
  556. if (err < 0) {
  557. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  558. return err;
  559. }
  560. tegra_periph_reset_assert(hdmi->clk);
  561. usleep_range(1000, 2000);
  562. tegra_periph_reset_deassert(hdmi->clk);
  563. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  564. DC_DISP_DISP_TIMING_OPTIONS);
  565. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  566. DC_DISP_DISP_COLOR_CONTROL);
  567. /* video_preamble uses h_pulse2 */
  568. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  569. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  570. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  571. PULSE_LAST_END_A;
  572. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  573. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  574. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  575. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  576. VSYNC_WINDOW_ENABLE;
  577. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  578. if (dc->pipe)
  579. value = HDMI_SRC_DISPLAYB;
  580. else
  581. value = HDMI_SRC_DISPLAYA;
  582. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  583. (mode->vdisplay == 576)))
  584. tegra_hdmi_writel(hdmi,
  585. value | ARM_VIDEO_RANGE_FULL,
  586. HDMI_NV_PDISP_INPUT_CONTROL);
  587. else
  588. tegra_hdmi_writel(hdmi,
  589. value | ARM_VIDEO_RANGE_LIMITED,
  590. HDMI_NV_PDISP_INPUT_CONTROL);
  591. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  592. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  593. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  594. if (!hdmi->dvi) {
  595. err = tegra_hdmi_setup_audio(hdmi, pclk);
  596. if (err < 0)
  597. hdmi->dvi = true;
  598. }
  599. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  600. /*
  601. * TODO: add ELD support
  602. */
  603. }
  604. rekey = HDMI_REKEY_DEFAULT;
  605. value = HDMI_CTRL_REKEY(rekey);
  606. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  607. h_front_porch - rekey - 18) / 32);
  608. if (!hdmi->dvi)
  609. value |= HDMI_CTRL_ENABLE;
  610. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  611. if (hdmi->dvi)
  612. tegra_hdmi_writel(hdmi, 0x0,
  613. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  614. else
  615. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  616. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  617. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  618. tegra_hdmi_setup_audio_infoframe(hdmi);
  619. tegra_hdmi_setup_stereo_infoframe(hdmi);
  620. /* TMDS CONFIG */
  621. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  622. num_tmds = ARRAY_SIZE(tegra3_tmds_config);
  623. tmds = tegra3_tmds_config;
  624. } else {
  625. num_tmds = ARRAY_SIZE(tegra2_tmds_config);
  626. tmds = tegra2_tmds_config;
  627. }
  628. for (i = 0; i < num_tmds; i++) {
  629. if (pclk <= tmds[i].pclk) {
  630. tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
  631. break;
  632. }
  633. }
  634. tegra_hdmi_writel(hdmi,
  635. SOR_SEQ_CTL_PU_PC(0) |
  636. SOR_SEQ_PU_PC_ALT(0) |
  637. SOR_SEQ_PD_PC(8) |
  638. SOR_SEQ_PD_PC_ALT(8),
  639. HDMI_NV_PDISP_SOR_SEQ_CTL);
  640. value = SOR_SEQ_INST_WAIT_TIME(1) |
  641. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  642. SOR_SEQ_INST_HALT |
  643. SOR_SEQ_INST_PIN_A_LOW |
  644. SOR_SEQ_INST_PIN_B_LOW |
  645. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  646. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  647. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  648. value = 0x1c800;
  649. value &= ~SOR_CSTM_ROTCLK(~0);
  650. value |= SOR_CSTM_ROTCLK(2);
  651. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  652. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  653. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  654. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  655. /* start SOR */
  656. tegra_hdmi_writel(hdmi,
  657. SOR_PWR_NORMAL_STATE_PU |
  658. SOR_PWR_NORMAL_START_NORMAL |
  659. SOR_PWR_SAFE_STATE_PD |
  660. SOR_PWR_SETTING_NEW_TRIGGER,
  661. HDMI_NV_PDISP_SOR_PWR);
  662. tegra_hdmi_writel(hdmi,
  663. SOR_PWR_NORMAL_STATE_PU |
  664. SOR_PWR_NORMAL_START_NORMAL |
  665. SOR_PWR_SAFE_STATE_PD |
  666. SOR_PWR_SETTING_NEW_DONE,
  667. HDMI_NV_PDISP_SOR_PWR);
  668. do {
  669. BUG_ON(--retries < 0);
  670. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  671. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  672. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  673. SOR_STATE_ASY_OWNER_HEAD0 |
  674. SOR_STATE_ASY_SUBOWNER_BOTH |
  675. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  676. SOR_STATE_ASY_DEPOL_POS;
  677. /* setup sync polarities */
  678. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  679. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  680. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  681. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  682. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  683. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  684. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  685. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  686. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  687. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  688. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  689. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  690. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  691. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  692. HDMI_NV_PDISP_SOR_STATE1);
  693. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  694. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  695. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  696. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  697. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  698. value = DISP_CTRL_MODE_C_DISPLAY;
  699. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  700. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  701. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  702. /* TODO: add HDCP support */
  703. return 0;
  704. }
  705. static int tegra_output_hdmi_disable(struct tegra_output *output)
  706. {
  707. struct tegra_hdmi *hdmi = to_hdmi(output);
  708. tegra_periph_reset_assert(hdmi->clk);
  709. clk_disable(hdmi->clk);
  710. regulator_disable(hdmi->pll);
  711. regulator_disable(hdmi->vdd);
  712. return 0;
  713. }
  714. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  715. struct clk *clk, unsigned long pclk)
  716. {
  717. struct tegra_hdmi *hdmi = to_hdmi(output);
  718. struct clk *base;
  719. int err;
  720. err = clk_set_parent(clk, hdmi->clk_parent);
  721. if (err < 0) {
  722. dev_err(output->dev, "failed to set parent: %d\n", err);
  723. return err;
  724. }
  725. base = clk_get_parent(hdmi->clk_parent);
  726. /*
  727. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  728. * respectively, each of which divides the base pll_d by 2.
  729. */
  730. err = clk_set_rate(base, pclk * 2);
  731. if (err < 0)
  732. dev_err(output->dev,
  733. "failed to set base clock rate to %lu Hz\n",
  734. pclk * 2);
  735. return 0;
  736. }
  737. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  738. struct drm_display_mode *mode,
  739. enum drm_mode_status *status)
  740. {
  741. struct tegra_hdmi *hdmi = to_hdmi(output);
  742. unsigned long pclk = mode->clock * 1000;
  743. struct clk *parent;
  744. long err;
  745. parent = clk_get_parent(hdmi->clk_parent);
  746. err = clk_round_rate(parent, pclk * 4);
  747. if (err < 0)
  748. *status = MODE_NOCLOCK;
  749. else
  750. *status = MODE_OK;
  751. return 0;
  752. }
  753. static const struct tegra_output_ops hdmi_ops = {
  754. .enable = tegra_output_hdmi_enable,
  755. .disable = tegra_output_hdmi_disable,
  756. .setup_clock = tegra_output_hdmi_setup_clock,
  757. .check_mode = tegra_output_hdmi_check_mode,
  758. };
  759. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  760. {
  761. struct drm_info_node *node = s->private;
  762. struct tegra_hdmi *hdmi = node->info_ent->data;
  763. #define DUMP_REG(name) \
  764. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  765. tegra_hdmi_readl(hdmi, name))
  766. DUMP_REG(HDMI_CTXSW);
  767. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  768. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  769. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  770. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  771. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  772. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  773. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  774. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  775. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  776. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  777. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  778. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  779. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  780. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  781. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  782. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  783. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  784. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  785. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  786. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  787. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  788. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  789. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  790. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  791. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  792. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  793. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  794. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  795. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  796. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  797. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  798. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  799. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  800. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  801. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  802. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  803. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  804. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  805. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  806. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  807. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  808. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  809. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  810. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  811. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  812. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  813. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  814. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  815. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  816. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  817. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  818. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  819. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  820. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  821. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  822. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  823. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  824. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  825. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  826. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  827. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  828. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  829. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  830. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  831. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  832. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  833. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  834. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  835. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  836. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  837. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  838. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  839. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  840. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  841. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  842. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  843. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  844. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  845. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  846. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  847. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  848. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  849. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  850. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  851. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  852. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  853. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  854. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  855. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  856. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  857. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  858. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  859. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  860. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  861. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  862. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  863. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  864. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  865. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  866. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  867. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  868. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  869. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  870. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  871. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  872. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  873. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  874. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  875. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  876. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  877. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  878. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  879. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  880. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  881. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  882. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  883. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  884. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  885. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  886. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  887. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  888. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  889. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  890. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  891. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  892. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  893. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  894. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  895. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  896. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  897. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  898. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  899. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  900. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  901. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  902. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  903. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  904. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  905. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  906. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  907. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  908. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  909. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  910. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  911. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  912. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  913. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  914. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  915. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  916. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  917. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  918. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  919. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  920. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  921. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  922. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  923. #undef DUMP_REG
  924. return 0;
  925. }
  926. static struct drm_info_list debugfs_files[] = {
  927. { "regs", tegra_hdmi_show_regs, 0, NULL },
  928. };
  929. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  930. struct drm_minor *minor)
  931. {
  932. unsigned int i;
  933. int err;
  934. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  935. if (!hdmi->debugfs)
  936. return -ENOMEM;
  937. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  938. GFP_KERNEL);
  939. if (!hdmi->debugfs_files) {
  940. err = -ENOMEM;
  941. goto remove;
  942. }
  943. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  944. hdmi->debugfs_files[i].data = hdmi;
  945. err = drm_debugfs_create_files(hdmi->debugfs_files,
  946. ARRAY_SIZE(debugfs_files),
  947. hdmi->debugfs, minor);
  948. if (err < 0)
  949. goto free;
  950. hdmi->minor = minor;
  951. return 0;
  952. free:
  953. kfree(hdmi->debugfs_files);
  954. hdmi->debugfs_files = NULL;
  955. remove:
  956. debugfs_remove(hdmi->debugfs);
  957. hdmi->debugfs = NULL;
  958. return err;
  959. }
  960. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  961. {
  962. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  963. hdmi->minor);
  964. hdmi->minor = NULL;
  965. kfree(hdmi->debugfs_files);
  966. hdmi->debugfs_files = NULL;
  967. debugfs_remove(hdmi->debugfs);
  968. hdmi->debugfs = NULL;
  969. return 0;
  970. }
  971. static int tegra_hdmi_drm_init(struct host1x_client *client,
  972. struct drm_device *drm)
  973. {
  974. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  975. int err;
  976. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  977. hdmi->output.dev = client->dev;
  978. hdmi->output.ops = &hdmi_ops;
  979. err = tegra_output_init(drm, &hdmi->output);
  980. if (err < 0) {
  981. dev_err(client->dev, "output setup failed: %d\n", err);
  982. return err;
  983. }
  984. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  985. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  986. if (err < 0)
  987. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  988. }
  989. return 0;
  990. }
  991. static int tegra_hdmi_drm_exit(struct host1x_client *client)
  992. {
  993. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  994. int err;
  995. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  996. err = tegra_hdmi_debugfs_exit(hdmi);
  997. if (err < 0)
  998. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  999. err);
  1000. }
  1001. err = tegra_output_disable(&hdmi->output);
  1002. if (err < 0) {
  1003. dev_err(client->dev, "output failed to disable: %d\n", err);
  1004. return err;
  1005. }
  1006. err = tegra_output_exit(&hdmi->output);
  1007. if (err < 0) {
  1008. dev_err(client->dev, "output cleanup failed: %d\n", err);
  1009. return err;
  1010. }
  1011. return 0;
  1012. }
  1013. static const struct host1x_client_ops hdmi_client_ops = {
  1014. .drm_init = tegra_hdmi_drm_init,
  1015. .drm_exit = tegra_hdmi_drm_exit,
  1016. };
  1017. static int tegra_hdmi_probe(struct platform_device *pdev)
  1018. {
  1019. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  1020. struct tegra_hdmi *hdmi;
  1021. struct resource *regs;
  1022. int err;
  1023. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1024. if (!hdmi)
  1025. return -ENOMEM;
  1026. hdmi->dev = &pdev->dev;
  1027. hdmi->audio_source = AUTO;
  1028. hdmi->audio_freq = 44100;
  1029. hdmi->stereo = false;
  1030. hdmi->dvi = false;
  1031. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1032. if (IS_ERR(hdmi->clk)) {
  1033. dev_err(&pdev->dev, "failed to get clock\n");
  1034. return PTR_ERR(hdmi->clk);
  1035. }
  1036. err = clk_prepare(hdmi->clk);
  1037. if (err < 0)
  1038. return err;
  1039. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1040. if (IS_ERR(hdmi->clk_parent))
  1041. return PTR_ERR(hdmi->clk_parent);
  1042. err = clk_prepare(hdmi->clk_parent);
  1043. if (err < 0)
  1044. return err;
  1045. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1046. if (err < 0) {
  1047. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1048. return err;
  1049. }
  1050. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1051. if (IS_ERR(hdmi->vdd)) {
  1052. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1053. return PTR_ERR(hdmi->vdd);
  1054. }
  1055. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1056. if (IS_ERR(hdmi->pll)) {
  1057. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1058. return PTR_ERR(hdmi->pll);
  1059. }
  1060. hdmi->output.dev = &pdev->dev;
  1061. err = tegra_output_parse_dt(&hdmi->output);
  1062. if (err < 0)
  1063. return err;
  1064. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1065. if (!regs)
  1066. return -ENXIO;
  1067. hdmi->regs = devm_request_and_ioremap(&pdev->dev, regs);
  1068. if (!hdmi->regs)
  1069. return -EADDRNOTAVAIL;
  1070. err = platform_get_irq(pdev, 0);
  1071. if (err < 0)
  1072. return err;
  1073. hdmi->irq = err;
  1074. hdmi->client.ops = &hdmi_client_ops;
  1075. INIT_LIST_HEAD(&hdmi->client.list);
  1076. hdmi->client.dev = &pdev->dev;
  1077. err = host1x_register_client(host1x, &hdmi->client);
  1078. if (err < 0) {
  1079. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1080. err);
  1081. return err;
  1082. }
  1083. platform_set_drvdata(pdev, hdmi);
  1084. return 0;
  1085. }
  1086. static int tegra_hdmi_remove(struct platform_device *pdev)
  1087. {
  1088. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  1089. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1090. int err;
  1091. err = host1x_unregister_client(host1x, &hdmi->client);
  1092. if (err < 0) {
  1093. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1094. err);
  1095. return err;
  1096. }
  1097. clk_unprepare(hdmi->clk_parent);
  1098. clk_unprepare(hdmi->clk);
  1099. return 0;
  1100. }
  1101. static struct of_device_id tegra_hdmi_of_match[] = {
  1102. { .compatible = "nvidia,tegra30-hdmi", },
  1103. { .compatible = "nvidia,tegra20-hdmi", },
  1104. { },
  1105. };
  1106. struct platform_driver tegra_hdmi_driver = {
  1107. .driver = {
  1108. .name = "tegra-hdmi",
  1109. .owner = THIS_MODULE,
  1110. .of_match_table = tegra_hdmi_of_match,
  1111. },
  1112. .probe = tegra_hdmi_probe,
  1113. .remove = tegra_hdmi_remove,
  1114. };