radeon_object.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/radeon_drm.h>
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. void radeon_bo_clear_va(struct radeon_bo *bo)
  46. {
  47. struct radeon_bo_va *bo_va, *tmp;
  48. list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
  49. /* remove from all vm address space */
  50. radeon_vm_bo_rmv(bo->rdev, bo_va);
  51. }
  52. }
  53. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  54. {
  55. struct radeon_bo *bo;
  56. bo = container_of(tbo, struct radeon_bo, tbo);
  57. mutex_lock(&bo->rdev->gem.mutex);
  58. list_del_init(&bo->list);
  59. mutex_unlock(&bo->rdev->gem.mutex);
  60. radeon_bo_clear_surface_reg(bo);
  61. radeon_bo_clear_va(bo);
  62. drm_gem_object_release(&bo->gem_base);
  63. kfree(bo);
  64. }
  65. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  66. {
  67. if (bo->destroy == &radeon_ttm_bo_destroy)
  68. return true;
  69. return false;
  70. }
  71. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  72. {
  73. u32 c = 0;
  74. rbo->placement.fpfn = 0;
  75. rbo->placement.lpfn = 0;
  76. rbo->placement.placement = rbo->placements;
  77. rbo->placement.busy_placement = rbo->placements;
  78. if (domain & RADEON_GEM_DOMAIN_VRAM)
  79. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  80. TTM_PL_FLAG_VRAM;
  81. if (domain & RADEON_GEM_DOMAIN_GTT)
  82. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  83. if (domain & RADEON_GEM_DOMAIN_CPU)
  84. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  85. if (!c)
  86. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  87. rbo->placement.num_placement = c;
  88. rbo->placement.num_busy_placement = c;
  89. }
  90. int radeon_bo_create(struct radeon_device *rdev,
  91. unsigned long size, int byte_align, bool kernel, u32 domain,
  92. struct sg_table *sg, struct radeon_bo **bo_ptr)
  93. {
  94. struct radeon_bo *bo;
  95. enum ttm_bo_type type;
  96. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  97. size_t acc_size;
  98. int r;
  99. size = ALIGN(size, PAGE_SIZE);
  100. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  101. if (kernel) {
  102. type = ttm_bo_type_kernel;
  103. } else if (sg) {
  104. type = ttm_bo_type_sg;
  105. } else {
  106. type = ttm_bo_type_device;
  107. }
  108. *bo_ptr = NULL;
  109. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  110. sizeof(struct radeon_bo));
  111. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  112. if (bo == NULL)
  113. return -ENOMEM;
  114. r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
  115. if (unlikely(r)) {
  116. kfree(bo);
  117. return r;
  118. }
  119. bo->rdev = rdev;
  120. bo->gem_base.driver_private = NULL;
  121. bo->surface_reg = -1;
  122. INIT_LIST_HEAD(&bo->list);
  123. INIT_LIST_HEAD(&bo->va);
  124. radeon_ttm_placement_from_domain(bo, domain);
  125. /* Kernel allocation are uninterruptible */
  126. down_read(&rdev->pm.mclk_lock);
  127. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  128. &bo->placement, page_align, !kernel, NULL,
  129. acc_size, sg, &radeon_ttm_bo_destroy);
  130. up_read(&rdev->pm.mclk_lock);
  131. if (unlikely(r != 0)) {
  132. return r;
  133. }
  134. *bo_ptr = bo;
  135. trace_radeon_bo_create(bo);
  136. return 0;
  137. }
  138. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  139. {
  140. bool is_iomem;
  141. int r;
  142. if (bo->kptr) {
  143. if (ptr) {
  144. *ptr = bo->kptr;
  145. }
  146. return 0;
  147. }
  148. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  149. if (r) {
  150. return r;
  151. }
  152. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  153. if (ptr) {
  154. *ptr = bo->kptr;
  155. }
  156. radeon_bo_check_tiling(bo, 0, 0);
  157. return 0;
  158. }
  159. void radeon_bo_kunmap(struct radeon_bo *bo)
  160. {
  161. if (bo->kptr == NULL)
  162. return;
  163. bo->kptr = NULL;
  164. radeon_bo_check_tiling(bo, 0, 0);
  165. ttm_bo_kunmap(&bo->kmap);
  166. }
  167. void radeon_bo_unref(struct radeon_bo **bo)
  168. {
  169. struct ttm_buffer_object *tbo;
  170. struct radeon_device *rdev;
  171. if ((*bo) == NULL)
  172. return;
  173. rdev = (*bo)->rdev;
  174. tbo = &((*bo)->tbo);
  175. down_read(&rdev->pm.mclk_lock);
  176. ttm_bo_unref(&tbo);
  177. up_read(&rdev->pm.mclk_lock);
  178. if (tbo == NULL)
  179. *bo = NULL;
  180. }
  181. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  182. u64 *gpu_addr)
  183. {
  184. int r, i;
  185. if (bo->pin_count) {
  186. bo->pin_count++;
  187. if (gpu_addr)
  188. *gpu_addr = radeon_bo_gpu_offset(bo);
  189. if (max_offset != 0) {
  190. u64 domain_start;
  191. if (domain == RADEON_GEM_DOMAIN_VRAM)
  192. domain_start = bo->rdev->mc.vram_start;
  193. else
  194. domain_start = bo->rdev->mc.gtt_start;
  195. WARN_ON_ONCE(max_offset <
  196. (radeon_bo_gpu_offset(bo) - domain_start));
  197. }
  198. return 0;
  199. }
  200. radeon_ttm_placement_from_domain(bo, domain);
  201. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  202. /* force to pin into visible video ram */
  203. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  204. }
  205. if (max_offset) {
  206. u64 lpfn = max_offset >> PAGE_SHIFT;
  207. if (!bo->placement.lpfn)
  208. bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
  209. if (lpfn < bo->placement.lpfn)
  210. bo->placement.lpfn = lpfn;
  211. }
  212. for (i = 0; i < bo->placement.num_placement; i++)
  213. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  214. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  215. if (likely(r == 0)) {
  216. bo->pin_count = 1;
  217. if (gpu_addr != NULL)
  218. *gpu_addr = radeon_bo_gpu_offset(bo);
  219. }
  220. if (unlikely(r != 0))
  221. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  222. return r;
  223. }
  224. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  225. {
  226. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  227. }
  228. int radeon_bo_unpin(struct radeon_bo *bo)
  229. {
  230. int r, i;
  231. if (!bo->pin_count) {
  232. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  233. return 0;
  234. }
  235. bo->pin_count--;
  236. if (bo->pin_count)
  237. return 0;
  238. for (i = 0; i < bo->placement.num_placement; i++)
  239. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  240. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  241. if (unlikely(r != 0))
  242. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  243. return r;
  244. }
  245. int radeon_bo_evict_vram(struct radeon_device *rdev)
  246. {
  247. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  248. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  249. if (rdev->mc.igp_sideport_enabled == false)
  250. /* Useless to evict on IGP chips */
  251. return 0;
  252. }
  253. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  254. }
  255. void radeon_bo_force_delete(struct radeon_device *rdev)
  256. {
  257. struct radeon_bo *bo, *n;
  258. if (list_empty(&rdev->gem.objects)) {
  259. return;
  260. }
  261. dev_err(rdev->dev, "Userspace still has active objects !\n");
  262. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  263. mutex_lock(&rdev->ddev->struct_mutex);
  264. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  265. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  266. *((unsigned long *)&bo->gem_base.refcount));
  267. mutex_lock(&bo->rdev->gem.mutex);
  268. list_del_init(&bo->list);
  269. mutex_unlock(&bo->rdev->gem.mutex);
  270. /* this should unref the ttm bo */
  271. drm_gem_object_unreference(&bo->gem_base);
  272. mutex_unlock(&rdev->ddev->struct_mutex);
  273. }
  274. }
  275. int radeon_bo_init(struct radeon_device *rdev)
  276. {
  277. /* Add an MTRR for the VRAM */
  278. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  279. MTRR_TYPE_WRCOMB, 1);
  280. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  281. rdev->mc.mc_vram_size >> 20,
  282. (unsigned long long)rdev->mc.aper_size >> 20);
  283. DRM_INFO("RAM width %dbits %cDR\n",
  284. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  285. return radeon_ttm_init(rdev);
  286. }
  287. void radeon_bo_fini(struct radeon_device *rdev)
  288. {
  289. radeon_ttm_fini(rdev);
  290. }
  291. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  292. struct list_head *head)
  293. {
  294. if (lobj->wdomain) {
  295. list_add(&lobj->tv.head, head);
  296. } else {
  297. list_add_tail(&lobj->tv.head, head);
  298. }
  299. }
  300. int radeon_bo_list_validate(struct list_head *head)
  301. {
  302. struct radeon_bo_list *lobj;
  303. struct radeon_bo *bo;
  304. u32 domain;
  305. int r;
  306. r = ttm_eu_reserve_buffers(head);
  307. if (unlikely(r != 0)) {
  308. return r;
  309. }
  310. list_for_each_entry(lobj, head, tv.head) {
  311. bo = lobj->bo;
  312. if (!bo->pin_count) {
  313. domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
  314. retry:
  315. radeon_ttm_placement_from_domain(bo, domain);
  316. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  317. true, false, false);
  318. if (unlikely(r)) {
  319. if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
  320. domain |= RADEON_GEM_DOMAIN_GTT;
  321. goto retry;
  322. }
  323. return r;
  324. }
  325. }
  326. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  327. lobj->tiling_flags = bo->tiling_flags;
  328. }
  329. return 0;
  330. }
  331. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  332. struct vm_area_struct *vma)
  333. {
  334. return ttm_fbdev_mmap(vma, &bo->tbo);
  335. }
  336. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  337. {
  338. struct radeon_device *rdev = bo->rdev;
  339. struct radeon_surface_reg *reg;
  340. struct radeon_bo *old_object;
  341. int steal;
  342. int i;
  343. BUG_ON(!radeon_bo_is_reserved(bo));
  344. if (!bo->tiling_flags)
  345. return 0;
  346. if (bo->surface_reg >= 0) {
  347. reg = &rdev->surface_regs[bo->surface_reg];
  348. i = bo->surface_reg;
  349. goto out;
  350. }
  351. steal = -1;
  352. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  353. reg = &rdev->surface_regs[i];
  354. if (!reg->bo)
  355. break;
  356. old_object = reg->bo;
  357. if (old_object->pin_count == 0)
  358. steal = i;
  359. }
  360. /* if we are all out */
  361. if (i == RADEON_GEM_MAX_SURFACES) {
  362. if (steal == -1)
  363. return -ENOMEM;
  364. /* find someone with a surface reg and nuke their BO */
  365. reg = &rdev->surface_regs[steal];
  366. old_object = reg->bo;
  367. /* blow away the mapping */
  368. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  369. ttm_bo_unmap_virtual(&old_object->tbo);
  370. old_object->surface_reg = -1;
  371. i = steal;
  372. }
  373. bo->surface_reg = i;
  374. reg->bo = bo;
  375. out:
  376. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  377. bo->tbo.mem.start << PAGE_SHIFT,
  378. bo->tbo.num_pages << PAGE_SHIFT);
  379. return 0;
  380. }
  381. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  382. {
  383. struct radeon_device *rdev = bo->rdev;
  384. struct radeon_surface_reg *reg;
  385. if (bo->surface_reg == -1)
  386. return;
  387. reg = &rdev->surface_regs[bo->surface_reg];
  388. radeon_clear_surface_reg(rdev, bo->surface_reg);
  389. reg->bo = NULL;
  390. bo->surface_reg = -1;
  391. }
  392. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  393. uint32_t tiling_flags, uint32_t pitch)
  394. {
  395. struct radeon_device *rdev = bo->rdev;
  396. int r;
  397. if (rdev->family >= CHIP_CEDAR) {
  398. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  399. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  400. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  401. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  402. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  403. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  404. switch (bankw) {
  405. case 0:
  406. case 1:
  407. case 2:
  408. case 4:
  409. case 8:
  410. break;
  411. default:
  412. return -EINVAL;
  413. }
  414. switch (bankh) {
  415. case 0:
  416. case 1:
  417. case 2:
  418. case 4:
  419. case 8:
  420. break;
  421. default:
  422. return -EINVAL;
  423. }
  424. switch (mtaspect) {
  425. case 0:
  426. case 1:
  427. case 2:
  428. case 4:
  429. case 8:
  430. break;
  431. default:
  432. return -EINVAL;
  433. }
  434. if (tilesplit > 6) {
  435. return -EINVAL;
  436. }
  437. if (stilesplit > 6) {
  438. return -EINVAL;
  439. }
  440. }
  441. r = radeon_bo_reserve(bo, false);
  442. if (unlikely(r != 0))
  443. return r;
  444. bo->tiling_flags = tiling_flags;
  445. bo->pitch = pitch;
  446. radeon_bo_unreserve(bo);
  447. return 0;
  448. }
  449. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  450. uint32_t *tiling_flags,
  451. uint32_t *pitch)
  452. {
  453. BUG_ON(!radeon_bo_is_reserved(bo));
  454. if (tiling_flags)
  455. *tiling_flags = bo->tiling_flags;
  456. if (pitch)
  457. *pitch = bo->pitch;
  458. }
  459. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  460. bool force_drop)
  461. {
  462. BUG_ON(!radeon_bo_is_reserved(bo));
  463. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  464. return 0;
  465. if (force_drop) {
  466. radeon_bo_clear_surface_reg(bo);
  467. return 0;
  468. }
  469. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  470. if (!has_moved)
  471. return 0;
  472. if (bo->surface_reg >= 0)
  473. radeon_bo_clear_surface_reg(bo);
  474. return 0;
  475. }
  476. if ((bo->surface_reg >= 0) && !has_moved)
  477. return 0;
  478. return radeon_bo_get_surface_reg(bo);
  479. }
  480. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  481. struct ttm_mem_reg *mem)
  482. {
  483. struct radeon_bo *rbo;
  484. if (!radeon_ttm_bo_is_radeon_bo(bo))
  485. return;
  486. rbo = container_of(bo, struct radeon_bo, tbo);
  487. radeon_bo_check_tiling(rbo, 0, 1);
  488. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  489. }
  490. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  491. {
  492. struct radeon_device *rdev;
  493. struct radeon_bo *rbo;
  494. unsigned long offset, size;
  495. int r;
  496. if (!radeon_ttm_bo_is_radeon_bo(bo))
  497. return 0;
  498. rbo = container_of(bo, struct radeon_bo, tbo);
  499. radeon_bo_check_tiling(rbo, 0, 0);
  500. rdev = rbo->rdev;
  501. if (bo->mem.mem_type == TTM_PL_VRAM) {
  502. size = bo->mem.num_pages << PAGE_SHIFT;
  503. offset = bo->mem.start << PAGE_SHIFT;
  504. if ((offset + size) > rdev->mc.visible_vram_size) {
  505. /* hurrah the memory is not visible ! */
  506. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  507. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  508. r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
  509. if (unlikely(r != 0))
  510. return r;
  511. offset = bo->mem.start << PAGE_SHIFT;
  512. /* this should not happen */
  513. if ((offset + size) > rdev->mc.visible_vram_size)
  514. return -EINVAL;
  515. }
  516. }
  517. return 0;
  518. }
  519. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  520. {
  521. int r;
  522. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  523. if (unlikely(r != 0))
  524. return r;
  525. spin_lock(&bo->tbo.bdev->fence_lock);
  526. if (mem_type)
  527. *mem_type = bo->tbo.mem.mem_type;
  528. if (bo->tbo.sync_obj)
  529. r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
  530. spin_unlock(&bo->tbo.bdev->fence_lock);
  531. ttm_bo_unreserve(&bo->tbo);
  532. return r;
  533. }
  534. /**
  535. * radeon_bo_reserve - reserve bo
  536. * @bo: bo structure
  537. * @no_intr: don't return -ERESTARTSYS on pending signal
  538. *
  539. * Returns:
  540. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  541. * a signal. Release all buffer reservations and return to user-space.
  542. */
  543. int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
  544. {
  545. int r;
  546. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
  547. if (unlikely(r != 0)) {
  548. if (r != -ERESTARTSYS)
  549. dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
  550. return r;
  551. }
  552. return 0;
  553. }