radeon_gart.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_reg.h"
  32. /*
  33. * GART
  34. * The GART (Graphics Aperture Remapping Table) is an aperture
  35. * in the GPU's address space. System pages can be mapped into
  36. * the aperture and look like contiguous pages from the GPU's
  37. * perspective. A page table maps the pages in the aperture
  38. * to the actual backing pages in system memory.
  39. *
  40. * Radeon GPUs support both an internal GART, as described above,
  41. * and AGP. AGP works similarly, but the GART table is configured
  42. * and maintained by the northbridge rather than the driver.
  43. * Radeon hw has a separate AGP aperture that is programmed to
  44. * point to the AGP aperture provided by the northbridge and the
  45. * requests are passed through to the northbridge aperture.
  46. * Both AGP and internal GART can be used at the same time, however
  47. * that is not currently supported by the driver.
  48. *
  49. * This file handles the common internal GART management.
  50. */
  51. /*
  52. * Common GART table functions.
  53. */
  54. /**
  55. * radeon_gart_table_ram_alloc - allocate system ram for gart page table
  56. *
  57. * @rdev: radeon_device pointer
  58. *
  59. * Allocate system memory for GART page table
  60. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  61. * gart table to be in system memory.
  62. * Returns 0 for success, -ENOMEM for failure.
  63. */
  64. int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
  65. {
  66. void *ptr;
  67. ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
  68. &rdev->gart.table_addr);
  69. if (ptr == NULL) {
  70. return -ENOMEM;
  71. }
  72. #ifdef CONFIG_X86
  73. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  74. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  75. set_memory_uc((unsigned long)ptr,
  76. rdev->gart.table_size >> PAGE_SHIFT);
  77. }
  78. #endif
  79. rdev->gart.ptr = ptr;
  80. memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
  81. return 0;
  82. }
  83. /**
  84. * radeon_gart_table_ram_free - free system ram for gart page table
  85. *
  86. * @rdev: radeon_device pointer
  87. *
  88. * Free system memory for GART page table
  89. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  90. * gart table to be in system memory.
  91. */
  92. void radeon_gart_table_ram_free(struct radeon_device *rdev)
  93. {
  94. if (rdev->gart.ptr == NULL) {
  95. return;
  96. }
  97. #ifdef CONFIG_X86
  98. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  99. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  100. set_memory_wb((unsigned long)rdev->gart.ptr,
  101. rdev->gart.table_size >> PAGE_SHIFT);
  102. }
  103. #endif
  104. pci_free_consistent(rdev->pdev, rdev->gart.table_size,
  105. (void *)rdev->gart.ptr,
  106. rdev->gart.table_addr);
  107. rdev->gart.ptr = NULL;
  108. rdev->gart.table_addr = 0;
  109. }
  110. /**
  111. * radeon_gart_table_vram_alloc - allocate vram for gart page table
  112. *
  113. * @rdev: radeon_device pointer
  114. *
  115. * Allocate video memory for GART page table
  116. * (pcie r4xx, r5xx+). These asics require the
  117. * gart table to be in video memory.
  118. * Returns 0 for success, error for failure.
  119. */
  120. int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
  121. {
  122. int r;
  123. if (rdev->gart.robj == NULL) {
  124. r = radeon_bo_create(rdev, rdev->gart.table_size,
  125. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  126. NULL, &rdev->gart.robj);
  127. if (r) {
  128. return r;
  129. }
  130. }
  131. return 0;
  132. }
  133. /**
  134. * radeon_gart_table_vram_pin - pin gart page table in vram
  135. *
  136. * @rdev: radeon_device pointer
  137. *
  138. * Pin the GART page table in vram so it will not be moved
  139. * by the memory manager (pcie r4xx, r5xx+). These asics require the
  140. * gart table to be in video memory.
  141. * Returns 0 for success, error for failure.
  142. */
  143. int radeon_gart_table_vram_pin(struct radeon_device *rdev)
  144. {
  145. uint64_t gpu_addr;
  146. int r;
  147. r = radeon_bo_reserve(rdev->gart.robj, false);
  148. if (unlikely(r != 0))
  149. return r;
  150. r = radeon_bo_pin(rdev->gart.robj,
  151. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  152. if (r) {
  153. radeon_bo_unreserve(rdev->gart.robj);
  154. return r;
  155. }
  156. r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
  157. if (r)
  158. radeon_bo_unpin(rdev->gart.robj);
  159. radeon_bo_unreserve(rdev->gart.robj);
  160. rdev->gart.table_addr = gpu_addr;
  161. return r;
  162. }
  163. /**
  164. * radeon_gart_table_vram_unpin - unpin gart page table in vram
  165. *
  166. * @rdev: radeon_device pointer
  167. *
  168. * Unpin the GART page table in vram (pcie r4xx, r5xx+).
  169. * These asics require the gart table to be in video memory.
  170. */
  171. void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
  172. {
  173. int r;
  174. if (rdev->gart.robj == NULL) {
  175. return;
  176. }
  177. r = radeon_bo_reserve(rdev->gart.robj, false);
  178. if (likely(r == 0)) {
  179. radeon_bo_kunmap(rdev->gart.robj);
  180. radeon_bo_unpin(rdev->gart.robj);
  181. radeon_bo_unreserve(rdev->gart.robj);
  182. rdev->gart.ptr = NULL;
  183. }
  184. }
  185. /**
  186. * radeon_gart_table_vram_free - free gart page table vram
  187. *
  188. * @rdev: radeon_device pointer
  189. *
  190. * Free the video memory used for the GART page table
  191. * (pcie r4xx, r5xx+). These asics require the gart table to
  192. * be in video memory.
  193. */
  194. void radeon_gart_table_vram_free(struct radeon_device *rdev)
  195. {
  196. if (rdev->gart.robj == NULL) {
  197. return;
  198. }
  199. radeon_gart_table_vram_unpin(rdev);
  200. radeon_bo_unref(&rdev->gart.robj);
  201. }
  202. /*
  203. * Common gart functions.
  204. */
  205. /**
  206. * radeon_gart_unbind - unbind pages from the gart page table
  207. *
  208. * @rdev: radeon_device pointer
  209. * @offset: offset into the GPU's gart aperture
  210. * @pages: number of pages to unbind
  211. *
  212. * Unbinds the requested pages from the gart page table and
  213. * replaces them with the dummy page (all asics).
  214. */
  215. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  216. int pages)
  217. {
  218. unsigned t;
  219. unsigned p;
  220. int i, j;
  221. u64 page_base;
  222. if (!rdev->gart.ready) {
  223. WARN(1, "trying to unbind memory from uninitialized GART !\n");
  224. return;
  225. }
  226. t = offset / RADEON_GPU_PAGE_SIZE;
  227. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  228. for (i = 0; i < pages; i++, p++) {
  229. if (rdev->gart.pages[p]) {
  230. rdev->gart.pages[p] = NULL;
  231. rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
  232. page_base = rdev->gart.pages_addr[p];
  233. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  234. if (rdev->gart.ptr) {
  235. radeon_gart_set_page(rdev, t, page_base);
  236. }
  237. page_base += RADEON_GPU_PAGE_SIZE;
  238. }
  239. }
  240. }
  241. mb();
  242. radeon_gart_tlb_flush(rdev);
  243. }
  244. /**
  245. * radeon_gart_bind - bind pages into the gart page table
  246. *
  247. * @rdev: radeon_device pointer
  248. * @offset: offset into the GPU's gart aperture
  249. * @pages: number of pages to bind
  250. * @pagelist: pages to bind
  251. * @dma_addr: DMA addresses of pages
  252. *
  253. * Binds the requested pages to the gart page table
  254. * (all asics).
  255. * Returns 0 for success, -EINVAL for failure.
  256. */
  257. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  258. int pages, struct page **pagelist, dma_addr_t *dma_addr)
  259. {
  260. unsigned t;
  261. unsigned p;
  262. uint64_t page_base;
  263. int i, j;
  264. if (!rdev->gart.ready) {
  265. WARN(1, "trying to bind memory to uninitialized GART !\n");
  266. return -EINVAL;
  267. }
  268. t = offset / RADEON_GPU_PAGE_SIZE;
  269. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  270. for (i = 0; i < pages; i++, p++) {
  271. rdev->gart.pages_addr[p] = dma_addr[i];
  272. rdev->gart.pages[p] = pagelist[i];
  273. if (rdev->gart.ptr) {
  274. page_base = rdev->gart.pages_addr[p];
  275. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  276. radeon_gart_set_page(rdev, t, page_base);
  277. page_base += RADEON_GPU_PAGE_SIZE;
  278. }
  279. }
  280. }
  281. mb();
  282. radeon_gart_tlb_flush(rdev);
  283. return 0;
  284. }
  285. /**
  286. * radeon_gart_restore - bind all pages in the gart page table
  287. *
  288. * @rdev: radeon_device pointer
  289. *
  290. * Binds all pages in the gart page table (all asics).
  291. * Used to rebuild the gart table on device startup or resume.
  292. */
  293. void radeon_gart_restore(struct radeon_device *rdev)
  294. {
  295. int i, j, t;
  296. u64 page_base;
  297. if (!rdev->gart.ptr) {
  298. return;
  299. }
  300. for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
  301. page_base = rdev->gart.pages_addr[i];
  302. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  303. radeon_gart_set_page(rdev, t, page_base);
  304. page_base += RADEON_GPU_PAGE_SIZE;
  305. }
  306. }
  307. mb();
  308. radeon_gart_tlb_flush(rdev);
  309. }
  310. /**
  311. * radeon_gart_init - init the driver info for managing the gart
  312. *
  313. * @rdev: radeon_device pointer
  314. *
  315. * Allocate the dummy page and init the gart driver info (all asics).
  316. * Returns 0 for success, error for failure.
  317. */
  318. int radeon_gart_init(struct radeon_device *rdev)
  319. {
  320. int r, i;
  321. if (rdev->gart.pages) {
  322. return 0;
  323. }
  324. /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
  325. if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
  326. DRM_ERROR("Page size is smaller than GPU page size!\n");
  327. return -EINVAL;
  328. }
  329. r = radeon_dummy_page_init(rdev);
  330. if (r)
  331. return r;
  332. /* Compute table size */
  333. rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
  334. rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
  335. DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
  336. rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
  337. /* Allocate pages table */
  338. rdev->gart.pages = vzalloc(sizeof(void *) * rdev->gart.num_cpu_pages);
  339. if (rdev->gart.pages == NULL) {
  340. radeon_gart_fini(rdev);
  341. return -ENOMEM;
  342. }
  343. rdev->gart.pages_addr = vzalloc(sizeof(dma_addr_t) *
  344. rdev->gart.num_cpu_pages);
  345. if (rdev->gart.pages_addr == NULL) {
  346. radeon_gart_fini(rdev);
  347. return -ENOMEM;
  348. }
  349. /* set GART entry to point to the dummy page by default */
  350. for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
  351. rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
  352. }
  353. return 0;
  354. }
  355. /**
  356. * radeon_gart_fini - tear down the driver info for managing the gart
  357. *
  358. * @rdev: radeon_device pointer
  359. *
  360. * Tear down the gart driver info and free the dummy page (all asics).
  361. */
  362. void radeon_gart_fini(struct radeon_device *rdev)
  363. {
  364. if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
  365. /* unbind pages */
  366. radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
  367. }
  368. rdev->gart.ready = false;
  369. vfree(rdev->gart.pages);
  370. vfree(rdev->gart.pages_addr);
  371. rdev->gart.pages = NULL;
  372. rdev->gart.pages_addr = NULL;
  373. radeon_dummy_page_fini(rdev);
  374. }
  375. /*
  376. * GPUVM
  377. * GPUVM is similar to the legacy gart on older asics, however
  378. * rather than there being a single global gart table
  379. * for the entire GPU, there are multiple VM page tables active
  380. * at any given time. The VM page tables can contain a mix
  381. * vram pages and system memory pages and system memory pages
  382. * can be mapped as snooped (cached system pages) or unsnooped
  383. * (uncached system pages).
  384. * Each VM has an ID associated with it and there is a page table
  385. * associated with each VMID. When execting a command buffer,
  386. * the kernel tells the the ring what VMID to use for that command
  387. * buffer. VMIDs are allocated dynamically as commands are submitted.
  388. * The userspace drivers maintain their own address space and the kernel
  389. * sets up their pages tables accordingly when they submit their
  390. * command buffers and a VMID is assigned.
  391. * Cayman/Trinity support up to 8 active VMs at any given time;
  392. * SI supports 16.
  393. */
  394. /*
  395. * vm helpers
  396. *
  397. * TODO bind a default page at vm initialization for default address
  398. */
  399. /**
  400. * radeon_vm_num_pde - return the number of page directory entries
  401. *
  402. * @rdev: radeon_device pointer
  403. *
  404. * Calculate the number of page directory entries (cayman+).
  405. */
  406. static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
  407. {
  408. return rdev->vm_manager.max_pfn >> RADEON_VM_BLOCK_SIZE;
  409. }
  410. /**
  411. * radeon_vm_directory_size - returns the size of the page directory in bytes
  412. *
  413. * @rdev: radeon_device pointer
  414. *
  415. * Calculate the size of the page directory in bytes (cayman+).
  416. */
  417. static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
  418. {
  419. return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
  420. }
  421. /**
  422. * radeon_vm_manager_init - init the vm manager
  423. *
  424. * @rdev: radeon_device pointer
  425. *
  426. * Init the vm manager (cayman+).
  427. * Returns 0 for success, error for failure.
  428. */
  429. int radeon_vm_manager_init(struct radeon_device *rdev)
  430. {
  431. struct radeon_vm *vm;
  432. struct radeon_bo_va *bo_va;
  433. int r;
  434. unsigned size;
  435. if (!rdev->vm_manager.enabled) {
  436. /* allocate enough for 2 full VM pts */
  437. size = radeon_vm_directory_size(rdev);
  438. size += rdev->vm_manager.max_pfn * 8;
  439. size *= 2;
  440. r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
  441. RADEON_GPU_PAGE_ALIGN(size),
  442. RADEON_GEM_DOMAIN_VRAM);
  443. if (r) {
  444. dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
  445. (rdev->vm_manager.max_pfn * 8) >> 10);
  446. return r;
  447. }
  448. r = radeon_asic_vm_init(rdev);
  449. if (r)
  450. return r;
  451. rdev->vm_manager.enabled = true;
  452. r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
  453. if (r)
  454. return r;
  455. }
  456. /* restore page table */
  457. list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) {
  458. if (vm->page_directory == NULL)
  459. continue;
  460. list_for_each_entry(bo_va, &vm->va, vm_list) {
  461. bo_va->valid = false;
  462. }
  463. }
  464. return 0;
  465. }
  466. /**
  467. * radeon_vm_free_pt - free the page table for a specific vm
  468. *
  469. * @rdev: radeon_device pointer
  470. * @vm: vm to unbind
  471. *
  472. * Free the page table of a specific vm (cayman+).
  473. *
  474. * Global and local mutex must be lock!
  475. */
  476. static void radeon_vm_free_pt(struct radeon_device *rdev,
  477. struct radeon_vm *vm)
  478. {
  479. struct radeon_bo_va *bo_va;
  480. int i;
  481. if (!vm->page_directory)
  482. return;
  483. list_del_init(&vm->list);
  484. radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
  485. list_for_each_entry(bo_va, &vm->va, vm_list) {
  486. bo_va->valid = false;
  487. }
  488. if (vm->page_tables == NULL)
  489. return;
  490. for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
  491. radeon_sa_bo_free(rdev, &vm->page_tables[i], vm->fence);
  492. kfree(vm->page_tables);
  493. }
  494. /**
  495. * radeon_vm_manager_fini - tear down the vm manager
  496. *
  497. * @rdev: radeon_device pointer
  498. *
  499. * Tear down the VM manager (cayman+).
  500. */
  501. void radeon_vm_manager_fini(struct radeon_device *rdev)
  502. {
  503. struct radeon_vm *vm, *tmp;
  504. int i;
  505. if (!rdev->vm_manager.enabled)
  506. return;
  507. mutex_lock(&rdev->vm_manager.lock);
  508. /* free all allocated page tables */
  509. list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
  510. mutex_lock(&vm->mutex);
  511. radeon_vm_free_pt(rdev, vm);
  512. mutex_unlock(&vm->mutex);
  513. }
  514. for (i = 0; i < RADEON_NUM_VM; ++i) {
  515. radeon_fence_unref(&rdev->vm_manager.active[i]);
  516. }
  517. radeon_asic_vm_fini(rdev);
  518. mutex_unlock(&rdev->vm_manager.lock);
  519. radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
  520. radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
  521. rdev->vm_manager.enabled = false;
  522. }
  523. /**
  524. * radeon_vm_evict - evict page table to make room for new one
  525. *
  526. * @rdev: radeon_device pointer
  527. * @vm: VM we want to allocate something for
  528. *
  529. * Evict a VM from the lru, making sure that it isn't @vm. (cayman+).
  530. * Returns 0 for success, -ENOMEM for failure.
  531. *
  532. * Global and local mutex must be locked!
  533. */
  534. static int radeon_vm_evict(struct radeon_device *rdev, struct radeon_vm *vm)
  535. {
  536. struct radeon_vm *vm_evict;
  537. if (list_empty(&rdev->vm_manager.lru_vm))
  538. return -ENOMEM;
  539. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm,
  540. struct radeon_vm, list);
  541. if (vm_evict == vm)
  542. return -ENOMEM;
  543. mutex_lock(&vm_evict->mutex);
  544. radeon_vm_free_pt(rdev, vm_evict);
  545. mutex_unlock(&vm_evict->mutex);
  546. return 0;
  547. }
  548. /**
  549. * radeon_vm_alloc_pt - allocates a page table for a VM
  550. *
  551. * @rdev: radeon_device pointer
  552. * @vm: vm to bind
  553. *
  554. * Allocate a page table for the requested vm (cayman+).
  555. * Returns 0 for success, error for failure.
  556. *
  557. * Global and local mutex must be locked!
  558. */
  559. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm)
  560. {
  561. unsigned pd_size, pts_size;
  562. u64 *pd_addr;
  563. int r;
  564. if (vm == NULL) {
  565. return -EINVAL;
  566. }
  567. if (vm->page_directory != NULL) {
  568. return 0;
  569. }
  570. retry:
  571. pd_size = RADEON_GPU_PAGE_ALIGN(radeon_vm_directory_size(rdev));
  572. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
  573. &vm->page_directory, pd_size,
  574. RADEON_GPU_PAGE_SIZE, false);
  575. if (r == -ENOMEM) {
  576. r = radeon_vm_evict(rdev, vm);
  577. if (r)
  578. return r;
  579. goto retry;
  580. } else if (r) {
  581. return r;
  582. }
  583. vm->pd_gpu_addr = radeon_sa_bo_gpu_addr(vm->page_directory);
  584. /* Initially clear the page directory */
  585. pd_addr = radeon_sa_bo_cpu_addr(vm->page_directory);
  586. memset(pd_addr, 0, pd_size);
  587. pts_size = radeon_vm_num_pdes(rdev) * sizeof(struct radeon_sa_bo *);
  588. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  589. if (vm->page_tables == NULL) {
  590. DRM_ERROR("Cannot allocate memory for page table array\n");
  591. radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
  592. return -ENOMEM;
  593. }
  594. return 0;
  595. }
  596. /**
  597. * radeon_vm_add_to_lru - add VMs page table to LRU list
  598. *
  599. * @rdev: radeon_device pointer
  600. * @vm: vm to add to LRU
  601. *
  602. * Add the allocated page table to the LRU list (cayman+).
  603. *
  604. * Global mutex must be locked!
  605. */
  606. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm)
  607. {
  608. list_del_init(&vm->list);
  609. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  610. }
  611. /**
  612. * radeon_vm_grab_id - allocate the next free VMID
  613. *
  614. * @rdev: radeon_device pointer
  615. * @vm: vm to allocate id for
  616. * @ring: ring we want to submit job to
  617. *
  618. * Allocate an id for the vm (cayman+).
  619. * Returns the fence we need to sync to (if any).
  620. *
  621. * Global and local mutex must be locked!
  622. */
  623. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  624. struct radeon_vm *vm, int ring)
  625. {
  626. struct radeon_fence *best[RADEON_NUM_RINGS] = {};
  627. unsigned choices[2] = {};
  628. unsigned i;
  629. /* check if the id is still valid */
  630. if (vm->fence && vm->fence == rdev->vm_manager.active[vm->id])
  631. return NULL;
  632. /* we definately need to flush */
  633. radeon_fence_unref(&vm->last_flush);
  634. /* skip over VMID 0, since it is the system VM */
  635. for (i = 1; i < rdev->vm_manager.nvm; ++i) {
  636. struct radeon_fence *fence = rdev->vm_manager.active[i];
  637. if (fence == NULL) {
  638. /* found a free one */
  639. vm->id = i;
  640. return NULL;
  641. }
  642. if (radeon_fence_is_earlier(fence, best[fence->ring])) {
  643. best[fence->ring] = fence;
  644. choices[fence->ring == ring ? 0 : 1] = i;
  645. }
  646. }
  647. for (i = 0; i < 2; ++i) {
  648. if (choices[i]) {
  649. vm->id = choices[i];
  650. return rdev->vm_manager.active[choices[i]];
  651. }
  652. }
  653. /* should never happen */
  654. BUG();
  655. return NULL;
  656. }
  657. /**
  658. * radeon_vm_fence - remember fence for vm
  659. *
  660. * @rdev: radeon_device pointer
  661. * @vm: vm we want to fence
  662. * @fence: fence to remember
  663. *
  664. * Fence the vm (cayman+).
  665. * Set the fence used to protect page table and id.
  666. *
  667. * Global and local mutex must be locked!
  668. */
  669. void radeon_vm_fence(struct radeon_device *rdev,
  670. struct radeon_vm *vm,
  671. struct radeon_fence *fence)
  672. {
  673. radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
  674. rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
  675. radeon_fence_unref(&vm->fence);
  676. vm->fence = radeon_fence_ref(fence);
  677. }
  678. /**
  679. * radeon_vm_bo_find - find the bo_va for a specific vm & bo
  680. *
  681. * @vm: requested vm
  682. * @bo: requested buffer object
  683. *
  684. * Find @bo inside the requested vm (cayman+).
  685. * Search inside the @bos vm list for the requested vm
  686. * Returns the found bo_va or NULL if none is found
  687. *
  688. * Object has to be reserved!
  689. */
  690. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  691. struct radeon_bo *bo)
  692. {
  693. struct radeon_bo_va *bo_va;
  694. list_for_each_entry(bo_va, &bo->va, bo_list) {
  695. if (bo_va->vm == vm) {
  696. return bo_va;
  697. }
  698. }
  699. return NULL;
  700. }
  701. /**
  702. * radeon_vm_bo_add - add a bo to a specific vm
  703. *
  704. * @rdev: radeon_device pointer
  705. * @vm: requested vm
  706. * @bo: radeon buffer object
  707. *
  708. * Add @bo into the requested vm (cayman+).
  709. * Add @bo to the list of bos associated with the vm
  710. * Returns newly added bo_va or NULL for failure
  711. *
  712. * Object has to be reserved!
  713. */
  714. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  715. struct radeon_vm *vm,
  716. struct radeon_bo *bo)
  717. {
  718. struct radeon_bo_va *bo_va;
  719. bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
  720. if (bo_va == NULL) {
  721. return NULL;
  722. }
  723. bo_va->vm = vm;
  724. bo_va->bo = bo;
  725. bo_va->soffset = 0;
  726. bo_va->eoffset = 0;
  727. bo_va->flags = 0;
  728. bo_va->valid = false;
  729. bo_va->ref_count = 1;
  730. INIT_LIST_HEAD(&bo_va->bo_list);
  731. INIT_LIST_HEAD(&bo_va->vm_list);
  732. mutex_lock(&vm->mutex);
  733. list_add(&bo_va->vm_list, &vm->va);
  734. list_add_tail(&bo_va->bo_list, &bo->va);
  735. mutex_unlock(&vm->mutex);
  736. return bo_va;
  737. }
  738. /**
  739. * radeon_vm_bo_set_addr - set bos virtual address inside a vm
  740. *
  741. * @rdev: radeon_device pointer
  742. * @bo_va: bo_va to store the address
  743. * @soffset: requested offset of the buffer in the VM address space
  744. * @flags: attributes of pages (read/write/valid/etc.)
  745. *
  746. * Set offset of @bo_va (cayman+).
  747. * Validate and set the offset requested within the vm address space.
  748. * Returns 0 for success, error for failure.
  749. *
  750. * Object has to be reserved!
  751. */
  752. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  753. struct radeon_bo_va *bo_va,
  754. uint64_t soffset,
  755. uint32_t flags)
  756. {
  757. uint64_t size = radeon_bo_size(bo_va->bo);
  758. uint64_t eoffset, last_offset = 0;
  759. struct radeon_vm *vm = bo_va->vm;
  760. struct radeon_bo_va *tmp;
  761. struct list_head *head;
  762. unsigned last_pfn;
  763. if (soffset) {
  764. /* make sure object fit at this offset */
  765. eoffset = soffset + size;
  766. if (soffset >= eoffset) {
  767. return -EINVAL;
  768. }
  769. last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
  770. if (last_pfn > rdev->vm_manager.max_pfn) {
  771. dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
  772. last_pfn, rdev->vm_manager.max_pfn);
  773. return -EINVAL;
  774. }
  775. } else {
  776. eoffset = last_pfn = 0;
  777. }
  778. mutex_lock(&vm->mutex);
  779. head = &vm->va;
  780. last_offset = 0;
  781. list_for_each_entry(tmp, &vm->va, vm_list) {
  782. if (bo_va == tmp) {
  783. /* skip over currently modified bo */
  784. continue;
  785. }
  786. if (soffset >= last_offset && eoffset <= tmp->soffset) {
  787. /* bo can be added before this one */
  788. break;
  789. }
  790. if (eoffset > tmp->soffset && soffset < tmp->eoffset) {
  791. /* bo and tmp overlap, invalid offset */
  792. dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
  793. bo_va->bo, (unsigned)bo_va->soffset, tmp->bo,
  794. (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
  795. mutex_unlock(&vm->mutex);
  796. return -EINVAL;
  797. }
  798. last_offset = tmp->eoffset;
  799. head = &tmp->vm_list;
  800. }
  801. bo_va->soffset = soffset;
  802. bo_va->eoffset = eoffset;
  803. bo_va->flags = flags;
  804. bo_va->valid = false;
  805. list_move(&bo_va->vm_list, head);
  806. mutex_unlock(&vm->mutex);
  807. return 0;
  808. }
  809. /**
  810. * radeon_vm_map_gart - get the physical address of a gart page
  811. *
  812. * @rdev: radeon_device pointer
  813. * @addr: the unmapped addr
  814. *
  815. * Look up the physical address of the page that the pte resolves
  816. * to (cayman+).
  817. * Returns the physical address of the page.
  818. */
  819. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
  820. {
  821. uint64_t result;
  822. /* page table offset */
  823. result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
  824. /* in case cpu page size != gpu page size*/
  825. result |= addr & (~PAGE_MASK);
  826. return result;
  827. }
  828. /**
  829. * radeon_vm_update_pdes - make sure that page directory is valid
  830. *
  831. * @rdev: radeon_device pointer
  832. * @vm: requested vm
  833. * @start: start of GPU address range
  834. * @end: end of GPU address range
  835. *
  836. * Allocates new page tables if necessary
  837. * and updates the page directory (cayman+).
  838. * Returns 0 for success, error for failure.
  839. *
  840. * Global and local mutex must be locked!
  841. */
  842. static int radeon_vm_update_pdes(struct radeon_device *rdev,
  843. struct radeon_vm *vm,
  844. uint64_t start, uint64_t end)
  845. {
  846. static const uint32_t incr = RADEON_VM_PTE_COUNT * 8;
  847. uint64_t last_pde = ~0, last_pt = ~0;
  848. unsigned count = 0;
  849. uint64_t pt_idx;
  850. int r;
  851. start = (start / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
  852. end = (end / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
  853. /* walk over the address space and update the page directory */
  854. for (pt_idx = start; pt_idx <= end; ++pt_idx) {
  855. uint64_t pde, pt;
  856. if (vm->page_tables[pt_idx])
  857. continue;
  858. retry:
  859. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
  860. &vm->page_tables[pt_idx],
  861. RADEON_VM_PTE_COUNT * 8,
  862. RADEON_GPU_PAGE_SIZE, false);
  863. if (r == -ENOMEM) {
  864. r = radeon_vm_evict(rdev, vm);
  865. if (r)
  866. return r;
  867. goto retry;
  868. } else if (r) {
  869. return r;
  870. }
  871. pde = vm->pd_gpu_addr + pt_idx * 8;
  872. pt = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
  873. if (((last_pde + 8 * count) != pde) ||
  874. ((last_pt + incr * count) != pt)) {
  875. if (count) {
  876. radeon_asic_vm_set_page(rdev, last_pde,
  877. last_pt, count, incr,
  878. RADEON_VM_PAGE_VALID);
  879. }
  880. count = 1;
  881. last_pde = pde;
  882. last_pt = pt;
  883. } else {
  884. ++count;
  885. }
  886. }
  887. if (count) {
  888. radeon_asic_vm_set_page(rdev, last_pde, last_pt, count,
  889. incr, RADEON_VM_PAGE_VALID);
  890. }
  891. return 0;
  892. }
  893. /**
  894. * radeon_vm_update_ptes - make sure that page tables are valid
  895. *
  896. * @rdev: radeon_device pointer
  897. * @vm: requested vm
  898. * @start: start of GPU address range
  899. * @end: end of GPU address range
  900. * @dst: destination address to map to
  901. * @flags: mapping flags
  902. *
  903. * Update the page tables in the range @start - @end (cayman+).
  904. *
  905. * Global and local mutex must be locked!
  906. */
  907. static void radeon_vm_update_ptes(struct radeon_device *rdev,
  908. struct radeon_vm *vm,
  909. uint64_t start, uint64_t end,
  910. uint64_t dst, uint32_t flags)
  911. {
  912. static const uint64_t mask = RADEON_VM_PTE_COUNT - 1;
  913. uint64_t last_pte = ~0, last_dst = ~0;
  914. unsigned count = 0;
  915. uint64_t addr;
  916. start = start / RADEON_GPU_PAGE_SIZE;
  917. end = end / RADEON_GPU_PAGE_SIZE;
  918. /* walk over the address space and update the page tables */
  919. for (addr = start; addr < end; ) {
  920. uint64_t pt_idx = addr >> RADEON_VM_BLOCK_SIZE;
  921. unsigned nptes;
  922. uint64_t pte;
  923. if ((addr & ~mask) == (end & ~mask))
  924. nptes = end - addr;
  925. else
  926. nptes = RADEON_VM_PTE_COUNT - (addr & mask);
  927. pte = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
  928. pte += (addr & mask) * 8;
  929. if ((last_pte + 8 * count) != pte) {
  930. if (count) {
  931. radeon_asic_vm_set_page(rdev, last_pte,
  932. last_dst, count,
  933. RADEON_GPU_PAGE_SIZE,
  934. flags);
  935. }
  936. count = nptes;
  937. last_pte = pte;
  938. last_dst = dst;
  939. } else {
  940. count += nptes;
  941. }
  942. addr += nptes;
  943. dst += nptes * RADEON_GPU_PAGE_SIZE;
  944. }
  945. if (count) {
  946. radeon_asic_vm_set_page(rdev, last_pte, last_dst, count,
  947. RADEON_GPU_PAGE_SIZE, flags);
  948. }
  949. }
  950. /**
  951. * radeon_vm_bo_update_pte - map a bo into the vm page table
  952. *
  953. * @rdev: radeon_device pointer
  954. * @vm: requested vm
  955. * @bo: radeon buffer object
  956. * @mem: ttm mem
  957. *
  958. * Fill in the page table entries for @bo (cayman+).
  959. * Returns 0 for success, -EINVAL for failure.
  960. *
  961. * Object have to be reserved & global and local mutex must be locked!
  962. */
  963. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  964. struct radeon_vm *vm,
  965. struct radeon_bo *bo,
  966. struct ttm_mem_reg *mem)
  967. {
  968. unsigned ridx = rdev->asic->vm.pt_ring_index;
  969. struct radeon_ring *ring = &rdev->ring[ridx];
  970. struct radeon_semaphore *sem = NULL;
  971. struct radeon_bo_va *bo_va;
  972. unsigned nptes, npdes, ndw;
  973. uint64_t addr;
  974. int r;
  975. /* nothing to do if vm isn't bound */
  976. if (vm->page_directory == NULL)
  977. return 0;
  978. bo_va = radeon_vm_bo_find(vm, bo);
  979. if (bo_va == NULL) {
  980. dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
  981. return -EINVAL;
  982. }
  983. if (!bo_va->soffset) {
  984. dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
  985. bo, vm);
  986. return -EINVAL;
  987. }
  988. if ((bo_va->valid && mem) || (!bo_va->valid && mem == NULL))
  989. return 0;
  990. bo_va->flags &= ~RADEON_VM_PAGE_VALID;
  991. bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
  992. if (mem) {
  993. addr = mem->start << PAGE_SHIFT;
  994. if (mem->mem_type != TTM_PL_SYSTEM) {
  995. bo_va->flags |= RADEON_VM_PAGE_VALID;
  996. bo_va->valid = true;
  997. }
  998. if (mem->mem_type == TTM_PL_TT) {
  999. bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
  1000. } else {
  1001. addr += rdev->vm_manager.vram_base_offset;
  1002. }
  1003. } else {
  1004. addr = 0;
  1005. bo_va->valid = false;
  1006. }
  1007. if (vm->fence && radeon_fence_signaled(vm->fence)) {
  1008. radeon_fence_unref(&vm->fence);
  1009. }
  1010. if (vm->fence && vm->fence->ring != ridx) {
  1011. r = radeon_semaphore_create(rdev, &sem);
  1012. if (r) {
  1013. return r;
  1014. }
  1015. }
  1016. nptes = radeon_bo_ngpu_pages(bo);
  1017. /* assume two extra pdes in case the mapping overlaps the borders */
  1018. npdes = (nptes >> RADEON_VM_BLOCK_SIZE) + 2;
  1019. /* estimate number of dw needed */
  1020. /* semaphore, fence and padding */
  1021. ndw = 32;
  1022. if (RADEON_VM_BLOCK_SIZE > 11)
  1023. /* reserve space for one header for every 2k dwords */
  1024. ndw += (nptes >> 11) * 4;
  1025. else
  1026. /* reserve space for one header for
  1027. every (1 << BLOCK_SIZE) entries */
  1028. ndw += (nptes >> RADEON_VM_BLOCK_SIZE) * 4;
  1029. /* reserve space for pte addresses */
  1030. ndw += nptes * 2;
  1031. /* reserve space for one header for every 2k dwords */
  1032. ndw += (npdes >> 11) * 4;
  1033. /* reserve space for pde addresses */
  1034. ndw += npdes * 2;
  1035. r = radeon_ring_lock(rdev, ring, ndw);
  1036. if (r) {
  1037. return r;
  1038. }
  1039. if (sem && radeon_fence_need_sync(vm->fence, ridx)) {
  1040. radeon_semaphore_sync_rings(rdev, sem, vm->fence->ring, ridx);
  1041. radeon_fence_note_sync(vm->fence, ridx);
  1042. }
  1043. r = radeon_vm_update_pdes(rdev, vm, bo_va->soffset, bo_va->eoffset);
  1044. if (r) {
  1045. radeon_ring_unlock_undo(rdev, ring);
  1046. return r;
  1047. }
  1048. radeon_vm_update_ptes(rdev, vm, bo_va->soffset, bo_va->eoffset,
  1049. addr, bo_va->flags);
  1050. radeon_fence_unref(&vm->fence);
  1051. r = radeon_fence_emit(rdev, &vm->fence, ridx);
  1052. if (r) {
  1053. radeon_ring_unlock_undo(rdev, ring);
  1054. return r;
  1055. }
  1056. radeon_ring_unlock_commit(rdev, ring);
  1057. radeon_semaphore_free(rdev, &sem, vm->fence);
  1058. radeon_fence_unref(&vm->last_flush);
  1059. return 0;
  1060. }
  1061. /**
  1062. * radeon_vm_bo_rmv - remove a bo to a specific vm
  1063. *
  1064. * @rdev: radeon_device pointer
  1065. * @bo_va: requested bo_va
  1066. *
  1067. * Remove @bo_va->bo from the requested vm (cayman+).
  1068. * Remove @bo_va->bo from the list of bos associated with the bo_va->vm and
  1069. * remove the ptes for @bo_va in the page table.
  1070. * Returns 0 for success.
  1071. *
  1072. * Object have to be reserved!
  1073. */
  1074. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1075. struct radeon_bo_va *bo_va)
  1076. {
  1077. int r;
  1078. mutex_lock(&rdev->vm_manager.lock);
  1079. mutex_lock(&bo_va->vm->mutex);
  1080. r = radeon_vm_bo_update_pte(rdev, bo_va->vm, bo_va->bo, NULL);
  1081. mutex_unlock(&rdev->vm_manager.lock);
  1082. list_del(&bo_va->vm_list);
  1083. mutex_unlock(&bo_va->vm->mutex);
  1084. list_del(&bo_va->bo_list);
  1085. kfree(bo_va);
  1086. return r;
  1087. }
  1088. /**
  1089. * radeon_vm_bo_invalidate - mark the bo as invalid
  1090. *
  1091. * @rdev: radeon_device pointer
  1092. * @vm: requested vm
  1093. * @bo: radeon buffer object
  1094. *
  1095. * Mark @bo as invalid (cayman+).
  1096. */
  1097. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1098. struct radeon_bo *bo)
  1099. {
  1100. struct radeon_bo_va *bo_va;
  1101. BUG_ON(!radeon_bo_is_reserved(bo));
  1102. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1103. bo_va->valid = false;
  1104. }
  1105. }
  1106. /**
  1107. * radeon_vm_init - initialize a vm instance
  1108. *
  1109. * @rdev: radeon_device pointer
  1110. * @vm: requested vm
  1111. *
  1112. * Init @vm fields (cayman+).
  1113. */
  1114. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
  1115. {
  1116. vm->id = 0;
  1117. vm->fence = NULL;
  1118. mutex_init(&vm->mutex);
  1119. INIT_LIST_HEAD(&vm->list);
  1120. INIT_LIST_HEAD(&vm->va);
  1121. }
  1122. /**
  1123. * radeon_vm_fini - tear down a vm instance
  1124. *
  1125. * @rdev: radeon_device pointer
  1126. * @vm: requested vm
  1127. *
  1128. * Tear down @vm (cayman+).
  1129. * Unbind the VM and remove all bos from the vm bo list
  1130. */
  1131. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
  1132. {
  1133. struct radeon_bo_va *bo_va, *tmp;
  1134. int r;
  1135. mutex_lock(&rdev->vm_manager.lock);
  1136. mutex_lock(&vm->mutex);
  1137. radeon_vm_free_pt(rdev, vm);
  1138. mutex_unlock(&rdev->vm_manager.lock);
  1139. if (!list_empty(&vm->va)) {
  1140. dev_err(rdev->dev, "still active bo inside vm\n");
  1141. }
  1142. list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
  1143. list_del_init(&bo_va->vm_list);
  1144. r = radeon_bo_reserve(bo_va->bo, false);
  1145. if (!r) {
  1146. list_del_init(&bo_va->bo_list);
  1147. radeon_bo_unreserve(bo_va->bo);
  1148. kfree(bo_va);
  1149. }
  1150. }
  1151. radeon_fence_unref(&vm->fence);
  1152. radeon_fence_unref(&vm->last_flush);
  1153. mutex_unlock(&vm->mutex);
  1154. }