r600.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. static void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. unsigned enable = 0;
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  691. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  692. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  693. * aux dp channel on imac and help (but not completely fix)
  694. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  695. */
  696. continue;
  697. }
  698. if (ASIC_IS_DCE3(rdev)) {
  699. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  700. if (ASIC_IS_DCE32(rdev))
  701. tmp |= DC_HPDx_EN;
  702. switch (radeon_connector->hpd.hpd) {
  703. case RADEON_HPD_1:
  704. WREG32(DC_HPD1_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. WREG32(DC_HPD3_CONTROL, tmp);
  711. break;
  712. case RADEON_HPD_4:
  713. WREG32(DC_HPD4_CONTROL, tmp);
  714. break;
  715. /* DCE 3.2 */
  716. case RADEON_HPD_5:
  717. WREG32(DC_HPD5_CONTROL, tmp);
  718. break;
  719. case RADEON_HPD_6:
  720. WREG32(DC_HPD6_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. } else {
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. break;
  730. case RADEON_HPD_2:
  731. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  732. break;
  733. case RADEON_HPD_3:
  734. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. enable |= 1 << radeon_connector->hpd.hpd;
  741. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enable);
  744. }
  745. void r600_hpd_fini(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned disable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (ASIC_IS_DCE3(rdev)) {
  753. switch (radeon_connector->hpd.hpd) {
  754. case RADEON_HPD_1:
  755. WREG32(DC_HPD1_CONTROL, 0);
  756. break;
  757. case RADEON_HPD_2:
  758. WREG32(DC_HPD2_CONTROL, 0);
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. break;
  763. case RADEON_HPD_4:
  764. WREG32(DC_HPD4_CONTROL, 0);
  765. break;
  766. /* DCE 3.2 */
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, 0);
  772. break;
  773. default:
  774. break;
  775. }
  776. } else {
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  780. break;
  781. case RADEON_HPD_2:
  782. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. disable |= 1 << radeon_connector->hpd.hpd;
  792. }
  793. radeon_irq_kms_disable_hpd(rdev, disable);
  794. }
  795. /*
  796. * R600 PCIE GART
  797. */
  798. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. /* flush hdp cache so updates hit vram */
  803. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  804. !(rdev->flags & RADEON_IS_AGP)) {
  805. void __iomem *ptr = (void *)rdev->gart.ptr;
  806. u32 tmp;
  807. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  808. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  809. * This seems to cause problems on some AGP cards. Just use the old
  810. * method for them.
  811. */
  812. WREG32(HDP_DEBUG1, 0);
  813. tmp = readl((void __iomem *)ptr);
  814. } else
  815. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  816. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  817. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  818. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  819. for (i = 0; i < rdev->usec_timeout; i++) {
  820. /* read MC_STATUS */
  821. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  822. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  823. if (tmp == 2) {
  824. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  825. return;
  826. }
  827. if (tmp) {
  828. return;
  829. }
  830. udelay(1);
  831. }
  832. }
  833. int r600_pcie_gart_init(struct radeon_device *rdev)
  834. {
  835. int r;
  836. if (rdev->gart.robj) {
  837. WARN(1, "R600 PCIE GART already initialized\n");
  838. return 0;
  839. }
  840. /* Initialize common gart structure */
  841. r = radeon_gart_init(rdev);
  842. if (r)
  843. return r;
  844. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  845. return radeon_gart_table_vram_alloc(rdev);
  846. }
  847. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  848. {
  849. u32 tmp;
  850. int r, i;
  851. if (rdev->gart.robj == NULL) {
  852. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  853. return -EINVAL;
  854. }
  855. r = radeon_gart_table_vram_pin(rdev);
  856. if (r)
  857. return r;
  858. radeon_gart_restore(rdev);
  859. /* Setup L2 cache */
  860. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  861. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  862. EFFECTIVE_L2_QUEUE_SIZE(7));
  863. WREG32(VM_L2_CNTL2, 0);
  864. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  865. /* Setup TLB control */
  866. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  867. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  869. ENABLE_WAIT_L2_QUERY;
  870. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  871. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  872. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  873. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  874. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  875. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  878. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  883. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  884. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  885. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  886. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  890. (u32)(rdev->dummy_page.addr >> 12));
  891. for (i = 1; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. r600_pcie_gart_tlb_flush(rdev);
  894. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  895. (unsigned)(rdev->mc.gtt_size >> 20),
  896. (unsigned long long)rdev->gart.table_addr);
  897. rdev->gart.ready = true;
  898. return 0;
  899. }
  900. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int i;
  904. /* Disable all tables */
  905. for (i = 0; i < 7; i++)
  906. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  907. /* Disable L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  911. /* Setup L1 TLB control */
  912. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  917. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. radeon_gart_table_vram_unpin(rdev);
  929. }
  930. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  931. {
  932. radeon_gart_fini(rdev);
  933. r600_pcie_gart_disable(rdev);
  934. radeon_gart_table_vram_free(rdev);
  935. }
  936. static void r600_agp_enable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. int i;
  940. /* Setup L2 cache */
  941. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  942. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  943. EFFECTIVE_L2_QUEUE_SIZE(7));
  944. WREG32(VM_L2_CNTL2, 0);
  945. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  946. /* Setup TLB control */
  947. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  948. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  949. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  950. ENABLE_WAIT_L2_QUERY;
  951. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  953. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  954. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. }
  968. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  969. {
  970. unsigned i;
  971. u32 tmp;
  972. for (i = 0; i < rdev->usec_timeout; i++) {
  973. /* read MC_STATUS */
  974. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  975. if (!tmp)
  976. return 0;
  977. udelay(1);
  978. }
  979. return -1;
  980. }
  981. static void r600_mc_program(struct radeon_device *rdev)
  982. {
  983. struct rv515_mc_save save;
  984. u32 tmp;
  985. int i, j;
  986. /* Initialize HDP */
  987. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  988. WREG32((0x2c14 + j), 0x00000000);
  989. WREG32((0x2c18 + j), 0x00000000);
  990. WREG32((0x2c1c + j), 0x00000000);
  991. WREG32((0x2c20 + j), 0x00000000);
  992. WREG32((0x2c24 + j), 0x00000000);
  993. }
  994. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  995. rv515_mc_stop(rdev, &save);
  996. if (r600_mc_wait_for_idle(rdev)) {
  997. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  998. }
  999. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1000. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1001. /* Update configuration */
  1002. if (rdev->flags & RADEON_IS_AGP) {
  1003. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1004. /* VRAM before AGP */
  1005. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1006. rdev->mc.vram_start >> 12);
  1007. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1008. rdev->mc.gtt_end >> 12);
  1009. } else {
  1010. /* VRAM after AGP */
  1011. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1012. rdev->mc.gtt_start >> 12);
  1013. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1014. rdev->mc.vram_end >> 12);
  1015. }
  1016. } else {
  1017. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1019. }
  1020. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1023. WREG32(MC_VM_FB_LOCATION, tmp);
  1024. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1025. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1026. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1027. if (rdev->flags & RADEON_IS_AGP) {
  1028. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1029. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1030. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1031. } else {
  1032. WREG32(MC_VM_AGP_BASE, 0);
  1033. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1034. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1035. }
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. rv515_mc_resume(rdev, &save);
  1040. /* we need to own VRAM, so turn off the VGA renderer here
  1041. * to stop it overwriting our objects */
  1042. rv515_vga_render_disable(rdev);
  1043. }
  1044. /**
  1045. * r600_vram_gtt_location - try to find VRAM & GTT location
  1046. * @rdev: radeon device structure holding all necessary informations
  1047. * @mc: memory controller structure holding memory informations
  1048. *
  1049. * Function will place try to place VRAM at same place as in CPU (PCI)
  1050. * address space as some GPU seems to have issue when we reprogram at
  1051. * different address space.
  1052. *
  1053. * If there is not enough space to fit the unvisible VRAM after the
  1054. * aperture then we limit the VRAM size to the aperture.
  1055. *
  1056. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1057. * them to be in one from GPU point of view so that we can program GPU to
  1058. * catch access outside them (weird GPU policy see ??).
  1059. *
  1060. * This function will never fails, worst case are limiting VRAM or GTT.
  1061. *
  1062. * Note: GTT start, end, size should be initialized before calling this
  1063. * function on AGP platform.
  1064. */
  1065. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1066. {
  1067. u64 size_bf, size_af;
  1068. if (mc->mc_vram_size > 0xE0000000) {
  1069. /* leave room for at least 512M GTT */
  1070. dev_warn(rdev->dev, "limiting VRAM\n");
  1071. mc->real_vram_size = 0xE0000000;
  1072. mc->mc_vram_size = 0xE0000000;
  1073. }
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. size_bf = mc->gtt_start;
  1076. size_af = 0xFFFFFFFF - mc->gtt_end;
  1077. if (size_bf > size_af) {
  1078. if (mc->mc_vram_size > size_bf) {
  1079. dev_warn(rdev->dev, "limiting VRAM\n");
  1080. mc->real_vram_size = size_bf;
  1081. mc->mc_vram_size = size_bf;
  1082. }
  1083. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1084. } else {
  1085. if (mc->mc_vram_size > size_af) {
  1086. dev_warn(rdev->dev, "limiting VRAM\n");
  1087. mc->real_vram_size = size_af;
  1088. mc->mc_vram_size = size_af;
  1089. }
  1090. mc->vram_start = mc->gtt_end + 1;
  1091. }
  1092. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1093. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1094. mc->mc_vram_size >> 20, mc->vram_start,
  1095. mc->vram_end, mc->real_vram_size >> 20);
  1096. } else {
  1097. u64 base = 0;
  1098. if (rdev->flags & RADEON_IS_IGP) {
  1099. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1100. base <<= 24;
  1101. }
  1102. radeon_vram_location(rdev, &rdev->mc, base);
  1103. rdev->mc.gtt_base_align = 0;
  1104. radeon_gtt_location(rdev, mc);
  1105. }
  1106. }
  1107. static int r600_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1140. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1141. /* Setup GPU memory space */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. r600_vram_gtt_location(rdev, &rdev->mc);
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. rs690_pm_info(rdev);
  1148. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1149. }
  1150. radeon_update_bandwidth_info(rdev);
  1151. return 0;
  1152. }
  1153. int r600_vram_scratch_init(struct radeon_device *rdev)
  1154. {
  1155. int r;
  1156. if (rdev->vram_scratch.robj == NULL) {
  1157. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1158. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1159. NULL, &rdev->vram_scratch.robj);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. }
  1164. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1165. if (unlikely(r != 0))
  1166. return r;
  1167. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1168. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1169. if (r) {
  1170. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1171. return r;
  1172. }
  1173. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1174. (void **)&rdev->vram_scratch.ptr);
  1175. if (r)
  1176. radeon_bo_unpin(rdev->vram_scratch.robj);
  1177. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1178. return r;
  1179. }
  1180. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1181. {
  1182. int r;
  1183. if (rdev->vram_scratch.robj == NULL) {
  1184. return;
  1185. }
  1186. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1187. if (likely(r == 0)) {
  1188. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1189. radeon_bo_unpin(rdev->vram_scratch.robj);
  1190. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1191. }
  1192. radeon_bo_unref(&rdev->vram_scratch.robj);
  1193. }
  1194. /* We doesn't check that the GPU really needs a reset we simply do the
  1195. * reset, it's up to the caller to determine if the GPU needs one. We
  1196. * might add an helper function to check that.
  1197. */
  1198. static int r600_gpu_soft_reset(struct radeon_device *rdev)
  1199. {
  1200. struct rv515_mc_save save;
  1201. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1202. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1203. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1204. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1205. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1206. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1207. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1208. S_008010_GUI_ACTIVE(1);
  1209. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1210. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1211. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1212. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1213. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1214. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1215. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1216. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1217. u32 tmp;
  1218. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1219. return 0;
  1220. dev_info(rdev->dev, "GPU softreset \n");
  1221. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1222. RREG32(R_008010_GRBM_STATUS));
  1223. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1224. RREG32(R_008014_GRBM_STATUS2));
  1225. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1226. RREG32(R_000E50_SRBM_STATUS));
  1227. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1228. RREG32(CP_STALLED_STAT1));
  1229. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1230. RREG32(CP_STALLED_STAT2));
  1231. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1232. RREG32(CP_BUSY_STAT));
  1233. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1234. RREG32(CP_STAT));
  1235. rv515_mc_stop(rdev, &save);
  1236. if (r600_mc_wait_for_idle(rdev)) {
  1237. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1238. }
  1239. /* Disable CP parsing/prefetching */
  1240. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1241. /* Check if any of the rendering block is busy and reset it */
  1242. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1243. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1244. tmp = S_008020_SOFT_RESET_CR(1) |
  1245. S_008020_SOFT_RESET_DB(1) |
  1246. S_008020_SOFT_RESET_CB(1) |
  1247. S_008020_SOFT_RESET_PA(1) |
  1248. S_008020_SOFT_RESET_SC(1) |
  1249. S_008020_SOFT_RESET_SMX(1) |
  1250. S_008020_SOFT_RESET_SPI(1) |
  1251. S_008020_SOFT_RESET_SX(1) |
  1252. S_008020_SOFT_RESET_SH(1) |
  1253. S_008020_SOFT_RESET_TC(1) |
  1254. S_008020_SOFT_RESET_TA(1) |
  1255. S_008020_SOFT_RESET_VC(1) |
  1256. S_008020_SOFT_RESET_VGT(1);
  1257. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1258. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1259. RREG32(R_008020_GRBM_SOFT_RESET);
  1260. mdelay(15);
  1261. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1262. }
  1263. /* Reset CP (we always reset CP) */
  1264. tmp = S_008020_SOFT_RESET_CP(1);
  1265. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1266. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1267. RREG32(R_008020_GRBM_SOFT_RESET);
  1268. mdelay(15);
  1269. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1270. /* Wait a little for things to settle down */
  1271. mdelay(1);
  1272. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1273. RREG32(R_008010_GRBM_STATUS));
  1274. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1275. RREG32(R_008014_GRBM_STATUS2));
  1276. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1277. RREG32(R_000E50_SRBM_STATUS));
  1278. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1279. RREG32(CP_STALLED_STAT1));
  1280. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1281. RREG32(CP_STALLED_STAT2));
  1282. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1283. RREG32(CP_BUSY_STAT));
  1284. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1285. RREG32(CP_STAT));
  1286. rv515_mc_resume(rdev, &save);
  1287. return 0;
  1288. }
  1289. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1290. {
  1291. u32 srbm_status;
  1292. u32 grbm_status;
  1293. u32 grbm_status2;
  1294. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1295. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1296. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1297. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1298. radeon_ring_lockup_update(ring);
  1299. return false;
  1300. }
  1301. /* force CP activities */
  1302. radeon_ring_force_activity(rdev, ring);
  1303. return radeon_ring_test_lockup(rdev, ring);
  1304. }
  1305. int r600_asic_reset(struct radeon_device *rdev)
  1306. {
  1307. return r600_gpu_soft_reset(rdev);
  1308. }
  1309. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1310. u32 tiling_pipe_num,
  1311. u32 max_rb_num,
  1312. u32 total_max_rb_num,
  1313. u32 disabled_rb_mask)
  1314. {
  1315. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1316. u32 pipe_rb_ratio, pipe_rb_remain;
  1317. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1318. unsigned i, j;
  1319. /* mask out the RBs that don't exist on that asic */
  1320. disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
  1321. rendering_pipe_num = 1 << tiling_pipe_num;
  1322. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1323. BUG_ON(rendering_pipe_num < req_rb_num);
  1324. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1325. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1326. if (rdev->family <= CHIP_RV740) {
  1327. /* r6xx/r7xx */
  1328. rb_num_width = 2;
  1329. } else {
  1330. /* eg+ */
  1331. rb_num_width = 4;
  1332. }
  1333. for (i = 0; i < max_rb_num; i++) {
  1334. if (!(mask & disabled_rb_mask)) {
  1335. for (j = 0; j < pipe_rb_ratio; j++) {
  1336. data <<= rb_num_width;
  1337. data |= max_rb_num - i - 1;
  1338. }
  1339. if (pipe_rb_remain) {
  1340. data <<= rb_num_width;
  1341. data |= max_rb_num - i - 1;
  1342. pipe_rb_remain--;
  1343. }
  1344. }
  1345. mask >>= 1;
  1346. }
  1347. return data;
  1348. }
  1349. int r600_count_pipe_bits(uint32_t val)
  1350. {
  1351. return hweight32(val);
  1352. }
  1353. static void r600_gpu_init(struct radeon_device *rdev)
  1354. {
  1355. u32 tiling_config;
  1356. u32 ramcfg;
  1357. u32 cc_rb_backend_disable;
  1358. u32 cc_gc_shader_pipe_config;
  1359. u32 tmp;
  1360. int i, j;
  1361. u32 sq_config;
  1362. u32 sq_gpr_resource_mgmt_1 = 0;
  1363. u32 sq_gpr_resource_mgmt_2 = 0;
  1364. u32 sq_thread_resource_mgmt = 0;
  1365. u32 sq_stack_resource_mgmt_1 = 0;
  1366. u32 sq_stack_resource_mgmt_2 = 0;
  1367. u32 disabled_rb_mask;
  1368. rdev->config.r600.tiling_group_size = 256;
  1369. switch (rdev->family) {
  1370. case CHIP_R600:
  1371. rdev->config.r600.max_pipes = 4;
  1372. rdev->config.r600.max_tile_pipes = 8;
  1373. rdev->config.r600.max_simds = 4;
  1374. rdev->config.r600.max_backends = 4;
  1375. rdev->config.r600.max_gprs = 256;
  1376. rdev->config.r600.max_threads = 192;
  1377. rdev->config.r600.max_stack_entries = 256;
  1378. rdev->config.r600.max_hw_contexts = 8;
  1379. rdev->config.r600.max_gs_threads = 16;
  1380. rdev->config.r600.sx_max_export_size = 128;
  1381. rdev->config.r600.sx_max_export_pos_size = 16;
  1382. rdev->config.r600.sx_max_export_smx_size = 128;
  1383. rdev->config.r600.sq_num_cf_insts = 2;
  1384. break;
  1385. case CHIP_RV630:
  1386. case CHIP_RV635:
  1387. rdev->config.r600.max_pipes = 2;
  1388. rdev->config.r600.max_tile_pipes = 2;
  1389. rdev->config.r600.max_simds = 3;
  1390. rdev->config.r600.max_backends = 1;
  1391. rdev->config.r600.max_gprs = 128;
  1392. rdev->config.r600.max_threads = 192;
  1393. rdev->config.r600.max_stack_entries = 128;
  1394. rdev->config.r600.max_hw_contexts = 8;
  1395. rdev->config.r600.max_gs_threads = 4;
  1396. rdev->config.r600.sx_max_export_size = 128;
  1397. rdev->config.r600.sx_max_export_pos_size = 16;
  1398. rdev->config.r600.sx_max_export_smx_size = 128;
  1399. rdev->config.r600.sq_num_cf_insts = 2;
  1400. break;
  1401. case CHIP_RV610:
  1402. case CHIP_RV620:
  1403. case CHIP_RS780:
  1404. case CHIP_RS880:
  1405. rdev->config.r600.max_pipes = 1;
  1406. rdev->config.r600.max_tile_pipes = 1;
  1407. rdev->config.r600.max_simds = 2;
  1408. rdev->config.r600.max_backends = 1;
  1409. rdev->config.r600.max_gprs = 128;
  1410. rdev->config.r600.max_threads = 192;
  1411. rdev->config.r600.max_stack_entries = 128;
  1412. rdev->config.r600.max_hw_contexts = 4;
  1413. rdev->config.r600.max_gs_threads = 4;
  1414. rdev->config.r600.sx_max_export_size = 128;
  1415. rdev->config.r600.sx_max_export_pos_size = 16;
  1416. rdev->config.r600.sx_max_export_smx_size = 128;
  1417. rdev->config.r600.sq_num_cf_insts = 1;
  1418. break;
  1419. case CHIP_RV670:
  1420. rdev->config.r600.max_pipes = 4;
  1421. rdev->config.r600.max_tile_pipes = 4;
  1422. rdev->config.r600.max_simds = 4;
  1423. rdev->config.r600.max_backends = 4;
  1424. rdev->config.r600.max_gprs = 192;
  1425. rdev->config.r600.max_threads = 192;
  1426. rdev->config.r600.max_stack_entries = 256;
  1427. rdev->config.r600.max_hw_contexts = 8;
  1428. rdev->config.r600.max_gs_threads = 16;
  1429. rdev->config.r600.sx_max_export_size = 128;
  1430. rdev->config.r600.sx_max_export_pos_size = 16;
  1431. rdev->config.r600.sx_max_export_smx_size = 128;
  1432. rdev->config.r600.sq_num_cf_insts = 2;
  1433. break;
  1434. default:
  1435. break;
  1436. }
  1437. /* Initialize HDP */
  1438. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1439. WREG32((0x2c14 + j), 0x00000000);
  1440. WREG32((0x2c18 + j), 0x00000000);
  1441. WREG32((0x2c1c + j), 0x00000000);
  1442. WREG32((0x2c20 + j), 0x00000000);
  1443. WREG32((0x2c24 + j), 0x00000000);
  1444. }
  1445. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1446. /* Setup tiling */
  1447. tiling_config = 0;
  1448. ramcfg = RREG32(RAMCFG);
  1449. switch (rdev->config.r600.max_tile_pipes) {
  1450. case 1:
  1451. tiling_config |= PIPE_TILING(0);
  1452. break;
  1453. case 2:
  1454. tiling_config |= PIPE_TILING(1);
  1455. break;
  1456. case 4:
  1457. tiling_config |= PIPE_TILING(2);
  1458. break;
  1459. case 8:
  1460. tiling_config |= PIPE_TILING(3);
  1461. break;
  1462. default:
  1463. break;
  1464. }
  1465. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1466. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1467. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1468. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1469. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1470. if (tmp > 3) {
  1471. tiling_config |= ROW_TILING(3);
  1472. tiling_config |= SAMPLE_SPLIT(3);
  1473. } else {
  1474. tiling_config |= ROW_TILING(tmp);
  1475. tiling_config |= SAMPLE_SPLIT(tmp);
  1476. }
  1477. tiling_config |= BANK_SWAPS(1);
  1478. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1479. tmp = R6XX_MAX_BACKENDS -
  1480. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1481. if (tmp < rdev->config.r600.max_backends) {
  1482. rdev->config.r600.max_backends = tmp;
  1483. }
  1484. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1485. tmp = R6XX_MAX_PIPES -
  1486. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1487. if (tmp < rdev->config.r600.max_pipes) {
  1488. rdev->config.r600.max_pipes = tmp;
  1489. }
  1490. tmp = R6XX_MAX_SIMDS -
  1491. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1492. if (tmp < rdev->config.r600.max_simds) {
  1493. rdev->config.r600.max_simds = tmp;
  1494. }
  1495. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1496. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1497. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1498. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1499. tiling_config |= tmp << 16;
  1500. rdev->config.r600.backend_map = tmp;
  1501. rdev->config.r600.tile_config = tiling_config;
  1502. WREG32(GB_TILING_CONFIG, tiling_config);
  1503. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1504. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1505. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1506. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1507. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1508. /* Setup some CP states */
  1509. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1510. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1511. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1512. SYNC_WALKER | SYNC_ALIGNER));
  1513. /* Setup various GPU states */
  1514. if (rdev->family == CHIP_RV670)
  1515. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1516. tmp = RREG32(SX_DEBUG_1);
  1517. tmp |= SMX_EVENT_RELEASE;
  1518. if ((rdev->family > CHIP_R600))
  1519. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1520. WREG32(SX_DEBUG_1, tmp);
  1521. if (((rdev->family) == CHIP_R600) ||
  1522. ((rdev->family) == CHIP_RV630) ||
  1523. ((rdev->family) == CHIP_RV610) ||
  1524. ((rdev->family) == CHIP_RV620) ||
  1525. ((rdev->family) == CHIP_RS780) ||
  1526. ((rdev->family) == CHIP_RS880)) {
  1527. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1528. } else {
  1529. WREG32(DB_DEBUG, 0);
  1530. }
  1531. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1532. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1533. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1534. WREG32(VGT_NUM_INSTANCES, 0);
  1535. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1536. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1537. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1538. if (((rdev->family) == CHIP_RV610) ||
  1539. ((rdev->family) == CHIP_RV620) ||
  1540. ((rdev->family) == CHIP_RS780) ||
  1541. ((rdev->family) == CHIP_RS880)) {
  1542. tmp = (CACHE_FIFO_SIZE(0xa) |
  1543. FETCH_FIFO_HIWATER(0xa) |
  1544. DONE_FIFO_HIWATER(0xe0) |
  1545. ALU_UPDATE_FIFO_HIWATER(0x8));
  1546. } else if (((rdev->family) == CHIP_R600) ||
  1547. ((rdev->family) == CHIP_RV630)) {
  1548. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1549. tmp |= DONE_FIFO_HIWATER(0x4);
  1550. }
  1551. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1552. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1553. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1554. */
  1555. sq_config = RREG32(SQ_CONFIG);
  1556. sq_config &= ~(PS_PRIO(3) |
  1557. VS_PRIO(3) |
  1558. GS_PRIO(3) |
  1559. ES_PRIO(3));
  1560. sq_config |= (DX9_CONSTS |
  1561. VC_ENABLE |
  1562. PS_PRIO(0) |
  1563. VS_PRIO(1) |
  1564. GS_PRIO(2) |
  1565. ES_PRIO(3));
  1566. if ((rdev->family) == CHIP_R600) {
  1567. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1568. NUM_VS_GPRS(124) |
  1569. NUM_CLAUSE_TEMP_GPRS(4));
  1570. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1571. NUM_ES_GPRS(0));
  1572. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1573. NUM_VS_THREADS(48) |
  1574. NUM_GS_THREADS(4) |
  1575. NUM_ES_THREADS(4));
  1576. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1577. NUM_VS_STACK_ENTRIES(128));
  1578. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1579. NUM_ES_STACK_ENTRIES(0));
  1580. } else if (((rdev->family) == CHIP_RV610) ||
  1581. ((rdev->family) == CHIP_RV620) ||
  1582. ((rdev->family) == CHIP_RS780) ||
  1583. ((rdev->family) == CHIP_RS880)) {
  1584. /* no vertex cache */
  1585. sq_config &= ~VC_ENABLE;
  1586. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1587. NUM_VS_GPRS(44) |
  1588. NUM_CLAUSE_TEMP_GPRS(2));
  1589. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1590. NUM_ES_GPRS(17));
  1591. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1592. NUM_VS_THREADS(78) |
  1593. NUM_GS_THREADS(4) |
  1594. NUM_ES_THREADS(31));
  1595. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1596. NUM_VS_STACK_ENTRIES(40));
  1597. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1598. NUM_ES_STACK_ENTRIES(16));
  1599. } else if (((rdev->family) == CHIP_RV630) ||
  1600. ((rdev->family) == CHIP_RV635)) {
  1601. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1602. NUM_VS_GPRS(44) |
  1603. NUM_CLAUSE_TEMP_GPRS(2));
  1604. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1605. NUM_ES_GPRS(18));
  1606. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1607. NUM_VS_THREADS(78) |
  1608. NUM_GS_THREADS(4) |
  1609. NUM_ES_THREADS(31));
  1610. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1611. NUM_VS_STACK_ENTRIES(40));
  1612. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1613. NUM_ES_STACK_ENTRIES(16));
  1614. } else if ((rdev->family) == CHIP_RV670) {
  1615. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1616. NUM_VS_GPRS(44) |
  1617. NUM_CLAUSE_TEMP_GPRS(2));
  1618. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1619. NUM_ES_GPRS(17));
  1620. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1621. NUM_VS_THREADS(78) |
  1622. NUM_GS_THREADS(4) |
  1623. NUM_ES_THREADS(31));
  1624. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1625. NUM_VS_STACK_ENTRIES(64));
  1626. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1627. NUM_ES_STACK_ENTRIES(64));
  1628. }
  1629. WREG32(SQ_CONFIG, sq_config);
  1630. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1631. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1632. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1633. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1634. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1635. if (((rdev->family) == CHIP_RV610) ||
  1636. ((rdev->family) == CHIP_RV620) ||
  1637. ((rdev->family) == CHIP_RS780) ||
  1638. ((rdev->family) == CHIP_RS880)) {
  1639. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1640. } else {
  1641. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1642. }
  1643. /* More default values. 2D/3D driver should adjust as needed */
  1644. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1645. S1_X(0x4) | S1_Y(0xc)));
  1646. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1647. S1_X(0x2) | S1_Y(0x2) |
  1648. S2_X(0xa) | S2_Y(0x6) |
  1649. S3_X(0x6) | S3_Y(0xa)));
  1650. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1651. S1_X(0x4) | S1_Y(0xc) |
  1652. S2_X(0x1) | S2_Y(0x6) |
  1653. S3_X(0xa) | S3_Y(0xe)));
  1654. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1655. S5_X(0x0) | S5_Y(0x0) |
  1656. S6_X(0xb) | S6_Y(0x4) |
  1657. S7_X(0x7) | S7_Y(0x8)));
  1658. WREG32(VGT_STRMOUT_EN, 0);
  1659. tmp = rdev->config.r600.max_pipes * 16;
  1660. switch (rdev->family) {
  1661. case CHIP_RV610:
  1662. case CHIP_RV620:
  1663. case CHIP_RS780:
  1664. case CHIP_RS880:
  1665. tmp += 32;
  1666. break;
  1667. case CHIP_RV670:
  1668. tmp += 128;
  1669. break;
  1670. default:
  1671. break;
  1672. }
  1673. if (tmp > 256) {
  1674. tmp = 256;
  1675. }
  1676. WREG32(VGT_ES_PER_GS, 128);
  1677. WREG32(VGT_GS_PER_ES, tmp);
  1678. WREG32(VGT_GS_PER_VS, 2);
  1679. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1680. /* more default values. 2D/3D driver should adjust as needed */
  1681. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1682. WREG32(VGT_STRMOUT_EN, 0);
  1683. WREG32(SX_MISC, 0);
  1684. WREG32(PA_SC_MODE_CNTL, 0);
  1685. WREG32(PA_SC_AA_CONFIG, 0);
  1686. WREG32(PA_SC_LINE_STIPPLE, 0);
  1687. WREG32(SPI_INPUT_Z, 0);
  1688. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1689. WREG32(CB_COLOR7_FRAG, 0);
  1690. /* Clear render buffer base addresses */
  1691. WREG32(CB_COLOR0_BASE, 0);
  1692. WREG32(CB_COLOR1_BASE, 0);
  1693. WREG32(CB_COLOR2_BASE, 0);
  1694. WREG32(CB_COLOR3_BASE, 0);
  1695. WREG32(CB_COLOR4_BASE, 0);
  1696. WREG32(CB_COLOR5_BASE, 0);
  1697. WREG32(CB_COLOR6_BASE, 0);
  1698. WREG32(CB_COLOR7_BASE, 0);
  1699. WREG32(CB_COLOR7_FRAG, 0);
  1700. switch (rdev->family) {
  1701. case CHIP_RV610:
  1702. case CHIP_RV620:
  1703. case CHIP_RS780:
  1704. case CHIP_RS880:
  1705. tmp = TC_L2_SIZE(8);
  1706. break;
  1707. case CHIP_RV630:
  1708. case CHIP_RV635:
  1709. tmp = TC_L2_SIZE(4);
  1710. break;
  1711. case CHIP_R600:
  1712. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1713. break;
  1714. default:
  1715. tmp = TC_L2_SIZE(0);
  1716. break;
  1717. }
  1718. WREG32(TC_CNTL, tmp);
  1719. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1720. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1721. tmp = RREG32(ARB_POP);
  1722. tmp |= ENABLE_TC128;
  1723. WREG32(ARB_POP, tmp);
  1724. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1725. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1726. NUM_CLIP_SEQ(3)));
  1727. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1728. WREG32(VC_ENHANCE, 0);
  1729. }
  1730. /*
  1731. * Indirect registers accessor
  1732. */
  1733. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1734. {
  1735. u32 r;
  1736. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1737. (void)RREG32(PCIE_PORT_INDEX);
  1738. r = RREG32(PCIE_PORT_DATA);
  1739. return r;
  1740. }
  1741. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1742. {
  1743. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1744. (void)RREG32(PCIE_PORT_INDEX);
  1745. WREG32(PCIE_PORT_DATA, (v));
  1746. (void)RREG32(PCIE_PORT_DATA);
  1747. }
  1748. /*
  1749. * CP & Ring
  1750. */
  1751. void r600_cp_stop(struct radeon_device *rdev)
  1752. {
  1753. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1754. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1755. WREG32(SCRATCH_UMSK, 0);
  1756. }
  1757. int r600_init_microcode(struct radeon_device *rdev)
  1758. {
  1759. struct platform_device *pdev;
  1760. const char *chip_name;
  1761. const char *rlc_chip_name;
  1762. size_t pfp_req_size, me_req_size, rlc_req_size;
  1763. char fw_name[30];
  1764. int err;
  1765. DRM_DEBUG("\n");
  1766. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1767. err = IS_ERR(pdev);
  1768. if (err) {
  1769. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1770. return -EINVAL;
  1771. }
  1772. switch (rdev->family) {
  1773. case CHIP_R600:
  1774. chip_name = "R600";
  1775. rlc_chip_name = "R600";
  1776. break;
  1777. case CHIP_RV610:
  1778. chip_name = "RV610";
  1779. rlc_chip_name = "R600";
  1780. break;
  1781. case CHIP_RV630:
  1782. chip_name = "RV630";
  1783. rlc_chip_name = "R600";
  1784. break;
  1785. case CHIP_RV620:
  1786. chip_name = "RV620";
  1787. rlc_chip_name = "R600";
  1788. break;
  1789. case CHIP_RV635:
  1790. chip_name = "RV635";
  1791. rlc_chip_name = "R600";
  1792. break;
  1793. case CHIP_RV670:
  1794. chip_name = "RV670";
  1795. rlc_chip_name = "R600";
  1796. break;
  1797. case CHIP_RS780:
  1798. case CHIP_RS880:
  1799. chip_name = "RS780";
  1800. rlc_chip_name = "R600";
  1801. break;
  1802. case CHIP_RV770:
  1803. chip_name = "RV770";
  1804. rlc_chip_name = "R700";
  1805. break;
  1806. case CHIP_RV730:
  1807. case CHIP_RV740:
  1808. chip_name = "RV730";
  1809. rlc_chip_name = "R700";
  1810. break;
  1811. case CHIP_RV710:
  1812. chip_name = "RV710";
  1813. rlc_chip_name = "R700";
  1814. break;
  1815. case CHIP_CEDAR:
  1816. chip_name = "CEDAR";
  1817. rlc_chip_name = "CEDAR";
  1818. break;
  1819. case CHIP_REDWOOD:
  1820. chip_name = "REDWOOD";
  1821. rlc_chip_name = "REDWOOD";
  1822. break;
  1823. case CHIP_JUNIPER:
  1824. chip_name = "JUNIPER";
  1825. rlc_chip_name = "JUNIPER";
  1826. break;
  1827. case CHIP_CYPRESS:
  1828. case CHIP_HEMLOCK:
  1829. chip_name = "CYPRESS";
  1830. rlc_chip_name = "CYPRESS";
  1831. break;
  1832. case CHIP_PALM:
  1833. chip_name = "PALM";
  1834. rlc_chip_name = "SUMO";
  1835. break;
  1836. case CHIP_SUMO:
  1837. chip_name = "SUMO";
  1838. rlc_chip_name = "SUMO";
  1839. break;
  1840. case CHIP_SUMO2:
  1841. chip_name = "SUMO2";
  1842. rlc_chip_name = "SUMO";
  1843. break;
  1844. default: BUG();
  1845. }
  1846. if (rdev->family >= CHIP_CEDAR) {
  1847. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1848. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1849. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1850. } else if (rdev->family >= CHIP_RV770) {
  1851. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1852. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1853. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1854. } else {
  1855. pfp_req_size = PFP_UCODE_SIZE * 4;
  1856. me_req_size = PM4_UCODE_SIZE * 12;
  1857. rlc_req_size = RLC_UCODE_SIZE * 4;
  1858. }
  1859. DRM_INFO("Loading %s Microcode\n", chip_name);
  1860. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1861. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1862. if (err)
  1863. goto out;
  1864. if (rdev->pfp_fw->size != pfp_req_size) {
  1865. printk(KERN_ERR
  1866. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1867. rdev->pfp_fw->size, fw_name);
  1868. err = -EINVAL;
  1869. goto out;
  1870. }
  1871. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1872. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1873. if (err)
  1874. goto out;
  1875. if (rdev->me_fw->size != me_req_size) {
  1876. printk(KERN_ERR
  1877. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1878. rdev->me_fw->size, fw_name);
  1879. err = -EINVAL;
  1880. }
  1881. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1882. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1883. if (err)
  1884. goto out;
  1885. if (rdev->rlc_fw->size != rlc_req_size) {
  1886. printk(KERN_ERR
  1887. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1888. rdev->rlc_fw->size, fw_name);
  1889. err = -EINVAL;
  1890. }
  1891. out:
  1892. platform_device_unregister(pdev);
  1893. if (err) {
  1894. if (err != -EINVAL)
  1895. printk(KERN_ERR
  1896. "r600_cp: Failed to load firmware \"%s\"\n",
  1897. fw_name);
  1898. release_firmware(rdev->pfp_fw);
  1899. rdev->pfp_fw = NULL;
  1900. release_firmware(rdev->me_fw);
  1901. rdev->me_fw = NULL;
  1902. release_firmware(rdev->rlc_fw);
  1903. rdev->rlc_fw = NULL;
  1904. }
  1905. return err;
  1906. }
  1907. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1908. {
  1909. const __be32 *fw_data;
  1910. int i;
  1911. if (!rdev->me_fw || !rdev->pfp_fw)
  1912. return -EINVAL;
  1913. r600_cp_stop(rdev);
  1914. WREG32(CP_RB_CNTL,
  1915. #ifdef __BIG_ENDIAN
  1916. BUF_SWAP_32BIT |
  1917. #endif
  1918. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1919. /* Reset cp */
  1920. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1921. RREG32(GRBM_SOFT_RESET);
  1922. mdelay(15);
  1923. WREG32(GRBM_SOFT_RESET, 0);
  1924. WREG32(CP_ME_RAM_WADDR, 0);
  1925. fw_data = (const __be32 *)rdev->me_fw->data;
  1926. WREG32(CP_ME_RAM_WADDR, 0);
  1927. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1928. WREG32(CP_ME_RAM_DATA,
  1929. be32_to_cpup(fw_data++));
  1930. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1931. WREG32(CP_PFP_UCODE_ADDR, 0);
  1932. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1933. WREG32(CP_PFP_UCODE_DATA,
  1934. be32_to_cpup(fw_data++));
  1935. WREG32(CP_PFP_UCODE_ADDR, 0);
  1936. WREG32(CP_ME_RAM_WADDR, 0);
  1937. WREG32(CP_ME_RAM_RADDR, 0);
  1938. return 0;
  1939. }
  1940. int r600_cp_start(struct radeon_device *rdev)
  1941. {
  1942. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1943. int r;
  1944. uint32_t cp_me;
  1945. r = radeon_ring_lock(rdev, ring, 7);
  1946. if (r) {
  1947. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1948. return r;
  1949. }
  1950. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1951. radeon_ring_write(ring, 0x1);
  1952. if (rdev->family >= CHIP_RV770) {
  1953. radeon_ring_write(ring, 0x0);
  1954. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  1955. } else {
  1956. radeon_ring_write(ring, 0x3);
  1957. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  1958. }
  1959. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1960. radeon_ring_write(ring, 0);
  1961. radeon_ring_write(ring, 0);
  1962. radeon_ring_unlock_commit(rdev, ring);
  1963. cp_me = 0xff;
  1964. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1965. return 0;
  1966. }
  1967. int r600_cp_resume(struct radeon_device *rdev)
  1968. {
  1969. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1970. u32 tmp;
  1971. u32 rb_bufsz;
  1972. int r;
  1973. /* Reset cp */
  1974. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1975. RREG32(GRBM_SOFT_RESET);
  1976. mdelay(15);
  1977. WREG32(GRBM_SOFT_RESET, 0);
  1978. /* Set ring buffer size */
  1979. rb_bufsz = drm_order(ring->ring_size / 8);
  1980. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1981. #ifdef __BIG_ENDIAN
  1982. tmp |= BUF_SWAP_32BIT;
  1983. #endif
  1984. WREG32(CP_RB_CNTL, tmp);
  1985. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1986. /* Set the write pointer delay */
  1987. WREG32(CP_RB_WPTR_DELAY, 0);
  1988. /* Initialize the ring buffer's read and write pointers */
  1989. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1990. WREG32(CP_RB_RPTR_WR, 0);
  1991. ring->wptr = 0;
  1992. WREG32(CP_RB_WPTR, ring->wptr);
  1993. /* set the wb address whether it's enabled or not */
  1994. WREG32(CP_RB_RPTR_ADDR,
  1995. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1996. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1997. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1998. if (rdev->wb.enabled)
  1999. WREG32(SCRATCH_UMSK, 0xff);
  2000. else {
  2001. tmp |= RB_NO_UPDATE;
  2002. WREG32(SCRATCH_UMSK, 0);
  2003. }
  2004. mdelay(1);
  2005. WREG32(CP_RB_CNTL, tmp);
  2006. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2007. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2008. ring->rptr = RREG32(CP_RB_RPTR);
  2009. r600_cp_start(rdev);
  2010. ring->ready = true;
  2011. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2012. if (r) {
  2013. ring->ready = false;
  2014. return r;
  2015. }
  2016. return 0;
  2017. }
  2018. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2019. {
  2020. u32 rb_bufsz;
  2021. int r;
  2022. /* Align ring size */
  2023. rb_bufsz = drm_order(ring_size / 8);
  2024. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2025. ring->ring_size = ring_size;
  2026. ring->align_mask = 16 - 1;
  2027. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2028. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2029. if (r) {
  2030. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2031. ring->rptr_save_reg = 0;
  2032. }
  2033. }
  2034. }
  2035. void r600_cp_fini(struct radeon_device *rdev)
  2036. {
  2037. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2038. r600_cp_stop(rdev);
  2039. radeon_ring_fini(rdev, ring);
  2040. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2041. }
  2042. /*
  2043. * GPU scratch registers helpers function.
  2044. */
  2045. void r600_scratch_init(struct radeon_device *rdev)
  2046. {
  2047. int i;
  2048. rdev->scratch.num_reg = 7;
  2049. rdev->scratch.reg_base = SCRATCH_REG0;
  2050. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2051. rdev->scratch.free[i] = true;
  2052. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2053. }
  2054. }
  2055. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2056. {
  2057. uint32_t scratch;
  2058. uint32_t tmp = 0;
  2059. unsigned i;
  2060. int r;
  2061. r = radeon_scratch_get(rdev, &scratch);
  2062. if (r) {
  2063. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2064. return r;
  2065. }
  2066. WREG32(scratch, 0xCAFEDEAD);
  2067. r = radeon_ring_lock(rdev, ring, 3);
  2068. if (r) {
  2069. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2070. radeon_scratch_free(rdev, scratch);
  2071. return r;
  2072. }
  2073. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2074. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2075. radeon_ring_write(ring, 0xDEADBEEF);
  2076. radeon_ring_unlock_commit(rdev, ring);
  2077. for (i = 0; i < rdev->usec_timeout; i++) {
  2078. tmp = RREG32(scratch);
  2079. if (tmp == 0xDEADBEEF)
  2080. break;
  2081. DRM_UDELAY(1);
  2082. }
  2083. if (i < rdev->usec_timeout) {
  2084. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2085. } else {
  2086. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2087. ring->idx, scratch, tmp);
  2088. r = -EINVAL;
  2089. }
  2090. radeon_scratch_free(rdev, scratch);
  2091. return r;
  2092. }
  2093. void r600_fence_ring_emit(struct radeon_device *rdev,
  2094. struct radeon_fence *fence)
  2095. {
  2096. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2097. if (rdev->wb.use_event) {
  2098. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2099. /* flush read cache over gart */
  2100. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2101. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2102. PACKET3_VC_ACTION_ENA |
  2103. PACKET3_SH_ACTION_ENA);
  2104. radeon_ring_write(ring, 0xFFFFFFFF);
  2105. radeon_ring_write(ring, 0);
  2106. radeon_ring_write(ring, 10); /* poll interval */
  2107. /* EVENT_WRITE_EOP - flush caches, send int */
  2108. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2109. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2110. radeon_ring_write(ring, addr & 0xffffffff);
  2111. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2112. radeon_ring_write(ring, fence->seq);
  2113. radeon_ring_write(ring, 0);
  2114. } else {
  2115. /* flush read cache over gart */
  2116. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2117. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2118. PACKET3_VC_ACTION_ENA |
  2119. PACKET3_SH_ACTION_ENA);
  2120. radeon_ring_write(ring, 0xFFFFFFFF);
  2121. radeon_ring_write(ring, 0);
  2122. radeon_ring_write(ring, 10); /* poll interval */
  2123. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2124. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2125. /* wait for 3D idle clean */
  2126. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2127. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2128. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2129. /* Emit fence sequence & fire IRQ */
  2130. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2131. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2132. radeon_ring_write(ring, fence->seq);
  2133. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2134. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2135. radeon_ring_write(ring, RB_INT_STAT);
  2136. }
  2137. }
  2138. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2139. struct radeon_ring *ring,
  2140. struct radeon_semaphore *semaphore,
  2141. bool emit_wait)
  2142. {
  2143. uint64_t addr = semaphore->gpu_addr;
  2144. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2145. if (rdev->family < CHIP_CAYMAN)
  2146. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2147. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2148. radeon_ring_write(ring, addr & 0xffffffff);
  2149. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2150. }
  2151. int r600_copy_blit(struct radeon_device *rdev,
  2152. uint64_t src_offset,
  2153. uint64_t dst_offset,
  2154. unsigned num_gpu_pages,
  2155. struct radeon_fence **fence)
  2156. {
  2157. struct radeon_semaphore *sem = NULL;
  2158. struct radeon_sa_bo *vb = NULL;
  2159. int r;
  2160. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2161. if (r) {
  2162. return r;
  2163. }
  2164. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2165. r600_blit_done_copy(rdev, fence, vb, sem);
  2166. return 0;
  2167. }
  2168. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2169. uint32_t tiling_flags, uint32_t pitch,
  2170. uint32_t offset, uint32_t obj_size)
  2171. {
  2172. /* FIXME: implement */
  2173. return 0;
  2174. }
  2175. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2176. {
  2177. /* FIXME: implement */
  2178. }
  2179. static int r600_startup(struct radeon_device *rdev)
  2180. {
  2181. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2182. int r;
  2183. /* enable pcie gen2 link */
  2184. r600_pcie_gen2_enable(rdev);
  2185. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2186. r = r600_init_microcode(rdev);
  2187. if (r) {
  2188. DRM_ERROR("Failed to load firmware!\n");
  2189. return r;
  2190. }
  2191. }
  2192. r = r600_vram_scratch_init(rdev);
  2193. if (r)
  2194. return r;
  2195. r600_mc_program(rdev);
  2196. if (rdev->flags & RADEON_IS_AGP) {
  2197. r600_agp_enable(rdev);
  2198. } else {
  2199. r = r600_pcie_gart_enable(rdev);
  2200. if (r)
  2201. return r;
  2202. }
  2203. r600_gpu_init(rdev);
  2204. r = r600_blit_init(rdev);
  2205. if (r) {
  2206. r600_blit_fini(rdev);
  2207. rdev->asic->copy.copy = NULL;
  2208. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2209. }
  2210. /* allocate wb buffer */
  2211. r = radeon_wb_init(rdev);
  2212. if (r)
  2213. return r;
  2214. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2215. if (r) {
  2216. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2217. return r;
  2218. }
  2219. /* Enable IRQ */
  2220. r = r600_irq_init(rdev);
  2221. if (r) {
  2222. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2223. radeon_irq_kms_fini(rdev);
  2224. return r;
  2225. }
  2226. r600_irq_set(rdev);
  2227. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2228. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2229. 0, 0xfffff, RADEON_CP_PACKET2);
  2230. if (r)
  2231. return r;
  2232. r = r600_cp_load_microcode(rdev);
  2233. if (r)
  2234. return r;
  2235. r = r600_cp_resume(rdev);
  2236. if (r)
  2237. return r;
  2238. r = radeon_ib_pool_init(rdev);
  2239. if (r) {
  2240. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2241. return r;
  2242. }
  2243. r = r600_audio_init(rdev);
  2244. if (r) {
  2245. DRM_ERROR("radeon: audio init failed\n");
  2246. return r;
  2247. }
  2248. return 0;
  2249. }
  2250. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2251. {
  2252. uint32_t temp;
  2253. temp = RREG32(CONFIG_CNTL);
  2254. if (state == false) {
  2255. temp &= ~(1<<0);
  2256. temp |= (1<<1);
  2257. } else {
  2258. temp &= ~(1<<1);
  2259. }
  2260. WREG32(CONFIG_CNTL, temp);
  2261. }
  2262. int r600_resume(struct radeon_device *rdev)
  2263. {
  2264. int r;
  2265. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2266. * posting will perform necessary task to bring back GPU into good
  2267. * shape.
  2268. */
  2269. /* post card */
  2270. atom_asic_init(rdev->mode_info.atom_context);
  2271. rdev->accel_working = true;
  2272. r = r600_startup(rdev);
  2273. if (r) {
  2274. DRM_ERROR("r600 startup failed on resume\n");
  2275. rdev->accel_working = false;
  2276. return r;
  2277. }
  2278. return r;
  2279. }
  2280. int r600_suspend(struct radeon_device *rdev)
  2281. {
  2282. r600_audio_fini(rdev);
  2283. r600_cp_stop(rdev);
  2284. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2285. r600_irq_suspend(rdev);
  2286. radeon_wb_disable(rdev);
  2287. r600_pcie_gart_disable(rdev);
  2288. return 0;
  2289. }
  2290. /* Plan is to move initialization in that function and use
  2291. * helper function so that radeon_device_init pretty much
  2292. * do nothing more than calling asic specific function. This
  2293. * should also allow to remove a bunch of callback function
  2294. * like vram_info.
  2295. */
  2296. int r600_init(struct radeon_device *rdev)
  2297. {
  2298. int r;
  2299. if (r600_debugfs_mc_info_init(rdev)) {
  2300. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2301. }
  2302. /* Read BIOS */
  2303. if (!radeon_get_bios(rdev)) {
  2304. if (ASIC_IS_AVIVO(rdev))
  2305. return -EINVAL;
  2306. }
  2307. /* Must be an ATOMBIOS */
  2308. if (!rdev->is_atom_bios) {
  2309. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2310. return -EINVAL;
  2311. }
  2312. r = radeon_atombios_init(rdev);
  2313. if (r)
  2314. return r;
  2315. /* Post card if necessary */
  2316. if (!radeon_card_posted(rdev)) {
  2317. if (!rdev->bios) {
  2318. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2319. return -EINVAL;
  2320. }
  2321. DRM_INFO("GPU not posted. posting now...\n");
  2322. atom_asic_init(rdev->mode_info.atom_context);
  2323. }
  2324. /* Initialize scratch registers */
  2325. r600_scratch_init(rdev);
  2326. /* Initialize surface registers */
  2327. radeon_surface_init(rdev);
  2328. /* Initialize clocks */
  2329. radeon_get_clock_info(rdev->ddev);
  2330. /* Fence driver */
  2331. r = radeon_fence_driver_init(rdev);
  2332. if (r)
  2333. return r;
  2334. if (rdev->flags & RADEON_IS_AGP) {
  2335. r = radeon_agp_init(rdev);
  2336. if (r)
  2337. radeon_agp_disable(rdev);
  2338. }
  2339. r = r600_mc_init(rdev);
  2340. if (r)
  2341. return r;
  2342. /* Memory manager */
  2343. r = radeon_bo_init(rdev);
  2344. if (r)
  2345. return r;
  2346. r = radeon_irq_kms_init(rdev);
  2347. if (r)
  2348. return r;
  2349. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2350. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2351. rdev->ih.ring_obj = NULL;
  2352. r600_ih_ring_init(rdev, 64 * 1024);
  2353. r = r600_pcie_gart_init(rdev);
  2354. if (r)
  2355. return r;
  2356. rdev->accel_working = true;
  2357. r = r600_startup(rdev);
  2358. if (r) {
  2359. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2360. r600_cp_fini(rdev);
  2361. r600_irq_fini(rdev);
  2362. radeon_wb_fini(rdev);
  2363. radeon_ib_pool_fini(rdev);
  2364. radeon_irq_kms_fini(rdev);
  2365. r600_pcie_gart_fini(rdev);
  2366. rdev->accel_working = false;
  2367. }
  2368. return 0;
  2369. }
  2370. void r600_fini(struct radeon_device *rdev)
  2371. {
  2372. r600_audio_fini(rdev);
  2373. r600_blit_fini(rdev);
  2374. r600_cp_fini(rdev);
  2375. r600_irq_fini(rdev);
  2376. radeon_wb_fini(rdev);
  2377. radeon_ib_pool_fini(rdev);
  2378. radeon_irq_kms_fini(rdev);
  2379. r600_pcie_gart_fini(rdev);
  2380. r600_vram_scratch_fini(rdev);
  2381. radeon_agp_fini(rdev);
  2382. radeon_gem_fini(rdev);
  2383. radeon_fence_driver_fini(rdev);
  2384. radeon_bo_fini(rdev);
  2385. radeon_atombios_fini(rdev);
  2386. kfree(rdev->bios);
  2387. rdev->bios = NULL;
  2388. }
  2389. /*
  2390. * CS stuff
  2391. */
  2392. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2393. {
  2394. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2395. u32 next_rptr;
  2396. if (ring->rptr_save_reg) {
  2397. next_rptr = ring->wptr + 3 + 4;
  2398. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2399. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2400. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2401. radeon_ring_write(ring, next_rptr);
  2402. } else if (rdev->wb.enabled) {
  2403. next_rptr = ring->wptr + 5 + 4;
  2404. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2405. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2406. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2407. radeon_ring_write(ring, next_rptr);
  2408. radeon_ring_write(ring, 0);
  2409. }
  2410. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2411. radeon_ring_write(ring,
  2412. #ifdef __BIG_ENDIAN
  2413. (2 << 0) |
  2414. #endif
  2415. (ib->gpu_addr & 0xFFFFFFFC));
  2416. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2417. radeon_ring_write(ring, ib->length_dw);
  2418. }
  2419. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2420. {
  2421. struct radeon_ib ib;
  2422. uint32_t scratch;
  2423. uint32_t tmp = 0;
  2424. unsigned i;
  2425. int r;
  2426. r = radeon_scratch_get(rdev, &scratch);
  2427. if (r) {
  2428. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2429. return r;
  2430. }
  2431. WREG32(scratch, 0xCAFEDEAD);
  2432. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2433. if (r) {
  2434. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2435. goto free_scratch;
  2436. }
  2437. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2438. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2439. ib.ptr[2] = 0xDEADBEEF;
  2440. ib.length_dw = 3;
  2441. r = radeon_ib_schedule(rdev, &ib, NULL);
  2442. if (r) {
  2443. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2444. goto free_ib;
  2445. }
  2446. r = radeon_fence_wait(ib.fence, false);
  2447. if (r) {
  2448. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2449. goto free_ib;
  2450. }
  2451. for (i = 0; i < rdev->usec_timeout; i++) {
  2452. tmp = RREG32(scratch);
  2453. if (tmp == 0xDEADBEEF)
  2454. break;
  2455. DRM_UDELAY(1);
  2456. }
  2457. if (i < rdev->usec_timeout) {
  2458. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2459. } else {
  2460. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2461. scratch, tmp);
  2462. r = -EINVAL;
  2463. }
  2464. free_ib:
  2465. radeon_ib_free(rdev, &ib);
  2466. free_scratch:
  2467. radeon_scratch_free(rdev, scratch);
  2468. return r;
  2469. }
  2470. /*
  2471. * Interrupts
  2472. *
  2473. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2474. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2475. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2476. * and host consumes. As the host irq handler processes interrupts, it
  2477. * increments the rptr. When the rptr catches up with the wptr, all the
  2478. * current interrupts have been processed.
  2479. */
  2480. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2481. {
  2482. u32 rb_bufsz;
  2483. /* Align ring size */
  2484. rb_bufsz = drm_order(ring_size / 4);
  2485. ring_size = (1 << rb_bufsz) * 4;
  2486. rdev->ih.ring_size = ring_size;
  2487. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2488. rdev->ih.rptr = 0;
  2489. }
  2490. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2491. {
  2492. int r;
  2493. /* Allocate ring buffer */
  2494. if (rdev->ih.ring_obj == NULL) {
  2495. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2496. PAGE_SIZE, true,
  2497. RADEON_GEM_DOMAIN_GTT,
  2498. NULL, &rdev->ih.ring_obj);
  2499. if (r) {
  2500. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2501. return r;
  2502. }
  2503. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2504. if (unlikely(r != 0))
  2505. return r;
  2506. r = radeon_bo_pin(rdev->ih.ring_obj,
  2507. RADEON_GEM_DOMAIN_GTT,
  2508. &rdev->ih.gpu_addr);
  2509. if (r) {
  2510. radeon_bo_unreserve(rdev->ih.ring_obj);
  2511. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2512. return r;
  2513. }
  2514. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2515. (void **)&rdev->ih.ring);
  2516. radeon_bo_unreserve(rdev->ih.ring_obj);
  2517. if (r) {
  2518. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2519. return r;
  2520. }
  2521. }
  2522. return 0;
  2523. }
  2524. void r600_ih_ring_fini(struct radeon_device *rdev)
  2525. {
  2526. int r;
  2527. if (rdev->ih.ring_obj) {
  2528. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2529. if (likely(r == 0)) {
  2530. radeon_bo_kunmap(rdev->ih.ring_obj);
  2531. radeon_bo_unpin(rdev->ih.ring_obj);
  2532. radeon_bo_unreserve(rdev->ih.ring_obj);
  2533. }
  2534. radeon_bo_unref(&rdev->ih.ring_obj);
  2535. rdev->ih.ring = NULL;
  2536. rdev->ih.ring_obj = NULL;
  2537. }
  2538. }
  2539. void r600_rlc_stop(struct radeon_device *rdev)
  2540. {
  2541. if ((rdev->family >= CHIP_RV770) &&
  2542. (rdev->family <= CHIP_RV740)) {
  2543. /* r7xx asics need to soft reset RLC before halting */
  2544. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2545. RREG32(SRBM_SOFT_RESET);
  2546. mdelay(15);
  2547. WREG32(SRBM_SOFT_RESET, 0);
  2548. RREG32(SRBM_SOFT_RESET);
  2549. }
  2550. WREG32(RLC_CNTL, 0);
  2551. }
  2552. static void r600_rlc_start(struct radeon_device *rdev)
  2553. {
  2554. WREG32(RLC_CNTL, RLC_ENABLE);
  2555. }
  2556. static int r600_rlc_init(struct radeon_device *rdev)
  2557. {
  2558. u32 i;
  2559. const __be32 *fw_data;
  2560. if (!rdev->rlc_fw)
  2561. return -EINVAL;
  2562. r600_rlc_stop(rdev);
  2563. WREG32(RLC_HB_CNTL, 0);
  2564. if (rdev->family == CHIP_ARUBA) {
  2565. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2566. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2567. }
  2568. if (rdev->family <= CHIP_CAYMAN) {
  2569. WREG32(RLC_HB_BASE, 0);
  2570. WREG32(RLC_HB_RPTR, 0);
  2571. WREG32(RLC_HB_WPTR, 0);
  2572. }
  2573. if (rdev->family <= CHIP_CAICOS) {
  2574. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2575. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2576. }
  2577. WREG32(RLC_MC_CNTL, 0);
  2578. WREG32(RLC_UCODE_CNTL, 0);
  2579. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2580. if (rdev->family >= CHIP_ARUBA) {
  2581. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  2582. WREG32(RLC_UCODE_ADDR, i);
  2583. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2584. }
  2585. } else if (rdev->family >= CHIP_CAYMAN) {
  2586. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2587. WREG32(RLC_UCODE_ADDR, i);
  2588. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2589. }
  2590. } else if (rdev->family >= CHIP_CEDAR) {
  2591. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2592. WREG32(RLC_UCODE_ADDR, i);
  2593. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2594. }
  2595. } else if (rdev->family >= CHIP_RV770) {
  2596. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2597. WREG32(RLC_UCODE_ADDR, i);
  2598. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2599. }
  2600. } else {
  2601. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2602. WREG32(RLC_UCODE_ADDR, i);
  2603. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2604. }
  2605. }
  2606. WREG32(RLC_UCODE_ADDR, 0);
  2607. r600_rlc_start(rdev);
  2608. return 0;
  2609. }
  2610. static void r600_enable_interrupts(struct radeon_device *rdev)
  2611. {
  2612. u32 ih_cntl = RREG32(IH_CNTL);
  2613. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2614. ih_cntl |= ENABLE_INTR;
  2615. ih_rb_cntl |= IH_RB_ENABLE;
  2616. WREG32(IH_CNTL, ih_cntl);
  2617. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2618. rdev->ih.enabled = true;
  2619. }
  2620. void r600_disable_interrupts(struct radeon_device *rdev)
  2621. {
  2622. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2623. u32 ih_cntl = RREG32(IH_CNTL);
  2624. ih_rb_cntl &= ~IH_RB_ENABLE;
  2625. ih_cntl &= ~ENABLE_INTR;
  2626. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2627. WREG32(IH_CNTL, ih_cntl);
  2628. /* set rptr, wptr to 0 */
  2629. WREG32(IH_RB_RPTR, 0);
  2630. WREG32(IH_RB_WPTR, 0);
  2631. rdev->ih.enabled = false;
  2632. rdev->ih.rptr = 0;
  2633. }
  2634. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2635. {
  2636. u32 tmp;
  2637. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2638. WREG32(GRBM_INT_CNTL, 0);
  2639. WREG32(DxMODE_INT_MASK, 0);
  2640. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2641. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2642. if (ASIC_IS_DCE3(rdev)) {
  2643. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2644. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2645. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2646. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2647. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2648. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2649. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2650. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2651. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2652. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2653. if (ASIC_IS_DCE32(rdev)) {
  2654. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2655. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2656. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2657. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2658. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2659. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2660. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2661. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2662. } else {
  2663. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2664. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2665. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2666. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2667. }
  2668. } else {
  2669. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2670. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2671. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2672. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2673. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2674. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2675. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2677. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2678. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2679. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2680. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2681. }
  2682. }
  2683. int r600_irq_init(struct radeon_device *rdev)
  2684. {
  2685. int ret = 0;
  2686. int rb_bufsz;
  2687. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2688. /* allocate ring */
  2689. ret = r600_ih_ring_alloc(rdev);
  2690. if (ret)
  2691. return ret;
  2692. /* disable irqs */
  2693. r600_disable_interrupts(rdev);
  2694. /* init rlc */
  2695. ret = r600_rlc_init(rdev);
  2696. if (ret) {
  2697. r600_ih_ring_fini(rdev);
  2698. return ret;
  2699. }
  2700. /* setup interrupt control */
  2701. /* set dummy read address to ring address */
  2702. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2703. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2704. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2705. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2706. */
  2707. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2708. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2709. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2710. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2711. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2712. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2713. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2714. IH_WPTR_OVERFLOW_CLEAR |
  2715. (rb_bufsz << 1));
  2716. if (rdev->wb.enabled)
  2717. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2718. /* set the writeback address whether it's enabled or not */
  2719. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2720. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2721. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2722. /* set rptr, wptr to 0 */
  2723. WREG32(IH_RB_RPTR, 0);
  2724. WREG32(IH_RB_WPTR, 0);
  2725. /* Default settings for IH_CNTL (disabled at first) */
  2726. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2727. /* RPTR_REARM only works if msi's are enabled */
  2728. if (rdev->msi_enabled)
  2729. ih_cntl |= RPTR_REARM;
  2730. WREG32(IH_CNTL, ih_cntl);
  2731. /* force the active interrupt state to all disabled */
  2732. if (rdev->family >= CHIP_CEDAR)
  2733. evergreen_disable_interrupt_state(rdev);
  2734. else
  2735. r600_disable_interrupt_state(rdev);
  2736. /* at this point everything should be setup correctly to enable master */
  2737. pci_set_master(rdev->pdev);
  2738. /* enable irqs */
  2739. r600_enable_interrupts(rdev);
  2740. return ret;
  2741. }
  2742. void r600_irq_suspend(struct radeon_device *rdev)
  2743. {
  2744. r600_irq_disable(rdev);
  2745. r600_rlc_stop(rdev);
  2746. }
  2747. void r600_irq_fini(struct radeon_device *rdev)
  2748. {
  2749. r600_irq_suspend(rdev);
  2750. r600_ih_ring_fini(rdev);
  2751. }
  2752. int r600_irq_set(struct radeon_device *rdev)
  2753. {
  2754. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2755. u32 mode_int = 0;
  2756. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2757. u32 grbm_int_cntl = 0;
  2758. u32 hdmi0, hdmi1;
  2759. u32 d1grph = 0, d2grph = 0;
  2760. if (!rdev->irq.installed) {
  2761. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2762. return -EINVAL;
  2763. }
  2764. /* don't enable anything if the ih is disabled */
  2765. if (!rdev->ih.enabled) {
  2766. r600_disable_interrupts(rdev);
  2767. /* force the active interrupt state to all disabled */
  2768. r600_disable_interrupt_state(rdev);
  2769. return 0;
  2770. }
  2771. if (ASIC_IS_DCE3(rdev)) {
  2772. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2773. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2774. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2775. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2776. if (ASIC_IS_DCE32(rdev)) {
  2777. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2778. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2779. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2780. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2781. } else {
  2782. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2783. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2784. }
  2785. } else {
  2786. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2787. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2789. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2790. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2791. }
  2792. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2793. DRM_DEBUG("r600_irq_set: sw int\n");
  2794. cp_int_cntl |= RB_INT_ENABLE;
  2795. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2796. }
  2797. if (rdev->irq.crtc_vblank_int[0] ||
  2798. atomic_read(&rdev->irq.pflip[0])) {
  2799. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2800. mode_int |= D1MODE_VBLANK_INT_MASK;
  2801. }
  2802. if (rdev->irq.crtc_vblank_int[1] ||
  2803. atomic_read(&rdev->irq.pflip[1])) {
  2804. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2805. mode_int |= D2MODE_VBLANK_INT_MASK;
  2806. }
  2807. if (rdev->irq.hpd[0]) {
  2808. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2809. hpd1 |= DC_HPDx_INT_EN;
  2810. }
  2811. if (rdev->irq.hpd[1]) {
  2812. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2813. hpd2 |= DC_HPDx_INT_EN;
  2814. }
  2815. if (rdev->irq.hpd[2]) {
  2816. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2817. hpd3 |= DC_HPDx_INT_EN;
  2818. }
  2819. if (rdev->irq.hpd[3]) {
  2820. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2821. hpd4 |= DC_HPDx_INT_EN;
  2822. }
  2823. if (rdev->irq.hpd[4]) {
  2824. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2825. hpd5 |= DC_HPDx_INT_EN;
  2826. }
  2827. if (rdev->irq.hpd[5]) {
  2828. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2829. hpd6 |= DC_HPDx_INT_EN;
  2830. }
  2831. if (rdev->irq.afmt[0]) {
  2832. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2833. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2834. }
  2835. if (rdev->irq.afmt[1]) {
  2836. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  2837. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  2838. }
  2839. WREG32(CP_INT_CNTL, cp_int_cntl);
  2840. WREG32(DxMODE_INT_MASK, mode_int);
  2841. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2842. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2843. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2844. if (ASIC_IS_DCE3(rdev)) {
  2845. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2846. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2847. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2848. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2849. if (ASIC_IS_DCE32(rdev)) {
  2850. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2851. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2852. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  2853. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  2854. } else {
  2855. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2856. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2857. }
  2858. } else {
  2859. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2860. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2861. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2862. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  2863. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  2864. }
  2865. return 0;
  2866. }
  2867. static void r600_irq_ack(struct radeon_device *rdev)
  2868. {
  2869. u32 tmp;
  2870. if (ASIC_IS_DCE3(rdev)) {
  2871. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2872. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2873. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2874. if (ASIC_IS_DCE32(rdev)) {
  2875. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  2876. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  2877. } else {
  2878. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2879. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  2880. }
  2881. } else {
  2882. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2883. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2884. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2885. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  2886. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  2887. }
  2888. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2889. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2890. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2891. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2892. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2893. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2894. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2895. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2896. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2897. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2898. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2899. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2900. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2901. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2902. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2903. if (ASIC_IS_DCE3(rdev)) {
  2904. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2905. tmp |= DC_HPDx_INT_ACK;
  2906. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2907. } else {
  2908. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2909. tmp |= DC_HPDx_INT_ACK;
  2910. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2911. }
  2912. }
  2913. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2914. if (ASIC_IS_DCE3(rdev)) {
  2915. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2916. tmp |= DC_HPDx_INT_ACK;
  2917. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2918. } else {
  2919. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2920. tmp |= DC_HPDx_INT_ACK;
  2921. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2922. }
  2923. }
  2924. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2925. if (ASIC_IS_DCE3(rdev)) {
  2926. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2927. tmp |= DC_HPDx_INT_ACK;
  2928. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2929. } else {
  2930. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2933. }
  2934. }
  2935. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2936. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2937. tmp |= DC_HPDx_INT_ACK;
  2938. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2939. }
  2940. if (ASIC_IS_DCE32(rdev)) {
  2941. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2942. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2943. tmp |= DC_HPDx_INT_ACK;
  2944. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2945. }
  2946. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2947. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2948. tmp |= DC_HPDx_INT_ACK;
  2949. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2950. }
  2951. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  2952. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  2953. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2954. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2955. }
  2956. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  2957. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  2958. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2959. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  2960. }
  2961. } else {
  2962. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  2963. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  2964. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2965. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  2966. }
  2967. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  2968. if (ASIC_IS_DCE3(rdev)) {
  2969. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  2970. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2971. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2972. } else {
  2973. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  2974. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  2975. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  2976. }
  2977. }
  2978. }
  2979. }
  2980. void r600_irq_disable(struct radeon_device *rdev)
  2981. {
  2982. r600_disable_interrupts(rdev);
  2983. /* Wait and acknowledge irq */
  2984. mdelay(1);
  2985. r600_irq_ack(rdev);
  2986. r600_disable_interrupt_state(rdev);
  2987. }
  2988. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2989. {
  2990. u32 wptr, tmp;
  2991. if (rdev->wb.enabled)
  2992. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2993. else
  2994. wptr = RREG32(IH_RB_WPTR);
  2995. if (wptr & RB_OVERFLOW) {
  2996. /* When a ring buffer overflow happen start parsing interrupt
  2997. * from the last not overwritten vector (wptr + 16). Hopefully
  2998. * this should allow us to catchup.
  2999. */
  3000. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3001. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3002. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3003. tmp = RREG32(IH_RB_CNTL);
  3004. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3005. WREG32(IH_RB_CNTL, tmp);
  3006. }
  3007. return (wptr & rdev->ih.ptr_mask);
  3008. }
  3009. /* r600 IV Ring
  3010. * Each IV ring entry is 128 bits:
  3011. * [7:0] - interrupt source id
  3012. * [31:8] - reserved
  3013. * [59:32] - interrupt source data
  3014. * [127:60] - reserved
  3015. *
  3016. * The basic interrupt vector entries
  3017. * are decoded as follows:
  3018. * src_id src_data description
  3019. * 1 0 D1 Vblank
  3020. * 1 1 D1 Vline
  3021. * 5 0 D2 Vblank
  3022. * 5 1 D2 Vline
  3023. * 19 0 FP Hot plug detection A
  3024. * 19 1 FP Hot plug detection B
  3025. * 19 2 DAC A auto-detection
  3026. * 19 3 DAC B auto-detection
  3027. * 21 4 HDMI block A
  3028. * 21 5 HDMI block B
  3029. * 176 - CP_INT RB
  3030. * 177 - CP_INT IB1
  3031. * 178 - CP_INT IB2
  3032. * 181 - EOP Interrupt
  3033. * 233 - GUI Idle
  3034. *
  3035. * Note, these are based on r600 and may need to be
  3036. * adjusted or added to on newer asics
  3037. */
  3038. int r600_irq_process(struct radeon_device *rdev)
  3039. {
  3040. u32 wptr;
  3041. u32 rptr;
  3042. u32 src_id, src_data;
  3043. u32 ring_index;
  3044. bool queue_hotplug = false;
  3045. bool queue_hdmi = false;
  3046. if (!rdev->ih.enabled || rdev->shutdown)
  3047. return IRQ_NONE;
  3048. /* No MSIs, need a dummy read to flush PCI DMAs */
  3049. if (!rdev->msi_enabled)
  3050. RREG32(IH_RB_WPTR);
  3051. wptr = r600_get_ih_wptr(rdev);
  3052. restart_ih:
  3053. /* is somebody else already processing irqs? */
  3054. if (atomic_xchg(&rdev->ih.lock, 1))
  3055. return IRQ_NONE;
  3056. rptr = rdev->ih.rptr;
  3057. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3058. /* Order reading of wptr vs. reading of IH ring data */
  3059. rmb();
  3060. /* display interrupts */
  3061. r600_irq_ack(rdev);
  3062. while (rptr != wptr) {
  3063. /* wptr/rptr are in bytes! */
  3064. ring_index = rptr / 4;
  3065. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3066. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3067. switch (src_id) {
  3068. case 1: /* D1 vblank/vline */
  3069. switch (src_data) {
  3070. case 0: /* D1 vblank */
  3071. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3072. if (rdev->irq.crtc_vblank_int[0]) {
  3073. drm_handle_vblank(rdev->ddev, 0);
  3074. rdev->pm.vblank_sync = true;
  3075. wake_up(&rdev->irq.vblank_queue);
  3076. }
  3077. if (atomic_read(&rdev->irq.pflip[0]))
  3078. radeon_crtc_handle_flip(rdev, 0);
  3079. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3080. DRM_DEBUG("IH: D1 vblank\n");
  3081. }
  3082. break;
  3083. case 1: /* D1 vline */
  3084. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3085. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3086. DRM_DEBUG("IH: D1 vline\n");
  3087. }
  3088. break;
  3089. default:
  3090. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3091. break;
  3092. }
  3093. break;
  3094. case 5: /* D2 vblank/vline */
  3095. switch (src_data) {
  3096. case 0: /* D2 vblank */
  3097. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3098. if (rdev->irq.crtc_vblank_int[1]) {
  3099. drm_handle_vblank(rdev->ddev, 1);
  3100. rdev->pm.vblank_sync = true;
  3101. wake_up(&rdev->irq.vblank_queue);
  3102. }
  3103. if (atomic_read(&rdev->irq.pflip[1]))
  3104. radeon_crtc_handle_flip(rdev, 1);
  3105. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3106. DRM_DEBUG("IH: D2 vblank\n");
  3107. }
  3108. break;
  3109. case 1: /* D1 vline */
  3110. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3111. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3112. DRM_DEBUG("IH: D2 vline\n");
  3113. }
  3114. break;
  3115. default:
  3116. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3117. break;
  3118. }
  3119. break;
  3120. case 19: /* HPD/DAC hotplug */
  3121. switch (src_data) {
  3122. case 0:
  3123. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3124. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3125. queue_hotplug = true;
  3126. DRM_DEBUG("IH: HPD1\n");
  3127. }
  3128. break;
  3129. case 1:
  3130. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3131. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3132. queue_hotplug = true;
  3133. DRM_DEBUG("IH: HPD2\n");
  3134. }
  3135. break;
  3136. case 4:
  3137. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3138. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3139. queue_hotplug = true;
  3140. DRM_DEBUG("IH: HPD3\n");
  3141. }
  3142. break;
  3143. case 5:
  3144. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3145. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3146. queue_hotplug = true;
  3147. DRM_DEBUG("IH: HPD4\n");
  3148. }
  3149. break;
  3150. case 10:
  3151. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3152. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3153. queue_hotplug = true;
  3154. DRM_DEBUG("IH: HPD5\n");
  3155. }
  3156. break;
  3157. case 12:
  3158. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3159. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3160. queue_hotplug = true;
  3161. DRM_DEBUG("IH: HPD6\n");
  3162. }
  3163. break;
  3164. default:
  3165. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3166. break;
  3167. }
  3168. break;
  3169. case 21: /* hdmi */
  3170. switch (src_data) {
  3171. case 4:
  3172. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3173. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3174. queue_hdmi = true;
  3175. DRM_DEBUG("IH: HDMI0\n");
  3176. }
  3177. break;
  3178. case 5:
  3179. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3180. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3181. queue_hdmi = true;
  3182. DRM_DEBUG("IH: HDMI1\n");
  3183. }
  3184. break;
  3185. default:
  3186. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3187. break;
  3188. }
  3189. break;
  3190. case 176: /* CP_INT in ring buffer */
  3191. case 177: /* CP_INT in IB1 */
  3192. case 178: /* CP_INT in IB2 */
  3193. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3194. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3195. break;
  3196. case 181: /* CP EOP event */
  3197. DRM_DEBUG("IH: CP EOP\n");
  3198. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3199. break;
  3200. case 233: /* GUI IDLE */
  3201. DRM_DEBUG("IH: GUI idle\n");
  3202. break;
  3203. default:
  3204. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3205. break;
  3206. }
  3207. /* wptr/rptr are in bytes! */
  3208. rptr += 16;
  3209. rptr &= rdev->ih.ptr_mask;
  3210. }
  3211. if (queue_hotplug)
  3212. schedule_work(&rdev->hotplug_work);
  3213. if (queue_hdmi)
  3214. schedule_work(&rdev->audio_work);
  3215. rdev->ih.rptr = rptr;
  3216. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3217. atomic_set(&rdev->ih.lock, 0);
  3218. /* make sure wptr hasn't changed while processing */
  3219. wptr = r600_get_ih_wptr(rdev);
  3220. if (wptr != rptr)
  3221. goto restart_ih;
  3222. return IRQ_HANDLED;
  3223. }
  3224. /*
  3225. * Debugfs info
  3226. */
  3227. #if defined(CONFIG_DEBUG_FS)
  3228. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3229. {
  3230. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3231. struct drm_device *dev = node->minor->dev;
  3232. struct radeon_device *rdev = dev->dev_private;
  3233. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3234. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3235. return 0;
  3236. }
  3237. static struct drm_info_list r600_mc_info_list[] = {
  3238. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3239. };
  3240. #endif
  3241. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3242. {
  3243. #if defined(CONFIG_DEBUG_FS)
  3244. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3245. #else
  3246. return 0;
  3247. #endif
  3248. }
  3249. /**
  3250. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3251. * rdev: radeon device structure
  3252. * bo: buffer object struct which userspace is waiting for idle
  3253. *
  3254. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3255. * through ring buffer, this leads to corruption in rendering, see
  3256. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3257. * directly perform HDP flush by writing register through MMIO.
  3258. */
  3259. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3260. {
  3261. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3262. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3263. * This seems to cause problems on some AGP cards. Just use the old
  3264. * method for them.
  3265. */
  3266. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3267. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3268. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3269. u32 tmp;
  3270. WREG32(HDP_DEBUG1, 0);
  3271. tmp = readl((void __iomem *)ptr);
  3272. } else
  3273. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3274. }
  3275. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3276. {
  3277. u32 link_width_cntl, mask, target_reg;
  3278. if (rdev->flags & RADEON_IS_IGP)
  3279. return;
  3280. if (!(rdev->flags & RADEON_IS_PCIE))
  3281. return;
  3282. /* x2 cards have a special sequence */
  3283. if (ASIC_IS_X2(rdev))
  3284. return;
  3285. /* FIXME wait for idle */
  3286. switch (lanes) {
  3287. case 0:
  3288. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3289. break;
  3290. case 1:
  3291. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3292. break;
  3293. case 2:
  3294. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3295. break;
  3296. case 4:
  3297. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3298. break;
  3299. case 8:
  3300. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3301. break;
  3302. case 12:
  3303. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3304. break;
  3305. case 16:
  3306. default:
  3307. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3308. break;
  3309. }
  3310. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3311. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3312. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3313. return;
  3314. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3315. return;
  3316. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3317. RADEON_PCIE_LC_RECONFIG_NOW |
  3318. R600_PCIE_LC_RENEGOTIATE_EN |
  3319. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3320. link_width_cntl |= mask;
  3321. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3322. /* some northbridges can renegotiate the link rather than requiring
  3323. * a complete re-config.
  3324. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3325. */
  3326. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3327. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3328. else
  3329. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3330. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3331. RADEON_PCIE_LC_RECONFIG_NOW));
  3332. if (rdev->family >= CHIP_RV770)
  3333. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3334. else
  3335. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3336. /* wait for lane set to complete */
  3337. link_width_cntl = RREG32(target_reg);
  3338. while (link_width_cntl == 0xffffffff)
  3339. link_width_cntl = RREG32(target_reg);
  3340. }
  3341. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3342. {
  3343. u32 link_width_cntl;
  3344. if (rdev->flags & RADEON_IS_IGP)
  3345. return 0;
  3346. if (!(rdev->flags & RADEON_IS_PCIE))
  3347. return 0;
  3348. /* x2 cards have a special sequence */
  3349. if (ASIC_IS_X2(rdev))
  3350. return 0;
  3351. /* FIXME wait for idle */
  3352. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3353. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3354. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3355. return 0;
  3356. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3357. return 1;
  3358. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3359. return 2;
  3360. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3361. return 4;
  3362. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3363. return 8;
  3364. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3365. default:
  3366. return 16;
  3367. }
  3368. }
  3369. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3370. {
  3371. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3372. u16 link_cntl2;
  3373. u32 mask;
  3374. int ret;
  3375. if (radeon_pcie_gen2 == 0)
  3376. return;
  3377. if (rdev->flags & RADEON_IS_IGP)
  3378. return;
  3379. if (!(rdev->flags & RADEON_IS_PCIE))
  3380. return;
  3381. /* x2 cards have a special sequence */
  3382. if (ASIC_IS_X2(rdev))
  3383. return;
  3384. /* only RV6xx+ chips are supported */
  3385. if (rdev->family <= CHIP_R600)
  3386. return;
  3387. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3388. if (ret != 0)
  3389. return;
  3390. if (!(mask & DRM_PCIE_SPEED_50))
  3391. return;
  3392. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3393. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3394. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3395. return;
  3396. }
  3397. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3398. /* 55 nm r6xx asics */
  3399. if ((rdev->family == CHIP_RV670) ||
  3400. (rdev->family == CHIP_RV620) ||
  3401. (rdev->family == CHIP_RV635)) {
  3402. /* advertise upconfig capability */
  3403. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3404. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3405. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3406. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3407. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3408. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3409. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3410. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3411. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3412. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3413. } else {
  3414. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3415. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3416. }
  3417. }
  3418. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3419. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3420. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3421. /* 55 nm r6xx asics */
  3422. if ((rdev->family == CHIP_RV670) ||
  3423. (rdev->family == CHIP_RV620) ||
  3424. (rdev->family == CHIP_RV635)) {
  3425. WREG32(MM_CFGREGS_CNTL, 0x8);
  3426. link_cntl2 = RREG32(0x4088);
  3427. WREG32(MM_CFGREGS_CNTL, 0);
  3428. /* not supported yet */
  3429. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3430. return;
  3431. }
  3432. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3433. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3434. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3435. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3436. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3437. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3438. tmp = RREG32(0x541c);
  3439. WREG32(0x541c, tmp | 0x8);
  3440. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3441. link_cntl2 = RREG16(0x4088);
  3442. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3443. link_cntl2 |= 0x2;
  3444. WREG16(0x4088, link_cntl2);
  3445. WREG32(MM_CFGREGS_CNTL, 0);
  3446. if ((rdev->family == CHIP_RV670) ||
  3447. (rdev->family == CHIP_RV620) ||
  3448. (rdev->family == CHIP_RV635)) {
  3449. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3450. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3451. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3452. } else {
  3453. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3454. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3455. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3456. }
  3457. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3458. speed_cntl |= LC_GEN2_EN_STRAP;
  3459. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3460. } else {
  3461. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3462. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3463. if (1)
  3464. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3465. else
  3466. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3467. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3468. }
  3469. }
  3470. /**
  3471. * r600_get_gpu_clock - return GPU clock counter snapshot
  3472. *
  3473. * @rdev: radeon_device pointer
  3474. *
  3475. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3476. * Returns the 64 bit clock counter snapshot.
  3477. */
  3478. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  3479. {
  3480. uint64_t clock;
  3481. mutex_lock(&rdev->gpu_clock_mutex);
  3482. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3483. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3484. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3485. mutex_unlock(&rdev->gpu_clock_mutex);
  3486. return clock;
  3487. }