intel_pm.c 119 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static void i8xx_disable_fbc(struct drm_device *dev)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. u32 fbc_ctl;
  47. /* Disable compression */
  48. fbc_ctl = I915_READ(FBC_CONTROL);
  49. if ((fbc_ctl & FBC_CTL_EN) == 0)
  50. return;
  51. fbc_ctl &= ~FBC_CTL_EN;
  52. I915_WRITE(FBC_CONTROL, fbc_ctl);
  53. /* Wait for compressing bit to clear */
  54. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  55. DRM_DEBUG_KMS("FBC idle timed out\n");
  56. return;
  57. }
  58. DRM_DEBUG_KMS("disabled FBC\n");
  59. }
  60. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  61. {
  62. struct drm_device *dev = crtc->dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct drm_framebuffer *fb = crtc->fb;
  65. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  66. struct drm_i915_gem_object *obj = intel_fb->obj;
  67. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  68. int cfb_pitch;
  69. int plane, i;
  70. u32 fbc_ctl, fbc_ctl2;
  71. cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  72. if (fb->pitches[0] < cfb_pitch)
  73. cfb_pitch = fb->pitches[0];
  74. /* FBC_CTL wants 64B units */
  75. cfb_pitch = (cfb_pitch / 64) - 1;
  76. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  77. /* Clear old tags */
  78. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  79. I915_WRITE(FBC_TAG + (i * 4), 0);
  80. /* Set it up... */
  81. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  82. fbc_ctl2 |= plane;
  83. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  84. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  85. /* enable it... */
  86. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  87. if (IS_I945GM(dev))
  88. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  89. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  90. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  91. fbc_ctl |= obj->fence_reg;
  92. I915_WRITE(FBC_CONTROL, fbc_ctl);
  93. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
  94. cfb_pitch, crtc->y, intel_crtc->plane);
  95. }
  96. static bool i8xx_fbc_enabled(struct drm_device *dev)
  97. {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  100. }
  101. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  102. {
  103. struct drm_device *dev = crtc->dev;
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct drm_framebuffer *fb = crtc->fb;
  106. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  107. struct drm_i915_gem_object *obj = intel_fb->obj;
  108. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  109. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  110. unsigned long stall_watermark = 200;
  111. u32 dpfc_ctl;
  112. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  113. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  114. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  115. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  116. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  117. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  118. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  119. /* enable it... */
  120. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  121. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  122. }
  123. static void g4x_disable_fbc(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 dpfc_ctl;
  127. /* Disable compression */
  128. dpfc_ctl = I915_READ(DPFC_CONTROL);
  129. if (dpfc_ctl & DPFC_CTL_EN) {
  130. dpfc_ctl &= ~DPFC_CTL_EN;
  131. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  132. DRM_DEBUG_KMS("disabled FBC\n");
  133. }
  134. }
  135. static bool g4x_fbc_enabled(struct drm_device *dev)
  136. {
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  139. }
  140. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  141. {
  142. struct drm_i915_private *dev_priv = dev->dev_private;
  143. u32 blt_ecoskpd;
  144. /* Make sure blitter notifies FBC of writes */
  145. gen6_gt_force_wake_get(dev_priv);
  146. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  147. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  148. GEN6_BLITTER_LOCK_SHIFT;
  149. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  150. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  151. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  152. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  153. GEN6_BLITTER_LOCK_SHIFT);
  154. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  155. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  156. gen6_gt_force_wake_put(dev_priv);
  157. }
  158. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  159. {
  160. struct drm_device *dev = crtc->dev;
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. struct drm_framebuffer *fb = crtc->fb;
  163. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  164. struct drm_i915_gem_object *obj = intel_fb->obj;
  165. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  166. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  167. unsigned long stall_watermark = 200;
  168. u32 dpfc_ctl;
  169. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  170. dpfc_ctl &= DPFC_RESERVED;
  171. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  172. /* Set persistent mode for front-buffer rendering, ala X. */
  173. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  174. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  175. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  176. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  177. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  178. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  179. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  180. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  181. /* enable it... */
  182. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  183. if (IS_GEN6(dev)) {
  184. I915_WRITE(SNB_DPFC_CTL_SA,
  185. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  186. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  187. sandybridge_blit_fbc_update(dev);
  188. }
  189. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  190. }
  191. static void ironlake_disable_fbc(struct drm_device *dev)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. u32 dpfc_ctl;
  195. /* Disable compression */
  196. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  197. if (dpfc_ctl & DPFC_CTL_EN) {
  198. dpfc_ctl &= ~DPFC_CTL_EN;
  199. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  200. DRM_DEBUG_KMS("disabled FBC\n");
  201. }
  202. }
  203. static bool ironlake_fbc_enabled(struct drm_device *dev)
  204. {
  205. struct drm_i915_private *dev_priv = dev->dev_private;
  206. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  207. }
  208. bool intel_fbc_enabled(struct drm_device *dev)
  209. {
  210. struct drm_i915_private *dev_priv = dev->dev_private;
  211. if (!dev_priv->display.fbc_enabled)
  212. return false;
  213. return dev_priv->display.fbc_enabled(dev);
  214. }
  215. static void intel_fbc_work_fn(struct work_struct *__work)
  216. {
  217. struct intel_fbc_work *work =
  218. container_of(to_delayed_work(__work),
  219. struct intel_fbc_work, work);
  220. struct drm_device *dev = work->crtc->dev;
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. mutex_lock(&dev->struct_mutex);
  223. if (work == dev_priv->fbc_work) {
  224. /* Double check that we haven't switched fb without cancelling
  225. * the prior work.
  226. */
  227. if (work->crtc->fb == work->fb) {
  228. dev_priv->display.enable_fbc(work->crtc,
  229. work->interval);
  230. dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
  231. dev_priv->cfb_fb = work->crtc->fb->base.id;
  232. dev_priv->cfb_y = work->crtc->y;
  233. }
  234. dev_priv->fbc_work = NULL;
  235. }
  236. mutex_unlock(&dev->struct_mutex);
  237. kfree(work);
  238. }
  239. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  240. {
  241. if (dev_priv->fbc_work == NULL)
  242. return;
  243. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  244. /* Synchronisation is provided by struct_mutex and checking of
  245. * dev_priv->fbc_work, so we can perform the cancellation
  246. * entirely asynchronously.
  247. */
  248. if (cancel_delayed_work(&dev_priv->fbc_work->work))
  249. /* tasklet was killed before being run, clean up */
  250. kfree(dev_priv->fbc_work);
  251. /* Mark the work as no longer wanted so that if it does
  252. * wake-up (because the work was already running and waiting
  253. * for our mutex), it will discover that is no longer
  254. * necessary to run.
  255. */
  256. dev_priv->fbc_work = NULL;
  257. }
  258. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  259. {
  260. struct intel_fbc_work *work;
  261. struct drm_device *dev = crtc->dev;
  262. struct drm_i915_private *dev_priv = dev->dev_private;
  263. if (!dev_priv->display.enable_fbc)
  264. return;
  265. intel_cancel_fbc_work(dev_priv);
  266. work = kzalloc(sizeof *work, GFP_KERNEL);
  267. if (work == NULL) {
  268. dev_priv->display.enable_fbc(crtc, interval);
  269. return;
  270. }
  271. work->crtc = crtc;
  272. work->fb = crtc->fb;
  273. work->interval = interval;
  274. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  275. dev_priv->fbc_work = work;
  276. DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
  277. /* Delay the actual enabling to let pageflipping cease and the
  278. * display to settle before starting the compression. Note that
  279. * this delay also serves a second purpose: it allows for a
  280. * vblank to pass after disabling the FBC before we attempt
  281. * to modify the control registers.
  282. *
  283. * A more complicated solution would involve tracking vblanks
  284. * following the termination of the page-flipping sequence
  285. * and indeed performing the enable as a co-routine and not
  286. * waiting synchronously upon the vblank.
  287. */
  288. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  289. }
  290. void intel_disable_fbc(struct drm_device *dev)
  291. {
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. intel_cancel_fbc_work(dev_priv);
  294. if (!dev_priv->display.disable_fbc)
  295. return;
  296. dev_priv->display.disable_fbc(dev);
  297. dev_priv->cfb_plane = -1;
  298. }
  299. /**
  300. * intel_update_fbc - enable/disable FBC as needed
  301. * @dev: the drm_device
  302. *
  303. * Set up the framebuffer compression hardware at mode set time. We
  304. * enable it if possible:
  305. * - plane A only (on pre-965)
  306. * - no pixel mulitply/line duplication
  307. * - no alpha buffer discard
  308. * - no dual wide
  309. * - framebuffer <= 2048 in width, 1536 in height
  310. *
  311. * We can't assume that any compression will take place (worst case),
  312. * so the compressed buffer has to be the same size as the uncompressed
  313. * one. It also must reside (along with the line length buffer) in
  314. * stolen memory.
  315. *
  316. * We need to enable/disable FBC on a global basis.
  317. */
  318. void intel_update_fbc(struct drm_device *dev)
  319. {
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. struct drm_crtc *crtc = NULL, *tmp_crtc;
  322. struct intel_crtc *intel_crtc;
  323. struct drm_framebuffer *fb;
  324. struct intel_framebuffer *intel_fb;
  325. struct drm_i915_gem_object *obj;
  326. int enable_fbc;
  327. if (!i915_powersave)
  328. return;
  329. if (!I915_HAS_FBC(dev))
  330. return;
  331. /*
  332. * If FBC is already on, we just have to verify that we can
  333. * keep it that way...
  334. * Need to disable if:
  335. * - more than one pipe is active
  336. * - changing FBC params (stride, fence, mode)
  337. * - new fb is too large to fit in compressed buffer
  338. * - going to an unsupported config (interlace, pixel multiply, etc.)
  339. */
  340. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  341. if (tmp_crtc->enabled &&
  342. !to_intel_crtc(tmp_crtc)->primary_disabled &&
  343. tmp_crtc->fb) {
  344. if (crtc) {
  345. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  346. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  347. goto out_disable;
  348. }
  349. crtc = tmp_crtc;
  350. }
  351. }
  352. if (!crtc || crtc->fb == NULL) {
  353. DRM_DEBUG_KMS("no output, disabling\n");
  354. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  355. goto out_disable;
  356. }
  357. intel_crtc = to_intel_crtc(crtc);
  358. fb = crtc->fb;
  359. intel_fb = to_intel_framebuffer(fb);
  360. obj = intel_fb->obj;
  361. enable_fbc = i915_enable_fbc;
  362. if (enable_fbc < 0) {
  363. DRM_DEBUG_KMS("fbc set to per-chip default\n");
  364. enable_fbc = 1;
  365. if (INTEL_INFO(dev)->gen <= 6)
  366. enable_fbc = 0;
  367. }
  368. if (!enable_fbc) {
  369. DRM_DEBUG_KMS("fbc disabled per module param\n");
  370. dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
  371. goto out_disable;
  372. }
  373. if (intel_fb->obj->base.size > dev_priv->cfb_size) {
  374. DRM_DEBUG_KMS("framebuffer too large, disabling "
  375. "compression\n");
  376. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  377. goto out_disable;
  378. }
  379. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  380. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  381. DRM_DEBUG_KMS("mode incompatible with compression, "
  382. "disabling\n");
  383. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  384. goto out_disable;
  385. }
  386. if ((crtc->mode.hdisplay > 2048) ||
  387. (crtc->mode.vdisplay > 1536)) {
  388. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  389. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  390. goto out_disable;
  391. }
  392. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  393. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  394. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  395. goto out_disable;
  396. }
  397. /* The use of a CPU fence is mandatory in order to detect writes
  398. * by the CPU to the scanout and trigger updates to the FBC.
  399. */
  400. if (obj->tiling_mode != I915_TILING_X ||
  401. obj->fence_reg == I915_FENCE_REG_NONE) {
  402. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  403. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  404. goto out_disable;
  405. }
  406. /* If the kernel debugger is active, always disable compression */
  407. if (in_dbg_master())
  408. goto out_disable;
  409. /* If the scanout has not changed, don't modify the FBC settings.
  410. * Note that we make the fundamental assumption that the fb->obj
  411. * cannot be unpinned (and have its GTT offset and fence revoked)
  412. * without first being decoupled from the scanout and FBC disabled.
  413. */
  414. if (dev_priv->cfb_plane == intel_crtc->plane &&
  415. dev_priv->cfb_fb == fb->base.id &&
  416. dev_priv->cfb_y == crtc->y)
  417. return;
  418. if (intel_fbc_enabled(dev)) {
  419. /* We update FBC along two paths, after changing fb/crtc
  420. * configuration (modeswitching) and after page-flipping
  421. * finishes. For the latter, we know that not only did
  422. * we disable the FBC at the start of the page-flip
  423. * sequence, but also more than one vblank has passed.
  424. *
  425. * For the former case of modeswitching, it is possible
  426. * to switch between two FBC valid configurations
  427. * instantaneously so we do need to disable the FBC
  428. * before we can modify its control registers. We also
  429. * have to wait for the next vblank for that to take
  430. * effect. However, since we delay enabling FBC we can
  431. * assume that a vblank has passed since disabling and
  432. * that we can safely alter the registers in the deferred
  433. * callback.
  434. *
  435. * In the scenario that we go from a valid to invalid
  436. * and then back to valid FBC configuration we have
  437. * no strict enforcement that a vblank occurred since
  438. * disabling the FBC. However, along all current pipe
  439. * disabling paths we do need to wait for a vblank at
  440. * some point. And we wait before enabling FBC anyway.
  441. */
  442. DRM_DEBUG_KMS("disabling active FBC for update\n");
  443. intel_disable_fbc(dev);
  444. }
  445. intel_enable_fbc(crtc, 500);
  446. return;
  447. out_disable:
  448. /* Multiple disables should be harmless */
  449. if (intel_fbc_enabled(dev)) {
  450. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  451. intel_disable_fbc(dev);
  452. }
  453. }
  454. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  455. {
  456. drm_i915_private_t *dev_priv = dev->dev_private;
  457. u32 tmp;
  458. tmp = I915_READ(CLKCFG);
  459. switch (tmp & CLKCFG_FSB_MASK) {
  460. case CLKCFG_FSB_533:
  461. dev_priv->fsb_freq = 533; /* 133*4 */
  462. break;
  463. case CLKCFG_FSB_800:
  464. dev_priv->fsb_freq = 800; /* 200*4 */
  465. break;
  466. case CLKCFG_FSB_667:
  467. dev_priv->fsb_freq = 667; /* 167*4 */
  468. break;
  469. case CLKCFG_FSB_400:
  470. dev_priv->fsb_freq = 400; /* 100*4 */
  471. break;
  472. }
  473. switch (tmp & CLKCFG_MEM_MASK) {
  474. case CLKCFG_MEM_533:
  475. dev_priv->mem_freq = 533;
  476. break;
  477. case CLKCFG_MEM_667:
  478. dev_priv->mem_freq = 667;
  479. break;
  480. case CLKCFG_MEM_800:
  481. dev_priv->mem_freq = 800;
  482. break;
  483. }
  484. /* detect pineview DDR3 setting */
  485. tmp = I915_READ(CSHRDDR3CTL);
  486. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  487. }
  488. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  489. {
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. u16 ddrpll, csipll;
  492. ddrpll = I915_READ16(DDRMPLL1);
  493. csipll = I915_READ16(CSIPLL0);
  494. switch (ddrpll & 0xff) {
  495. case 0xc:
  496. dev_priv->mem_freq = 800;
  497. break;
  498. case 0x10:
  499. dev_priv->mem_freq = 1066;
  500. break;
  501. case 0x14:
  502. dev_priv->mem_freq = 1333;
  503. break;
  504. case 0x18:
  505. dev_priv->mem_freq = 1600;
  506. break;
  507. default:
  508. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  509. ddrpll & 0xff);
  510. dev_priv->mem_freq = 0;
  511. break;
  512. }
  513. dev_priv->ips.r_t = dev_priv->mem_freq;
  514. switch (csipll & 0x3ff) {
  515. case 0x00c:
  516. dev_priv->fsb_freq = 3200;
  517. break;
  518. case 0x00e:
  519. dev_priv->fsb_freq = 3733;
  520. break;
  521. case 0x010:
  522. dev_priv->fsb_freq = 4266;
  523. break;
  524. case 0x012:
  525. dev_priv->fsb_freq = 4800;
  526. break;
  527. case 0x014:
  528. dev_priv->fsb_freq = 5333;
  529. break;
  530. case 0x016:
  531. dev_priv->fsb_freq = 5866;
  532. break;
  533. case 0x018:
  534. dev_priv->fsb_freq = 6400;
  535. break;
  536. default:
  537. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  538. csipll & 0x3ff);
  539. dev_priv->fsb_freq = 0;
  540. break;
  541. }
  542. if (dev_priv->fsb_freq == 3200) {
  543. dev_priv->ips.c_m = 0;
  544. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  545. dev_priv->ips.c_m = 1;
  546. } else {
  547. dev_priv->ips.c_m = 2;
  548. }
  549. }
  550. static const struct cxsr_latency cxsr_latency_table[] = {
  551. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  552. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  553. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  554. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  555. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  556. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  557. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  558. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  559. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  560. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  561. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  562. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  563. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  564. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  565. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  566. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  567. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  568. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  569. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  570. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  571. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  572. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  573. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  574. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  575. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  576. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  577. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  578. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  579. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  580. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  581. };
  582. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  583. int is_ddr3,
  584. int fsb,
  585. int mem)
  586. {
  587. const struct cxsr_latency *latency;
  588. int i;
  589. if (fsb == 0 || mem == 0)
  590. return NULL;
  591. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  592. latency = &cxsr_latency_table[i];
  593. if (is_desktop == latency->is_desktop &&
  594. is_ddr3 == latency->is_ddr3 &&
  595. fsb == latency->fsb_freq && mem == latency->mem_freq)
  596. return latency;
  597. }
  598. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  599. return NULL;
  600. }
  601. static void pineview_disable_cxsr(struct drm_device *dev)
  602. {
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. /* deactivate cxsr */
  605. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  606. }
  607. /*
  608. * Latency for FIFO fetches is dependent on several factors:
  609. * - memory configuration (speed, channels)
  610. * - chipset
  611. * - current MCH state
  612. * It can be fairly high in some situations, so here we assume a fairly
  613. * pessimal value. It's a tradeoff between extra memory fetches (if we
  614. * set this value too high, the FIFO will fetch frequently to stay full)
  615. * and power consumption (set it too low to save power and we might see
  616. * FIFO underruns and display "flicker").
  617. *
  618. * A value of 5us seems to be a good balance; safe for very low end
  619. * platforms but not overly aggressive on lower latency configs.
  620. */
  621. static const int latency_ns = 5000;
  622. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  623. {
  624. struct drm_i915_private *dev_priv = dev->dev_private;
  625. uint32_t dsparb = I915_READ(DSPARB);
  626. int size;
  627. size = dsparb & 0x7f;
  628. if (plane)
  629. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  630. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  631. plane ? "B" : "A", size);
  632. return size;
  633. }
  634. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. uint32_t dsparb = I915_READ(DSPARB);
  638. int size;
  639. size = dsparb & 0x1ff;
  640. if (plane)
  641. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  642. size >>= 1; /* Convert to cachelines */
  643. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  644. plane ? "B" : "A", size);
  645. return size;
  646. }
  647. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  648. {
  649. struct drm_i915_private *dev_priv = dev->dev_private;
  650. uint32_t dsparb = I915_READ(DSPARB);
  651. int size;
  652. size = dsparb & 0x7f;
  653. size >>= 2; /* Convert to cachelines */
  654. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  655. plane ? "B" : "A",
  656. size);
  657. return size;
  658. }
  659. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  660. {
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. uint32_t dsparb = I915_READ(DSPARB);
  663. int size;
  664. size = dsparb & 0x7f;
  665. size >>= 1; /* Convert to cachelines */
  666. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  667. plane ? "B" : "A", size);
  668. return size;
  669. }
  670. /* Pineview has different values for various configs */
  671. static const struct intel_watermark_params pineview_display_wm = {
  672. PINEVIEW_DISPLAY_FIFO,
  673. PINEVIEW_MAX_WM,
  674. PINEVIEW_DFT_WM,
  675. PINEVIEW_GUARD_WM,
  676. PINEVIEW_FIFO_LINE_SIZE
  677. };
  678. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  679. PINEVIEW_DISPLAY_FIFO,
  680. PINEVIEW_MAX_WM,
  681. PINEVIEW_DFT_HPLLOFF_WM,
  682. PINEVIEW_GUARD_WM,
  683. PINEVIEW_FIFO_LINE_SIZE
  684. };
  685. static const struct intel_watermark_params pineview_cursor_wm = {
  686. PINEVIEW_CURSOR_FIFO,
  687. PINEVIEW_CURSOR_MAX_WM,
  688. PINEVIEW_CURSOR_DFT_WM,
  689. PINEVIEW_CURSOR_GUARD_WM,
  690. PINEVIEW_FIFO_LINE_SIZE,
  691. };
  692. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  693. PINEVIEW_CURSOR_FIFO,
  694. PINEVIEW_CURSOR_MAX_WM,
  695. PINEVIEW_CURSOR_DFT_WM,
  696. PINEVIEW_CURSOR_GUARD_WM,
  697. PINEVIEW_FIFO_LINE_SIZE
  698. };
  699. static const struct intel_watermark_params g4x_wm_info = {
  700. G4X_FIFO_SIZE,
  701. G4X_MAX_WM,
  702. G4X_MAX_WM,
  703. 2,
  704. G4X_FIFO_LINE_SIZE,
  705. };
  706. static const struct intel_watermark_params g4x_cursor_wm_info = {
  707. I965_CURSOR_FIFO,
  708. I965_CURSOR_MAX_WM,
  709. I965_CURSOR_DFT_WM,
  710. 2,
  711. G4X_FIFO_LINE_SIZE,
  712. };
  713. static const struct intel_watermark_params valleyview_wm_info = {
  714. VALLEYVIEW_FIFO_SIZE,
  715. VALLEYVIEW_MAX_WM,
  716. VALLEYVIEW_MAX_WM,
  717. 2,
  718. G4X_FIFO_LINE_SIZE,
  719. };
  720. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  721. I965_CURSOR_FIFO,
  722. VALLEYVIEW_CURSOR_MAX_WM,
  723. I965_CURSOR_DFT_WM,
  724. 2,
  725. G4X_FIFO_LINE_SIZE,
  726. };
  727. static const struct intel_watermark_params i965_cursor_wm_info = {
  728. I965_CURSOR_FIFO,
  729. I965_CURSOR_MAX_WM,
  730. I965_CURSOR_DFT_WM,
  731. 2,
  732. I915_FIFO_LINE_SIZE,
  733. };
  734. static const struct intel_watermark_params i945_wm_info = {
  735. I945_FIFO_SIZE,
  736. I915_MAX_WM,
  737. 1,
  738. 2,
  739. I915_FIFO_LINE_SIZE
  740. };
  741. static const struct intel_watermark_params i915_wm_info = {
  742. I915_FIFO_SIZE,
  743. I915_MAX_WM,
  744. 1,
  745. 2,
  746. I915_FIFO_LINE_SIZE
  747. };
  748. static const struct intel_watermark_params i855_wm_info = {
  749. I855GM_FIFO_SIZE,
  750. I915_MAX_WM,
  751. 1,
  752. 2,
  753. I830_FIFO_LINE_SIZE
  754. };
  755. static const struct intel_watermark_params i830_wm_info = {
  756. I830_FIFO_SIZE,
  757. I915_MAX_WM,
  758. 1,
  759. 2,
  760. I830_FIFO_LINE_SIZE
  761. };
  762. static const struct intel_watermark_params ironlake_display_wm_info = {
  763. ILK_DISPLAY_FIFO,
  764. ILK_DISPLAY_MAXWM,
  765. ILK_DISPLAY_DFTWM,
  766. 2,
  767. ILK_FIFO_LINE_SIZE
  768. };
  769. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  770. ILK_CURSOR_FIFO,
  771. ILK_CURSOR_MAXWM,
  772. ILK_CURSOR_DFTWM,
  773. 2,
  774. ILK_FIFO_LINE_SIZE
  775. };
  776. static const struct intel_watermark_params ironlake_display_srwm_info = {
  777. ILK_DISPLAY_SR_FIFO,
  778. ILK_DISPLAY_MAX_SRWM,
  779. ILK_DISPLAY_DFT_SRWM,
  780. 2,
  781. ILK_FIFO_LINE_SIZE
  782. };
  783. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  784. ILK_CURSOR_SR_FIFO,
  785. ILK_CURSOR_MAX_SRWM,
  786. ILK_CURSOR_DFT_SRWM,
  787. 2,
  788. ILK_FIFO_LINE_SIZE
  789. };
  790. static const struct intel_watermark_params sandybridge_display_wm_info = {
  791. SNB_DISPLAY_FIFO,
  792. SNB_DISPLAY_MAXWM,
  793. SNB_DISPLAY_DFTWM,
  794. 2,
  795. SNB_FIFO_LINE_SIZE
  796. };
  797. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  798. SNB_CURSOR_FIFO,
  799. SNB_CURSOR_MAXWM,
  800. SNB_CURSOR_DFTWM,
  801. 2,
  802. SNB_FIFO_LINE_SIZE
  803. };
  804. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  805. SNB_DISPLAY_SR_FIFO,
  806. SNB_DISPLAY_MAX_SRWM,
  807. SNB_DISPLAY_DFT_SRWM,
  808. 2,
  809. SNB_FIFO_LINE_SIZE
  810. };
  811. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  812. SNB_CURSOR_SR_FIFO,
  813. SNB_CURSOR_MAX_SRWM,
  814. SNB_CURSOR_DFT_SRWM,
  815. 2,
  816. SNB_FIFO_LINE_SIZE
  817. };
  818. /**
  819. * intel_calculate_wm - calculate watermark level
  820. * @clock_in_khz: pixel clock
  821. * @wm: chip FIFO params
  822. * @pixel_size: display pixel size
  823. * @latency_ns: memory latency for the platform
  824. *
  825. * Calculate the watermark level (the level at which the display plane will
  826. * start fetching from memory again). Each chip has a different display
  827. * FIFO size and allocation, so the caller needs to figure that out and pass
  828. * in the correct intel_watermark_params structure.
  829. *
  830. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  831. * on the pixel size. When it reaches the watermark level, it'll start
  832. * fetching FIFO line sized based chunks from memory until the FIFO fills
  833. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  834. * will occur, and a display engine hang could result.
  835. */
  836. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  837. const struct intel_watermark_params *wm,
  838. int fifo_size,
  839. int pixel_size,
  840. unsigned long latency_ns)
  841. {
  842. long entries_required, wm_size;
  843. /*
  844. * Note: we need to make sure we don't overflow for various clock &
  845. * latency values.
  846. * clocks go from a few thousand to several hundred thousand.
  847. * latency is usually a few thousand
  848. */
  849. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  850. 1000;
  851. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  852. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  853. wm_size = fifo_size - (entries_required + wm->guard_size);
  854. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  855. /* Don't promote wm_size to unsigned... */
  856. if (wm_size > (long)wm->max_wm)
  857. wm_size = wm->max_wm;
  858. if (wm_size <= 0)
  859. wm_size = wm->default_wm;
  860. return wm_size;
  861. }
  862. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  863. {
  864. struct drm_crtc *crtc, *enabled = NULL;
  865. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  866. if (crtc->enabled && crtc->fb) {
  867. if (enabled)
  868. return NULL;
  869. enabled = crtc;
  870. }
  871. }
  872. return enabled;
  873. }
  874. static void pineview_update_wm(struct drm_device *dev)
  875. {
  876. struct drm_i915_private *dev_priv = dev->dev_private;
  877. struct drm_crtc *crtc;
  878. const struct cxsr_latency *latency;
  879. u32 reg;
  880. unsigned long wm;
  881. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  882. dev_priv->fsb_freq, dev_priv->mem_freq);
  883. if (!latency) {
  884. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  885. pineview_disable_cxsr(dev);
  886. return;
  887. }
  888. crtc = single_enabled_crtc(dev);
  889. if (crtc) {
  890. int clock = crtc->mode.clock;
  891. int pixel_size = crtc->fb->bits_per_pixel / 8;
  892. /* Display SR */
  893. wm = intel_calculate_wm(clock, &pineview_display_wm,
  894. pineview_display_wm.fifo_size,
  895. pixel_size, latency->display_sr);
  896. reg = I915_READ(DSPFW1);
  897. reg &= ~DSPFW_SR_MASK;
  898. reg |= wm << DSPFW_SR_SHIFT;
  899. I915_WRITE(DSPFW1, reg);
  900. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  901. /* cursor SR */
  902. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  903. pineview_display_wm.fifo_size,
  904. pixel_size, latency->cursor_sr);
  905. reg = I915_READ(DSPFW3);
  906. reg &= ~DSPFW_CURSOR_SR_MASK;
  907. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  908. I915_WRITE(DSPFW3, reg);
  909. /* Display HPLL off SR */
  910. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  911. pineview_display_hplloff_wm.fifo_size,
  912. pixel_size, latency->display_hpll_disable);
  913. reg = I915_READ(DSPFW3);
  914. reg &= ~DSPFW_HPLL_SR_MASK;
  915. reg |= wm & DSPFW_HPLL_SR_MASK;
  916. I915_WRITE(DSPFW3, reg);
  917. /* cursor HPLL off SR */
  918. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  919. pineview_display_hplloff_wm.fifo_size,
  920. pixel_size, latency->cursor_hpll_disable);
  921. reg = I915_READ(DSPFW3);
  922. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  923. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  924. I915_WRITE(DSPFW3, reg);
  925. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  926. /* activate cxsr */
  927. I915_WRITE(DSPFW3,
  928. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  929. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  930. } else {
  931. pineview_disable_cxsr(dev);
  932. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  933. }
  934. }
  935. static bool g4x_compute_wm0(struct drm_device *dev,
  936. int plane,
  937. const struct intel_watermark_params *display,
  938. int display_latency_ns,
  939. const struct intel_watermark_params *cursor,
  940. int cursor_latency_ns,
  941. int *plane_wm,
  942. int *cursor_wm)
  943. {
  944. struct drm_crtc *crtc;
  945. int htotal, hdisplay, clock, pixel_size;
  946. int line_time_us, line_count;
  947. int entries, tlb_miss;
  948. crtc = intel_get_crtc_for_plane(dev, plane);
  949. if (crtc->fb == NULL || !crtc->enabled) {
  950. *cursor_wm = cursor->guard_size;
  951. *plane_wm = display->guard_size;
  952. return false;
  953. }
  954. htotal = crtc->mode.htotal;
  955. hdisplay = crtc->mode.hdisplay;
  956. clock = crtc->mode.clock;
  957. pixel_size = crtc->fb->bits_per_pixel / 8;
  958. /* Use the small buffer method to calculate plane watermark */
  959. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  960. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  961. if (tlb_miss > 0)
  962. entries += tlb_miss;
  963. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  964. *plane_wm = entries + display->guard_size;
  965. if (*plane_wm > (int)display->max_wm)
  966. *plane_wm = display->max_wm;
  967. /* Use the large buffer method to calculate cursor watermark */
  968. line_time_us = ((htotal * 1000) / clock);
  969. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  970. entries = line_count * 64 * pixel_size;
  971. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  972. if (tlb_miss > 0)
  973. entries += tlb_miss;
  974. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  975. *cursor_wm = entries + cursor->guard_size;
  976. if (*cursor_wm > (int)cursor->max_wm)
  977. *cursor_wm = (int)cursor->max_wm;
  978. return true;
  979. }
  980. /*
  981. * Check the wm result.
  982. *
  983. * If any calculated watermark values is larger than the maximum value that
  984. * can be programmed into the associated watermark register, that watermark
  985. * must be disabled.
  986. */
  987. static bool g4x_check_srwm(struct drm_device *dev,
  988. int display_wm, int cursor_wm,
  989. const struct intel_watermark_params *display,
  990. const struct intel_watermark_params *cursor)
  991. {
  992. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  993. display_wm, cursor_wm);
  994. if (display_wm > display->max_wm) {
  995. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  996. display_wm, display->max_wm);
  997. return false;
  998. }
  999. if (cursor_wm > cursor->max_wm) {
  1000. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1001. cursor_wm, cursor->max_wm);
  1002. return false;
  1003. }
  1004. if (!(display_wm || cursor_wm)) {
  1005. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1006. return false;
  1007. }
  1008. return true;
  1009. }
  1010. static bool g4x_compute_srwm(struct drm_device *dev,
  1011. int plane,
  1012. int latency_ns,
  1013. const struct intel_watermark_params *display,
  1014. const struct intel_watermark_params *cursor,
  1015. int *display_wm, int *cursor_wm)
  1016. {
  1017. struct drm_crtc *crtc;
  1018. int hdisplay, htotal, pixel_size, clock;
  1019. unsigned long line_time_us;
  1020. int line_count, line_size;
  1021. int small, large;
  1022. int entries;
  1023. if (!latency_ns) {
  1024. *display_wm = *cursor_wm = 0;
  1025. return false;
  1026. }
  1027. crtc = intel_get_crtc_for_plane(dev, plane);
  1028. hdisplay = crtc->mode.hdisplay;
  1029. htotal = crtc->mode.htotal;
  1030. clock = crtc->mode.clock;
  1031. pixel_size = crtc->fb->bits_per_pixel / 8;
  1032. line_time_us = (htotal * 1000) / clock;
  1033. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1034. line_size = hdisplay * pixel_size;
  1035. /* Use the minimum of the small and large buffer method for primary */
  1036. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1037. large = line_count * line_size;
  1038. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1039. *display_wm = entries + display->guard_size;
  1040. /* calculate the self-refresh watermark for display cursor */
  1041. entries = line_count * pixel_size * 64;
  1042. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1043. *cursor_wm = entries + cursor->guard_size;
  1044. return g4x_check_srwm(dev,
  1045. *display_wm, *cursor_wm,
  1046. display, cursor);
  1047. }
  1048. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1049. int plane,
  1050. int *plane_prec_mult,
  1051. int *plane_dl,
  1052. int *cursor_prec_mult,
  1053. int *cursor_dl)
  1054. {
  1055. struct drm_crtc *crtc;
  1056. int clock, pixel_size;
  1057. int entries;
  1058. crtc = intel_get_crtc_for_plane(dev, plane);
  1059. if (crtc->fb == NULL || !crtc->enabled)
  1060. return false;
  1061. clock = crtc->mode.clock; /* VESA DOT Clock */
  1062. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1063. entries = (clock / 1000) * pixel_size;
  1064. *plane_prec_mult = (entries > 256) ?
  1065. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1066. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1067. pixel_size);
  1068. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1069. *cursor_prec_mult = (entries > 256) ?
  1070. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1071. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1072. return true;
  1073. }
  1074. /*
  1075. * Update drain latency registers of memory arbiter
  1076. *
  1077. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1078. * to be programmed. Each plane has a drain latency multiplier and a drain
  1079. * latency value.
  1080. */
  1081. static void vlv_update_drain_latency(struct drm_device *dev)
  1082. {
  1083. struct drm_i915_private *dev_priv = dev->dev_private;
  1084. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1085. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1086. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1087. either 16 or 32 */
  1088. /* For plane A, Cursor A */
  1089. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1090. &cursor_prec_mult, &cursora_dl)) {
  1091. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1092. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1093. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1094. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1095. I915_WRITE(VLV_DDL1, cursora_prec |
  1096. (cursora_dl << DDL_CURSORA_SHIFT) |
  1097. planea_prec | planea_dl);
  1098. }
  1099. /* For plane B, Cursor B */
  1100. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1101. &cursor_prec_mult, &cursorb_dl)) {
  1102. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1103. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1104. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1105. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1106. I915_WRITE(VLV_DDL2, cursorb_prec |
  1107. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1108. planeb_prec | planeb_dl);
  1109. }
  1110. }
  1111. #define single_plane_enabled(mask) is_power_of_2(mask)
  1112. static void valleyview_update_wm(struct drm_device *dev)
  1113. {
  1114. static const int sr_latency_ns = 12000;
  1115. struct drm_i915_private *dev_priv = dev->dev_private;
  1116. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1117. int plane_sr, cursor_sr;
  1118. unsigned int enabled = 0;
  1119. vlv_update_drain_latency(dev);
  1120. if (g4x_compute_wm0(dev, 0,
  1121. &valleyview_wm_info, latency_ns,
  1122. &valleyview_cursor_wm_info, latency_ns,
  1123. &planea_wm, &cursora_wm))
  1124. enabled |= 1;
  1125. if (g4x_compute_wm0(dev, 1,
  1126. &valleyview_wm_info, latency_ns,
  1127. &valleyview_cursor_wm_info, latency_ns,
  1128. &planeb_wm, &cursorb_wm))
  1129. enabled |= 2;
  1130. plane_sr = cursor_sr = 0;
  1131. if (single_plane_enabled(enabled) &&
  1132. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1133. sr_latency_ns,
  1134. &valleyview_wm_info,
  1135. &valleyview_cursor_wm_info,
  1136. &plane_sr, &cursor_sr))
  1137. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1138. else
  1139. I915_WRITE(FW_BLC_SELF_VLV,
  1140. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1141. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1142. planea_wm, cursora_wm,
  1143. planeb_wm, cursorb_wm,
  1144. plane_sr, cursor_sr);
  1145. I915_WRITE(DSPFW1,
  1146. (plane_sr << DSPFW_SR_SHIFT) |
  1147. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1148. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1149. planea_wm);
  1150. I915_WRITE(DSPFW2,
  1151. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  1152. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1153. I915_WRITE(DSPFW3,
  1154. (I915_READ(DSPFW3) | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)));
  1155. }
  1156. static void g4x_update_wm(struct drm_device *dev)
  1157. {
  1158. static const int sr_latency_ns = 12000;
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1161. int plane_sr, cursor_sr;
  1162. unsigned int enabled = 0;
  1163. if (g4x_compute_wm0(dev, 0,
  1164. &g4x_wm_info, latency_ns,
  1165. &g4x_cursor_wm_info, latency_ns,
  1166. &planea_wm, &cursora_wm))
  1167. enabled |= 1;
  1168. if (g4x_compute_wm0(dev, 1,
  1169. &g4x_wm_info, latency_ns,
  1170. &g4x_cursor_wm_info, latency_ns,
  1171. &planeb_wm, &cursorb_wm))
  1172. enabled |= 2;
  1173. plane_sr = cursor_sr = 0;
  1174. if (single_plane_enabled(enabled) &&
  1175. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1176. sr_latency_ns,
  1177. &g4x_wm_info,
  1178. &g4x_cursor_wm_info,
  1179. &plane_sr, &cursor_sr))
  1180. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1181. else
  1182. I915_WRITE(FW_BLC_SELF,
  1183. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1184. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1185. planea_wm, cursora_wm,
  1186. planeb_wm, cursorb_wm,
  1187. plane_sr, cursor_sr);
  1188. I915_WRITE(DSPFW1,
  1189. (plane_sr << DSPFW_SR_SHIFT) |
  1190. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1191. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1192. planea_wm);
  1193. I915_WRITE(DSPFW2,
  1194. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  1195. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1196. /* HPLL off in SR has some issues on G4x... disable it */
  1197. I915_WRITE(DSPFW3,
  1198. (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  1199. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1200. }
  1201. static void i965_update_wm(struct drm_device *dev)
  1202. {
  1203. struct drm_i915_private *dev_priv = dev->dev_private;
  1204. struct drm_crtc *crtc;
  1205. int srwm = 1;
  1206. int cursor_sr = 16;
  1207. /* Calc sr entries for one plane configs */
  1208. crtc = single_enabled_crtc(dev);
  1209. if (crtc) {
  1210. /* self-refresh has much higher latency */
  1211. static const int sr_latency_ns = 12000;
  1212. int clock = crtc->mode.clock;
  1213. int htotal = crtc->mode.htotal;
  1214. int hdisplay = crtc->mode.hdisplay;
  1215. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1216. unsigned long line_time_us;
  1217. int entries;
  1218. line_time_us = ((htotal * 1000) / clock);
  1219. /* Use ns/us then divide to preserve precision */
  1220. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1221. pixel_size * hdisplay;
  1222. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1223. srwm = I965_FIFO_SIZE - entries;
  1224. if (srwm < 0)
  1225. srwm = 1;
  1226. srwm &= 0x1ff;
  1227. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1228. entries, srwm);
  1229. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1230. pixel_size * 64;
  1231. entries = DIV_ROUND_UP(entries,
  1232. i965_cursor_wm_info.cacheline_size);
  1233. cursor_sr = i965_cursor_wm_info.fifo_size -
  1234. (entries + i965_cursor_wm_info.guard_size);
  1235. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1236. cursor_sr = i965_cursor_wm_info.max_wm;
  1237. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1238. "cursor %d\n", srwm, cursor_sr);
  1239. if (IS_CRESTLINE(dev))
  1240. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1241. } else {
  1242. /* Turn off self refresh if both pipes are enabled */
  1243. if (IS_CRESTLINE(dev))
  1244. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1245. & ~FW_BLC_SELF_EN);
  1246. }
  1247. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1248. srwm);
  1249. /* 965 has limitations... */
  1250. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1251. (8 << 16) | (8 << 8) | (8 << 0));
  1252. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1253. /* update cursor SR watermark */
  1254. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1255. }
  1256. static void i9xx_update_wm(struct drm_device *dev)
  1257. {
  1258. struct drm_i915_private *dev_priv = dev->dev_private;
  1259. const struct intel_watermark_params *wm_info;
  1260. uint32_t fwater_lo;
  1261. uint32_t fwater_hi;
  1262. int cwm, srwm = 1;
  1263. int fifo_size;
  1264. int planea_wm, planeb_wm;
  1265. struct drm_crtc *crtc, *enabled = NULL;
  1266. if (IS_I945GM(dev))
  1267. wm_info = &i945_wm_info;
  1268. else if (!IS_GEN2(dev))
  1269. wm_info = &i915_wm_info;
  1270. else
  1271. wm_info = &i855_wm_info;
  1272. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1273. crtc = intel_get_crtc_for_plane(dev, 0);
  1274. if (crtc->enabled && crtc->fb) {
  1275. int cpp = crtc->fb->bits_per_pixel / 8;
  1276. if (IS_GEN2(dev))
  1277. cpp = 4;
  1278. planea_wm = intel_calculate_wm(crtc->mode.clock,
  1279. wm_info, fifo_size, cpp,
  1280. latency_ns);
  1281. enabled = crtc;
  1282. } else
  1283. planea_wm = fifo_size - wm_info->guard_size;
  1284. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1285. crtc = intel_get_crtc_for_plane(dev, 1);
  1286. if (crtc->enabled && crtc->fb) {
  1287. int cpp = crtc->fb->bits_per_pixel / 8;
  1288. if (IS_GEN2(dev))
  1289. cpp = 4;
  1290. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  1291. wm_info, fifo_size, cpp,
  1292. latency_ns);
  1293. if (enabled == NULL)
  1294. enabled = crtc;
  1295. else
  1296. enabled = NULL;
  1297. } else
  1298. planeb_wm = fifo_size - wm_info->guard_size;
  1299. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1300. /*
  1301. * Overlay gets an aggressive default since video jitter is bad.
  1302. */
  1303. cwm = 2;
  1304. /* Play safe and disable self-refresh before adjusting watermarks. */
  1305. if (IS_I945G(dev) || IS_I945GM(dev))
  1306. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1307. else if (IS_I915GM(dev))
  1308. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1309. /* Calc sr entries for one plane configs */
  1310. if (HAS_FW_BLC(dev) && enabled) {
  1311. /* self-refresh has much higher latency */
  1312. static const int sr_latency_ns = 6000;
  1313. int clock = enabled->mode.clock;
  1314. int htotal = enabled->mode.htotal;
  1315. int hdisplay = enabled->mode.hdisplay;
  1316. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1317. unsigned long line_time_us;
  1318. int entries;
  1319. line_time_us = (htotal * 1000) / clock;
  1320. /* Use ns/us then divide to preserve precision */
  1321. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1322. pixel_size * hdisplay;
  1323. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1324. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1325. srwm = wm_info->fifo_size - entries;
  1326. if (srwm < 0)
  1327. srwm = 1;
  1328. if (IS_I945G(dev) || IS_I945GM(dev))
  1329. I915_WRITE(FW_BLC_SELF,
  1330. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1331. else if (IS_I915GM(dev))
  1332. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1333. }
  1334. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1335. planea_wm, planeb_wm, cwm, srwm);
  1336. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1337. fwater_hi = (cwm & 0x1f);
  1338. /* Set request length to 8 cachelines per fetch */
  1339. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1340. fwater_hi = fwater_hi | (1 << 8);
  1341. I915_WRITE(FW_BLC, fwater_lo);
  1342. I915_WRITE(FW_BLC2, fwater_hi);
  1343. if (HAS_FW_BLC(dev)) {
  1344. if (enabled) {
  1345. if (IS_I945G(dev) || IS_I945GM(dev))
  1346. I915_WRITE(FW_BLC_SELF,
  1347. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1348. else if (IS_I915GM(dev))
  1349. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1350. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1351. } else
  1352. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1353. }
  1354. }
  1355. static void i830_update_wm(struct drm_device *dev)
  1356. {
  1357. struct drm_i915_private *dev_priv = dev->dev_private;
  1358. struct drm_crtc *crtc;
  1359. uint32_t fwater_lo;
  1360. int planea_wm;
  1361. crtc = single_enabled_crtc(dev);
  1362. if (crtc == NULL)
  1363. return;
  1364. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  1365. dev_priv->display.get_fifo_size(dev, 0),
  1366. 4, latency_ns);
  1367. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1368. fwater_lo |= (3<<8) | planea_wm;
  1369. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1370. I915_WRITE(FW_BLC, fwater_lo);
  1371. }
  1372. #define ILK_LP0_PLANE_LATENCY 700
  1373. #define ILK_LP0_CURSOR_LATENCY 1300
  1374. /*
  1375. * Check the wm result.
  1376. *
  1377. * If any calculated watermark values is larger than the maximum value that
  1378. * can be programmed into the associated watermark register, that watermark
  1379. * must be disabled.
  1380. */
  1381. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1382. int fbc_wm, int display_wm, int cursor_wm,
  1383. const struct intel_watermark_params *display,
  1384. const struct intel_watermark_params *cursor)
  1385. {
  1386. struct drm_i915_private *dev_priv = dev->dev_private;
  1387. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1388. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1389. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1390. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1391. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1392. /* fbc has it's own way to disable FBC WM */
  1393. I915_WRITE(DISP_ARB_CTL,
  1394. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1395. return false;
  1396. }
  1397. if (display_wm > display->max_wm) {
  1398. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1399. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1400. return false;
  1401. }
  1402. if (cursor_wm > cursor->max_wm) {
  1403. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1404. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1405. return false;
  1406. }
  1407. if (!(fbc_wm || display_wm || cursor_wm)) {
  1408. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1409. return false;
  1410. }
  1411. return true;
  1412. }
  1413. /*
  1414. * Compute watermark values of WM[1-3],
  1415. */
  1416. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1417. int latency_ns,
  1418. const struct intel_watermark_params *display,
  1419. const struct intel_watermark_params *cursor,
  1420. int *fbc_wm, int *display_wm, int *cursor_wm)
  1421. {
  1422. struct drm_crtc *crtc;
  1423. unsigned long line_time_us;
  1424. int hdisplay, htotal, pixel_size, clock;
  1425. int line_count, line_size;
  1426. int small, large;
  1427. int entries;
  1428. if (!latency_ns) {
  1429. *fbc_wm = *display_wm = *cursor_wm = 0;
  1430. return false;
  1431. }
  1432. crtc = intel_get_crtc_for_plane(dev, plane);
  1433. hdisplay = crtc->mode.hdisplay;
  1434. htotal = crtc->mode.htotal;
  1435. clock = crtc->mode.clock;
  1436. pixel_size = crtc->fb->bits_per_pixel / 8;
  1437. line_time_us = (htotal * 1000) / clock;
  1438. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1439. line_size = hdisplay * pixel_size;
  1440. /* Use the minimum of the small and large buffer method for primary */
  1441. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1442. large = line_count * line_size;
  1443. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1444. *display_wm = entries + display->guard_size;
  1445. /*
  1446. * Spec says:
  1447. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1448. */
  1449. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1450. /* calculate the self-refresh watermark for display cursor */
  1451. entries = line_count * pixel_size * 64;
  1452. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1453. *cursor_wm = entries + cursor->guard_size;
  1454. return ironlake_check_srwm(dev, level,
  1455. *fbc_wm, *display_wm, *cursor_wm,
  1456. display, cursor);
  1457. }
  1458. static void ironlake_update_wm(struct drm_device *dev)
  1459. {
  1460. struct drm_i915_private *dev_priv = dev->dev_private;
  1461. int fbc_wm, plane_wm, cursor_wm;
  1462. unsigned int enabled;
  1463. enabled = 0;
  1464. if (g4x_compute_wm0(dev, 0,
  1465. &ironlake_display_wm_info,
  1466. ILK_LP0_PLANE_LATENCY,
  1467. &ironlake_cursor_wm_info,
  1468. ILK_LP0_CURSOR_LATENCY,
  1469. &plane_wm, &cursor_wm)) {
  1470. I915_WRITE(WM0_PIPEA_ILK,
  1471. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1472. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1473. " plane %d, " "cursor: %d\n",
  1474. plane_wm, cursor_wm);
  1475. enabled |= 1;
  1476. }
  1477. if (g4x_compute_wm0(dev, 1,
  1478. &ironlake_display_wm_info,
  1479. ILK_LP0_PLANE_LATENCY,
  1480. &ironlake_cursor_wm_info,
  1481. ILK_LP0_CURSOR_LATENCY,
  1482. &plane_wm, &cursor_wm)) {
  1483. I915_WRITE(WM0_PIPEB_ILK,
  1484. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1485. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1486. " plane %d, cursor: %d\n",
  1487. plane_wm, cursor_wm);
  1488. enabled |= 2;
  1489. }
  1490. /*
  1491. * Calculate and update the self-refresh watermark only when one
  1492. * display plane is used.
  1493. */
  1494. I915_WRITE(WM3_LP_ILK, 0);
  1495. I915_WRITE(WM2_LP_ILK, 0);
  1496. I915_WRITE(WM1_LP_ILK, 0);
  1497. if (!single_plane_enabled(enabled))
  1498. return;
  1499. enabled = ffs(enabled) - 1;
  1500. /* WM1 */
  1501. if (!ironlake_compute_srwm(dev, 1, enabled,
  1502. ILK_READ_WM1_LATENCY() * 500,
  1503. &ironlake_display_srwm_info,
  1504. &ironlake_cursor_srwm_info,
  1505. &fbc_wm, &plane_wm, &cursor_wm))
  1506. return;
  1507. I915_WRITE(WM1_LP_ILK,
  1508. WM1_LP_SR_EN |
  1509. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1510. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1511. (plane_wm << WM1_LP_SR_SHIFT) |
  1512. cursor_wm);
  1513. /* WM2 */
  1514. if (!ironlake_compute_srwm(dev, 2, enabled,
  1515. ILK_READ_WM2_LATENCY() * 500,
  1516. &ironlake_display_srwm_info,
  1517. &ironlake_cursor_srwm_info,
  1518. &fbc_wm, &plane_wm, &cursor_wm))
  1519. return;
  1520. I915_WRITE(WM2_LP_ILK,
  1521. WM2_LP_EN |
  1522. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1523. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1524. (plane_wm << WM1_LP_SR_SHIFT) |
  1525. cursor_wm);
  1526. /*
  1527. * WM3 is unsupported on ILK, probably because we don't have latency
  1528. * data for that power state
  1529. */
  1530. }
  1531. static void sandybridge_update_wm(struct drm_device *dev)
  1532. {
  1533. struct drm_i915_private *dev_priv = dev->dev_private;
  1534. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1535. u32 val;
  1536. int fbc_wm, plane_wm, cursor_wm;
  1537. unsigned int enabled;
  1538. enabled = 0;
  1539. if (g4x_compute_wm0(dev, 0,
  1540. &sandybridge_display_wm_info, latency,
  1541. &sandybridge_cursor_wm_info, latency,
  1542. &plane_wm, &cursor_wm)) {
  1543. val = I915_READ(WM0_PIPEA_ILK);
  1544. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1545. I915_WRITE(WM0_PIPEA_ILK, val |
  1546. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1547. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1548. " plane %d, " "cursor: %d\n",
  1549. plane_wm, cursor_wm);
  1550. enabled |= 1;
  1551. }
  1552. if (g4x_compute_wm0(dev, 1,
  1553. &sandybridge_display_wm_info, latency,
  1554. &sandybridge_cursor_wm_info, latency,
  1555. &plane_wm, &cursor_wm)) {
  1556. val = I915_READ(WM0_PIPEB_ILK);
  1557. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1558. I915_WRITE(WM0_PIPEB_ILK, val |
  1559. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1560. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1561. " plane %d, cursor: %d\n",
  1562. plane_wm, cursor_wm);
  1563. enabled |= 2;
  1564. }
  1565. if ((dev_priv->num_pipe == 3) &&
  1566. g4x_compute_wm0(dev, 2,
  1567. &sandybridge_display_wm_info, latency,
  1568. &sandybridge_cursor_wm_info, latency,
  1569. &plane_wm, &cursor_wm)) {
  1570. val = I915_READ(WM0_PIPEC_IVB);
  1571. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1572. I915_WRITE(WM0_PIPEC_IVB, val |
  1573. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1574. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1575. " plane %d, cursor: %d\n",
  1576. plane_wm, cursor_wm);
  1577. enabled |= 3;
  1578. }
  1579. /*
  1580. * Calculate and update the self-refresh watermark only when one
  1581. * display plane is used.
  1582. *
  1583. * SNB support 3 levels of watermark.
  1584. *
  1585. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1586. * and disabled in the descending order
  1587. *
  1588. */
  1589. I915_WRITE(WM3_LP_ILK, 0);
  1590. I915_WRITE(WM2_LP_ILK, 0);
  1591. I915_WRITE(WM1_LP_ILK, 0);
  1592. if (!single_plane_enabled(enabled) ||
  1593. dev_priv->sprite_scaling_enabled)
  1594. return;
  1595. enabled = ffs(enabled) - 1;
  1596. /* WM1 */
  1597. if (!ironlake_compute_srwm(dev, 1, enabled,
  1598. SNB_READ_WM1_LATENCY() * 500,
  1599. &sandybridge_display_srwm_info,
  1600. &sandybridge_cursor_srwm_info,
  1601. &fbc_wm, &plane_wm, &cursor_wm))
  1602. return;
  1603. I915_WRITE(WM1_LP_ILK,
  1604. WM1_LP_SR_EN |
  1605. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1606. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1607. (plane_wm << WM1_LP_SR_SHIFT) |
  1608. cursor_wm);
  1609. /* WM2 */
  1610. if (!ironlake_compute_srwm(dev, 2, enabled,
  1611. SNB_READ_WM2_LATENCY() * 500,
  1612. &sandybridge_display_srwm_info,
  1613. &sandybridge_cursor_srwm_info,
  1614. &fbc_wm, &plane_wm, &cursor_wm))
  1615. return;
  1616. I915_WRITE(WM2_LP_ILK,
  1617. WM2_LP_EN |
  1618. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1619. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1620. (plane_wm << WM1_LP_SR_SHIFT) |
  1621. cursor_wm);
  1622. /* WM3 */
  1623. if (!ironlake_compute_srwm(dev, 3, enabled,
  1624. SNB_READ_WM3_LATENCY() * 500,
  1625. &sandybridge_display_srwm_info,
  1626. &sandybridge_cursor_srwm_info,
  1627. &fbc_wm, &plane_wm, &cursor_wm))
  1628. return;
  1629. I915_WRITE(WM3_LP_ILK,
  1630. WM3_LP_EN |
  1631. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1632. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1633. (plane_wm << WM1_LP_SR_SHIFT) |
  1634. cursor_wm);
  1635. }
  1636. static void
  1637. haswell_update_linetime_wm(struct drm_device *dev, int pipe,
  1638. struct drm_display_mode *mode)
  1639. {
  1640. struct drm_i915_private *dev_priv = dev->dev_private;
  1641. u32 temp;
  1642. temp = I915_READ(PIPE_WM_LINETIME(pipe));
  1643. temp &= ~PIPE_WM_LINETIME_MASK;
  1644. /* The WM are computed with base on how long it takes to fill a single
  1645. * row at the given clock rate, multiplied by 8.
  1646. * */
  1647. temp |= PIPE_WM_LINETIME_TIME(
  1648. ((mode->crtc_hdisplay * 1000) / mode->clock) * 8);
  1649. /* IPS watermarks are only used by pipe A, and are ignored by
  1650. * pipes B and C. They are calculated similarly to the common
  1651. * linetime values, except that we are using CD clock frequency
  1652. * in MHz instead of pixel rate for the division.
  1653. *
  1654. * This is a placeholder for the IPS watermark calculation code.
  1655. */
  1656. I915_WRITE(PIPE_WM_LINETIME(pipe), temp);
  1657. }
  1658. static bool
  1659. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  1660. uint32_t sprite_width, int pixel_size,
  1661. const struct intel_watermark_params *display,
  1662. int display_latency_ns, int *sprite_wm)
  1663. {
  1664. struct drm_crtc *crtc;
  1665. int clock;
  1666. int entries, tlb_miss;
  1667. crtc = intel_get_crtc_for_plane(dev, plane);
  1668. if (crtc->fb == NULL || !crtc->enabled) {
  1669. *sprite_wm = display->guard_size;
  1670. return false;
  1671. }
  1672. clock = crtc->mode.clock;
  1673. /* Use the small buffer method to calculate the sprite watermark */
  1674. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1675. tlb_miss = display->fifo_size*display->cacheline_size -
  1676. sprite_width * 8;
  1677. if (tlb_miss > 0)
  1678. entries += tlb_miss;
  1679. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1680. *sprite_wm = entries + display->guard_size;
  1681. if (*sprite_wm > (int)display->max_wm)
  1682. *sprite_wm = display->max_wm;
  1683. return true;
  1684. }
  1685. static bool
  1686. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  1687. uint32_t sprite_width, int pixel_size,
  1688. const struct intel_watermark_params *display,
  1689. int latency_ns, int *sprite_wm)
  1690. {
  1691. struct drm_crtc *crtc;
  1692. unsigned long line_time_us;
  1693. int clock;
  1694. int line_count, line_size;
  1695. int small, large;
  1696. int entries;
  1697. if (!latency_ns) {
  1698. *sprite_wm = 0;
  1699. return false;
  1700. }
  1701. crtc = intel_get_crtc_for_plane(dev, plane);
  1702. clock = crtc->mode.clock;
  1703. if (!clock) {
  1704. *sprite_wm = 0;
  1705. return false;
  1706. }
  1707. line_time_us = (sprite_width * 1000) / clock;
  1708. if (!line_time_us) {
  1709. *sprite_wm = 0;
  1710. return false;
  1711. }
  1712. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1713. line_size = sprite_width * pixel_size;
  1714. /* Use the minimum of the small and large buffer method for primary */
  1715. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1716. large = line_count * line_size;
  1717. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1718. *sprite_wm = entries + display->guard_size;
  1719. return *sprite_wm > 0x3ff ? false : true;
  1720. }
  1721. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  1722. uint32_t sprite_width, int pixel_size)
  1723. {
  1724. struct drm_i915_private *dev_priv = dev->dev_private;
  1725. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1726. u32 val;
  1727. int sprite_wm, reg;
  1728. int ret;
  1729. switch (pipe) {
  1730. case 0:
  1731. reg = WM0_PIPEA_ILK;
  1732. break;
  1733. case 1:
  1734. reg = WM0_PIPEB_ILK;
  1735. break;
  1736. case 2:
  1737. reg = WM0_PIPEC_IVB;
  1738. break;
  1739. default:
  1740. return; /* bad pipe */
  1741. }
  1742. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  1743. &sandybridge_display_wm_info,
  1744. latency, &sprite_wm);
  1745. if (!ret) {
  1746. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
  1747. pipe);
  1748. return;
  1749. }
  1750. val = I915_READ(reg);
  1751. val &= ~WM0_PIPE_SPRITE_MASK;
  1752. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  1753. DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
  1754. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1755. pixel_size,
  1756. &sandybridge_display_srwm_info,
  1757. SNB_READ_WM1_LATENCY() * 500,
  1758. &sprite_wm);
  1759. if (!ret) {
  1760. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
  1761. pipe);
  1762. return;
  1763. }
  1764. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  1765. /* Only IVB has two more LP watermarks for sprite */
  1766. if (!IS_IVYBRIDGE(dev))
  1767. return;
  1768. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1769. pixel_size,
  1770. &sandybridge_display_srwm_info,
  1771. SNB_READ_WM2_LATENCY() * 500,
  1772. &sprite_wm);
  1773. if (!ret) {
  1774. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
  1775. pipe);
  1776. return;
  1777. }
  1778. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  1779. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1780. pixel_size,
  1781. &sandybridge_display_srwm_info,
  1782. SNB_READ_WM3_LATENCY() * 500,
  1783. &sprite_wm);
  1784. if (!ret) {
  1785. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
  1786. pipe);
  1787. return;
  1788. }
  1789. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  1790. }
  1791. /**
  1792. * intel_update_watermarks - update FIFO watermark values based on current modes
  1793. *
  1794. * Calculate watermark values for the various WM regs based on current mode
  1795. * and plane configuration.
  1796. *
  1797. * There are several cases to deal with here:
  1798. * - normal (i.e. non-self-refresh)
  1799. * - self-refresh (SR) mode
  1800. * - lines are large relative to FIFO size (buffer can hold up to 2)
  1801. * - lines are small relative to FIFO size (buffer can hold more than 2
  1802. * lines), so need to account for TLB latency
  1803. *
  1804. * The normal calculation is:
  1805. * watermark = dotclock * bytes per pixel * latency
  1806. * where latency is platform & configuration dependent (we assume pessimal
  1807. * values here).
  1808. *
  1809. * The SR calculation is:
  1810. * watermark = (trunc(latency/line time)+1) * surface width *
  1811. * bytes per pixel
  1812. * where
  1813. * line time = htotal / dotclock
  1814. * surface width = hdisplay for normal plane and 64 for cursor
  1815. * and latency is assumed to be high, as above.
  1816. *
  1817. * The final value programmed to the register should always be rounded up,
  1818. * and include an extra 2 entries to account for clock crossings.
  1819. *
  1820. * We don't use the sprite, so we can ignore that. And on Crestline we have
  1821. * to set the non-SR watermarks to 8.
  1822. */
  1823. void intel_update_watermarks(struct drm_device *dev)
  1824. {
  1825. struct drm_i915_private *dev_priv = dev->dev_private;
  1826. if (dev_priv->display.update_wm)
  1827. dev_priv->display.update_wm(dev);
  1828. }
  1829. void intel_update_linetime_watermarks(struct drm_device *dev,
  1830. int pipe, struct drm_display_mode *mode)
  1831. {
  1832. struct drm_i915_private *dev_priv = dev->dev_private;
  1833. if (dev_priv->display.update_linetime_wm)
  1834. dev_priv->display.update_linetime_wm(dev, pipe, mode);
  1835. }
  1836. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  1837. uint32_t sprite_width, int pixel_size)
  1838. {
  1839. struct drm_i915_private *dev_priv = dev->dev_private;
  1840. if (dev_priv->display.update_sprite_wm)
  1841. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  1842. pixel_size);
  1843. }
  1844. static struct drm_i915_gem_object *
  1845. intel_alloc_context_page(struct drm_device *dev)
  1846. {
  1847. struct drm_i915_gem_object *ctx;
  1848. int ret;
  1849. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  1850. ctx = i915_gem_alloc_object(dev, 4096);
  1851. if (!ctx) {
  1852. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  1853. return NULL;
  1854. }
  1855. ret = i915_gem_object_pin(ctx, 4096, true, false);
  1856. if (ret) {
  1857. DRM_ERROR("failed to pin power context: %d\n", ret);
  1858. goto err_unref;
  1859. }
  1860. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  1861. if (ret) {
  1862. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  1863. goto err_unpin;
  1864. }
  1865. return ctx;
  1866. err_unpin:
  1867. i915_gem_object_unpin(ctx);
  1868. err_unref:
  1869. drm_gem_object_unreference(&ctx->base);
  1870. mutex_unlock(&dev->struct_mutex);
  1871. return NULL;
  1872. }
  1873. /**
  1874. * Lock protecting IPS related data structures
  1875. */
  1876. DEFINE_SPINLOCK(mchdev_lock);
  1877. /* Global for IPS driver to get at the current i915 device. Protected by
  1878. * mchdev_lock. */
  1879. static struct drm_i915_private *i915_mch_dev;
  1880. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  1881. {
  1882. struct drm_i915_private *dev_priv = dev->dev_private;
  1883. u16 rgvswctl;
  1884. assert_spin_locked(&mchdev_lock);
  1885. rgvswctl = I915_READ16(MEMSWCTL);
  1886. if (rgvswctl & MEMCTL_CMD_STS) {
  1887. DRM_DEBUG("gpu busy, RCS change rejected\n");
  1888. return false; /* still busy with another command */
  1889. }
  1890. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  1891. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  1892. I915_WRITE16(MEMSWCTL, rgvswctl);
  1893. POSTING_READ16(MEMSWCTL);
  1894. rgvswctl |= MEMCTL_CMD_STS;
  1895. I915_WRITE16(MEMSWCTL, rgvswctl);
  1896. return true;
  1897. }
  1898. static void ironlake_enable_drps(struct drm_device *dev)
  1899. {
  1900. struct drm_i915_private *dev_priv = dev->dev_private;
  1901. u32 rgvmodectl = I915_READ(MEMMODECTL);
  1902. u8 fmax, fmin, fstart, vstart;
  1903. spin_lock_irq(&mchdev_lock);
  1904. /* Enable temp reporting */
  1905. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  1906. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  1907. /* 100ms RC evaluation intervals */
  1908. I915_WRITE(RCUPEI, 100000);
  1909. I915_WRITE(RCDNEI, 100000);
  1910. /* Set max/min thresholds to 90ms and 80ms respectively */
  1911. I915_WRITE(RCBMAXAVG, 90000);
  1912. I915_WRITE(RCBMINAVG, 80000);
  1913. I915_WRITE(MEMIHYST, 1);
  1914. /* Set up min, max, and cur for interrupt handling */
  1915. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  1916. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  1917. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  1918. MEMMODE_FSTART_SHIFT;
  1919. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  1920. PXVFREQ_PX_SHIFT;
  1921. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  1922. dev_priv->ips.fstart = fstart;
  1923. dev_priv->ips.max_delay = fstart;
  1924. dev_priv->ips.min_delay = fmin;
  1925. dev_priv->ips.cur_delay = fstart;
  1926. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  1927. fmax, fmin, fstart);
  1928. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  1929. /*
  1930. * Interrupts will be enabled in ironlake_irq_postinstall
  1931. */
  1932. I915_WRITE(VIDSTART, vstart);
  1933. POSTING_READ(VIDSTART);
  1934. rgvmodectl |= MEMMODE_SWMODE_EN;
  1935. I915_WRITE(MEMMODECTL, rgvmodectl);
  1936. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  1937. DRM_ERROR("stuck trying to change perf mode\n");
  1938. mdelay(1);
  1939. ironlake_set_drps(dev, fstart);
  1940. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  1941. I915_READ(0x112e0);
  1942. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  1943. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  1944. getrawmonotonic(&dev_priv->ips.last_time2);
  1945. spin_unlock_irq(&mchdev_lock);
  1946. }
  1947. static void ironlake_disable_drps(struct drm_device *dev)
  1948. {
  1949. struct drm_i915_private *dev_priv = dev->dev_private;
  1950. u16 rgvswctl;
  1951. spin_lock_irq(&mchdev_lock);
  1952. rgvswctl = I915_READ16(MEMSWCTL);
  1953. /* Ack interrupts, disable EFC interrupt */
  1954. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  1955. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  1956. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  1957. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1958. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  1959. /* Go back to the starting frequency */
  1960. ironlake_set_drps(dev, dev_priv->ips.fstart);
  1961. mdelay(1);
  1962. rgvswctl |= MEMCTL_CMD_STS;
  1963. I915_WRITE(MEMSWCTL, rgvswctl);
  1964. mdelay(1);
  1965. spin_unlock_irq(&mchdev_lock);
  1966. }
  1967. /* There's a funny hw issue where the hw returns all 0 when reading from
  1968. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  1969. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  1970. * all limits and the gpu stuck at whatever frequency it is at atm).
  1971. */
  1972. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  1973. {
  1974. u32 limits;
  1975. limits = 0;
  1976. if (*val >= dev_priv->rps.max_delay)
  1977. *val = dev_priv->rps.max_delay;
  1978. limits |= dev_priv->rps.max_delay << 24;
  1979. /* Only set the down limit when we've reached the lowest level to avoid
  1980. * getting more interrupts, otherwise leave this clear. This prevents a
  1981. * race in the hw when coming out of rc6: There's a tiny window where
  1982. * the hw runs at the minimal clock before selecting the desired
  1983. * frequency, if the down threshold expires in that window we will not
  1984. * receive a down interrupt. */
  1985. if (*val <= dev_priv->rps.min_delay) {
  1986. *val = dev_priv->rps.min_delay;
  1987. limits |= dev_priv->rps.min_delay << 16;
  1988. }
  1989. return limits;
  1990. }
  1991. void gen6_set_rps(struct drm_device *dev, u8 val)
  1992. {
  1993. struct drm_i915_private *dev_priv = dev->dev_private;
  1994. u32 limits = gen6_rps_limits(dev_priv, &val);
  1995. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  1996. WARN_ON(val > dev_priv->rps.max_delay);
  1997. WARN_ON(val < dev_priv->rps.min_delay);
  1998. if (val == dev_priv->rps.cur_delay)
  1999. return;
  2000. I915_WRITE(GEN6_RPNSWREQ,
  2001. GEN6_FREQUENCY(val) |
  2002. GEN6_OFFSET(0) |
  2003. GEN6_AGGRESSIVE_TURBO);
  2004. /* Make sure we continue to get interrupts
  2005. * until we hit the minimum or maximum frequencies.
  2006. */
  2007. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2008. POSTING_READ(GEN6_RPNSWREQ);
  2009. dev_priv->rps.cur_delay = val;
  2010. trace_intel_gpu_freq_change(val * 50);
  2011. }
  2012. static void gen6_disable_rps(struct drm_device *dev)
  2013. {
  2014. struct drm_i915_private *dev_priv = dev->dev_private;
  2015. I915_WRITE(GEN6_RC_CONTROL, 0);
  2016. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2017. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2018. I915_WRITE(GEN6_PMIER, 0);
  2019. /* Complete PM interrupt masking here doesn't race with the rps work
  2020. * item again unmasking PM interrupts because that is using a different
  2021. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2022. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2023. spin_lock_irq(&dev_priv->rps.lock);
  2024. dev_priv->rps.pm_iir = 0;
  2025. spin_unlock_irq(&dev_priv->rps.lock);
  2026. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2027. }
  2028. int intel_enable_rc6(const struct drm_device *dev)
  2029. {
  2030. /* Respect the kernel parameter if it is set */
  2031. if (i915_enable_rc6 >= 0)
  2032. return i915_enable_rc6;
  2033. if (INTEL_INFO(dev)->gen == 5) {
  2034. #ifdef CONFIG_INTEL_IOMMU
  2035. /* Disable rc6 on ilk if VT-d is on. */
  2036. if (intel_iommu_gfx_mapped)
  2037. return false;
  2038. #endif
  2039. DRM_DEBUG_DRIVER("Ironlake: only RC6 available\n");
  2040. return INTEL_RC6_ENABLE;
  2041. }
  2042. if (IS_HASWELL(dev)) {
  2043. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2044. return INTEL_RC6_ENABLE;
  2045. }
  2046. /* snb/ivb have more than one rc6 state. */
  2047. if (INTEL_INFO(dev)->gen == 6) {
  2048. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2049. return INTEL_RC6_ENABLE;
  2050. }
  2051. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2052. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2053. }
  2054. static void gen6_enable_rps(struct drm_device *dev)
  2055. {
  2056. struct drm_i915_private *dev_priv = dev->dev_private;
  2057. struct intel_ring_buffer *ring;
  2058. u32 rp_state_cap;
  2059. u32 gt_perf_status;
  2060. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2061. u32 gtfifodbg;
  2062. int rc6_mode;
  2063. int i, ret;
  2064. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2065. /* Here begins a magic sequence of register writes to enable
  2066. * auto-downclocking.
  2067. *
  2068. * Perhaps there might be some value in exposing these to
  2069. * userspace...
  2070. */
  2071. I915_WRITE(GEN6_RC_STATE, 0);
  2072. /* Clear the DBG now so we don't confuse earlier errors */
  2073. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2074. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2075. I915_WRITE(GTFIFODBG, gtfifodbg);
  2076. }
  2077. gen6_gt_force_wake_get(dev_priv);
  2078. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2079. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2080. /* In units of 100MHz */
  2081. dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2082. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2083. dev_priv->rps.cur_delay = 0;
  2084. /* disable the counters and set deterministic thresholds */
  2085. I915_WRITE(GEN6_RC_CONTROL, 0);
  2086. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2087. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2088. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2089. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2090. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2091. for_each_ring(ring, dev_priv, i)
  2092. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2093. I915_WRITE(GEN6_RC_SLEEP, 0);
  2094. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2095. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2096. I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
  2097. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2098. /* Check if we are enabling RC6 */
  2099. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2100. if (rc6_mode & INTEL_RC6_ENABLE)
  2101. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2102. /* We don't use those on Haswell */
  2103. if (!IS_HASWELL(dev)) {
  2104. if (rc6_mode & INTEL_RC6p_ENABLE)
  2105. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2106. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2107. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2108. }
  2109. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2110. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2111. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2112. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2113. I915_WRITE(GEN6_RC_CONTROL,
  2114. rc6_mask |
  2115. GEN6_RC_CTL_EI_MODE(1) |
  2116. GEN6_RC_CTL_HW_ENABLE);
  2117. I915_WRITE(GEN6_RPNSWREQ,
  2118. GEN6_FREQUENCY(10) |
  2119. GEN6_OFFSET(0) |
  2120. GEN6_AGGRESSIVE_TURBO);
  2121. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2122. GEN6_FREQUENCY(12));
  2123. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  2124. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2125. dev_priv->rps.max_delay << 24 |
  2126. dev_priv->rps.min_delay << 16);
  2127. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2128. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2129. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2130. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2131. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2132. I915_WRITE(GEN6_RP_CONTROL,
  2133. GEN6_RP_MEDIA_TURBO |
  2134. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2135. GEN6_RP_MEDIA_IS_GFX |
  2136. GEN6_RP_ENABLE |
  2137. GEN6_RP_UP_BUSY_AVG |
  2138. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  2139. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2140. if (!ret) {
  2141. pcu_mbox = 0;
  2142. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2143. if (ret && pcu_mbox & (1<<31)) { /* OC supported */
  2144. dev_priv->rps.max_delay = pcu_mbox & 0xff;
  2145. DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
  2146. }
  2147. } else {
  2148. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2149. }
  2150. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  2151. /* requires MSI enabled */
  2152. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2153. spin_lock_irq(&dev_priv->rps.lock);
  2154. WARN_ON(dev_priv->rps.pm_iir != 0);
  2155. I915_WRITE(GEN6_PMIMR, 0);
  2156. spin_unlock_irq(&dev_priv->rps.lock);
  2157. /* enable all PM interrupts */
  2158. I915_WRITE(GEN6_PMINTRMSK, 0);
  2159. rc6vids = 0;
  2160. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2161. if (IS_GEN6(dev) && ret) {
  2162. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2163. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2164. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2165. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2166. rc6vids &= 0xffff00;
  2167. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2168. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2169. if (ret)
  2170. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2171. }
  2172. gen6_gt_force_wake_put(dev_priv);
  2173. }
  2174. static void gen6_update_ring_freq(struct drm_device *dev)
  2175. {
  2176. struct drm_i915_private *dev_priv = dev->dev_private;
  2177. int min_freq = 15;
  2178. int gpu_freq, ia_freq, max_ia_freq;
  2179. int scaling_factor = 180;
  2180. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2181. max_ia_freq = cpufreq_quick_get_max(0);
  2182. /*
  2183. * Default to measured freq if none found, PCU will ensure we don't go
  2184. * over
  2185. */
  2186. if (!max_ia_freq)
  2187. max_ia_freq = tsc_khz;
  2188. /* Convert from kHz to MHz */
  2189. max_ia_freq /= 1000;
  2190. /*
  2191. * For each potential GPU frequency, load a ring frequency we'd like
  2192. * to use for memory access. We do this by specifying the IA frequency
  2193. * the PCU should use as a reference to determine the ring frequency.
  2194. */
  2195. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2196. gpu_freq--) {
  2197. int diff = dev_priv->rps.max_delay - gpu_freq;
  2198. /*
  2199. * For GPU frequencies less than 750MHz, just use the lowest
  2200. * ring freq.
  2201. */
  2202. if (gpu_freq < min_freq)
  2203. ia_freq = 800;
  2204. else
  2205. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2206. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2207. ia_freq <<= GEN6_PCODE_FREQ_IA_RATIO_SHIFT;
  2208. sandybridge_pcode_write(dev_priv,
  2209. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2210. ia_freq | gpu_freq);
  2211. }
  2212. }
  2213. void ironlake_teardown_rc6(struct drm_device *dev)
  2214. {
  2215. struct drm_i915_private *dev_priv = dev->dev_private;
  2216. if (dev_priv->ips.renderctx) {
  2217. i915_gem_object_unpin(dev_priv->ips.renderctx);
  2218. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  2219. dev_priv->ips.renderctx = NULL;
  2220. }
  2221. if (dev_priv->ips.pwrctx) {
  2222. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  2223. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  2224. dev_priv->ips.pwrctx = NULL;
  2225. }
  2226. }
  2227. static void ironlake_disable_rc6(struct drm_device *dev)
  2228. {
  2229. struct drm_i915_private *dev_priv = dev->dev_private;
  2230. if (I915_READ(PWRCTXA)) {
  2231. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  2232. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  2233. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  2234. 50);
  2235. I915_WRITE(PWRCTXA, 0);
  2236. POSTING_READ(PWRCTXA);
  2237. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2238. POSTING_READ(RSTDBYCTL);
  2239. }
  2240. }
  2241. static int ironlake_setup_rc6(struct drm_device *dev)
  2242. {
  2243. struct drm_i915_private *dev_priv = dev->dev_private;
  2244. if (dev_priv->ips.renderctx == NULL)
  2245. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  2246. if (!dev_priv->ips.renderctx)
  2247. return -ENOMEM;
  2248. if (dev_priv->ips.pwrctx == NULL)
  2249. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  2250. if (!dev_priv->ips.pwrctx) {
  2251. ironlake_teardown_rc6(dev);
  2252. return -ENOMEM;
  2253. }
  2254. return 0;
  2255. }
  2256. static void ironlake_enable_rc6(struct drm_device *dev)
  2257. {
  2258. struct drm_i915_private *dev_priv = dev->dev_private;
  2259. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  2260. int ret;
  2261. /* rc6 disabled by default due to repeated reports of hanging during
  2262. * boot and resume.
  2263. */
  2264. if (!intel_enable_rc6(dev))
  2265. return;
  2266. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2267. ret = ironlake_setup_rc6(dev);
  2268. if (ret)
  2269. return;
  2270. /*
  2271. * GPU can automatically power down the render unit if given a page
  2272. * to save state.
  2273. */
  2274. ret = intel_ring_begin(ring, 6);
  2275. if (ret) {
  2276. ironlake_teardown_rc6(dev);
  2277. return;
  2278. }
  2279. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  2280. intel_ring_emit(ring, MI_SET_CONTEXT);
  2281. intel_ring_emit(ring, dev_priv->ips.renderctx->gtt_offset |
  2282. MI_MM_SPACE_GTT |
  2283. MI_SAVE_EXT_STATE_EN |
  2284. MI_RESTORE_EXT_STATE_EN |
  2285. MI_RESTORE_INHIBIT);
  2286. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  2287. intel_ring_emit(ring, MI_NOOP);
  2288. intel_ring_emit(ring, MI_FLUSH);
  2289. intel_ring_advance(ring);
  2290. /*
  2291. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  2292. * does an implicit flush, combined with MI_FLUSH above, it should be
  2293. * safe to assume that renderctx is valid
  2294. */
  2295. ret = intel_wait_ring_idle(ring);
  2296. if (ret) {
  2297. DRM_ERROR("failed to enable ironlake power power savings\n");
  2298. ironlake_teardown_rc6(dev);
  2299. return;
  2300. }
  2301. I915_WRITE(PWRCTXA, dev_priv->ips.pwrctx->gtt_offset | PWRCTX_EN);
  2302. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2303. }
  2304. static unsigned long intel_pxfreq(u32 vidfreq)
  2305. {
  2306. unsigned long freq;
  2307. int div = (vidfreq & 0x3f0000) >> 16;
  2308. int post = (vidfreq & 0x3000) >> 12;
  2309. int pre = (vidfreq & 0x7);
  2310. if (!pre)
  2311. return 0;
  2312. freq = ((div * 133333) / ((1<<post) * pre));
  2313. return freq;
  2314. }
  2315. static const struct cparams {
  2316. u16 i;
  2317. u16 t;
  2318. u16 m;
  2319. u16 c;
  2320. } cparams[] = {
  2321. { 1, 1333, 301, 28664 },
  2322. { 1, 1066, 294, 24460 },
  2323. { 1, 800, 294, 25192 },
  2324. { 0, 1333, 276, 27605 },
  2325. { 0, 1066, 276, 27605 },
  2326. { 0, 800, 231, 23784 },
  2327. };
  2328. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  2329. {
  2330. u64 total_count, diff, ret;
  2331. u32 count1, count2, count3, m = 0, c = 0;
  2332. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  2333. int i;
  2334. assert_spin_locked(&mchdev_lock);
  2335. diff1 = now - dev_priv->ips.last_time1;
  2336. /* Prevent division-by-zero if we are asking too fast.
  2337. * Also, we don't get interesting results if we are polling
  2338. * faster than once in 10ms, so just return the saved value
  2339. * in such cases.
  2340. */
  2341. if (diff1 <= 10)
  2342. return dev_priv->ips.chipset_power;
  2343. count1 = I915_READ(DMIEC);
  2344. count2 = I915_READ(DDREC);
  2345. count3 = I915_READ(CSIEC);
  2346. total_count = count1 + count2 + count3;
  2347. /* FIXME: handle per-counter overflow */
  2348. if (total_count < dev_priv->ips.last_count1) {
  2349. diff = ~0UL - dev_priv->ips.last_count1;
  2350. diff += total_count;
  2351. } else {
  2352. diff = total_count - dev_priv->ips.last_count1;
  2353. }
  2354. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  2355. if (cparams[i].i == dev_priv->ips.c_m &&
  2356. cparams[i].t == dev_priv->ips.r_t) {
  2357. m = cparams[i].m;
  2358. c = cparams[i].c;
  2359. break;
  2360. }
  2361. }
  2362. diff = div_u64(diff, diff1);
  2363. ret = ((m * diff) + c);
  2364. ret = div_u64(ret, 10);
  2365. dev_priv->ips.last_count1 = total_count;
  2366. dev_priv->ips.last_time1 = now;
  2367. dev_priv->ips.chipset_power = ret;
  2368. return ret;
  2369. }
  2370. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  2371. {
  2372. unsigned long val;
  2373. if (dev_priv->info->gen != 5)
  2374. return 0;
  2375. spin_lock_irq(&mchdev_lock);
  2376. val = __i915_chipset_val(dev_priv);
  2377. spin_unlock_irq(&mchdev_lock);
  2378. return val;
  2379. }
  2380. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  2381. {
  2382. unsigned long m, x, b;
  2383. u32 tsfs;
  2384. tsfs = I915_READ(TSFS);
  2385. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  2386. x = I915_READ8(TR1);
  2387. b = tsfs & TSFS_INTR_MASK;
  2388. return ((m * x) / 127) - b;
  2389. }
  2390. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  2391. {
  2392. static const struct v_table {
  2393. u16 vd; /* in .1 mil */
  2394. u16 vm; /* in .1 mil */
  2395. } v_table[] = {
  2396. { 0, 0, },
  2397. { 375, 0, },
  2398. { 500, 0, },
  2399. { 625, 0, },
  2400. { 750, 0, },
  2401. { 875, 0, },
  2402. { 1000, 0, },
  2403. { 1125, 0, },
  2404. { 4125, 3000, },
  2405. { 4125, 3000, },
  2406. { 4125, 3000, },
  2407. { 4125, 3000, },
  2408. { 4125, 3000, },
  2409. { 4125, 3000, },
  2410. { 4125, 3000, },
  2411. { 4125, 3000, },
  2412. { 4125, 3000, },
  2413. { 4125, 3000, },
  2414. { 4125, 3000, },
  2415. { 4125, 3000, },
  2416. { 4125, 3000, },
  2417. { 4125, 3000, },
  2418. { 4125, 3000, },
  2419. { 4125, 3000, },
  2420. { 4125, 3000, },
  2421. { 4125, 3000, },
  2422. { 4125, 3000, },
  2423. { 4125, 3000, },
  2424. { 4125, 3000, },
  2425. { 4125, 3000, },
  2426. { 4125, 3000, },
  2427. { 4125, 3000, },
  2428. { 4250, 3125, },
  2429. { 4375, 3250, },
  2430. { 4500, 3375, },
  2431. { 4625, 3500, },
  2432. { 4750, 3625, },
  2433. { 4875, 3750, },
  2434. { 5000, 3875, },
  2435. { 5125, 4000, },
  2436. { 5250, 4125, },
  2437. { 5375, 4250, },
  2438. { 5500, 4375, },
  2439. { 5625, 4500, },
  2440. { 5750, 4625, },
  2441. { 5875, 4750, },
  2442. { 6000, 4875, },
  2443. { 6125, 5000, },
  2444. { 6250, 5125, },
  2445. { 6375, 5250, },
  2446. { 6500, 5375, },
  2447. { 6625, 5500, },
  2448. { 6750, 5625, },
  2449. { 6875, 5750, },
  2450. { 7000, 5875, },
  2451. { 7125, 6000, },
  2452. { 7250, 6125, },
  2453. { 7375, 6250, },
  2454. { 7500, 6375, },
  2455. { 7625, 6500, },
  2456. { 7750, 6625, },
  2457. { 7875, 6750, },
  2458. { 8000, 6875, },
  2459. { 8125, 7000, },
  2460. { 8250, 7125, },
  2461. { 8375, 7250, },
  2462. { 8500, 7375, },
  2463. { 8625, 7500, },
  2464. { 8750, 7625, },
  2465. { 8875, 7750, },
  2466. { 9000, 7875, },
  2467. { 9125, 8000, },
  2468. { 9250, 8125, },
  2469. { 9375, 8250, },
  2470. { 9500, 8375, },
  2471. { 9625, 8500, },
  2472. { 9750, 8625, },
  2473. { 9875, 8750, },
  2474. { 10000, 8875, },
  2475. { 10125, 9000, },
  2476. { 10250, 9125, },
  2477. { 10375, 9250, },
  2478. { 10500, 9375, },
  2479. { 10625, 9500, },
  2480. { 10750, 9625, },
  2481. { 10875, 9750, },
  2482. { 11000, 9875, },
  2483. { 11125, 10000, },
  2484. { 11250, 10125, },
  2485. { 11375, 10250, },
  2486. { 11500, 10375, },
  2487. { 11625, 10500, },
  2488. { 11750, 10625, },
  2489. { 11875, 10750, },
  2490. { 12000, 10875, },
  2491. { 12125, 11000, },
  2492. { 12250, 11125, },
  2493. { 12375, 11250, },
  2494. { 12500, 11375, },
  2495. { 12625, 11500, },
  2496. { 12750, 11625, },
  2497. { 12875, 11750, },
  2498. { 13000, 11875, },
  2499. { 13125, 12000, },
  2500. { 13250, 12125, },
  2501. { 13375, 12250, },
  2502. { 13500, 12375, },
  2503. { 13625, 12500, },
  2504. { 13750, 12625, },
  2505. { 13875, 12750, },
  2506. { 14000, 12875, },
  2507. { 14125, 13000, },
  2508. { 14250, 13125, },
  2509. { 14375, 13250, },
  2510. { 14500, 13375, },
  2511. { 14625, 13500, },
  2512. { 14750, 13625, },
  2513. { 14875, 13750, },
  2514. { 15000, 13875, },
  2515. { 15125, 14000, },
  2516. { 15250, 14125, },
  2517. { 15375, 14250, },
  2518. { 15500, 14375, },
  2519. { 15625, 14500, },
  2520. { 15750, 14625, },
  2521. { 15875, 14750, },
  2522. { 16000, 14875, },
  2523. { 16125, 15000, },
  2524. };
  2525. if (dev_priv->info->is_mobile)
  2526. return v_table[pxvid].vm;
  2527. else
  2528. return v_table[pxvid].vd;
  2529. }
  2530. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2531. {
  2532. struct timespec now, diff1;
  2533. u64 diff;
  2534. unsigned long diffms;
  2535. u32 count;
  2536. assert_spin_locked(&mchdev_lock);
  2537. getrawmonotonic(&now);
  2538. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  2539. /* Don't divide by 0 */
  2540. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  2541. if (!diffms)
  2542. return;
  2543. count = I915_READ(GFXEC);
  2544. if (count < dev_priv->ips.last_count2) {
  2545. diff = ~0UL - dev_priv->ips.last_count2;
  2546. diff += count;
  2547. } else {
  2548. diff = count - dev_priv->ips.last_count2;
  2549. }
  2550. dev_priv->ips.last_count2 = count;
  2551. dev_priv->ips.last_time2 = now;
  2552. /* More magic constants... */
  2553. diff = diff * 1181;
  2554. diff = div_u64(diff, diffms * 10);
  2555. dev_priv->ips.gfx_power = diff;
  2556. }
  2557. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2558. {
  2559. if (dev_priv->info->gen != 5)
  2560. return;
  2561. spin_lock_irq(&mchdev_lock);
  2562. __i915_update_gfx_val(dev_priv);
  2563. spin_unlock_irq(&mchdev_lock);
  2564. }
  2565. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  2566. {
  2567. unsigned long t, corr, state1, corr2, state2;
  2568. u32 pxvid, ext_v;
  2569. assert_spin_locked(&mchdev_lock);
  2570. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  2571. pxvid = (pxvid >> 24) & 0x7f;
  2572. ext_v = pvid_to_extvid(dev_priv, pxvid);
  2573. state1 = ext_v;
  2574. t = i915_mch_val(dev_priv);
  2575. /* Revel in the empirically derived constants */
  2576. /* Correction factor in 1/100000 units */
  2577. if (t > 80)
  2578. corr = ((t * 2349) + 135940);
  2579. else if (t >= 50)
  2580. corr = ((t * 964) + 29317);
  2581. else /* < 50 */
  2582. corr = ((t * 301) + 1004);
  2583. corr = corr * ((150142 * state1) / 10000 - 78642);
  2584. corr /= 100000;
  2585. corr2 = (corr * dev_priv->ips.corr);
  2586. state2 = (corr2 * state1) / 10000;
  2587. state2 /= 100; /* convert to mW */
  2588. __i915_update_gfx_val(dev_priv);
  2589. return dev_priv->ips.gfx_power + state2;
  2590. }
  2591. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  2592. {
  2593. unsigned long val;
  2594. if (dev_priv->info->gen != 5)
  2595. return 0;
  2596. spin_lock_irq(&mchdev_lock);
  2597. val = __i915_gfx_val(dev_priv);
  2598. spin_unlock_irq(&mchdev_lock);
  2599. return val;
  2600. }
  2601. /**
  2602. * i915_read_mch_val - return value for IPS use
  2603. *
  2604. * Calculate and return a value for the IPS driver to use when deciding whether
  2605. * we have thermal and power headroom to increase CPU or GPU power budget.
  2606. */
  2607. unsigned long i915_read_mch_val(void)
  2608. {
  2609. struct drm_i915_private *dev_priv;
  2610. unsigned long chipset_val, graphics_val, ret = 0;
  2611. spin_lock_irq(&mchdev_lock);
  2612. if (!i915_mch_dev)
  2613. goto out_unlock;
  2614. dev_priv = i915_mch_dev;
  2615. chipset_val = __i915_chipset_val(dev_priv);
  2616. graphics_val = __i915_gfx_val(dev_priv);
  2617. ret = chipset_val + graphics_val;
  2618. out_unlock:
  2619. spin_unlock_irq(&mchdev_lock);
  2620. return ret;
  2621. }
  2622. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  2623. /**
  2624. * i915_gpu_raise - raise GPU frequency limit
  2625. *
  2626. * Raise the limit; IPS indicates we have thermal headroom.
  2627. */
  2628. bool i915_gpu_raise(void)
  2629. {
  2630. struct drm_i915_private *dev_priv;
  2631. bool ret = true;
  2632. spin_lock_irq(&mchdev_lock);
  2633. if (!i915_mch_dev) {
  2634. ret = false;
  2635. goto out_unlock;
  2636. }
  2637. dev_priv = i915_mch_dev;
  2638. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  2639. dev_priv->ips.max_delay--;
  2640. out_unlock:
  2641. spin_unlock_irq(&mchdev_lock);
  2642. return ret;
  2643. }
  2644. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  2645. /**
  2646. * i915_gpu_lower - lower GPU frequency limit
  2647. *
  2648. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  2649. * frequency maximum.
  2650. */
  2651. bool i915_gpu_lower(void)
  2652. {
  2653. struct drm_i915_private *dev_priv;
  2654. bool ret = true;
  2655. spin_lock_irq(&mchdev_lock);
  2656. if (!i915_mch_dev) {
  2657. ret = false;
  2658. goto out_unlock;
  2659. }
  2660. dev_priv = i915_mch_dev;
  2661. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  2662. dev_priv->ips.max_delay++;
  2663. out_unlock:
  2664. spin_unlock_irq(&mchdev_lock);
  2665. return ret;
  2666. }
  2667. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  2668. /**
  2669. * i915_gpu_busy - indicate GPU business to IPS
  2670. *
  2671. * Tell the IPS driver whether or not the GPU is busy.
  2672. */
  2673. bool i915_gpu_busy(void)
  2674. {
  2675. struct drm_i915_private *dev_priv;
  2676. struct intel_ring_buffer *ring;
  2677. bool ret = false;
  2678. int i;
  2679. spin_lock_irq(&mchdev_lock);
  2680. if (!i915_mch_dev)
  2681. goto out_unlock;
  2682. dev_priv = i915_mch_dev;
  2683. for_each_ring(ring, dev_priv, i)
  2684. ret |= !list_empty(&ring->request_list);
  2685. out_unlock:
  2686. spin_unlock_irq(&mchdev_lock);
  2687. return ret;
  2688. }
  2689. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  2690. /**
  2691. * i915_gpu_turbo_disable - disable graphics turbo
  2692. *
  2693. * Disable graphics turbo by resetting the max frequency and setting the
  2694. * current frequency to the default.
  2695. */
  2696. bool i915_gpu_turbo_disable(void)
  2697. {
  2698. struct drm_i915_private *dev_priv;
  2699. bool ret = true;
  2700. spin_lock_irq(&mchdev_lock);
  2701. if (!i915_mch_dev) {
  2702. ret = false;
  2703. goto out_unlock;
  2704. }
  2705. dev_priv = i915_mch_dev;
  2706. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  2707. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  2708. ret = false;
  2709. out_unlock:
  2710. spin_unlock_irq(&mchdev_lock);
  2711. return ret;
  2712. }
  2713. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  2714. /**
  2715. * Tells the intel_ips driver that the i915 driver is now loaded, if
  2716. * IPS got loaded first.
  2717. *
  2718. * This awkward dance is so that neither module has to depend on the
  2719. * other in order for IPS to do the appropriate communication of
  2720. * GPU turbo limits to i915.
  2721. */
  2722. static void
  2723. ips_ping_for_i915_load(void)
  2724. {
  2725. void (*link)(void);
  2726. link = symbol_get(ips_link_to_i915_driver);
  2727. if (link) {
  2728. link();
  2729. symbol_put(ips_link_to_i915_driver);
  2730. }
  2731. }
  2732. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  2733. {
  2734. /* We only register the i915 ips part with intel-ips once everything is
  2735. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  2736. spin_lock_irq(&mchdev_lock);
  2737. i915_mch_dev = dev_priv;
  2738. spin_unlock_irq(&mchdev_lock);
  2739. ips_ping_for_i915_load();
  2740. }
  2741. void intel_gpu_ips_teardown(void)
  2742. {
  2743. spin_lock_irq(&mchdev_lock);
  2744. i915_mch_dev = NULL;
  2745. spin_unlock_irq(&mchdev_lock);
  2746. }
  2747. static void intel_init_emon(struct drm_device *dev)
  2748. {
  2749. struct drm_i915_private *dev_priv = dev->dev_private;
  2750. u32 lcfuse;
  2751. u8 pxw[16];
  2752. int i;
  2753. /* Disable to program */
  2754. I915_WRITE(ECR, 0);
  2755. POSTING_READ(ECR);
  2756. /* Program energy weights for various events */
  2757. I915_WRITE(SDEW, 0x15040d00);
  2758. I915_WRITE(CSIEW0, 0x007f0000);
  2759. I915_WRITE(CSIEW1, 0x1e220004);
  2760. I915_WRITE(CSIEW2, 0x04000004);
  2761. for (i = 0; i < 5; i++)
  2762. I915_WRITE(PEW + (i * 4), 0);
  2763. for (i = 0; i < 3; i++)
  2764. I915_WRITE(DEW + (i * 4), 0);
  2765. /* Program P-state weights to account for frequency power adjustment */
  2766. for (i = 0; i < 16; i++) {
  2767. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  2768. unsigned long freq = intel_pxfreq(pxvidfreq);
  2769. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  2770. PXVFREQ_PX_SHIFT;
  2771. unsigned long val;
  2772. val = vid * vid;
  2773. val *= (freq / 1000);
  2774. val *= 255;
  2775. val /= (127*127*900);
  2776. if (val > 0xff)
  2777. DRM_ERROR("bad pxval: %ld\n", val);
  2778. pxw[i] = val;
  2779. }
  2780. /* Render standby states get 0 weight */
  2781. pxw[14] = 0;
  2782. pxw[15] = 0;
  2783. for (i = 0; i < 4; i++) {
  2784. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  2785. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  2786. I915_WRITE(PXW + (i * 4), val);
  2787. }
  2788. /* Adjust magic regs to magic values (more experimental results) */
  2789. I915_WRITE(OGW0, 0);
  2790. I915_WRITE(OGW1, 0);
  2791. I915_WRITE(EG0, 0x00007f00);
  2792. I915_WRITE(EG1, 0x0000000e);
  2793. I915_WRITE(EG2, 0x000e0000);
  2794. I915_WRITE(EG3, 0x68000300);
  2795. I915_WRITE(EG4, 0x42000000);
  2796. I915_WRITE(EG5, 0x00140031);
  2797. I915_WRITE(EG6, 0);
  2798. I915_WRITE(EG7, 0);
  2799. for (i = 0; i < 8; i++)
  2800. I915_WRITE(PXWL + (i * 4), 0);
  2801. /* Enable PMON + select events */
  2802. I915_WRITE(ECR, 0x80000019);
  2803. lcfuse = I915_READ(LCFUSE02);
  2804. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  2805. }
  2806. void intel_disable_gt_powersave(struct drm_device *dev)
  2807. {
  2808. struct drm_i915_private *dev_priv = dev->dev_private;
  2809. if (IS_IRONLAKE_M(dev)) {
  2810. ironlake_disable_drps(dev);
  2811. ironlake_disable_rc6(dev);
  2812. } else if (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev)) {
  2813. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  2814. mutex_lock(&dev_priv->rps.hw_lock);
  2815. gen6_disable_rps(dev);
  2816. mutex_unlock(&dev_priv->rps.hw_lock);
  2817. }
  2818. }
  2819. static void intel_gen6_powersave_work(struct work_struct *work)
  2820. {
  2821. struct drm_i915_private *dev_priv =
  2822. container_of(work, struct drm_i915_private,
  2823. rps.delayed_resume_work.work);
  2824. struct drm_device *dev = dev_priv->dev;
  2825. mutex_lock(&dev_priv->rps.hw_lock);
  2826. gen6_enable_rps(dev);
  2827. gen6_update_ring_freq(dev);
  2828. mutex_unlock(&dev_priv->rps.hw_lock);
  2829. }
  2830. void intel_enable_gt_powersave(struct drm_device *dev)
  2831. {
  2832. struct drm_i915_private *dev_priv = dev->dev_private;
  2833. if (IS_IRONLAKE_M(dev)) {
  2834. ironlake_enable_drps(dev);
  2835. ironlake_enable_rc6(dev);
  2836. intel_init_emon(dev);
  2837. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  2838. /*
  2839. * PCU communication is slow and this doesn't need to be
  2840. * done at any specific time, so do this out of our fast path
  2841. * to make resume and init faster.
  2842. */
  2843. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  2844. round_jiffies_up_relative(HZ));
  2845. }
  2846. }
  2847. static void ibx_init_clock_gating(struct drm_device *dev)
  2848. {
  2849. struct drm_i915_private *dev_priv = dev->dev_private;
  2850. /*
  2851. * On Ibex Peak and Cougar Point, we need to disable clock
  2852. * gating for the panel power sequencer or it will fail to
  2853. * start up when no ports are active.
  2854. */
  2855. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  2856. }
  2857. static void ironlake_init_clock_gating(struct drm_device *dev)
  2858. {
  2859. struct drm_i915_private *dev_priv = dev->dev_private;
  2860. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  2861. /* Required for FBC */
  2862. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  2863. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  2864. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  2865. I915_WRITE(PCH_3DCGDIS0,
  2866. MARIUNIT_CLOCK_GATE_DISABLE |
  2867. SVSMUNIT_CLOCK_GATE_DISABLE);
  2868. I915_WRITE(PCH_3DCGDIS1,
  2869. VFMUNIT_CLOCK_GATE_DISABLE);
  2870. /*
  2871. * According to the spec the following bits should be set in
  2872. * order to enable memory self-refresh
  2873. * The bit 22/21 of 0x42004
  2874. * The bit 5 of 0x42020
  2875. * The bit 15 of 0x45000
  2876. */
  2877. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2878. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  2879. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  2880. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  2881. I915_WRITE(DISP_ARB_CTL,
  2882. (I915_READ(DISP_ARB_CTL) |
  2883. DISP_FBC_WM_DIS));
  2884. I915_WRITE(WM3_LP_ILK, 0);
  2885. I915_WRITE(WM2_LP_ILK, 0);
  2886. I915_WRITE(WM1_LP_ILK, 0);
  2887. /*
  2888. * Based on the document from hardware guys the following bits
  2889. * should be set unconditionally in order to enable FBC.
  2890. * The bit 22 of 0x42000
  2891. * The bit 22 of 0x42004
  2892. * The bit 7,8,9 of 0x42020.
  2893. */
  2894. if (IS_IRONLAKE_M(dev)) {
  2895. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  2896. I915_READ(ILK_DISPLAY_CHICKEN1) |
  2897. ILK_FBCQ_DIS);
  2898. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2899. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2900. ILK_DPARB_GATE);
  2901. }
  2902. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  2903. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2904. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2905. ILK_ELPIN_409_SELECT);
  2906. I915_WRITE(_3D_CHICKEN2,
  2907. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  2908. _3D_CHICKEN2_WM_READ_PIPELINED);
  2909. /* WaDisableRenderCachePipelinedFlush */
  2910. I915_WRITE(CACHE_MODE_0,
  2911. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  2912. ibx_init_clock_gating(dev);
  2913. }
  2914. static void cpt_init_clock_gating(struct drm_device *dev)
  2915. {
  2916. struct drm_i915_private *dev_priv = dev->dev_private;
  2917. int pipe;
  2918. /*
  2919. * On Ibex Peak and Cougar Point, we need to disable clock
  2920. * gating for the panel power sequencer or it will fail to
  2921. * start up when no ports are active.
  2922. */
  2923. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  2924. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  2925. DPLS_EDP_PPS_FIX_DIS);
  2926. /* WADP0ClockGatingDisable */
  2927. for_each_pipe(pipe) {
  2928. I915_WRITE(TRANS_CHICKEN1(pipe),
  2929. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  2930. }
  2931. }
  2932. static void gen6_init_clock_gating(struct drm_device *dev)
  2933. {
  2934. struct drm_i915_private *dev_priv = dev->dev_private;
  2935. int pipe;
  2936. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  2937. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  2938. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2939. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2940. ILK_ELPIN_409_SELECT);
  2941. I915_WRITE(WM3_LP_ILK, 0);
  2942. I915_WRITE(WM2_LP_ILK, 0);
  2943. I915_WRITE(WM1_LP_ILK, 0);
  2944. I915_WRITE(CACHE_MODE_0,
  2945. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  2946. I915_WRITE(GEN6_UCGCTL1,
  2947. I915_READ(GEN6_UCGCTL1) |
  2948. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  2949. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  2950. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  2951. * gating disable must be set. Failure to set it results in
  2952. * flickering pixels due to Z write ordering failures after
  2953. * some amount of runtime in the Mesa "fire" demo, and Unigine
  2954. * Sanctuary and Tropics, and apparently anything else with
  2955. * alpha test or pixel discard.
  2956. *
  2957. * According to the spec, bit 11 (RCCUNIT) must also be set,
  2958. * but we didn't debug actual testcases to find it out.
  2959. *
  2960. * Also apply WaDisableVDSUnitClockGating and
  2961. * WaDisableRCPBUnitClockGating.
  2962. */
  2963. I915_WRITE(GEN6_UCGCTL2,
  2964. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  2965. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  2966. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  2967. /* Bspec says we need to always set all mask bits. */
  2968. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  2969. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  2970. /*
  2971. * According to the spec the following bits should be
  2972. * set in order to enable memory self-refresh and fbc:
  2973. * The bit21 and bit22 of 0x42000
  2974. * The bit21 and bit22 of 0x42004
  2975. * The bit5 and bit7 of 0x42020
  2976. * The bit14 of 0x70180
  2977. * The bit14 of 0x71180
  2978. */
  2979. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  2980. I915_READ(ILK_DISPLAY_CHICKEN1) |
  2981. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  2982. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2983. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2984. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  2985. I915_WRITE(ILK_DSPCLK_GATE_D,
  2986. I915_READ(ILK_DSPCLK_GATE_D) |
  2987. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  2988. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  2989. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  2990. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  2991. for_each_pipe(pipe) {
  2992. I915_WRITE(DSPCNTR(pipe),
  2993. I915_READ(DSPCNTR(pipe)) |
  2994. DISPPLANE_TRICKLE_FEED_DISABLE);
  2995. intel_flush_display_plane(dev_priv, pipe);
  2996. }
  2997. /* The default value should be 0x200 according to docs, but the two
  2998. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  2999. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  3000. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  3001. cpt_init_clock_gating(dev);
  3002. }
  3003. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3004. {
  3005. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3006. reg &= ~GEN7_FF_SCHED_MASK;
  3007. reg |= GEN7_FF_TS_SCHED_HW;
  3008. reg |= GEN7_FF_VS_SCHED_HW;
  3009. reg |= GEN7_FF_DS_SCHED_HW;
  3010. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3011. }
  3012. static void haswell_init_clock_gating(struct drm_device *dev)
  3013. {
  3014. struct drm_i915_private *dev_priv = dev->dev_private;
  3015. int pipe;
  3016. I915_WRITE(WM3_LP_ILK, 0);
  3017. I915_WRITE(WM2_LP_ILK, 0);
  3018. I915_WRITE(WM1_LP_ILK, 0);
  3019. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3020. * This implements the WaDisableRCZUnitClockGating workaround.
  3021. */
  3022. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  3023. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  3024. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3025. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3026. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  3027. I915_WRITE(GEN7_L3CNTLREG1,
  3028. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3029. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3030. GEN7_WA_L3_CHICKEN_MODE);
  3031. /* This is required by WaCatErrorRejectionIssue */
  3032. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3033. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3034. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3035. for_each_pipe(pipe) {
  3036. I915_WRITE(DSPCNTR(pipe),
  3037. I915_READ(DSPCNTR(pipe)) |
  3038. DISPPLANE_TRICKLE_FEED_DISABLE);
  3039. intel_flush_display_plane(dev_priv, pipe);
  3040. }
  3041. gen7_setup_fixed_func_scheduler(dev_priv);
  3042. /* WaDisable4x2SubspanOptimization */
  3043. I915_WRITE(CACHE_MODE_1,
  3044. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3045. /* XXX: This is a workaround for early silicon revisions and should be
  3046. * removed later.
  3047. */
  3048. I915_WRITE(WM_DBG,
  3049. I915_READ(WM_DBG) |
  3050. WM_DBG_DISALLOW_MULTIPLE_LP |
  3051. WM_DBG_DISALLOW_SPRITE |
  3052. WM_DBG_DISALLOW_MAXFIFO);
  3053. }
  3054. static void ivybridge_init_clock_gating(struct drm_device *dev)
  3055. {
  3056. struct drm_i915_private *dev_priv = dev->dev_private;
  3057. int pipe;
  3058. uint32_t snpcr;
  3059. I915_WRITE(WM3_LP_ILK, 0);
  3060. I915_WRITE(WM2_LP_ILK, 0);
  3061. I915_WRITE(WM1_LP_ILK, 0);
  3062. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3063. /* WaDisableEarlyCull */
  3064. I915_WRITE(_3D_CHICKEN3,
  3065. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3066. /* WaDisableBackToBackFlipFix */
  3067. I915_WRITE(IVB_CHICKEN3,
  3068. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3069. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3070. /* WaDisablePSDDualDispatchEnable */
  3071. if (IS_IVB_GT1(dev))
  3072. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3073. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3074. else
  3075. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  3076. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3077. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  3078. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3079. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3080. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  3081. I915_WRITE(GEN7_L3CNTLREG1,
  3082. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3083. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3084. GEN7_WA_L3_CHICKEN_MODE);
  3085. if (IS_IVB_GT1(dev))
  3086. I915_WRITE(GEN7_ROW_CHICKEN2,
  3087. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3088. else
  3089. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  3090. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3091. /* WaForceL3Serialization */
  3092. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3093. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3094. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3095. * gating disable must be set. Failure to set it results in
  3096. * flickering pixels due to Z write ordering failures after
  3097. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3098. * Sanctuary and Tropics, and apparently anything else with
  3099. * alpha test or pixel discard.
  3100. *
  3101. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3102. * but we didn't debug actual testcases to find it out.
  3103. *
  3104. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3105. * This implements the WaDisableRCZUnitClockGating workaround.
  3106. */
  3107. I915_WRITE(GEN6_UCGCTL2,
  3108. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3109. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3110. /* This is required by WaCatErrorRejectionIssue */
  3111. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3112. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3113. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3114. for_each_pipe(pipe) {
  3115. I915_WRITE(DSPCNTR(pipe),
  3116. I915_READ(DSPCNTR(pipe)) |
  3117. DISPPLANE_TRICKLE_FEED_DISABLE);
  3118. intel_flush_display_plane(dev_priv, pipe);
  3119. }
  3120. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3121. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3122. gen7_setup_fixed_func_scheduler(dev_priv);
  3123. /* WaDisable4x2SubspanOptimization */
  3124. I915_WRITE(CACHE_MODE_1,
  3125. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3126. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3127. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3128. snpcr |= GEN6_MBC_SNPCR_MED;
  3129. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3130. cpt_init_clock_gating(dev);
  3131. }
  3132. static void valleyview_init_clock_gating(struct drm_device *dev)
  3133. {
  3134. struct drm_i915_private *dev_priv = dev->dev_private;
  3135. int pipe;
  3136. I915_WRITE(WM3_LP_ILK, 0);
  3137. I915_WRITE(WM2_LP_ILK, 0);
  3138. I915_WRITE(WM1_LP_ILK, 0);
  3139. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3140. /* WaDisableEarlyCull */
  3141. I915_WRITE(_3D_CHICKEN3,
  3142. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3143. /* WaDisableBackToBackFlipFix */
  3144. I915_WRITE(IVB_CHICKEN3,
  3145. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3146. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3147. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3148. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3149. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  3150. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3151. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3152. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  3153. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  3154. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  3155. /* WaForceL3Serialization */
  3156. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3157. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3158. /* WaDisableDopClockGating */
  3159. I915_WRITE(GEN7_ROW_CHICKEN2,
  3160. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3161. /* WaForceL3Serialization */
  3162. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3163. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3164. /* This is required by WaCatErrorRejectionIssue */
  3165. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3166. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3167. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3168. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3169. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3170. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3171. * gating disable must be set. Failure to set it results in
  3172. * flickering pixels due to Z write ordering failures after
  3173. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3174. * Sanctuary and Tropics, and apparently anything else with
  3175. * alpha test or pixel discard.
  3176. *
  3177. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3178. * but we didn't debug actual testcases to find it out.
  3179. *
  3180. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3181. * This implements the WaDisableRCZUnitClockGating workaround.
  3182. *
  3183. * Also apply WaDisableVDSUnitClockGating and
  3184. * WaDisableRCPBUnitClockGating.
  3185. */
  3186. I915_WRITE(GEN6_UCGCTL2,
  3187. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3188. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  3189. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3190. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3191. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3192. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  3193. for_each_pipe(pipe) {
  3194. I915_WRITE(DSPCNTR(pipe),
  3195. I915_READ(DSPCNTR(pipe)) |
  3196. DISPPLANE_TRICKLE_FEED_DISABLE);
  3197. intel_flush_display_plane(dev_priv, pipe);
  3198. }
  3199. I915_WRITE(CACHE_MODE_1,
  3200. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3201. /*
  3202. * On ValleyView, the GUnit needs to signal the GT
  3203. * when flip and other events complete. So enable
  3204. * all the GUnit->GT interrupts here
  3205. */
  3206. I915_WRITE(VLV_DPFLIPSTAT, PIPEB_LINE_COMPARE_INT_EN |
  3207. PIPEB_HLINE_INT_EN | PIPEB_VBLANK_INT_EN |
  3208. SPRITED_FLIPDONE_INT_EN | SPRITEC_FLIPDONE_INT_EN |
  3209. PLANEB_FLIPDONE_INT_EN | PIPEA_LINE_COMPARE_INT_EN |
  3210. PIPEA_HLINE_INT_EN | PIPEA_VBLANK_INT_EN |
  3211. SPRITEB_FLIPDONE_INT_EN | SPRITEA_FLIPDONE_INT_EN |
  3212. PLANEA_FLIPDONE_INT_EN);
  3213. /*
  3214. * WaDisableVLVClockGating_VBIIssue
  3215. * Disable clock gating on th GCFG unit to prevent a delay
  3216. * in the reporting of vblank events.
  3217. */
  3218. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  3219. }
  3220. static void g4x_init_clock_gating(struct drm_device *dev)
  3221. {
  3222. struct drm_i915_private *dev_priv = dev->dev_private;
  3223. uint32_t dspclk_gate;
  3224. I915_WRITE(RENCLK_GATE_D1, 0);
  3225. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  3226. GS_UNIT_CLOCK_GATE_DISABLE |
  3227. CL_UNIT_CLOCK_GATE_DISABLE);
  3228. I915_WRITE(RAMCLK_GATE_D, 0);
  3229. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  3230. OVRUNIT_CLOCK_GATE_DISABLE |
  3231. OVCUNIT_CLOCK_GATE_DISABLE;
  3232. if (IS_GM45(dev))
  3233. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  3234. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  3235. /* WaDisableRenderCachePipelinedFlush */
  3236. I915_WRITE(CACHE_MODE_0,
  3237. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3238. }
  3239. static void crestline_init_clock_gating(struct drm_device *dev)
  3240. {
  3241. struct drm_i915_private *dev_priv = dev->dev_private;
  3242. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  3243. I915_WRITE(RENCLK_GATE_D2, 0);
  3244. I915_WRITE(DSPCLK_GATE_D, 0);
  3245. I915_WRITE(RAMCLK_GATE_D, 0);
  3246. I915_WRITE16(DEUC, 0);
  3247. }
  3248. static void broadwater_init_clock_gating(struct drm_device *dev)
  3249. {
  3250. struct drm_i915_private *dev_priv = dev->dev_private;
  3251. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  3252. I965_RCC_CLOCK_GATE_DISABLE |
  3253. I965_RCPB_CLOCK_GATE_DISABLE |
  3254. I965_ISC_CLOCK_GATE_DISABLE |
  3255. I965_FBC_CLOCK_GATE_DISABLE);
  3256. I915_WRITE(RENCLK_GATE_D2, 0);
  3257. }
  3258. static void gen3_init_clock_gating(struct drm_device *dev)
  3259. {
  3260. struct drm_i915_private *dev_priv = dev->dev_private;
  3261. u32 dstate = I915_READ(D_STATE);
  3262. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  3263. DSTATE_DOT_CLOCK_GATING;
  3264. I915_WRITE(D_STATE, dstate);
  3265. if (IS_PINEVIEW(dev))
  3266. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  3267. /* IIR "flip pending" means done if this bit is set */
  3268. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  3269. }
  3270. static void i85x_init_clock_gating(struct drm_device *dev)
  3271. {
  3272. struct drm_i915_private *dev_priv = dev->dev_private;
  3273. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  3274. }
  3275. static void i830_init_clock_gating(struct drm_device *dev)
  3276. {
  3277. struct drm_i915_private *dev_priv = dev->dev_private;
  3278. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  3279. }
  3280. void intel_init_clock_gating(struct drm_device *dev)
  3281. {
  3282. struct drm_i915_private *dev_priv = dev->dev_private;
  3283. dev_priv->display.init_clock_gating(dev);
  3284. }
  3285. /* Starting with Haswell, we have different power wells for
  3286. * different parts of the GPU. This attempts to enable them all.
  3287. */
  3288. void intel_init_power_wells(struct drm_device *dev)
  3289. {
  3290. struct drm_i915_private *dev_priv = dev->dev_private;
  3291. unsigned long power_wells[] = {
  3292. HSW_PWR_WELL_CTL1,
  3293. HSW_PWR_WELL_CTL2,
  3294. HSW_PWR_WELL_CTL4
  3295. };
  3296. int i;
  3297. if (!IS_HASWELL(dev))
  3298. return;
  3299. mutex_lock(&dev->struct_mutex);
  3300. for (i = 0; i < ARRAY_SIZE(power_wells); i++) {
  3301. int well = I915_READ(power_wells[i]);
  3302. if ((well & HSW_PWR_WELL_STATE) == 0) {
  3303. I915_WRITE(power_wells[i], well & HSW_PWR_WELL_ENABLE);
  3304. if (wait_for((I915_READ(power_wells[i]) & HSW_PWR_WELL_STATE), 20))
  3305. DRM_ERROR("Error enabling power well %lx\n", power_wells[i]);
  3306. }
  3307. }
  3308. mutex_unlock(&dev->struct_mutex);
  3309. }
  3310. /* Set up chip specific power management-related functions */
  3311. void intel_init_pm(struct drm_device *dev)
  3312. {
  3313. struct drm_i915_private *dev_priv = dev->dev_private;
  3314. if (I915_HAS_FBC(dev)) {
  3315. if (HAS_PCH_SPLIT(dev)) {
  3316. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  3317. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  3318. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  3319. } else if (IS_GM45(dev)) {
  3320. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  3321. dev_priv->display.enable_fbc = g4x_enable_fbc;
  3322. dev_priv->display.disable_fbc = g4x_disable_fbc;
  3323. } else if (IS_CRESTLINE(dev)) {
  3324. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  3325. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  3326. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  3327. }
  3328. /* 855GM needs testing */
  3329. }
  3330. /* For cxsr */
  3331. if (IS_PINEVIEW(dev))
  3332. i915_pineview_get_mem_freq(dev);
  3333. else if (IS_GEN5(dev))
  3334. i915_ironlake_get_mem_freq(dev);
  3335. /* For FIFO watermark updates */
  3336. if (HAS_PCH_SPLIT(dev)) {
  3337. if (IS_GEN5(dev)) {
  3338. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  3339. dev_priv->display.update_wm = ironlake_update_wm;
  3340. else {
  3341. DRM_DEBUG_KMS("Failed to get proper latency. "
  3342. "Disable CxSR\n");
  3343. dev_priv->display.update_wm = NULL;
  3344. }
  3345. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  3346. } else if (IS_GEN6(dev)) {
  3347. if (SNB_READ_WM0_LATENCY()) {
  3348. dev_priv->display.update_wm = sandybridge_update_wm;
  3349. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3350. } else {
  3351. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3352. "Disable CxSR\n");
  3353. dev_priv->display.update_wm = NULL;
  3354. }
  3355. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  3356. } else if (IS_IVYBRIDGE(dev)) {
  3357. /* FIXME: detect B0+ stepping and use auto training */
  3358. if (SNB_READ_WM0_LATENCY()) {
  3359. dev_priv->display.update_wm = sandybridge_update_wm;
  3360. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3361. } else {
  3362. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3363. "Disable CxSR\n");
  3364. dev_priv->display.update_wm = NULL;
  3365. }
  3366. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  3367. } else if (IS_HASWELL(dev)) {
  3368. if (SNB_READ_WM0_LATENCY()) {
  3369. dev_priv->display.update_wm = sandybridge_update_wm;
  3370. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3371. dev_priv->display.update_linetime_wm = haswell_update_linetime_wm;
  3372. } else {
  3373. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3374. "Disable CxSR\n");
  3375. dev_priv->display.update_wm = NULL;
  3376. }
  3377. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  3378. } else
  3379. dev_priv->display.update_wm = NULL;
  3380. } else if (IS_VALLEYVIEW(dev)) {
  3381. dev_priv->display.update_wm = valleyview_update_wm;
  3382. dev_priv->display.init_clock_gating =
  3383. valleyview_init_clock_gating;
  3384. } else if (IS_PINEVIEW(dev)) {
  3385. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  3386. dev_priv->is_ddr3,
  3387. dev_priv->fsb_freq,
  3388. dev_priv->mem_freq)) {
  3389. DRM_INFO("failed to find known CxSR latency "
  3390. "(found ddr%s fsb freq %d, mem freq %d), "
  3391. "disabling CxSR\n",
  3392. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  3393. dev_priv->fsb_freq, dev_priv->mem_freq);
  3394. /* Disable CxSR and never update its watermark again */
  3395. pineview_disable_cxsr(dev);
  3396. dev_priv->display.update_wm = NULL;
  3397. } else
  3398. dev_priv->display.update_wm = pineview_update_wm;
  3399. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3400. } else if (IS_G4X(dev)) {
  3401. dev_priv->display.update_wm = g4x_update_wm;
  3402. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  3403. } else if (IS_GEN4(dev)) {
  3404. dev_priv->display.update_wm = i965_update_wm;
  3405. if (IS_CRESTLINE(dev))
  3406. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  3407. else if (IS_BROADWATER(dev))
  3408. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  3409. } else if (IS_GEN3(dev)) {
  3410. dev_priv->display.update_wm = i9xx_update_wm;
  3411. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  3412. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3413. } else if (IS_I865G(dev)) {
  3414. dev_priv->display.update_wm = i830_update_wm;
  3415. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3416. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3417. } else if (IS_I85X(dev)) {
  3418. dev_priv->display.update_wm = i9xx_update_wm;
  3419. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  3420. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3421. } else {
  3422. dev_priv->display.update_wm = i830_update_wm;
  3423. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  3424. if (IS_845G(dev))
  3425. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  3426. else
  3427. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3428. }
  3429. }
  3430. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  3431. {
  3432. u32 gt_thread_status_mask;
  3433. if (IS_HASWELL(dev_priv->dev))
  3434. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  3435. else
  3436. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  3437. /* w/a for a sporadic read returning 0 by waiting for the GT
  3438. * thread to wake up.
  3439. */
  3440. if (wait_for_atomic_us((I915_READ_NOTRACE(GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  3441. DRM_ERROR("GT thread status wait timed out\n");
  3442. }
  3443. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  3444. {
  3445. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3446. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3447. }
  3448. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3449. {
  3450. u32 forcewake_ack;
  3451. if (IS_HASWELL(dev_priv->dev))
  3452. forcewake_ack = FORCEWAKE_ACK_HSW;
  3453. else
  3454. forcewake_ack = FORCEWAKE_ACK;
  3455. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1) == 0,
  3456. FORCEWAKE_ACK_TIMEOUT_MS))
  3457. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3458. I915_WRITE_NOTRACE(FORCEWAKE, FORCEWAKE_KERNEL);
  3459. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3460. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1),
  3461. FORCEWAKE_ACK_TIMEOUT_MS))
  3462. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3463. __gen6_gt_wait_for_thread_c0(dev_priv);
  3464. }
  3465. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  3466. {
  3467. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  3468. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3469. }
  3470. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  3471. {
  3472. u32 forcewake_ack;
  3473. if (IS_HASWELL(dev_priv->dev))
  3474. forcewake_ack = FORCEWAKE_ACK_HSW;
  3475. else
  3476. forcewake_ack = FORCEWAKE_MT_ACK;
  3477. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1) == 0,
  3478. FORCEWAKE_ACK_TIMEOUT_MS))
  3479. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3480. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  3481. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3482. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1),
  3483. FORCEWAKE_ACK_TIMEOUT_MS))
  3484. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3485. __gen6_gt_wait_for_thread_c0(dev_priv);
  3486. }
  3487. /*
  3488. * Generally this is called implicitly by the register read function. However,
  3489. * if some sequence requires the GT to not power down then this function should
  3490. * be called at the beginning of the sequence followed by a call to
  3491. * gen6_gt_force_wake_put() at the end of the sequence.
  3492. */
  3493. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3494. {
  3495. unsigned long irqflags;
  3496. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  3497. if (dev_priv->forcewake_count++ == 0)
  3498. dev_priv->gt.force_wake_get(dev_priv);
  3499. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  3500. }
  3501. void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  3502. {
  3503. u32 gtfifodbg;
  3504. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  3505. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  3506. "MMIO read or write has been dropped %x\n", gtfifodbg))
  3507. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  3508. }
  3509. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  3510. {
  3511. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3512. /* gen6_gt_check_fifodbg doubles as the POSTING_READ */
  3513. gen6_gt_check_fifodbg(dev_priv);
  3514. }
  3515. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  3516. {
  3517. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  3518. /* gen6_gt_check_fifodbg doubles as the POSTING_READ */
  3519. gen6_gt_check_fifodbg(dev_priv);
  3520. }
  3521. /*
  3522. * see gen6_gt_force_wake_get()
  3523. */
  3524. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  3525. {
  3526. unsigned long irqflags;
  3527. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  3528. if (--dev_priv->forcewake_count == 0)
  3529. dev_priv->gt.force_wake_put(dev_priv);
  3530. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  3531. }
  3532. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  3533. {
  3534. int ret = 0;
  3535. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  3536. int loop = 500;
  3537. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  3538. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  3539. udelay(10);
  3540. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  3541. }
  3542. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  3543. ++ret;
  3544. dev_priv->gt_fifo_count = fifo;
  3545. }
  3546. dev_priv->gt_fifo_count--;
  3547. return ret;
  3548. }
  3549. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  3550. {
  3551. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(0xffff));
  3552. }
  3553. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  3554. {
  3555. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0,
  3556. FORCEWAKE_ACK_TIMEOUT_MS))
  3557. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3558. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  3559. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1),
  3560. FORCEWAKE_ACK_TIMEOUT_MS))
  3561. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3562. __gen6_gt_wait_for_thread_c0(dev_priv);
  3563. }
  3564. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  3565. {
  3566. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  3567. /* The below doubles as a POSTING_READ */
  3568. gen6_gt_check_fifodbg(dev_priv);
  3569. }
  3570. void intel_gt_reset(struct drm_device *dev)
  3571. {
  3572. struct drm_i915_private *dev_priv = dev->dev_private;
  3573. if (IS_VALLEYVIEW(dev)) {
  3574. vlv_force_wake_reset(dev_priv);
  3575. } else if (INTEL_INFO(dev)->gen >= 6) {
  3576. __gen6_gt_force_wake_reset(dev_priv);
  3577. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  3578. __gen6_gt_force_wake_mt_reset(dev_priv);
  3579. }
  3580. }
  3581. void intel_gt_init(struct drm_device *dev)
  3582. {
  3583. struct drm_i915_private *dev_priv = dev->dev_private;
  3584. spin_lock_init(&dev_priv->gt_lock);
  3585. intel_gt_reset(dev);
  3586. if (IS_VALLEYVIEW(dev)) {
  3587. dev_priv->gt.force_wake_get = vlv_force_wake_get;
  3588. dev_priv->gt.force_wake_put = vlv_force_wake_put;
  3589. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  3590. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_mt_get;
  3591. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_mt_put;
  3592. } else if (IS_GEN6(dev)) {
  3593. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_get;
  3594. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_put;
  3595. }
  3596. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  3597. intel_gen6_powersave_work);
  3598. }
  3599. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  3600. {
  3601. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3602. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  3603. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  3604. return -EAGAIN;
  3605. }
  3606. I915_WRITE(GEN6_PCODE_DATA, *val);
  3607. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  3608. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  3609. 500)) {
  3610. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  3611. return -ETIMEDOUT;
  3612. }
  3613. *val = I915_READ(GEN6_PCODE_DATA);
  3614. I915_WRITE(GEN6_PCODE_DATA, 0);
  3615. return 0;
  3616. }
  3617. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  3618. {
  3619. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3620. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  3621. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  3622. return -EAGAIN;
  3623. }
  3624. I915_WRITE(GEN6_PCODE_DATA, val);
  3625. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  3626. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  3627. 500)) {
  3628. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  3629. return -ETIMEDOUT;
  3630. }
  3631. I915_WRITE(GEN6_PCODE_DATA, 0);
  3632. return 0;
  3633. }