i915_drv.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. "
  108. "Enable Haswell and ValleyView Support. "
  109. "(default: false)");
  110. static struct drm_driver driver;
  111. extern int intel_agp_enabled;
  112. #define INTEL_VGA_DEVICE(id, info) { \
  113. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  114. .class_mask = 0xff0000, \
  115. .vendor = 0x8086, \
  116. .device = id, \
  117. .subvendor = PCI_ANY_ID, \
  118. .subdevice = PCI_ANY_ID, \
  119. .driver_data = (unsigned long) info }
  120. static const struct intel_device_info intel_i830_info = {
  121. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  122. .has_overlay = 1, .overlay_needs_physical = 1,
  123. };
  124. static const struct intel_device_info intel_845g_info = {
  125. .gen = 2,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i85x_info = {
  129. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  130. .cursor_needs_physical = 1,
  131. .has_overlay = 1, .overlay_needs_physical = 1,
  132. };
  133. static const struct intel_device_info intel_i865g_info = {
  134. .gen = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_i915g_info = {
  138. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i915gm_info = {
  142. .gen = 3, .is_mobile = 1,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i945g_info = {
  148. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i945gm_info = {
  152. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  153. .has_hotplug = 1, .cursor_needs_physical = 1,
  154. .has_overlay = 1, .overlay_needs_physical = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_i965g_info = {
  158. .gen = 4, .is_broadwater = 1,
  159. .has_hotplug = 1,
  160. .has_overlay = 1,
  161. };
  162. static const struct intel_device_info intel_i965gm_info = {
  163. .gen = 4, .is_crestline = 1,
  164. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. .supports_tv = 1,
  167. };
  168. static const struct intel_device_info intel_g33_info = {
  169. .gen = 3, .is_g33 = 1,
  170. .need_gfx_hws = 1, .has_hotplug = 1,
  171. .has_overlay = 1,
  172. };
  173. static const struct intel_device_info intel_g45_info = {
  174. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .has_bsd_ring = 1,
  177. };
  178. static const struct intel_device_info intel_gm45_info = {
  179. .gen = 4, .is_g4x = 1,
  180. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  181. .has_pipe_cxsr = 1, .has_hotplug = 1,
  182. .supports_tv = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_pineview_info = {
  186. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_d_info = {
  191. .gen = 5,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_ironlake_m_info = {
  196. .gen = 5, .is_mobile = 1,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_fbc = 1,
  199. .has_bsd_ring = 1,
  200. };
  201. static const struct intel_device_info intel_sandybridge_d_info = {
  202. .gen = 6,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. .has_llc = 1,
  207. .has_force_wake = 1,
  208. };
  209. static const struct intel_device_info intel_sandybridge_m_info = {
  210. .gen = 6, .is_mobile = 1,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. .has_blt_ring = 1,
  215. .has_llc = 1,
  216. .has_force_wake = 1,
  217. };
  218. static const struct intel_device_info intel_ivybridge_d_info = {
  219. .is_ivybridge = 1, .gen = 7,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_bsd_ring = 1,
  222. .has_blt_ring = 1,
  223. .has_llc = 1,
  224. .has_force_wake = 1,
  225. };
  226. static const struct intel_device_info intel_ivybridge_m_info = {
  227. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  230. .has_bsd_ring = 1,
  231. .has_blt_ring = 1,
  232. .has_llc = 1,
  233. .has_force_wake = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_m_info = {
  236. .gen = 7, .is_mobile = 1,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. };
  243. static const struct intel_device_info intel_valleyview_d_info = {
  244. .gen = 7,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_fbc = 0,
  247. .has_bsd_ring = 1,
  248. .has_blt_ring = 1,
  249. .is_valleyview = 1,
  250. };
  251. static const struct intel_device_info intel_haswell_d_info = {
  252. .is_haswell = 1, .gen = 7,
  253. .need_gfx_hws = 1, .has_hotplug = 1,
  254. .has_bsd_ring = 1,
  255. .has_blt_ring = 1,
  256. .has_llc = 1,
  257. .has_force_wake = 1,
  258. };
  259. static const struct intel_device_info intel_haswell_m_info = {
  260. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  261. .need_gfx_hws = 1, .has_hotplug = 1,
  262. .has_bsd_ring = 1,
  263. .has_blt_ring = 1,
  264. .has_llc = 1,
  265. .has_force_wake = 1,
  266. };
  267. static const struct pci_device_id pciidlist[] = { /* aka */
  268. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  269. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  270. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  271. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  272. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  273. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  274. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  275. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  276. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  277. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  278. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  279. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  280. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  281. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  282. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  283. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  284. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  285. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  286. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  287. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  288. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  289. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  290. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  291. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  292. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  293. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  294. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  295. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  296. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  297. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  298. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  299. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  300. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  303. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  304. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  306. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  307. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  308. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  313. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  314. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  315. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  316. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  317. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  319. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  320. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  321. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  322. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  323. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  324. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  325. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  326. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  327. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  328. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  329. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  330. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  331. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  332. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  333. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  334. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  335. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  336. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  337. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  338. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  339. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  340. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  341. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  342. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  343. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  344. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  345. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  346. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  347. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  348. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  349. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  350. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  351. {0, 0, 0}
  352. };
  353. #if defined(CONFIG_DRM_I915_KMS)
  354. MODULE_DEVICE_TABLE(pci, pciidlist);
  355. #endif
  356. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  357. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  358. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  359. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  360. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  361. void intel_detect_pch(struct drm_device *dev)
  362. {
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. struct pci_dev *pch;
  365. /*
  366. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  367. * make graphics device passthrough work easy for VMM, that only
  368. * need to expose ISA bridge to let driver know the real hardware
  369. * underneath. This is a requirement from virtualization team.
  370. */
  371. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  372. if (pch) {
  373. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  374. int id;
  375. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  376. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  377. dev_priv->pch_type = PCH_IBX;
  378. dev_priv->num_pch_pll = 2;
  379. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  380. WARN_ON(!IS_GEN5(dev));
  381. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  382. dev_priv->pch_type = PCH_CPT;
  383. dev_priv->num_pch_pll = 2;
  384. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  385. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  386. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  387. /* PantherPoint is CPT compatible */
  388. dev_priv->pch_type = PCH_CPT;
  389. dev_priv->num_pch_pll = 2;
  390. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  391. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  392. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  393. dev_priv->pch_type = PCH_LPT;
  394. dev_priv->num_pch_pll = 0;
  395. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  396. WARN_ON(!IS_HASWELL(dev));
  397. }
  398. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  399. }
  400. pci_dev_put(pch);
  401. }
  402. }
  403. bool i915_semaphore_is_enabled(struct drm_device *dev)
  404. {
  405. if (INTEL_INFO(dev)->gen < 6)
  406. return 0;
  407. if (i915_semaphores >= 0)
  408. return i915_semaphores;
  409. #ifdef CONFIG_INTEL_IOMMU
  410. /* Enable semaphores on SNB when IO remapping is off */
  411. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  412. return false;
  413. #endif
  414. return 1;
  415. }
  416. static int i915_drm_freeze(struct drm_device *dev)
  417. {
  418. struct drm_i915_private *dev_priv = dev->dev_private;
  419. drm_kms_helper_poll_disable(dev);
  420. pci_save_state(dev->pdev);
  421. /* If KMS is active, we do the leavevt stuff here */
  422. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  423. int error = i915_gem_idle(dev);
  424. if (error) {
  425. dev_err(&dev->pdev->dev,
  426. "GEM idle failed, resume might fail\n");
  427. return error;
  428. }
  429. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  430. intel_modeset_disable(dev);
  431. drm_irq_uninstall(dev);
  432. }
  433. i915_save_state(dev);
  434. intel_opregion_fini(dev);
  435. /* Modeset on resume, not lid events */
  436. dev_priv->modeset_on_lid = 0;
  437. console_lock();
  438. intel_fbdev_set_suspend(dev, 1);
  439. console_unlock();
  440. return 0;
  441. }
  442. int i915_suspend(struct drm_device *dev, pm_message_t state)
  443. {
  444. int error;
  445. if (!dev || !dev->dev_private) {
  446. DRM_ERROR("dev: %p\n", dev);
  447. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  448. return -ENODEV;
  449. }
  450. if (state.event == PM_EVENT_PRETHAW)
  451. return 0;
  452. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  453. return 0;
  454. error = i915_drm_freeze(dev);
  455. if (error)
  456. return error;
  457. if (state.event == PM_EVENT_SUSPEND) {
  458. /* Shut down the device */
  459. pci_disable_device(dev->pdev);
  460. pci_set_power_state(dev->pdev, PCI_D3hot);
  461. }
  462. return 0;
  463. }
  464. void intel_console_resume(struct work_struct *work)
  465. {
  466. struct drm_i915_private *dev_priv =
  467. container_of(work, struct drm_i915_private,
  468. console_resume_work);
  469. struct drm_device *dev = dev_priv->dev;
  470. console_lock();
  471. intel_fbdev_set_suspend(dev, 0);
  472. console_unlock();
  473. }
  474. static int __i915_drm_thaw(struct drm_device *dev)
  475. {
  476. struct drm_i915_private *dev_priv = dev->dev_private;
  477. int error = 0;
  478. i915_restore_state(dev);
  479. intel_opregion_setup(dev);
  480. /* KMS EnterVT equivalent */
  481. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  482. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  483. ironlake_init_pch_refclk(dev);
  484. mutex_lock(&dev->struct_mutex);
  485. dev_priv->mm.suspended = 0;
  486. error = i915_gem_init_hw(dev);
  487. mutex_unlock(&dev->struct_mutex);
  488. intel_modeset_init_hw(dev);
  489. intel_modeset_setup_hw_state(dev);
  490. drm_irq_install(dev);
  491. }
  492. intel_opregion_init(dev);
  493. dev_priv->modeset_on_lid = 0;
  494. /*
  495. * The console lock can be pretty contented on resume due
  496. * to all the printk activity. Try to keep it out of the hot
  497. * path of resume if possible.
  498. */
  499. if (console_trylock()) {
  500. intel_fbdev_set_suspend(dev, 0);
  501. console_unlock();
  502. } else {
  503. schedule_work(&dev_priv->console_resume_work);
  504. }
  505. return error;
  506. }
  507. static int i915_drm_thaw(struct drm_device *dev)
  508. {
  509. int error = 0;
  510. intel_gt_reset(dev);
  511. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  512. mutex_lock(&dev->struct_mutex);
  513. i915_gem_restore_gtt_mappings(dev);
  514. mutex_unlock(&dev->struct_mutex);
  515. }
  516. __i915_drm_thaw(dev);
  517. return error;
  518. }
  519. int i915_resume(struct drm_device *dev)
  520. {
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. int ret;
  523. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  524. return 0;
  525. if (pci_enable_device(dev->pdev))
  526. return -EIO;
  527. pci_set_master(dev->pdev);
  528. intel_gt_reset(dev);
  529. /*
  530. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  531. * earlier) need this since the BIOS might clear all our scratch PTEs.
  532. */
  533. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  534. !dev_priv->opregion.header) {
  535. mutex_lock(&dev->struct_mutex);
  536. i915_gem_restore_gtt_mappings(dev);
  537. mutex_unlock(&dev->struct_mutex);
  538. }
  539. ret = __i915_drm_thaw(dev);
  540. if (ret)
  541. return ret;
  542. drm_kms_helper_poll_enable(dev);
  543. return 0;
  544. }
  545. static int i8xx_do_reset(struct drm_device *dev)
  546. {
  547. struct drm_i915_private *dev_priv = dev->dev_private;
  548. if (IS_I85X(dev))
  549. return -ENODEV;
  550. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  551. POSTING_READ(D_STATE);
  552. if (IS_I830(dev) || IS_845G(dev)) {
  553. I915_WRITE(DEBUG_RESET_I830,
  554. DEBUG_RESET_DISPLAY |
  555. DEBUG_RESET_RENDER |
  556. DEBUG_RESET_FULL);
  557. POSTING_READ(DEBUG_RESET_I830);
  558. msleep(1);
  559. I915_WRITE(DEBUG_RESET_I830, 0);
  560. POSTING_READ(DEBUG_RESET_I830);
  561. }
  562. msleep(1);
  563. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  564. POSTING_READ(D_STATE);
  565. return 0;
  566. }
  567. static int i965_reset_complete(struct drm_device *dev)
  568. {
  569. u8 gdrst;
  570. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  571. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  572. }
  573. static int i965_do_reset(struct drm_device *dev)
  574. {
  575. int ret;
  576. u8 gdrst;
  577. /*
  578. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  579. * well as the reset bit (GR/bit 0). Setting the GR bit
  580. * triggers the reset; when done, the hardware will clear it.
  581. */
  582. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  583. pci_write_config_byte(dev->pdev, I965_GDRST,
  584. gdrst | GRDOM_RENDER |
  585. GRDOM_RESET_ENABLE);
  586. ret = wait_for(i965_reset_complete(dev), 500);
  587. if (ret)
  588. return ret;
  589. /* We can't reset render&media without also resetting display ... */
  590. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  591. pci_write_config_byte(dev->pdev, I965_GDRST,
  592. gdrst | GRDOM_MEDIA |
  593. GRDOM_RESET_ENABLE);
  594. return wait_for(i965_reset_complete(dev), 500);
  595. }
  596. static int ironlake_do_reset(struct drm_device *dev)
  597. {
  598. struct drm_i915_private *dev_priv = dev->dev_private;
  599. u32 gdrst;
  600. int ret;
  601. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  602. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  603. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  604. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  605. if (ret)
  606. return ret;
  607. /* We can't reset render&media without also resetting display ... */
  608. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  609. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  610. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  611. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  612. }
  613. static int gen6_do_reset(struct drm_device *dev)
  614. {
  615. struct drm_i915_private *dev_priv = dev->dev_private;
  616. int ret;
  617. unsigned long irqflags;
  618. /* Hold gt_lock across reset to prevent any register access
  619. * with forcewake not set correctly
  620. */
  621. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  622. /* Reset the chip */
  623. /* GEN6_GDRST is not in the gt power well, no need to check
  624. * for fifo space for the write or forcewake the chip for
  625. * the read
  626. */
  627. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  628. /* Spin waiting for the device to ack the reset request */
  629. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  630. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  631. if (dev_priv->forcewake_count)
  632. dev_priv->gt.force_wake_get(dev_priv);
  633. else
  634. dev_priv->gt.force_wake_put(dev_priv);
  635. /* Restore fifo count */
  636. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  637. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  638. return ret;
  639. }
  640. int intel_gpu_reset(struct drm_device *dev)
  641. {
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. int ret = -ENODEV;
  644. switch (INTEL_INFO(dev)->gen) {
  645. case 7:
  646. case 6:
  647. ret = gen6_do_reset(dev);
  648. break;
  649. case 5:
  650. ret = ironlake_do_reset(dev);
  651. break;
  652. case 4:
  653. ret = i965_do_reset(dev);
  654. break;
  655. case 2:
  656. ret = i8xx_do_reset(dev);
  657. break;
  658. }
  659. /* Also reset the gpu hangman. */
  660. if (dev_priv->stop_rings) {
  661. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  662. dev_priv->stop_rings = 0;
  663. if (ret == -ENODEV) {
  664. DRM_ERROR("Reset not implemented, but ignoring "
  665. "error for simulated gpu hangs\n");
  666. ret = 0;
  667. }
  668. }
  669. return ret;
  670. }
  671. /**
  672. * i915_reset - reset chip after a hang
  673. * @dev: drm device to reset
  674. *
  675. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  676. * reset or otherwise an error code.
  677. *
  678. * Procedure is fairly simple:
  679. * - reset the chip using the reset reg
  680. * - re-init context state
  681. * - re-init hardware status page
  682. * - re-init ring buffer
  683. * - re-init interrupt state
  684. * - re-init display
  685. */
  686. int i915_reset(struct drm_device *dev)
  687. {
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. int ret;
  690. if (!i915_try_reset)
  691. return 0;
  692. mutex_lock(&dev->struct_mutex);
  693. i915_gem_reset(dev);
  694. ret = -ENODEV;
  695. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  696. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  697. else
  698. ret = intel_gpu_reset(dev);
  699. dev_priv->last_gpu_reset = get_seconds();
  700. if (ret) {
  701. DRM_ERROR("Failed to reset chip.\n");
  702. mutex_unlock(&dev->struct_mutex);
  703. return ret;
  704. }
  705. /* Ok, now get things going again... */
  706. /*
  707. * Everything depends on having the GTT running, so we need to start
  708. * there. Fortunately we don't need to do this unless we reset the
  709. * chip at a PCI level.
  710. *
  711. * Next we need to restore the context, but we don't use those
  712. * yet either...
  713. *
  714. * Ring buffer needs to be re-initialized in the KMS case, or if X
  715. * was running at the time of the reset (i.e. we weren't VT
  716. * switched away).
  717. */
  718. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  719. !dev_priv->mm.suspended) {
  720. struct intel_ring_buffer *ring;
  721. int i;
  722. dev_priv->mm.suspended = 0;
  723. i915_gem_init_swizzling(dev);
  724. for_each_ring(ring, dev_priv, i)
  725. ring->init(ring);
  726. i915_gem_context_init(dev);
  727. i915_gem_init_ppgtt(dev);
  728. /*
  729. * It would make sense to re-init all the other hw state, at
  730. * least the rps/rc6/emon init done within modeset_init_hw. For
  731. * some unknown reason, this blows up my ilk, so don't.
  732. */
  733. mutex_unlock(&dev->struct_mutex);
  734. drm_irq_uninstall(dev);
  735. drm_irq_install(dev);
  736. } else {
  737. mutex_unlock(&dev->struct_mutex);
  738. }
  739. return 0;
  740. }
  741. static int __devinit
  742. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  743. {
  744. struct intel_device_info *intel_info =
  745. (struct intel_device_info *) ent->driver_data;
  746. if (intel_info->is_haswell || intel_info->is_valleyview)
  747. if(!i915_preliminary_hw_support) {
  748. DRM_ERROR("Preliminary hardware support disabled\n");
  749. return -ENODEV;
  750. }
  751. /* Only bind to function 0 of the device. Early generations
  752. * used function 1 as a placeholder for multi-head. This causes
  753. * us confusion instead, especially on the systems where both
  754. * functions have the same PCI-ID!
  755. */
  756. if (PCI_FUNC(pdev->devfn))
  757. return -ENODEV;
  758. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  759. * implementation for gen3 (and only gen3) that used legacy drm maps
  760. * (gasp!) to share buffers between X and the client. Hence we need to
  761. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  762. if (intel_info->gen != 3) {
  763. driver.driver_features &=
  764. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  765. } else if (!intel_agp_enabled) {
  766. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  767. return -ENODEV;
  768. }
  769. return drm_get_pci_dev(pdev, ent, &driver);
  770. }
  771. static void
  772. i915_pci_remove(struct pci_dev *pdev)
  773. {
  774. struct drm_device *dev = pci_get_drvdata(pdev);
  775. drm_put_dev(dev);
  776. }
  777. static int i915_pm_suspend(struct device *dev)
  778. {
  779. struct pci_dev *pdev = to_pci_dev(dev);
  780. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  781. int error;
  782. if (!drm_dev || !drm_dev->dev_private) {
  783. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  784. return -ENODEV;
  785. }
  786. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  787. return 0;
  788. error = i915_drm_freeze(drm_dev);
  789. if (error)
  790. return error;
  791. pci_disable_device(pdev);
  792. pci_set_power_state(pdev, PCI_D3hot);
  793. return 0;
  794. }
  795. static int i915_pm_resume(struct device *dev)
  796. {
  797. struct pci_dev *pdev = to_pci_dev(dev);
  798. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  799. return i915_resume(drm_dev);
  800. }
  801. static int i915_pm_freeze(struct device *dev)
  802. {
  803. struct pci_dev *pdev = to_pci_dev(dev);
  804. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  805. if (!drm_dev || !drm_dev->dev_private) {
  806. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  807. return -ENODEV;
  808. }
  809. return i915_drm_freeze(drm_dev);
  810. }
  811. static int i915_pm_thaw(struct device *dev)
  812. {
  813. struct pci_dev *pdev = to_pci_dev(dev);
  814. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  815. return i915_drm_thaw(drm_dev);
  816. }
  817. static int i915_pm_poweroff(struct device *dev)
  818. {
  819. struct pci_dev *pdev = to_pci_dev(dev);
  820. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  821. return i915_drm_freeze(drm_dev);
  822. }
  823. static const struct dev_pm_ops i915_pm_ops = {
  824. .suspend = i915_pm_suspend,
  825. .resume = i915_pm_resume,
  826. .freeze = i915_pm_freeze,
  827. .thaw = i915_pm_thaw,
  828. .poweroff = i915_pm_poweroff,
  829. .restore = i915_pm_resume,
  830. };
  831. static const struct vm_operations_struct i915_gem_vm_ops = {
  832. .fault = i915_gem_fault,
  833. .open = drm_gem_vm_open,
  834. .close = drm_gem_vm_close,
  835. };
  836. static const struct file_operations i915_driver_fops = {
  837. .owner = THIS_MODULE,
  838. .open = drm_open,
  839. .release = drm_release,
  840. .unlocked_ioctl = drm_ioctl,
  841. .mmap = drm_gem_mmap,
  842. .poll = drm_poll,
  843. .fasync = drm_fasync,
  844. .read = drm_read,
  845. #ifdef CONFIG_COMPAT
  846. .compat_ioctl = i915_compat_ioctl,
  847. #endif
  848. .llseek = noop_llseek,
  849. };
  850. static struct drm_driver driver = {
  851. /* Don't use MTRRs here; the Xserver or userspace app should
  852. * deal with them for Intel hardware.
  853. */
  854. .driver_features =
  855. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  856. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  857. .load = i915_driver_load,
  858. .unload = i915_driver_unload,
  859. .open = i915_driver_open,
  860. .lastclose = i915_driver_lastclose,
  861. .preclose = i915_driver_preclose,
  862. .postclose = i915_driver_postclose,
  863. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  864. .suspend = i915_suspend,
  865. .resume = i915_resume,
  866. .device_is_agp = i915_driver_device_is_agp,
  867. .master_create = i915_master_create,
  868. .master_destroy = i915_master_destroy,
  869. #if defined(CONFIG_DEBUG_FS)
  870. .debugfs_init = i915_debugfs_init,
  871. .debugfs_cleanup = i915_debugfs_cleanup,
  872. #endif
  873. .gem_init_object = i915_gem_init_object,
  874. .gem_free_object = i915_gem_free_object,
  875. .gem_vm_ops = &i915_gem_vm_ops,
  876. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  877. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  878. .gem_prime_export = i915_gem_prime_export,
  879. .gem_prime_import = i915_gem_prime_import,
  880. .dumb_create = i915_gem_dumb_create,
  881. .dumb_map_offset = i915_gem_mmap_gtt,
  882. .dumb_destroy = i915_gem_dumb_destroy,
  883. .ioctls = i915_ioctls,
  884. .fops = &i915_driver_fops,
  885. .name = DRIVER_NAME,
  886. .desc = DRIVER_DESC,
  887. .date = DRIVER_DATE,
  888. .major = DRIVER_MAJOR,
  889. .minor = DRIVER_MINOR,
  890. .patchlevel = DRIVER_PATCHLEVEL,
  891. };
  892. static struct pci_driver i915_pci_driver = {
  893. .name = DRIVER_NAME,
  894. .id_table = pciidlist,
  895. .probe = i915_pci_probe,
  896. .remove = i915_pci_remove,
  897. .driver.pm = &i915_pm_ops,
  898. };
  899. static int __init i915_init(void)
  900. {
  901. driver.num_ioctls = i915_max_ioctl;
  902. /*
  903. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  904. * explicitly disabled with the module pararmeter.
  905. *
  906. * Otherwise, just follow the parameter (defaulting to off).
  907. *
  908. * Allow optional vga_text_mode_force boot option to override
  909. * the default behavior.
  910. */
  911. #if defined(CONFIG_DRM_I915_KMS)
  912. if (i915_modeset != 0)
  913. driver.driver_features |= DRIVER_MODESET;
  914. #endif
  915. if (i915_modeset == 1)
  916. driver.driver_features |= DRIVER_MODESET;
  917. #ifdef CONFIG_VGA_CONSOLE
  918. if (vgacon_text_force() && i915_modeset == -1)
  919. driver.driver_features &= ~DRIVER_MODESET;
  920. #endif
  921. if (!(driver.driver_features & DRIVER_MODESET))
  922. driver.get_vblank_timestamp = NULL;
  923. return drm_pci_init(&driver, &i915_pci_driver);
  924. }
  925. static void __exit i915_exit(void)
  926. {
  927. drm_pci_exit(&driver, &i915_pci_driver);
  928. }
  929. module_init(i915_init);
  930. module_exit(i915_exit);
  931. MODULE_AUTHOR(DRIVER_AUTHOR);
  932. MODULE_DESCRIPTION(DRIVER_DESC);
  933. MODULE_LICENSE("GPL and additional rights");
  934. /* We give fast paths for the really cool registers */
  935. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  936. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  937. ((reg) < 0x40000) && \
  938. ((reg) != FORCEWAKE))
  939. static bool IS_DISPLAYREG(u32 reg)
  940. {
  941. /*
  942. * This should make it easier to transition modules over to the
  943. * new register block scheme, since we can do it incrementally.
  944. */
  945. if (reg >= VLV_DISPLAY_BASE)
  946. return false;
  947. if (reg >= RENDER_RING_BASE &&
  948. reg < RENDER_RING_BASE + 0xff)
  949. return false;
  950. if (reg >= GEN6_BSD_RING_BASE &&
  951. reg < GEN6_BSD_RING_BASE + 0xff)
  952. return false;
  953. if (reg >= BLT_RING_BASE &&
  954. reg < BLT_RING_BASE + 0xff)
  955. return false;
  956. if (reg == PGTBL_ER)
  957. return false;
  958. if (reg >= IPEIR_I965 &&
  959. reg < HWSTAM)
  960. return false;
  961. if (reg == MI_MODE)
  962. return false;
  963. if (reg == GFX_MODE_GEN7)
  964. return false;
  965. if (reg == RENDER_HWS_PGA_GEN7 ||
  966. reg == BSD_HWS_PGA_GEN7 ||
  967. reg == BLT_HWS_PGA_GEN7)
  968. return false;
  969. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  970. reg == GEN6_BSD_RNCID)
  971. return false;
  972. if (reg == GEN6_BLITTER_ECOSKPD)
  973. return false;
  974. if (reg >= 0x4000c &&
  975. reg <= 0x4002c)
  976. return false;
  977. if (reg >= 0x4f000 &&
  978. reg <= 0x4f08f)
  979. return false;
  980. if (reg >= 0x4f100 &&
  981. reg <= 0x4f11f)
  982. return false;
  983. if (reg >= VLV_MASTER_IER &&
  984. reg <= GEN6_PMIER)
  985. return false;
  986. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  987. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  988. return false;
  989. if (reg >= VLV_IIR_RW &&
  990. reg <= VLV_ISR)
  991. return false;
  992. if (reg == FORCEWAKE_VLV ||
  993. reg == FORCEWAKE_ACK_VLV)
  994. return false;
  995. if (reg == GEN6_GDRST)
  996. return false;
  997. switch (reg) {
  998. case _3D_CHICKEN3:
  999. case IVB_CHICKEN3:
  1000. case GEN7_COMMON_SLICE_CHICKEN1:
  1001. case GEN7_L3CNTLREG1:
  1002. case GEN7_L3_CHICKEN_MODE_REGISTER:
  1003. case GEN7_ROW_CHICKEN2:
  1004. case GEN7_L3SQCREG4:
  1005. case GEN7_SQ_CHICKEN_MBCUNIT_CONFIG:
  1006. case GEN7_HALF_SLICE_CHICKEN1:
  1007. case GEN6_MBCTL:
  1008. case GEN6_UCGCTL2:
  1009. return false;
  1010. default:
  1011. break;
  1012. }
  1013. return true;
  1014. }
  1015. static void
  1016. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1017. {
  1018. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  1019. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  1020. * harmless to write 0 into. */
  1021. I915_WRITE_NOTRACE(MI_MODE, 0);
  1022. }
  1023. #define __i915_read(x, y) \
  1024. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1025. u##x val = 0; \
  1026. if (IS_GEN5(dev_priv->dev)) \
  1027. ilk_dummy_write(dev_priv); \
  1028. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1029. unsigned long irqflags; \
  1030. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1031. if (dev_priv->forcewake_count == 0) \
  1032. dev_priv->gt.force_wake_get(dev_priv); \
  1033. val = read##y(dev_priv->regs + reg); \
  1034. if (dev_priv->forcewake_count == 0) \
  1035. dev_priv->gt.force_wake_put(dev_priv); \
  1036. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1037. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1038. val = read##y(dev_priv->regs + reg + 0x180000); \
  1039. } else { \
  1040. val = read##y(dev_priv->regs + reg); \
  1041. } \
  1042. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1043. return val; \
  1044. }
  1045. __i915_read(8, b)
  1046. __i915_read(16, w)
  1047. __i915_read(32, l)
  1048. __i915_read(64, q)
  1049. #undef __i915_read
  1050. #define __i915_write(x, y) \
  1051. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1052. u32 __fifo_ret = 0; \
  1053. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1054. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1055. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1056. } \
  1057. if (IS_GEN5(dev_priv->dev)) \
  1058. ilk_dummy_write(dev_priv); \
  1059. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1060. write##y(val, dev_priv->regs + reg + 0x180000); \
  1061. } else { \
  1062. write##y(val, dev_priv->regs + reg); \
  1063. } \
  1064. if (unlikely(__fifo_ret)) { \
  1065. gen6_gt_check_fifodbg(dev_priv); \
  1066. } \
  1067. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1068. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1069. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1070. } \
  1071. }
  1072. __i915_write(8, b)
  1073. __i915_write(16, w)
  1074. __i915_write(32, l)
  1075. __i915_write(64, q)
  1076. #undef __i915_write
  1077. static const struct register_whitelist {
  1078. uint64_t offset;
  1079. uint32_t size;
  1080. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1081. } whitelist[] = {
  1082. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1083. };
  1084. int i915_reg_read_ioctl(struct drm_device *dev,
  1085. void *data, struct drm_file *file)
  1086. {
  1087. struct drm_i915_private *dev_priv = dev->dev_private;
  1088. struct drm_i915_reg_read *reg = data;
  1089. struct register_whitelist const *entry = whitelist;
  1090. int i;
  1091. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1092. if (entry->offset == reg->offset &&
  1093. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1094. break;
  1095. }
  1096. if (i == ARRAY_SIZE(whitelist))
  1097. return -EINVAL;
  1098. switch (entry->size) {
  1099. case 8:
  1100. reg->val = I915_READ64(reg->offset);
  1101. break;
  1102. case 4:
  1103. reg->val = I915_READ(reg->offset);
  1104. break;
  1105. case 2:
  1106. reg->val = I915_READ16(reg->offset);
  1107. break;
  1108. case 1:
  1109. reg->val = I915_READ8(reg->offset);
  1110. break;
  1111. default:
  1112. WARN_ON(1);
  1113. return -EINVAL;
  1114. }
  1115. return 0;
  1116. }