paravirt.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. static inline unsigned long get_wallclock(void)
  22. {
  23. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  24. }
  25. static inline int set_wallclock(unsigned long nowtime)
  26. {
  27. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  28. }
  29. /* The paravirtualized CPUID instruction. */
  30. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  31. unsigned int *ecx, unsigned int *edx)
  32. {
  33. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  34. }
  35. /*
  36. * These special macros can be used to get or set a debugging register
  37. */
  38. static inline unsigned long paravirt_get_debugreg(int reg)
  39. {
  40. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  41. }
  42. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  43. static inline void set_debugreg(unsigned long val, int reg)
  44. {
  45. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  46. }
  47. static inline void clts(void)
  48. {
  49. PVOP_VCALL0(pv_cpu_ops.clts);
  50. }
  51. static inline unsigned long read_cr0(void)
  52. {
  53. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  54. }
  55. static inline void write_cr0(unsigned long x)
  56. {
  57. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  58. }
  59. static inline unsigned long read_cr2(void)
  60. {
  61. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  62. }
  63. static inline void write_cr2(unsigned long x)
  64. {
  65. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  66. }
  67. static inline unsigned long read_cr3(void)
  68. {
  69. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  70. }
  71. static inline void write_cr3(unsigned long x)
  72. {
  73. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  74. }
  75. static inline unsigned long read_cr4(void)
  76. {
  77. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  78. }
  79. static inline unsigned long read_cr4_safe(void)
  80. {
  81. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  82. }
  83. static inline void write_cr4(unsigned long x)
  84. {
  85. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  86. }
  87. #ifdef CONFIG_X86_64
  88. static inline unsigned long read_cr8(void)
  89. {
  90. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  91. }
  92. static inline void write_cr8(unsigned long x)
  93. {
  94. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  95. }
  96. #endif
  97. static inline void raw_safe_halt(void)
  98. {
  99. PVOP_VCALL0(pv_irq_ops.safe_halt);
  100. }
  101. static inline void halt(void)
  102. {
  103. PVOP_VCALL0(pv_irq_ops.safe_halt);
  104. }
  105. static inline void wbinvd(void)
  106. {
  107. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  108. }
  109. #define get_kernel_rpl() (pv_info.kernel_rpl)
  110. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  111. {
  112. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  113. }
  114. static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
  115. {
  116. return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
  117. }
  118. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  119. {
  120. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  121. }
  122. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  123. #define rdmsr(msr, val1, val2) \
  124. do { \
  125. int _err; \
  126. u64 _l = paravirt_read_msr(msr, &_err); \
  127. val1 = (u32)_l; \
  128. val2 = _l >> 32; \
  129. } while (0)
  130. #define wrmsr(msr, val1, val2) \
  131. do { \
  132. paravirt_write_msr(msr, val1, val2); \
  133. } while (0)
  134. #define rdmsrl(msr, val) \
  135. do { \
  136. int _err; \
  137. val = paravirt_read_msr(msr, &_err); \
  138. } while (0)
  139. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  140. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  141. /* rdmsr with exception handling */
  142. #define rdmsr_safe(msr, a, b) \
  143. ({ \
  144. int _err; \
  145. u64 _l = paravirt_read_msr(msr, &_err); \
  146. (*a) = (u32)_l; \
  147. (*b) = _l >> 32; \
  148. _err; \
  149. })
  150. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  151. {
  152. int err;
  153. *p = paravirt_read_msr(msr, &err);
  154. return err;
  155. }
  156. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  157. {
  158. int err;
  159. *p = paravirt_read_msr_amd(msr, &err);
  160. return err;
  161. }
  162. static inline u64 paravirt_read_tsc(void)
  163. {
  164. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  165. }
  166. #define rdtscl(low) \
  167. do { \
  168. u64 _l = paravirt_read_tsc(); \
  169. low = (int)_l; \
  170. } while (0)
  171. #define rdtscll(val) (val = paravirt_read_tsc())
  172. static inline unsigned long long paravirt_sched_clock(void)
  173. {
  174. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  175. }
  176. static inline unsigned long long paravirt_read_pmc(int counter)
  177. {
  178. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  179. }
  180. #define rdpmc(counter, low, high) \
  181. do { \
  182. u64 _l = paravirt_read_pmc(counter); \
  183. low = (u32)_l; \
  184. high = _l >> 32; \
  185. } while (0)
  186. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  187. {
  188. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  189. }
  190. #define rdtscp(low, high, aux) \
  191. do { \
  192. int __aux; \
  193. unsigned long __val = paravirt_rdtscp(&__aux); \
  194. (low) = (u32)__val; \
  195. (high) = (u32)(__val >> 32); \
  196. (aux) = __aux; \
  197. } while (0)
  198. #define rdtscpll(val, aux) \
  199. do { \
  200. unsigned long __aux; \
  201. val = paravirt_rdtscp(&__aux); \
  202. (aux) = __aux; \
  203. } while (0)
  204. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  205. {
  206. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  207. }
  208. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  209. {
  210. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  211. }
  212. static inline void load_TR_desc(void)
  213. {
  214. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  215. }
  216. static inline void load_gdt(const struct desc_ptr *dtr)
  217. {
  218. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  219. }
  220. static inline void load_idt(const struct desc_ptr *dtr)
  221. {
  222. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  223. }
  224. static inline void set_ldt(const void *addr, unsigned entries)
  225. {
  226. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  227. }
  228. static inline void store_gdt(struct desc_ptr *dtr)
  229. {
  230. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  231. }
  232. static inline void store_idt(struct desc_ptr *dtr)
  233. {
  234. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  235. }
  236. static inline unsigned long paravirt_store_tr(void)
  237. {
  238. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  239. }
  240. #define store_tr(tr) ((tr) = paravirt_store_tr())
  241. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  242. {
  243. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  244. }
  245. #ifdef CONFIG_X86_64
  246. static inline void load_gs_index(unsigned int gs)
  247. {
  248. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  249. }
  250. #endif
  251. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  252. const void *desc)
  253. {
  254. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  255. }
  256. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  257. void *desc, int type)
  258. {
  259. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  260. }
  261. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  262. {
  263. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  264. }
  265. static inline void set_iopl_mask(unsigned mask)
  266. {
  267. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  268. }
  269. /* The paravirtualized I/O functions */
  270. static inline void slow_down_io(void)
  271. {
  272. pv_cpu_ops.io_delay();
  273. #ifdef REALLY_SLOW_IO
  274. pv_cpu_ops.io_delay();
  275. pv_cpu_ops.io_delay();
  276. pv_cpu_ops.io_delay();
  277. #endif
  278. }
  279. #ifdef CONFIG_SMP
  280. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  281. unsigned long start_esp)
  282. {
  283. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  284. phys_apicid, start_eip, start_esp);
  285. }
  286. #endif
  287. static inline void paravirt_activate_mm(struct mm_struct *prev,
  288. struct mm_struct *next)
  289. {
  290. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  291. }
  292. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  293. struct mm_struct *mm)
  294. {
  295. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  296. }
  297. static inline void arch_exit_mmap(struct mm_struct *mm)
  298. {
  299. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  300. }
  301. static inline void __flush_tlb(void)
  302. {
  303. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  304. }
  305. static inline void __flush_tlb_global(void)
  306. {
  307. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  308. }
  309. static inline void __flush_tlb_single(unsigned long addr)
  310. {
  311. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  312. }
  313. static inline void flush_tlb_others(const struct cpumask *cpumask,
  314. struct mm_struct *mm,
  315. unsigned long va)
  316. {
  317. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  318. }
  319. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  320. {
  321. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  322. }
  323. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  324. {
  325. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  326. }
  327. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  328. {
  329. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  330. }
  331. static inline void paravirt_release_pte(unsigned long pfn)
  332. {
  333. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  334. }
  335. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  336. {
  337. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  338. }
  339. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  340. unsigned long start, unsigned long count)
  341. {
  342. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  343. }
  344. static inline void paravirt_release_pmd(unsigned long pfn)
  345. {
  346. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  347. }
  348. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  349. {
  350. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  351. }
  352. static inline void paravirt_release_pud(unsigned long pfn)
  353. {
  354. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  355. }
  356. #ifdef CONFIG_HIGHPTE
  357. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  358. {
  359. unsigned long ret;
  360. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  361. return (void *)ret;
  362. }
  363. #endif
  364. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  365. pte_t *ptep)
  366. {
  367. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  368. }
  369. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  370. pte_t *ptep)
  371. {
  372. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  373. }
  374. static inline pte_t __pte(pteval_t val)
  375. {
  376. pteval_t ret;
  377. if (sizeof(pteval_t) > sizeof(long))
  378. ret = PVOP_CALLEE2(pteval_t,
  379. pv_mmu_ops.make_pte,
  380. val, (u64)val >> 32);
  381. else
  382. ret = PVOP_CALLEE1(pteval_t,
  383. pv_mmu_ops.make_pte,
  384. val);
  385. return (pte_t) { .pte = ret };
  386. }
  387. static inline pteval_t pte_val(pte_t pte)
  388. {
  389. pteval_t ret;
  390. if (sizeof(pteval_t) > sizeof(long))
  391. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  392. pte.pte, (u64)pte.pte >> 32);
  393. else
  394. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  395. pte.pte);
  396. return ret;
  397. }
  398. static inline pgd_t __pgd(pgdval_t val)
  399. {
  400. pgdval_t ret;
  401. if (sizeof(pgdval_t) > sizeof(long))
  402. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  403. val, (u64)val >> 32);
  404. else
  405. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  406. val);
  407. return (pgd_t) { ret };
  408. }
  409. static inline pgdval_t pgd_val(pgd_t pgd)
  410. {
  411. pgdval_t ret;
  412. if (sizeof(pgdval_t) > sizeof(long))
  413. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  414. pgd.pgd, (u64)pgd.pgd >> 32);
  415. else
  416. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  417. pgd.pgd);
  418. return ret;
  419. }
  420. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  421. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  422. pte_t *ptep)
  423. {
  424. pteval_t ret;
  425. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  426. mm, addr, ptep);
  427. return (pte_t) { .pte = ret };
  428. }
  429. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  430. pte_t *ptep, pte_t pte)
  431. {
  432. if (sizeof(pteval_t) > sizeof(long))
  433. /* 5 arg words */
  434. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  435. else
  436. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  437. mm, addr, ptep, pte.pte);
  438. }
  439. static inline void set_pte(pte_t *ptep, pte_t pte)
  440. {
  441. if (sizeof(pteval_t) > sizeof(long))
  442. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  443. pte.pte, (u64)pte.pte >> 32);
  444. else
  445. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  446. pte.pte);
  447. }
  448. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  449. pte_t *ptep, pte_t pte)
  450. {
  451. if (sizeof(pteval_t) > sizeof(long))
  452. /* 5 arg words */
  453. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  454. else
  455. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  456. }
  457. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  458. {
  459. pmdval_t val = native_pmd_val(pmd);
  460. if (sizeof(pmdval_t) > sizeof(long))
  461. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  462. else
  463. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  464. }
  465. #if PAGETABLE_LEVELS >= 3
  466. static inline pmd_t __pmd(pmdval_t val)
  467. {
  468. pmdval_t ret;
  469. if (sizeof(pmdval_t) > sizeof(long))
  470. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  471. val, (u64)val >> 32);
  472. else
  473. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  474. val);
  475. return (pmd_t) { ret };
  476. }
  477. static inline pmdval_t pmd_val(pmd_t pmd)
  478. {
  479. pmdval_t ret;
  480. if (sizeof(pmdval_t) > sizeof(long))
  481. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  482. pmd.pmd, (u64)pmd.pmd >> 32);
  483. else
  484. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  485. pmd.pmd);
  486. return ret;
  487. }
  488. static inline void set_pud(pud_t *pudp, pud_t pud)
  489. {
  490. pudval_t val = native_pud_val(pud);
  491. if (sizeof(pudval_t) > sizeof(long))
  492. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  493. val, (u64)val >> 32);
  494. else
  495. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  496. val);
  497. }
  498. #if PAGETABLE_LEVELS == 4
  499. static inline pud_t __pud(pudval_t val)
  500. {
  501. pudval_t ret;
  502. if (sizeof(pudval_t) > sizeof(long))
  503. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  504. val, (u64)val >> 32);
  505. else
  506. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  507. val);
  508. return (pud_t) { ret };
  509. }
  510. static inline pudval_t pud_val(pud_t pud)
  511. {
  512. pudval_t ret;
  513. if (sizeof(pudval_t) > sizeof(long))
  514. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  515. pud.pud, (u64)pud.pud >> 32);
  516. else
  517. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  518. pud.pud);
  519. return ret;
  520. }
  521. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  522. {
  523. pgdval_t val = native_pgd_val(pgd);
  524. if (sizeof(pgdval_t) > sizeof(long))
  525. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  526. val, (u64)val >> 32);
  527. else
  528. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  529. val);
  530. }
  531. static inline void pgd_clear(pgd_t *pgdp)
  532. {
  533. set_pgd(pgdp, __pgd(0));
  534. }
  535. static inline void pud_clear(pud_t *pudp)
  536. {
  537. set_pud(pudp, __pud(0));
  538. }
  539. #endif /* PAGETABLE_LEVELS == 4 */
  540. #endif /* PAGETABLE_LEVELS >= 3 */
  541. #ifdef CONFIG_X86_PAE
  542. /* Special-case pte-setting operations for PAE, which can't update a
  543. 64-bit pte atomically */
  544. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  545. {
  546. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  547. pte.pte, pte.pte >> 32);
  548. }
  549. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  550. pte_t *ptep)
  551. {
  552. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  553. }
  554. static inline void pmd_clear(pmd_t *pmdp)
  555. {
  556. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  557. }
  558. #else /* !CONFIG_X86_PAE */
  559. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  560. {
  561. set_pte(ptep, pte);
  562. }
  563. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  564. pte_t *ptep)
  565. {
  566. set_pte_at(mm, addr, ptep, __pte(0));
  567. }
  568. static inline void pmd_clear(pmd_t *pmdp)
  569. {
  570. set_pmd(pmdp, __pmd(0));
  571. }
  572. #endif /* CONFIG_X86_PAE */
  573. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  574. static inline void arch_start_context_switch(struct task_struct *prev)
  575. {
  576. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  577. }
  578. static inline void arch_end_context_switch(struct task_struct *next)
  579. {
  580. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  581. }
  582. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  583. static inline void arch_enter_lazy_mmu_mode(void)
  584. {
  585. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  586. }
  587. static inline void arch_leave_lazy_mmu_mode(void)
  588. {
  589. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  590. }
  591. void arch_flush_lazy_mmu_mode(void);
  592. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  593. phys_addr_t phys, pgprot_t flags)
  594. {
  595. pv_mmu_ops.set_fixmap(idx, phys, flags);
  596. }
  597. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  598. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  599. {
  600. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  601. }
  602. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  603. {
  604. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  605. }
  606. #define __raw_spin_is_contended __raw_spin_is_contended
  607. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  608. {
  609. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  610. }
  611. static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
  612. unsigned long flags)
  613. {
  614. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  615. }
  616. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  617. {
  618. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  619. }
  620. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  621. {
  622. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  623. }
  624. #endif
  625. #ifdef CONFIG_X86_32
  626. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  627. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  628. /* save and restore all caller-save registers, except return value */
  629. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  630. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  631. #define PV_FLAGS_ARG "0"
  632. #define PV_EXTRA_CLOBBERS
  633. #define PV_VEXTRA_CLOBBERS
  634. #else
  635. /* save and restore all caller-save registers, except return value */
  636. #define PV_SAVE_ALL_CALLER_REGS \
  637. "push %rcx;" \
  638. "push %rdx;" \
  639. "push %rsi;" \
  640. "push %rdi;" \
  641. "push %r8;" \
  642. "push %r9;" \
  643. "push %r10;" \
  644. "push %r11;"
  645. #define PV_RESTORE_ALL_CALLER_REGS \
  646. "pop %r11;" \
  647. "pop %r10;" \
  648. "pop %r9;" \
  649. "pop %r8;" \
  650. "pop %rdi;" \
  651. "pop %rsi;" \
  652. "pop %rdx;" \
  653. "pop %rcx;"
  654. /* We save some registers, but all of them, that's too much. We clobber all
  655. * caller saved registers but the argument parameter */
  656. #define PV_SAVE_REGS "pushq %%rdi;"
  657. #define PV_RESTORE_REGS "popq %%rdi;"
  658. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  659. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  660. #define PV_FLAGS_ARG "D"
  661. #endif
  662. /*
  663. * Generate a thunk around a function which saves all caller-save
  664. * registers except for the return value. This allows C functions to
  665. * be called from assembler code where fewer than normal registers are
  666. * available. It may also help code generation around calls from C
  667. * code if the common case doesn't use many registers.
  668. *
  669. * When a callee is wrapped in a thunk, the caller can assume that all
  670. * arg regs and all scratch registers are preserved across the
  671. * call. The return value in rax/eax will not be saved, even for void
  672. * functions.
  673. */
  674. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  675. extern typeof(func) __raw_callee_save_##func; \
  676. static void *__##func##__ __used = func; \
  677. \
  678. asm(".pushsection .text;" \
  679. "__raw_callee_save_" #func ": " \
  680. PV_SAVE_ALL_CALLER_REGS \
  681. "call " #func ";" \
  682. PV_RESTORE_ALL_CALLER_REGS \
  683. "ret;" \
  684. ".popsection")
  685. /* Get a reference to a callee-save function */
  686. #define PV_CALLEE_SAVE(func) \
  687. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  688. /* Promise that "func" already uses the right calling convention */
  689. #define __PV_IS_CALLEE_SAVE(func) \
  690. ((struct paravirt_callee_save) { func })
  691. static inline unsigned long __raw_local_save_flags(void)
  692. {
  693. unsigned long f;
  694. asm volatile(paravirt_alt(PARAVIRT_CALL)
  695. : "=a"(f)
  696. : paravirt_type(pv_irq_ops.save_fl),
  697. paravirt_clobber(CLBR_EAX)
  698. : "memory", "cc");
  699. return f;
  700. }
  701. static inline void raw_local_irq_restore(unsigned long f)
  702. {
  703. asm volatile(paravirt_alt(PARAVIRT_CALL)
  704. : "=a"(f)
  705. : PV_FLAGS_ARG(f),
  706. paravirt_type(pv_irq_ops.restore_fl),
  707. paravirt_clobber(CLBR_EAX)
  708. : "memory", "cc");
  709. }
  710. static inline void raw_local_irq_disable(void)
  711. {
  712. asm volatile(paravirt_alt(PARAVIRT_CALL)
  713. :
  714. : paravirt_type(pv_irq_ops.irq_disable),
  715. paravirt_clobber(CLBR_EAX)
  716. : "memory", "eax", "cc");
  717. }
  718. static inline void raw_local_irq_enable(void)
  719. {
  720. asm volatile(paravirt_alt(PARAVIRT_CALL)
  721. :
  722. : paravirt_type(pv_irq_ops.irq_enable),
  723. paravirt_clobber(CLBR_EAX)
  724. : "memory", "eax", "cc");
  725. }
  726. static inline unsigned long __raw_local_irq_save(void)
  727. {
  728. unsigned long f;
  729. f = __raw_local_save_flags();
  730. raw_local_irq_disable();
  731. return f;
  732. }
  733. /* Make sure as little as possible of this mess escapes. */
  734. #undef PARAVIRT_CALL
  735. #undef __PVOP_CALL
  736. #undef __PVOP_VCALL
  737. #undef PVOP_VCALL0
  738. #undef PVOP_CALL0
  739. #undef PVOP_VCALL1
  740. #undef PVOP_CALL1
  741. #undef PVOP_VCALL2
  742. #undef PVOP_CALL2
  743. #undef PVOP_VCALL3
  744. #undef PVOP_CALL3
  745. #undef PVOP_VCALL4
  746. #undef PVOP_CALL4
  747. extern void default_banner(void);
  748. #else /* __ASSEMBLY__ */
  749. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  750. 771:; \
  751. ops; \
  752. 772:; \
  753. .pushsection .parainstructions,"a"; \
  754. .align algn; \
  755. word 771b; \
  756. .byte ptype; \
  757. .byte 772b-771b; \
  758. .short clobbers; \
  759. .popsection
  760. #define COND_PUSH(set, mask, reg) \
  761. .if ((~(set)) & mask); push %reg; .endif
  762. #define COND_POP(set, mask, reg) \
  763. .if ((~(set)) & mask); pop %reg; .endif
  764. #ifdef CONFIG_X86_64
  765. #define PV_SAVE_REGS(set) \
  766. COND_PUSH(set, CLBR_RAX, rax); \
  767. COND_PUSH(set, CLBR_RCX, rcx); \
  768. COND_PUSH(set, CLBR_RDX, rdx); \
  769. COND_PUSH(set, CLBR_RSI, rsi); \
  770. COND_PUSH(set, CLBR_RDI, rdi); \
  771. COND_PUSH(set, CLBR_R8, r8); \
  772. COND_PUSH(set, CLBR_R9, r9); \
  773. COND_PUSH(set, CLBR_R10, r10); \
  774. COND_PUSH(set, CLBR_R11, r11)
  775. #define PV_RESTORE_REGS(set) \
  776. COND_POP(set, CLBR_R11, r11); \
  777. COND_POP(set, CLBR_R10, r10); \
  778. COND_POP(set, CLBR_R9, r9); \
  779. COND_POP(set, CLBR_R8, r8); \
  780. COND_POP(set, CLBR_RDI, rdi); \
  781. COND_POP(set, CLBR_RSI, rsi); \
  782. COND_POP(set, CLBR_RDX, rdx); \
  783. COND_POP(set, CLBR_RCX, rcx); \
  784. COND_POP(set, CLBR_RAX, rax)
  785. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  786. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  787. #define PARA_INDIRECT(addr) *addr(%rip)
  788. #else
  789. #define PV_SAVE_REGS(set) \
  790. COND_PUSH(set, CLBR_EAX, eax); \
  791. COND_PUSH(set, CLBR_EDI, edi); \
  792. COND_PUSH(set, CLBR_ECX, ecx); \
  793. COND_PUSH(set, CLBR_EDX, edx)
  794. #define PV_RESTORE_REGS(set) \
  795. COND_POP(set, CLBR_EDX, edx); \
  796. COND_POP(set, CLBR_ECX, ecx); \
  797. COND_POP(set, CLBR_EDI, edi); \
  798. COND_POP(set, CLBR_EAX, eax)
  799. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  800. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  801. #define PARA_INDIRECT(addr) *%cs:addr
  802. #endif
  803. #define INTERRUPT_RETURN \
  804. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  805. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  806. #define DISABLE_INTERRUPTS(clobbers) \
  807. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  808. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  809. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  810. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  811. #define ENABLE_INTERRUPTS(clobbers) \
  812. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  813. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  814. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  815. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  816. #define USERGS_SYSRET32 \
  817. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  818. CLBR_NONE, \
  819. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  820. #ifdef CONFIG_X86_32
  821. #define GET_CR0_INTO_EAX \
  822. push %ecx; push %edx; \
  823. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  824. pop %edx; pop %ecx
  825. #define ENABLE_INTERRUPTS_SYSEXIT \
  826. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  827. CLBR_NONE, \
  828. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  829. #else /* !CONFIG_X86_32 */
  830. /*
  831. * If swapgs is used while the userspace stack is still current,
  832. * there's no way to call a pvop. The PV replacement *must* be
  833. * inlined, or the swapgs instruction must be trapped and emulated.
  834. */
  835. #define SWAPGS_UNSAFE_STACK \
  836. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  837. swapgs)
  838. /*
  839. * Note: swapgs is very special, and in practise is either going to be
  840. * implemented with a single "swapgs" instruction or something very
  841. * special. Either way, we don't need to save any registers for
  842. * it.
  843. */
  844. #define SWAPGS \
  845. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  846. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  847. )
  848. #define GET_CR2_INTO_RCX \
  849. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  850. movq %rax, %rcx; \
  851. xorq %rax, %rax;
  852. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  853. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  854. CLBR_NONE, \
  855. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  856. #define USERGS_SYSRET64 \
  857. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  858. CLBR_NONE, \
  859. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  860. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  861. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  862. CLBR_NONE, \
  863. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  864. #endif /* CONFIG_X86_32 */
  865. #endif /* __ASSEMBLY__ */
  866. #else /* CONFIG_PARAVIRT */
  867. # define default_banner x86_init_noop
  868. #endif /* !CONFIG_PARAVIRT */
  869. #endif /* _ASM_X86_PARAVIRT_H */