io_apic.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The one past the highest gsi number used */
  83. u32 gsi_top;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. static void assign_to_mp_irq(struct mpc_intsrc *m,
  111. struct mpc_intsrc *mp_irq)
  112. {
  113. mp_irq->dstapic = m->dstapic;
  114. mp_irq->type = m->type;
  115. mp_irq->irqtype = m->irqtype;
  116. mp_irq->irqflag = m->irqflag;
  117. mp_irq->srcbus = m->srcbus;
  118. mp_irq->srcbusirq = m->srcbusirq;
  119. mp_irq->dstirq = m->dstirq;
  120. }
  121. static int mp_irq_mpc_intsrc_cmp(struct mpc_intsrc *mp_irq,
  122. struct mpc_intsrc *m)
  123. {
  124. if (mp_irq->dstapic != m->dstapic)
  125. return 1;
  126. if (mp_irq->type != m->type)
  127. return 2;
  128. if (mp_irq->irqtype != m->irqtype)
  129. return 3;
  130. if (mp_irq->irqflag != m->irqflag)
  131. return 4;
  132. if (mp_irq->srcbus != m->srcbus)
  133. return 5;
  134. if (mp_irq->srcbusirq != m->srcbusirq)
  135. return 6;
  136. if (mp_irq->dstirq != m->dstirq)
  137. return 7;
  138. return 0;
  139. }
  140. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  141. void mp_save_irq(struct mpc_intsrc *m)
  142. {
  143. int i;
  144. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  145. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  146. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  147. m->srcbusirq, m->dstapic, m->dstirq);
  148. for (i = 0; i < mp_irq_entries; i++) {
  149. if (!mp_irq_mpc_intsrc_cmp(&mp_irqs[i], m))
  150. return;
  151. }
  152. assign_to_mp_irq(m, &mp_irqs[mp_irq_entries]);
  153. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  154. panic("Max # of irq sources exceeded!!\n");
  155. }
  156. struct irq_pin_list {
  157. int apic, pin;
  158. struct irq_pin_list *next;
  159. };
  160. static struct irq_pin_list *alloc_irq_pin_list(int node)
  161. {
  162. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  163. }
  164. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  165. #ifdef CONFIG_SPARSE_IRQ
  166. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  167. #else
  168. static struct irq_cfg irq_cfgx[NR_IRQS];
  169. #endif
  170. int __init arch_early_irq_init(void)
  171. {
  172. struct irq_cfg *cfg;
  173. int count, node, i;
  174. if (!legacy_pic->nr_legacy_irqs) {
  175. nr_irqs_gsi = 0;
  176. io_apic_irqs = ~0UL;
  177. }
  178. cfg = irq_cfgx;
  179. count = ARRAY_SIZE(irq_cfgx);
  180. node = cpu_to_node(0);
  181. /* Make sure the legacy interrupts are marked in the bitmap */
  182. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  183. for (i = 0; i < count; i++) {
  184. set_irq_chip_data(i, &cfg[i]);
  185. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  186. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  187. /*
  188. * For legacy IRQ's, start with assigning irq0 to irq15 to
  189. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  190. */
  191. if (i < legacy_pic->nr_legacy_irqs) {
  192. cfg[i].vector = IRQ0_VECTOR + i;
  193. cpumask_set_cpu(0, cfg[i].domain);
  194. }
  195. }
  196. return 0;
  197. }
  198. #ifdef CONFIG_SPARSE_IRQ
  199. static struct irq_cfg *irq_cfg(unsigned int irq)
  200. {
  201. return get_irq_chip_data(irq);
  202. }
  203. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  204. {
  205. struct irq_cfg *cfg;
  206. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  207. if (!cfg)
  208. return NULL;
  209. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  210. goto out_cfg;
  211. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  212. goto out_domain;
  213. return cfg;
  214. out_domain:
  215. free_cpumask_var(cfg->domain);
  216. out_cfg:
  217. kfree(cfg);
  218. return NULL;
  219. }
  220. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  221. {
  222. if (!cfg)
  223. return;
  224. set_irq_chip_data(at, NULL);
  225. free_cpumask_var(cfg->domain);
  226. free_cpumask_var(cfg->old_domain);
  227. kfree(cfg);
  228. }
  229. #else
  230. struct irq_cfg *irq_cfg(unsigned int irq)
  231. {
  232. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  233. }
  234. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  235. {
  236. return irq_cfgx + irq;
  237. }
  238. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  239. #endif
  240. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  241. {
  242. int res = irq_alloc_desc_at(at, node);
  243. struct irq_cfg *cfg;
  244. if (res < 0) {
  245. if (res != -EEXIST)
  246. return NULL;
  247. cfg = get_irq_chip_data(at);
  248. if (cfg)
  249. return cfg;
  250. }
  251. cfg = alloc_irq_cfg(at, node);
  252. if (cfg)
  253. set_irq_chip_data(at, cfg);
  254. else
  255. irq_free_desc(at);
  256. return cfg;
  257. }
  258. static int alloc_irq_from(unsigned int from, int node)
  259. {
  260. return irq_alloc_desc_from(from, node);
  261. }
  262. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  263. {
  264. free_irq_cfg(at, cfg);
  265. irq_free_desc(at);
  266. }
  267. struct io_apic {
  268. unsigned int index;
  269. unsigned int unused[3];
  270. unsigned int data;
  271. unsigned int unused2[11];
  272. unsigned int eoi;
  273. };
  274. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  275. {
  276. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  277. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  278. }
  279. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  280. {
  281. struct io_apic __iomem *io_apic = io_apic_base(apic);
  282. writel(vector, &io_apic->eoi);
  283. }
  284. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  285. {
  286. struct io_apic __iomem *io_apic = io_apic_base(apic);
  287. writel(reg, &io_apic->index);
  288. return readl(&io_apic->data);
  289. }
  290. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  291. {
  292. struct io_apic __iomem *io_apic = io_apic_base(apic);
  293. writel(reg, &io_apic->index);
  294. writel(value, &io_apic->data);
  295. }
  296. /*
  297. * Re-write a value: to be used for read-modify-write
  298. * cycles where the read already set up the index register.
  299. *
  300. * Older SiS APIC requires we rewrite the index register
  301. */
  302. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  303. {
  304. struct io_apic __iomem *io_apic = io_apic_base(apic);
  305. if (sis_apic_bug)
  306. writel(reg, &io_apic->index);
  307. writel(value, &io_apic->data);
  308. }
  309. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  310. {
  311. struct irq_pin_list *entry;
  312. unsigned long flags;
  313. raw_spin_lock_irqsave(&ioapic_lock, flags);
  314. for_each_irq_pin(entry, cfg->irq_2_pin) {
  315. unsigned int reg;
  316. int pin;
  317. pin = entry->pin;
  318. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  319. /* Is the remote IRR bit set? */
  320. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  321. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  322. return true;
  323. }
  324. }
  325. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  326. return false;
  327. }
  328. union entry_union {
  329. struct { u32 w1, w2; };
  330. struct IO_APIC_route_entry entry;
  331. };
  332. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  333. {
  334. union entry_union eu;
  335. unsigned long flags;
  336. raw_spin_lock_irqsave(&ioapic_lock, flags);
  337. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  338. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  339. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  340. return eu.entry;
  341. }
  342. /*
  343. * When we write a new IO APIC routing entry, we need to write the high
  344. * word first! If the mask bit in the low word is clear, we will enable
  345. * the interrupt, and we need to make sure the entry is fully populated
  346. * before that happens.
  347. */
  348. static void
  349. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  350. {
  351. union entry_union eu = {{0, 0}};
  352. eu.entry = e;
  353. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  354. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  355. }
  356. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  357. {
  358. unsigned long flags;
  359. raw_spin_lock_irqsave(&ioapic_lock, flags);
  360. __ioapic_write_entry(apic, pin, e);
  361. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  362. }
  363. /*
  364. * When we mask an IO APIC routing entry, we need to write the low
  365. * word first, in order to set the mask bit before we change the
  366. * high bits!
  367. */
  368. static void ioapic_mask_entry(int apic, int pin)
  369. {
  370. unsigned long flags;
  371. union entry_union eu = { .entry.mask = 1 };
  372. raw_spin_lock_irqsave(&ioapic_lock, flags);
  373. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  374. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  375. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  376. }
  377. /*
  378. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  379. * shared ISA-space IRQs, so we have to support them. We are super
  380. * fast in the common case, and fast for shared ISA-space IRQs.
  381. */
  382. static int
  383. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  384. {
  385. struct irq_pin_list **last, *entry;
  386. /* don't allow duplicates */
  387. last = &cfg->irq_2_pin;
  388. for_each_irq_pin(entry, cfg->irq_2_pin) {
  389. if (entry->apic == apic && entry->pin == pin)
  390. return 0;
  391. last = &entry->next;
  392. }
  393. entry = alloc_irq_pin_list(node);
  394. if (!entry) {
  395. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  396. node, apic, pin);
  397. return -ENOMEM;
  398. }
  399. entry->apic = apic;
  400. entry->pin = pin;
  401. *last = entry;
  402. return 0;
  403. }
  404. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  405. {
  406. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  407. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  408. }
  409. /*
  410. * Reroute an IRQ to a different pin.
  411. */
  412. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  413. int oldapic, int oldpin,
  414. int newapic, int newpin)
  415. {
  416. struct irq_pin_list *entry;
  417. for_each_irq_pin(entry, cfg->irq_2_pin) {
  418. if (entry->apic == oldapic && entry->pin == oldpin) {
  419. entry->apic = newapic;
  420. entry->pin = newpin;
  421. /* every one is different, right? */
  422. return;
  423. }
  424. }
  425. /* old apic/pin didn't exist, so just add new ones */
  426. add_pin_to_irq_node(cfg, node, newapic, newpin);
  427. }
  428. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  429. int mask_and, int mask_or,
  430. void (*final)(struct irq_pin_list *entry))
  431. {
  432. unsigned int reg, pin;
  433. pin = entry->pin;
  434. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  435. reg &= mask_and;
  436. reg |= mask_or;
  437. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  438. if (final)
  439. final(entry);
  440. }
  441. static void io_apic_modify_irq(struct irq_cfg *cfg,
  442. int mask_and, int mask_or,
  443. void (*final)(struct irq_pin_list *entry))
  444. {
  445. struct irq_pin_list *entry;
  446. for_each_irq_pin(entry, cfg->irq_2_pin)
  447. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  448. }
  449. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  450. {
  451. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  452. IO_APIC_REDIR_MASKED, NULL);
  453. }
  454. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  455. {
  456. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  457. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  458. }
  459. static void io_apic_sync(struct irq_pin_list *entry)
  460. {
  461. /*
  462. * Synchronize the IO-APIC and the CPU by doing
  463. * a dummy read from the IO-APIC
  464. */
  465. struct io_apic __iomem *io_apic;
  466. io_apic = io_apic_base(entry->apic);
  467. readl(&io_apic->data);
  468. }
  469. static void mask_ioapic(struct irq_cfg *cfg)
  470. {
  471. unsigned long flags;
  472. raw_spin_lock_irqsave(&ioapic_lock, flags);
  473. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  474. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  475. }
  476. static void mask_ioapic_irq(struct irq_data *data)
  477. {
  478. mask_ioapic(data->chip_data);
  479. }
  480. static void __unmask_ioapic(struct irq_cfg *cfg)
  481. {
  482. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  483. }
  484. static void unmask_ioapic(struct irq_cfg *cfg)
  485. {
  486. unsigned long flags;
  487. raw_spin_lock_irqsave(&ioapic_lock, flags);
  488. __unmask_ioapic(cfg);
  489. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  490. }
  491. static void unmask_ioapic_irq(struct irq_data *data)
  492. {
  493. unmask_ioapic(data->chip_data);
  494. }
  495. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  496. {
  497. struct IO_APIC_route_entry entry;
  498. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  499. entry = ioapic_read_entry(apic, pin);
  500. if (entry.delivery_mode == dest_SMI)
  501. return;
  502. /*
  503. * Disable it in the IO-APIC irq-routing table:
  504. */
  505. ioapic_mask_entry(apic, pin);
  506. }
  507. static void clear_IO_APIC (void)
  508. {
  509. int apic, pin;
  510. for (apic = 0; apic < nr_ioapics; apic++)
  511. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  512. clear_IO_APIC_pin(apic, pin);
  513. }
  514. #ifdef CONFIG_X86_32
  515. /*
  516. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  517. * specific CPU-side IRQs.
  518. */
  519. #define MAX_PIRQS 8
  520. static int pirq_entries[MAX_PIRQS] = {
  521. [0 ... MAX_PIRQS - 1] = -1
  522. };
  523. static int __init ioapic_pirq_setup(char *str)
  524. {
  525. int i, max;
  526. int ints[MAX_PIRQS+1];
  527. get_options(str, ARRAY_SIZE(ints), ints);
  528. apic_printk(APIC_VERBOSE, KERN_INFO
  529. "PIRQ redirection, working around broken MP-BIOS.\n");
  530. max = MAX_PIRQS;
  531. if (ints[0] < MAX_PIRQS)
  532. max = ints[0];
  533. for (i = 0; i < max; i++) {
  534. apic_printk(APIC_VERBOSE, KERN_DEBUG
  535. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  536. /*
  537. * PIRQs are mapped upside down, usually.
  538. */
  539. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  540. }
  541. return 1;
  542. }
  543. __setup("pirq=", ioapic_pirq_setup);
  544. #endif /* CONFIG_X86_32 */
  545. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  546. {
  547. int apic;
  548. struct IO_APIC_route_entry **ioapic_entries;
  549. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  550. GFP_KERNEL);
  551. if (!ioapic_entries)
  552. return 0;
  553. for (apic = 0; apic < nr_ioapics; apic++) {
  554. ioapic_entries[apic] =
  555. kzalloc(sizeof(struct IO_APIC_route_entry) *
  556. nr_ioapic_registers[apic], GFP_KERNEL);
  557. if (!ioapic_entries[apic])
  558. goto nomem;
  559. }
  560. return ioapic_entries;
  561. nomem:
  562. while (--apic >= 0)
  563. kfree(ioapic_entries[apic]);
  564. kfree(ioapic_entries);
  565. return 0;
  566. }
  567. /*
  568. * Saves all the IO-APIC RTE's
  569. */
  570. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  571. {
  572. int apic, pin;
  573. if (!ioapic_entries)
  574. return -ENOMEM;
  575. for (apic = 0; apic < nr_ioapics; apic++) {
  576. if (!ioapic_entries[apic])
  577. return -ENOMEM;
  578. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  579. ioapic_entries[apic][pin] =
  580. ioapic_read_entry(apic, pin);
  581. }
  582. return 0;
  583. }
  584. /*
  585. * Mask all IO APIC entries.
  586. */
  587. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  588. {
  589. int apic, pin;
  590. if (!ioapic_entries)
  591. return;
  592. for (apic = 0; apic < nr_ioapics; apic++) {
  593. if (!ioapic_entries[apic])
  594. break;
  595. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  596. struct IO_APIC_route_entry entry;
  597. entry = ioapic_entries[apic][pin];
  598. if (!entry.mask) {
  599. entry.mask = 1;
  600. ioapic_write_entry(apic, pin, entry);
  601. }
  602. }
  603. }
  604. }
  605. /*
  606. * Restore IO APIC entries which was saved in ioapic_entries.
  607. */
  608. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  609. {
  610. int apic, pin;
  611. if (!ioapic_entries)
  612. return -ENOMEM;
  613. for (apic = 0; apic < nr_ioapics; apic++) {
  614. if (!ioapic_entries[apic])
  615. return -ENOMEM;
  616. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  617. ioapic_write_entry(apic, pin,
  618. ioapic_entries[apic][pin]);
  619. }
  620. return 0;
  621. }
  622. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  623. {
  624. int apic;
  625. for (apic = 0; apic < nr_ioapics; apic++)
  626. kfree(ioapic_entries[apic]);
  627. kfree(ioapic_entries);
  628. }
  629. /*
  630. * Find the IRQ entry number of a certain pin.
  631. */
  632. static int find_irq_entry(int apic, int pin, int type)
  633. {
  634. int i;
  635. for (i = 0; i < mp_irq_entries; i++)
  636. if (mp_irqs[i].irqtype == type &&
  637. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  638. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  639. mp_irqs[i].dstirq == pin)
  640. return i;
  641. return -1;
  642. }
  643. /*
  644. * Find the pin to which IRQ[irq] (ISA) is connected
  645. */
  646. static int __init find_isa_irq_pin(int irq, int type)
  647. {
  648. int i;
  649. for (i = 0; i < mp_irq_entries; i++) {
  650. int lbus = mp_irqs[i].srcbus;
  651. if (test_bit(lbus, mp_bus_not_pci) &&
  652. (mp_irqs[i].irqtype == type) &&
  653. (mp_irqs[i].srcbusirq == irq))
  654. return mp_irqs[i].dstirq;
  655. }
  656. return -1;
  657. }
  658. static int __init find_isa_irq_apic(int irq, int type)
  659. {
  660. int i;
  661. for (i = 0; i < mp_irq_entries; i++) {
  662. int lbus = mp_irqs[i].srcbus;
  663. if (test_bit(lbus, mp_bus_not_pci) &&
  664. (mp_irqs[i].irqtype == type) &&
  665. (mp_irqs[i].srcbusirq == irq))
  666. break;
  667. }
  668. if (i < mp_irq_entries) {
  669. int apic;
  670. for(apic = 0; apic < nr_ioapics; apic++) {
  671. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  672. return apic;
  673. }
  674. }
  675. return -1;
  676. }
  677. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  678. /*
  679. * EISA Edge/Level control register, ELCR
  680. */
  681. static int EISA_ELCR(unsigned int irq)
  682. {
  683. if (irq < legacy_pic->nr_legacy_irqs) {
  684. unsigned int port = 0x4d0 + (irq >> 3);
  685. return (inb(port) >> (irq & 7)) & 1;
  686. }
  687. apic_printk(APIC_VERBOSE, KERN_INFO
  688. "Broken MPtable reports ISA irq %d\n", irq);
  689. return 0;
  690. }
  691. #endif
  692. /* ISA interrupts are always polarity zero edge triggered,
  693. * when listed as conforming in the MP table. */
  694. #define default_ISA_trigger(idx) (0)
  695. #define default_ISA_polarity(idx) (0)
  696. /* EISA interrupts are always polarity zero and can be edge or level
  697. * trigger depending on the ELCR value. If an interrupt is listed as
  698. * EISA conforming in the MP table, that means its trigger type must
  699. * be read in from the ELCR */
  700. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  701. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  702. /* PCI interrupts are always polarity one level triggered,
  703. * when listed as conforming in the MP table. */
  704. #define default_PCI_trigger(idx) (1)
  705. #define default_PCI_polarity(idx) (1)
  706. /* MCA interrupts are always polarity zero level triggered,
  707. * when listed as conforming in the MP table. */
  708. #define default_MCA_trigger(idx) (1)
  709. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  710. static int MPBIOS_polarity(int idx)
  711. {
  712. int bus = mp_irqs[idx].srcbus;
  713. int polarity;
  714. /*
  715. * Determine IRQ line polarity (high active or low active):
  716. */
  717. switch (mp_irqs[idx].irqflag & 3)
  718. {
  719. case 0: /* conforms, ie. bus-type dependent polarity */
  720. if (test_bit(bus, mp_bus_not_pci))
  721. polarity = default_ISA_polarity(idx);
  722. else
  723. polarity = default_PCI_polarity(idx);
  724. break;
  725. case 1: /* high active */
  726. {
  727. polarity = 0;
  728. break;
  729. }
  730. case 2: /* reserved */
  731. {
  732. printk(KERN_WARNING "broken BIOS!!\n");
  733. polarity = 1;
  734. break;
  735. }
  736. case 3: /* low active */
  737. {
  738. polarity = 1;
  739. break;
  740. }
  741. default: /* invalid */
  742. {
  743. printk(KERN_WARNING "broken BIOS!!\n");
  744. polarity = 1;
  745. break;
  746. }
  747. }
  748. return polarity;
  749. }
  750. static int MPBIOS_trigger(int idx)
  751. {
  752. int bus = mp_irqs[idx].srcbus;
  753. int trigger;
  754. /*
  755. * Determine IRQ trigger mode (edge or level sensitive):
  756. */
  757. switch ((mp_irqs[idx].irqflag>>2) & 3)
  758. {
  759. case 0: /* conforms, ie. bus-type dependent */
  760. if (test_bit(bus, mp_bus_not_pci))
  761. trigger = default_ISA_trigger(idx);
  762. else
  763. trigger = default_PCI_trigger(idx);
  764. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  765. switch (mp_bus_id_to_type[bus]) {
  766. case MP_BUS_ISA: /* ISA pin */
  767. {
  768. /* set before the switch */
  769. break;
  770. }
  771. case MP_BUS_EISA: /* EISA pin */
  772. {
  773. trigger = default_EISA_trigger(idx);
  774. break;
  775. }
  776. case MP_BUS_PCI: /* PCI pin */
  777. {
  778. /* set before the switch */
  779. break;
  780. }
  781. case MP_BUS_MCA: /* MCA pin */
  782. {
  783. trigger = default_MCA_trigger(idx);
  784. break;
  785. }
  786. default:
  787. {
  788. printk(KERN_WARNING "broken BIOS!!\n");
  789. trigger = 1;
  790. break;
  791. }
  792. }
  793. #endif
  794. break;
  795. case 1: /* edge */
  796. {
  797. trigger = 0;
  798. break;
  799. }
  800. case 2: /* reserved */
  801. {
  802. printk(KERN_WARNING "broken BIOS!!\n");
  803. trigger = 1;
  804. break;
  805. }
  806. case 3: /* level */
  807. {
  808. trigger = 1;
  809. break;
  810. }
  811. default: /* invalid */
  812. {
  813. printk(KERN_WARNING "broken BIOS!!\n");
  814. trigger = 0;
  815. break;
  816. }
  817. }
  818. return trigger;
  819. }
  820. static inline int irq_polarity(int idx)
  821. {
  822. return MPBIOS_polarity(idx);
  823. }
  824. static inline int irq_trigger(int idx)
  825. {
  826. return MPBIOS_trigger(idx);
  827. }
  828. static int pin_2_irq(int idx, int apic, int pin)
  829. {
  830. int irq;
  831. int bus = mp_irqs[idx].srcbus;
  832. /*
  833. * Debugging check, we are in big trouble if this message pops up!
  834. */
  835. if (mp_irqs[idx].dstirq != pin)
  836. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  837. if (test_bit(bus, mp_bus_not_pci)) {
  838. irq = mp_irqs[idx].srcbusirq;
  839. } else {
  840. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  841. if (gsi >= NR_IRQS_LEGACY)
  842. irq = gsi;
  843. else
  844. irq = gsi_top + gsi;
  845. }
  846. #ifdef CONFIG_X86_32
  847. /*
  848. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  849. */
  850. if ((pin >= 16) && (pin <= 23)) {
  851. if (pirq_entries[pin-16] != -1) {
  852. if (!pirq_entries[pin-16]) {
  853. apic_printk(APIC_VERBOSE, KERN_DEBUG
  854. "disabling PIRQ%d\n", pin-16);
  855. } else {
  856. irq = pirq_entries[pin-16];
  857. apic_printk(APIC_VERBOSE, KERN_DEBUG
  858. "using PIRQ%d -> IRQ %d\n",
  859. pin-16, irq);
  860. }
  861. }
  862. }
  863. #endif
  864. return irq;
  865. }
  866. /*
  867. * Find a specific PCI IRQ entry.
  868. * Not an __init, possibly needed by modules
  869. */
  870. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  871. struct io_apic_irq_attr *irq_attr)
  872. {
  873. int apic, i, best_guess = -1;
  874. apic_printk(APIC_DEBUG,
  875. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  876. bus, slot, pin);
  877. if (test_bit(bus, mp_bus_not_pci)) {
  878. apic_printk(APIC_VERBOSE,
  879. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  880. return -1;
  881. }
  882. for (i = 0; i < mp_irq_entries; i++) {
  883. int lbus = mp_irqs[i].srcbus;
  884. for (apic = 0; apic < nr_ioapics; apic++)
  885. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  886. mp_irqs[i].dstapic == MP_APIC_ALL)
  887. break;
  888. if (!test_bit(lbus, mp_bus_not_pci) &&
  889. !mp_irqs[i].irqtype &&
  890. (bus == lbus) &&
  891. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  892. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  893. if (!(apic || IO_APIC_IRQ(irq)))
  894. continue;
  895. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  896. set_io_apic_irq_attr(irq_attr, apic,
  897. mp_irqs[i].dstirq,
  898. irq_trigger(i),
  899. irq_polarity(i));
  900. return irq;
  901. }
  902. /*
  903. * Use the first all-but-pin matching entry as a
  904. * best-guess fuzzy result for broken mptables.
  905. */
  906. if (best_guess < 0) {
  907. set_io_apic_irq_attr(irq_attr, apic,
  908. mp_irqs[i].dstirq,
  909. irq_trigger(i),
  910. irq_polarity(i));
  911. best_guess = irq;
  912. }
  913. }
  914. }
  915. return best_guess;
  916. }
  917. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  918. void lock_vector_lock(void)
  919. {
  920. /* Used to the online set of cpus does not change
  921. * during assign_irq_vector.
  922. */
  923. raw_spin_lock(&vector_lock);
  924. }
  925. void unlock_vector_lock(void)
  926. {
  927. raw_spin_unlock(&vector_lock);
  928. }
  929. static int
  930. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  931. {
  932. /*
  933. * NOTE! The local APIC isn't very good at handling
  934. * multiple interrupts at the same interrupt level.
  935. * As the interrupt level is determined by taking the
  936. * vector number and shifting that right by 4, we
  937. * want to spread these out a bit so that they don't
  938. * all fall in the same interrupt level.
  939. *
  940. * Also, we've got to be careful not to trash gate
  941. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  942. */
  943. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  944. static int current_offset = VECTOR_OFFSET_START % 8;
  945. unsigned int old_vector;
  946. int cpu, err;
  947. cpumask_var_t tmp_mask;
  948. if (cfg->move_in_progress)
  949. return -EBUSY;
  950. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  951. return -ENOMEM;
  952. old_vector = cfg->vector;
  953. if (old_vector) {
  954. cpumask_and(tmp_mask, mask, cpu_online_mask);
  955. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  956. if (!cpumask_empty(tmp_mask)) {
  957. free_cpumask_var(tmp_mask);
  958. return 0;
  959. }
  960. }
  961. /* Only try and allocate irqs on cpus that are present */
  962. err = -ENOSPC;
  963. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  964. int new_cpu;
  965. int vector, offset;
  966. apic->vector_allocation_domain(cpu, tmp_mask);
  967. vector = current_vector;
  968. offset = current_offset;
  969. next:
  970. vector += 8;
  971. if (vector >= first_system_vector) {
  972. /* If out of vectors on large boxen, must share them. */
  973. offset = (offset + 1) % 8;
  974. vector = FIRST_EXTERNAL_VECTOR + offset;
  975. }
  976. if (unlikely(current_vector == vector))
  977. continue;
  978. if (test_bit(vector, used_vectors))
  979. goto next;
  980. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  981. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  982. goto next;
  983. /* Found one! */
  984. current_vector = vector;
  985. current_offset = offset;
  986. if (old_vector) {
  987. cfg->move_in_progress = 1;
  988. cpumask_copy(cfg->old_domain, cfg->domain);
  989. }
  990. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  991. per_cpu(vector_irq, new_cpu)[vector] = irq;
  992. cfg->vector = vector;
  993. cpumask_copy(cfg->domain, tmp_mask);
  994. err = 0;
  995. break;
  996. }
  997. free_cpumask_var(tmp_mask);
  998. return err;
  999. }
  1000. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1001. {
  1002. int err;
  1003. unsigned long flags;
  1004. raw_spin_lock_irqsave(&vector_lock, flags);
  1005. err = __assign_irq_vector(irq, cfg, mask);
  1006. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1007. return err;
  1008. }
  1009. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1010. {
  1011. int cpu, vector;
  1012. BUG_ON(!cfg->vector);
  1013. vector = cfg->vector;
  1014. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1015. per_cpu(vector_irq, cpu)[vector] = -1;
  1016. cfg->vector = 0;
  1017. cpumask_clear(cfg->domain);
  1018. if (likely(!cfg->move_in_progress))
  1019. return;
  1020. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1021. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1022. vector++) {
  1023. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1024. continue;
  1025. per_cpu(vector_irq, cpu)[vector] = -1;
  1026. break;
  1027. }
  1028. }
  1029. cfg->move_in_progress = 0;
  1030. }
  1031. void __setup_vector_irq(int cpu)
  1032. {
  1033. /* Initialize vector_irq on a new cpu */
  1034. int irq, vector;
  1035. struct irq_cfg *cfg;
  1036. /*
  1037. * vector_lock will make sure that we don't run into irq vector
  1038. * assignments that might be happening on another cpu in parallel,
  1039. * while we setup our initial vector to irq mappings.
  1040. */
  1041. raw_spin_lock(&vector_lock);
  1042. /* Mark the inuse vectors */
  1043. for_each_active_irq(irq) {
  1044. cfg = get_irq_chip_data(irq);
  1045. if (!cfg)
  1046. continue;
  1047. /*
  1048. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1049. * will be part of the irq_cfg's domain.
  1050. */
  1051. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1052. cpumask_set_cpu(cpu, cfg->domain);
  1053. if (!cpumask_test_cpu(cpu, cfg->domain))
  1054. continue;
  1055. vector = cfg->vector;
  1056. per_cpu(vector_irq, cpu)[vector] = irq;
  1057. }
  1058. /* Mark the free vectors */
  1059. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1060. irq = per_cpu(vector_irq, cpu)[vector];
  1061. if (irq < 0)
  1062. continue;
  1063. cfg = irq_cfg(irq);
  1064. if (!cpumask_test_cpu(cpu, cfg->domain))
  1065. per_cpu(vector_irq, cpu)[vector] = -1;
  1066. }
  1067. raw_spin_unlock(&vector_lock);
  1068. }
  1069. static struct irq_chip ioapic_chip;
  1070. static struct irq_chip ir_ioapic_chip;
  1071. #define IOAPIC_AUTO -1
  1072. #define IOAPIC_EDGE 0
  1073. #define IOAPIC_LEVEL 1
  1074. #ifdef CONFIG_X86_32
  1075. static inline int IO_APIC_irq_trigger(int irq)
  1076. {
  1077. int apic, idx, pin;
  1078. for (apic = 0; apic < nr_ioapics; apic++) {
  1079. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1080. idx = find_irq_entry(apic, pin, mp_INT);
  1081. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1082. return irq_trigger(idx);
  1083. }
  1084. }
  1085. /*
  1086. * nonexistent IRQs are edge default
  1087. */
  1088. return 0;
  1089. }
  1090. #else
  1091. static inline int IO_APIC_irq_trigger(int irq)
  1092. {
  1093. return 1;
  1094. }
  1095. #endif
  1096. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1097. {
  1098. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1099. trigger == IOAPIC_LEVEL)
  1100. irq_set_status_flags(irq, IRQ_LEVEL);
  1101. else
  1102. irq_clear_status_flags(irq, IRQ_LEVEL);
  1103. if (irq_remapped(get_irq_chip_data(irq))) {
  1104. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1105. if (trigger)
  1106. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1107. handle_fasteoi_irq,
  1108. "fasteoi");
  1109. else
  1110. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1111. handle_edge_irq, "edge");
  1112. return;
  1113. }
  1114. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1115. trigger == IOAPIC_LEVEL)
  1116. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1117. handle_fasteoi_irq,
  1118. "fasteoi");
  1119. else
  1120. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1121. handle_edge_irq, "edge");
  1122. }
  1123. static int setup_ioapic_entry(int apic_id, int irq,
  1124. struct IO_APIC_route_entry *entry,
  1125. unsigned int destination, int trigger,
  1126. int polarity, int vector, int pin)
  1127. {
  1128. /*
  1129. * add it to the IO-APIC irq-routing table:
  1130. */
  1131. memset(entry,0,sizeof(*entry));
  1132. if (intr_remapping_enabled) {
  1133. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1134. struct irte irte;
  1135. struct IR_IO_APIC_route_entry *ir_entry =
  1136. (struct IR_IO_APIC_route_entry *) entry;
  1137. int index;
  1138. if (!iommu)
  1139. panic("No mapping iommu for ioapic %d\n", apic_id);
  1140. index = alloc_irte(iommu, irq, 1);
  1141. if (index < 0)
  1142. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1143. prepare_irte(&irte, vector, destination);
  1144. /* Set source-id of interrupt request */
  1145. set_ioapic_sid(&irte, apic_id);
  1146. modify_irte(irq, &irte);
  1147. ir_entry->index2 = (index >> 15) & 0x1;
  1148. ir_entry->zero = 0;
  1149. ir_entry->format = 1;
  1150. ir_entry->index = (index & 0x7fff);
  1151. /*
  1152. * IO-APIC RTE will be configured with virtual vector.
  1153. * irq handler will do the explicit EOI to the io-apic.
  1154. */
  1155. ir_entry->vector = pin;
  1156. } else {
  1157. entry->delivery_mode = apic->irq_delivery_mode;
  1158. entry->dest_mode = apic->irq_dest_mode;
  1159. entry->dest = destination;
  1160. entry->vector = vector;
  1161. }
  1162. entry->mask = 0; /* enable IRQ */
  1163. entry->trigger = trigger;
  1164. entry->polarity = polarity;
  1165. /* Mask level triggered irqs.
  1166. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1167. */
  1168. if (trigger)
  1169. entry->mask = 1;
  1170. return 0;
  1171. }
  1172. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1173. struct irq_cfg *cfg, int trigger, int polarity)
  1174. {
  1175. struct IO_APIC_route_entry entry;
  1176. unsigned int dest;
  1177. if (!IO_APIC_IRQ(irq))
  1178. return;
  1179. /*
  1180. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1181. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1182. * the cfg->domain.
  1183. */
  1184. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1185. apic->vector_allocation_domain(0, cfg->domain);
  1186. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1187. return;
  1188. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1189. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1190. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1191. "IRQ %d Mode:%i Active:%i)\n",
  1192. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1193. irq, trigger, polarity);
  1194. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1195. dest, trigger, polarity, cfg->vector, pin)) {
  1196. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1197. mp_ioapics[apic_id].apicid, pin);
  1198. __clear_irq_vector(irq, cfg);
  1199. return;
  1200. }
  1201. ioapic_register_intr(irq, trigger);
  1202. if (irq < legacy_pic->nr_legacy_irqs)
  1203. legacy_pic->mask(irq);
  1204. ioapic_write_entry(apic_id, pin, entry);
  1205. }
  1206. static struct {
  1207. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1208. } mp_ioapic_routing[MAX_IO_APICS];
  1209. static void __init setup_IO_APIC_irqs(void)
  1210. {
  1211. int apic_id, pin, idx, irq, notcon = 0;
  1212. int node = cpu_to_node(0);
  1213. struct irq_cfg *cfg;
  1214. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1215. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1216. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1217. idx = find_irq_entry(apic_id, pin, mp_INT);
  1218. if (idx == -1) {
  1219. if (!notcon) {
  1220. notcon = 1;
  1221. apic_printk(APIC_VERBOSE,
  1222. KERN_DEBUG " %d-%d",
  1223. mp_ioapics[apic_id].apicid, pin);
  1224. } else
  1225. apic_printk(APIC_VERBOSE, " %d-%d",
  1226. mp_ioapics[apic_id].apicid, pin);
  1227. continue;
  1228. }
  1229. if (notcon) {
  1230. apic_printk(APIC_VERBOSE,
  1231. " (apicid-pin) not connected\n");
  1232. notcon = 0;
  1233. }
  1234. irq = pin_2_irq(idx, apic_id, pin);
  1235. if ((apic_id > 0) && (irq > 16))
  1236. continue;
  1237. /*
  1238. * Skip the timer IRQ if there's a quirk handler
  1239. * installed and if it returns 1:
  1240. */
  1241. if (apic->multi_timer_check &&
  1242. apic->multi_timer_check(apic_id, irq))
  1243. continue;
  1244. cfg = alloc_irq_and_cfg_at(irq, node);
  1245. if (!cfg)
  1246. continue;
  1247. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1248. /*
  1249. * don't mark it in pin_programmed, so later acpi could
  1250. * set it correctly when irq < 16
  1251. */
  1252. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1253. irq_polarity(idx));
  1254. }
  1255. if (notcon)
  1256. apic_printk(APIC_VERBOSE,
  1257. " (apicid-pin) not connected\n");
  1258. }
  1259. /*
  1260. * for the gsit that is not in first ioapic
  1261. * but could not use acpi_register_gsi()
  1262. * like some special sci in IBM x3330
  1263. */
  1264. void setup_IO_APIC_irq_extra(u32 gsi)
  1265. {
  1266. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1267. struct irq_cfg *cfg;
  1268. /*
  1269. * Convert 'gsi' to 'ioapic.pin'.
  1270. */
  1271. apic_id = mp_find_ioapic(gsi);
  1272. if (apic_id < 0)
  1273. return;
  1274. pin = mp_find_ioapic_pin(apic_id, gsi);
  1275. idx = find_irq_entry(apic_id, pin, mp_INT);
  1276. if (idx == -1)
  1277. return;
  1278. irq = pin_2_irq(idx, apic_id, pin);
  1279. /* Only handle the non legacy irqs on secondary ioapics */
  1280. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1281. return;
  1282. cfg = alloc_irq_and_cfg_at(irq, node);
  1283. if (!cfg)
  1284. return;
  1285. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1286. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1287. pr_debug("Pin %d-%d already programmed\n",
  1288. mp_ioapics[apic_id].apicid, pin);
  1289. return;
  1290. }
  1291. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1292. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1293. irq_trigger(idx), irq_polarity(idx));
  1294. }
  1295. /*
  1296. * Set up the timer pin, possibly with the 8259A-master behind.
  1297. */
  1298. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1299. int vector)
  1300. {
  1301. struct IO_APIC_route_entry entry;
  1302. if (intr_remapping_enabled)
  1303. return;
  1304. memset(&entry, 0, sizeof(entry));
  1305. /*
  1306. * We use logical delivery to get the timer IRQ
  1307. * to the first CPU.
  1308. */
  1309. entry.dest_mode = apic->irq_dest_mode;
  1310. entry.mask = 0; /* don't mask IRQ for edge */
  1311. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1312. entry.delivery_mode = apic->irq_delivery_mode;
  1313. entry.polarity = 0;
  1314. entry.trigger = 0;
  1315. entry.vector = vector;
  1316. /*
  1317. * The timer IRQ doesn't have to know that behind the
  1318. * scene we may have a 8259A-master in AEOI mode ...
  1319. */
  1320. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1321. /*
  1322. * Add it to the IO-APIC irq-routing table:
  1323. */
  1324. ioapic_write_entry(apic_id, pin, entry);
  1325. }
  1326. __apicdebuginit(void) print_IO_APIC(void)
  1327. {
  1328. int apic, i;
  1329. union IO_APIC_reg_00 reg_00;
  1330. union IO_APIC_reg_01 reg_01;
  1331. union IO_APIC_reg_02 reg_02;
  1332. union IO_APIC_reg_03 reg_03;
  1333. unsigned long flags;
  1334. struct irq_cfg *cfg;
  1335. unsigned int irq;
  1336. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1337. for (i = 0; i < nr_ioapics; i++)
  1338. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1339. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1340. /*
  1341. * We are a bit conservative about what we expect. We have to
  1342. * know about every hardware change ASAP.
  1343. */
  1344. printk(KERN_INFO "testing the IO APIC.......................\n");
  1345. for (apic = 0; apic < nr_ioapics; apic++) {
  1346. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1347. reg_00.raw = io_apic_read(apic, 0);
  1348. reg_01.raw = io_apic_read(apic, 1);
  1349. if (reg_01.bits.version >= 0x10)
  1350. reg_02.raw = io_apic_read(apic, 2);
  1351. if (reg_01.bits.version >= 0x20)
  1352. reg_03.raw = io_apic_read(apic, 3);
  1353. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1354. printk("\n");
  1355. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1356. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1357. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1358. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1359. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1360. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1361. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1362. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1363. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1364. /*
  1365. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1366. * but the value of reg_02 is read as the previous read register
  1367. * value, so ignore it if reg_02 == reg_01.
  1368. */
  1369. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1370. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1371. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1372. }
  1373. /*
  1374. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1375. * or reg_03, but the value of reg_0[23] is read as the previous read
  1376. * register value, so ignore it if reg_03 == reg_0[12].
  1377. */
  1378. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1379. reg_03.raw != reg_01.raw) {
  1380. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1381. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1382. }
  1383. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1384. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1385. " Stat Dmod Deli Vect:\n");
  1386. for (i = 0; i <= reg_01.bits.entries; i++) {
  1387. struct IO_APIC_route_entry entry;
  1388. entry = ioapic_read_entry(apic, i);
  1389. printk(KERN_DEBUG " %02x %03X ",
  1390. i,
  1391. entry.dest
  1392. );
  1393. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1394. entry.mask,
  1395. entry.trigger,
  1396. entry.irr,
  1397. entry.polarity,
  1398. entry.delivery_status,
  1399. entry.dest_mode,
  1400. entry.delivery_mode,
  1401. entry.vector
  1402. );
  1403. }
  1404. }
  1405. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1406. for_each_active_irq(irq) {
  1407. struct irq_pin_list *entry;
  1408. cfg = get_irq_chip_data(irq);
  1409. if (!cfg)
  1410. continue;
  1411. entry = cfg->irq_2_pin;
  1412. if (!entry)
  1413. continue;
  1414. printk(KERN_DEBUG "IRQ%d ", irq);
  1415. for_each_irq_pin(entry, cfg->irq_2_pin)
  1416. printk("-> %d:%d", entry->apic, entry->pin);
  1417. printk("\n");
  1418. }
  1419. printk(KERN_INFO ".................................... done.\n");
  1420. return;
  1421. }
  1422. __apicdebuginit(void) print_APIC_field(int base)
  1423. {
  1424. int i;
  1425. printk(KERN_DEBUG);
  1426. for (i = 0; i < 8; i++)
  1427. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1428. printk(KERN_CONT "\n");
  1429. }
  1430. __apicdebuginit(void) print_local_APIC(void *dummy)
  1431. {
  1432. unsigned int i, v, ver, maxlvt;
  1433. u64 icr;
  1434. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1435. smp_processor_id(), hard_smp_processor_id());
  1436. v = apic_read(APIC_ID);
  1437. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1438. v = apic_read(APIC_LVR);
  1439. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1440. ver = GET_APIC_VERSION(v);
  1441. maxlvt = lapic_get_maxlvt();
  1442. v = apic_read(APIC_TASKPRI);
  1443. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1444. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1445. if (!APIC_XAPIC(ver)) {
  1446. v = apic_read(APIC_ARBPRI);
  1447. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1448. v & APIC_ARBPRI_MASK);
  1449. }
  1450. v = apic_read(APIC_PROCPRI);
  1451. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1452. }
  1453. /*
  1454. * Remote read supported only in the 82489DX and local APIC for
  1455. * Pentium processors.
  1456. */
  1457. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1458. v = apic_read(APIC_RRR);
  1459. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1460. }
  1461. v = apic_read(APIC_LDR);
  1462. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1463. if (!x2apic_enabled()) {
  1464. v = apic_read(APIC_DFR);
  1465. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1466. }
  1467. v = apic_read(APIC_SPIV);
  1468. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1469. printk(KERN_DEBUG "... APIC ISR field:\n");
  1470. print_APIC_field(APIC_ISR);
  1471. printk(KERN_DEBUG "... APIC TMR field:\n");
  1472. print_APIC_field(APIC_TMR);
  1473. printk(KERN_DEBUG "... APIC IRR field:\n");
  1474. print_APIC_field(APIC_IRR);
  1475. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1476. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1477. apic_write(APIC_ESR, 0);
  1478. v = apic_read(APIC_ESR);
  1479. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1480. }
  1481. icr = apic_icr_read();
  1482. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1483. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1484. v = apic_read(APIC_LVTT);
  1485. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1486. if (maxlvt > 3) { /* PC is LVT#4. */
  1487. v = apic_read(APIC_LVTPC);
  1488. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1489. }
  1490. v = apic_read(APIC_LVT0);
  1491. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1492. v = apic_read(APIC_LVT1);
  1493. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1494. if (maxlvt > 2) { /* ERR is LVT#3. */
  1495. v = apic_read(APIC_LVTERR);
  1496. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1497. }
  1498. v = apic_read(APIC_TMICT);
  1499. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1500. v = apic_read(APIC_TMCCT);
  1501. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1502. v = apic_read(APIC_TDCR);
  1503. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1504. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1505. v = apic_read(APIC_EFEAT);
  1506. maxlvt = (v >> 16) & 0xff;
  1507. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1508. v = apic_read(APIC_ECTRL);
  1509. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1510. for (i = 0; i < maxlvt; i++) {
  1511. v = apic_read(APIC_EILVTn(i));
  1512. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1513. }
  1514. }
  1515. printk("\n");
  1516. }
  1517. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1518. {
  1519. int cpu;
  1520. if (!maxcpu)
  1521. return;
  1522. preempt_disable();
  1523. for_each_online_cpu(cpu) {
  1524. if (cpu >= maxcpu)
  1525. break;
  1526. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1527. }
  1528. preempt_enable();
  1529. }
  1530. __apicdebuginit(void) print_PIC(void)
  1531. {
  1532. unsigned int v;
  1533. unsigned long flags;
  1534. if (!legacy_pic->nr_legacy_irqs)
  1535. return;
  1536. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1537. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1538. v = inb(0xa1) << 8 | inb(0x21);
  1539. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1540. v = inb(0xa0) << 8 | inb(0x20);
  1541. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1542. outb(0x0b,0xa0);
  1543. outb(0x0b,0x20);
  1544. v = inb(0xa0) << 8 | inb(0x20);
  1545. outb(0x0a,0xa0);
  1546. outb(0x0a,0x20);
  1547. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1548. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1549. v = inb(0x4d1) << 8 | inb(0x4d0);
  1550. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1551. }
  1552. static int __initdata show_lapic = 1;
  1553. static __init int setup_show_lapic(char *arg)
  1554. {
  1555. int num = -1;
  1556. if (strcmp(arg, "all") == 0) {
  1557. show_lapic = CONFIG_NR_CPUS;
  1558. } else {
  1559. get_option(&arg, &num);
  1560. if (num >= 0)
  1561. show_lapic = num;
  1562. }
  1563. return 1;
  1564. }
  1565. __setup("show_lapic=", setup_show_lapic);
  1566. __apicdebuginit(int) print_ICs(void)
  1567. {
  1568. if (apic_verbosity == APIC_QUIET)
  1569. return 0;
  1570. print_PIC();
  1571. /* don't print out if apic is not there */
  1572. if (!cpu_has_apic && !apic_from_smp_config())
  1573. return 0;
  1574. print_local_APICs(show_lapic);
  1575. print_IO_APIC();
  1576. return 0;
  1577. }
  1578. fs_initcall(print_ICs);
  1579. /* Where if anywhere is the i8259 connect in external int mode */
  1580. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1581. void __init enable_IO_APIC(void)
  1582. {
  1583. int i8259_apic, i8259_pin;
  1584. int apic;
  1585. if (!legacy_pic->nr_legacy_irqs)
  1586. return;
  1587. for(apic = 0; apic < nr_ioapics; apic++) {
  1588. int pin;
  1589. /* See if any of the pins is in ExtINT mode */
  1590. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1591. struct IO_APIC_route_entry entry;
  1592. entry = ioapic_read_entry(apic, pin);
  1593. /* If the interrupt line is enabled and in ExtInt mode
  1594. * I have found the pin where the i8259 is connected.
  1595. */
  1596. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1597. ioapic_i8259.apic = apic;
  1598. ioapic_i8259.pin = pin;
  1599. goto found_i8259;
  1600. }
  1601. }
  1602. }
  1603. found_i8259:
  1604. /* Look to see what if the MP table has reported the ExtINT */
  1605. /* If we could not find the appropriate pin by looking at the ioapic
  1606. * the i8259 probably is not connected the ioapic but give the
  1607. * mptable a chance anyway.
  1608. */
  1609. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1610. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1611. /* Trust the MP table if nothing is setup in the hardware */
  1612. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1613. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1614. ioapic_i8259.pin = i8259_pin;
  1615. ioapic_i8259.apic = i8259_apic;
  1616. }
  1617. /* Complain if the MP table and the hardware disagree */
  1618. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1619. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1620. {
  1621. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1622. }
  1623. /*
  1624. * Do not trust the IO-APIC being empty at bootup
  1625. */
  1626. clear_IO_APIC();
  1627. }
  1628. /*
  1629. * Not an __init, needed by the reboot code
  1630. */
  1631. void disable_IO_APIC(void)
  1632. {
  1633. /*
  1634. * Clear the IO-APIC before rebooting:
  1635. */
  1636. clear_IO_APIC();
  1637. if (!legacy_pic->nr_legacy_irqs)
  1638. return;
  1639. /*
  1640. * If the i8259 is routed through an IOAPIC
  1641. * Put that IOAPIC in virtual wire mode
  1642. * so legacy interrupts can be delivered.
  1643. *
  1644. * With interrupt-remapping, for now we will use virtual wire A mode,
  1645. * as virtual wire B is little complex (need to configure both
  1646. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1647. * As this gets called during crash dump, keep this simple for now.
  1648. */
  1649. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1650. struct IO_APIC_route_entry entry;
  1651. memset(&entry, 0, sizeof(entry));
  1652. entry.mask = 0; /* Enabled */
  1653. entry.trigger = 0; /* Edge */
  1654. entry.irr = 0;
  1655. entry.polarity = 0; /* High */
  1656. entry.delivery_status = 0;
  1657. entry.dest_mode = 0; /* Physical */
  1658. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1659. entry.vector = 0;
  1660. entry.dest = read_apic_id();
  1661. /*
  1662. * Add it to the IO-APIC irq-routing table:
  1663. */
  1664. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1665. }
  1666. /*
  1667. * Use virtual wire A mode when interrupt remapping is enabled.
  1668. */
  1669. if (cpu_has_apic || apic_from_smp_config())
  1670. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1671. ioapic_i8259.pin != -1);
  1672. }
  1673. #ifdef CONFIG_X86_32
  1674. /*
  1675. * function to set the IO-APIC physical IDs based on the
  1676. * values stored in the MPC table.
  1677. *
  1678. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1679. */
  1680. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1681. {
  1682. union IO_APIC_reg_00 reg_00;
  1683. physid_mask_t phys_id_present_map;
  1684. int apic_id;
  1685. int i;
  1686. unsigned char old_id;
  1687. unsigned long flags;
  1688. /*
  1689. * This is broken; anything with a real cpu count has to
  1690. * circumvent this idiocy regardless.
  1691. */
  1692. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1693. /*
  1694. * Set the IOAPIC ID to the value stored in the MPC table.
  1695. */
  1696. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1697. /* Read the register 0 value */
  1698. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1699. reg_00.raw = io_apic_read(apic_id, 0);
  1700. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1701. old_id = mp_ioapics[apic_id].apicid;
  1702. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1703. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1704. apic_id, mp_ioapics[apic_id].apicid);
  1705. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1706. reg_00.bits.ID);
  1707. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1708. }
  1709. /*
  1710. * Sanity check, is the ID really free? Every APIC in a
  1711. * system must have a unique ID or we get lots of nice
  1712. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1713. */
  1714. if (apic->check_apicid_used(&phys_id_present_map,
  1715. mp_ioapics[apic_id].apicid)) {
  1716. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1717. apic_id, mp_ioapics[apic_id].apicid);
  1718. for (i = 0; i < get_physical_broadcast(); i++)
  1719. if (!physid_isset(i, phys_id_present_map))
  1720. break;
  1721. if (i >= get_physical_broadcast())
  1722. panic("Max APIC ID exceeded!\n");
  1723. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1724. i);
  1725. physid_set(i, phys_id_present_map);
  1726. mp_ioapics[apic_id].apicid = i;
  1727. } else {
  1728. physid_mask_t tmp;
  1729. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1730. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1731. "phys_id_present_map\n",
  1732. mp_ioapics[apic_id].apicid);
  1733. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1734. }
  1735. /*
  1736. * We need to adjust the IRQ routing table
  1737. * if the ID changed.
  1738. */
  1739. if (old_id != mp_ioapics[apic_id].apicid)
  1740. for (i = 0; i < mp_irq_entries; i++)
  1741. if (mp_irqs[i].dstapic == old_id)
  1742. mp_irqs[i].dstapic
  1743. = mp_ioapics[apic_id].apicid;
  1744. /*
  1745. * Update the ID register according to the right value
  1746. * from the MPC table if they are different.
  1747. */
  1748. if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
  1749. continue;
  1750. apic_printk(APIC_VERBOSE, KERN_INFO
  1751. "...changing IO-APIC physical APIC ID to %d ...",
  1752. mp_ioapics[apic_id].apicid);
  1753. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1754. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1755. io_apic_write(apic_id, 0, reg_00.raw);
  1756. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1757. /*
  1758. * Sanity check
  1759. */
  1760. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1761. reg_00.raw = io_apic_read(apic_id, 0);
  1762. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1763. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1764. printk("could not set ID!\n");
  1765. else
  1766. apic_printk(APIC_VERBOSE, " ok.\n");
  1767. }
  1768. }
  1769. void __init setup_ioapic_ids_from_mpc(void)
  1770. {
  1771. if (acpi_ioapic)
  1772. return;
  1773. /*
  1774. * Don't check I/O APIC IDs for xAPIC systems. They have
  1775. * no meaning without the serial APIC bus.
  1776. */
  1777. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1778. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1779. return;
  1780. setup_ioapic_ids_from_mpc_nocheck();
  1781. }
  1782. #endif
  1783. int no_timer_check __initdata;
  1784. static int __init notimercheck(char *s)
  1785. {
  1786. no_timer_check = 1;
  1787. return 1;
  1788. }
  1789. __setup("no_timer_check", notimercheck);
  1790. /*
  1791. * There is a nasty bug in some older SMP boards, their mptable lies
  1792. * about the timer IRQ. We do the following to work around the situation:
  1793. *
  1794. * - timer IRQ defaults to IO-APIC IRQ
  1795. * - if this function detects that timer IRQs are defunct, then we fall
  1796. * back to ISA timer IRQs
  1797. */
  1798. static int __init timer_irq_works(void)
  1799. {
  1800. unsigned long t1 = jiffies;
  1801. unsigned long flags;
  1802. if (no_timer_check)
  1803. return 1;
  1804. local_save_flags(flags);
  1805. local_irq_enable();
  1806. /* Let ten ticks pass... */
  1807. mdelay((10 * 1000) / HZ);
  1808. local_irq_restore(flags);
  1809. /*
  1810. * Expect a few ticks at least, to be sure some possible
  1811. * glue logic does not lock up after one or two first
  1812. * ticks in a non-ExtINT mode. Also the local APIC
  1813. * might have cached one ExtINT interrupt. Finally, at
  1814. * least one tick may be lost due to delays.
  1815. */
  1816. /* jiffies wrap? */
  1817. if (time_after(jiffies, t1 + 4))
  1818. return 1;
  1819. return 0;
  1820. }
  1821. /*
  1822. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1823. * number of pending IRQ events unhandled. These cases are very rare,
  1824. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1825. * better to do it this way as thus we do not have to be aware of
  1826. * 'pending' interrupts in the IRQ path, except at this point.
  1827. */
  1828. /*
  1829. * Edge triggered needs to resend any interrupt
  1830. * that was delayed but this is now handled in the device
  1831. * independent code.
  1832. */
  1833. /*
  1834. * Starting up a edge-triggered IO-APIC interrupt is
  1835. * nasty - we need to make sure that we get the edge.
  1836. * If it is already asserted for some reason, we need
  1837. * return 1 to indicate that is was pending.
  1838. *
  1839. * This is not complete - we should be able to fake
  1840. * an edge even if it isn't on the 8259A...
  1841. */
  1842. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1843. {
  1844. int was_pending = 0, irq = data->irq;
  1845. unsigned long flags;
  1846. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1847. if (irq < legacy_pic->nr_legacy_irqs) {
  1848. legacy_pic->mask(irq);
  1849. if (legacy_pic->irq_pending(irq))
  1850. was_pending = 1;
  1851. }
  1852. __unmask_ioapic(data->chip_data);
  1853. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1854. return was_pending;
  1855. }
  1856. static int ioapic_retrigger_irq(struct irq_data *data)
  1857. {
  1858. struct irq_cfg *cfg = data->chip_data;
  1859. unsigned long flags;
  1860. raw_spin_lock_irqsave(&vector_lock, flags);
  1861. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1862. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1863. return 1;
  1864. }
  1865. /*
  1866. * Level and edge triggered IO-APIC interrupts need different handling,
  1867. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1868. * handled with the level-triggered descriptor, but that one has slightly
  1869. * more overhead. Level-triggered interrupts cannot be handled with the
  1870. * edge-triggered handler, without risking IRQ storms and other ugly
  1871. * races.
  1872. */
  1873. #ifdef CONFIG_SMP
  1874. void send_cleanup_vector(struct irq_cfg *cfg)
  1875. {
  1876. cpumask_var_t cleanup_mask;
  1877. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1878. unsigned int i;
  1879. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1880. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1881. } else {
  1882. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1883. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1884. free_cpumask_var(cleanup_mask);
  1885. }
  1886. cfg->move_in_progress = 0;
  1887. }
  1888. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1889. {
  1890. int apic, pin;
  1891. struct irq_pin_list *entry;
  1892. u8 vector = cfg->vector;
  1893. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1894. unsigned int reg;
  1895. apic = entry->apic;
  1896. pin = entry->pin;
  1897. /*
  1898. * With interrupt-remapping, destination information comes
  1899. * from interrupt-remapping table entry.
  1900. */
  1901. if (!irq_remapped(cfg))
  1902. io_apic_write(apic, 0x11 + pin*2, dest);
  1903. reg = io_apic_read(apic, 0x10 + pin*2);
  1904. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1905. reg |= vector;
  1906. io_apic_modify(apic, 0x10 + pin*2, reg);
  1907. }
  1908. }
  1909. /*
  1910. * Either sets data->affinity to a valid value, and returns
  1911. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1912. * leaves data->affinity untouched.
  1913. */
  1914. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1915. unsigned int *dest_id)
  1916. {
  1917. struct irq_cfg *cfg = data->chip_data;
  1918. if (!cpumask_intersects(mask, cpu_online_mask))
  1919. return -1;
  1920. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1921. return -1;
  1922. cpumask_copy(data->affinity, mask);
  1923. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1924. return 0;
  1925. }
  1926. static int
  1927. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1928. bool force)
  1929. {
  1930. unsigned int dest, irq = data->irq;
  1931. unsigned long flags;
  1932. int ret;
  1933. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1934. ret = __ioapic_set_affinity(data, mask, &dest);
  1935. if (!ret) {
  1936. /* Only the high 8 bits are valid. */
  1937. dest = SET_APIC_LOGICAL_ID(dest);
  1938. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1939. }
  1940. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1941. return ret;
  1942. }
  1943. #ifdef CONFIG_INTR_REMAP
  1944. /*
  1945. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1946. *
  1947. * For both level and edge triggered, irq migration is a simple atomic
  1948. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1949. *
  1950. * For level triggered, we eliminate the io-apic RTE modification (with the
  1951. * updated vector information), by using a virtual vector (io-apic pin number).
  1952. * Real vector that is used for interrupting cpu will be coming from
  1953. * the interrupt-remapping table entry.
  1954. */
  1955. static int
  1956. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1957. bool force)
  1958. {
  1959. struct irq_cfg *cfg = data->chip_data;
  1960. unsigned int dest, irq = data->irq;
  1961. struct irte irte;
  1962. if (!cpumask_intersects(mask, cpu_online_mask))
  1963. return -EINVAL;
  1964. if (get_irte(irq, &irte))
  1965. return -EBUSY;
  1966. if (assign_irq_vector(irq, cfg, mask))
  1967. return -EBUSY;
  1968. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1969. irte.vector = cfg->vector;
  1970. irte.dest_id = IRTE_DEST(dest);
  1971. /*
  1972. * Modified the IRTE and flushes the Interrupt entry cache.
  1973. */
  1974. modify_irte(irq, &irte);
  1975. if (cfg->move_in_progress)
  1976. send_cleanup_vector(cfg);
  1977. cpumask_copy(data->affinity, mask);
  1978. return 0;
  1979. }
  1980. #else
  1981. static inline int
  1982. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1983. bool force)
  1984. {
  1985. return 0;
  1986. }
  1987. #endif
  1988. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1989. {
  1990. unsigned vector, me;
  1991. ack_APIC_irq();
  1992. exit_idle();
  1993. irq_enter();
  1994. me = smp_processor_id();
  1995. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1996. unsigned int irq;
  1997. unsigned int irr;
  1998. struct irq_desc *desc;
  1999. struct irq_cfg *cfg;
  2000. irq = __get_cpu_var(vector_irq)[vector];
  2001. if (irq == -1)
  2002. continue;
  2003. desc = irq_to_desc(irq);
  2004. if (!desc)
  2005. continue;
  2006. cfg = irq_cfg(irq);
  2007. raw_spin_lock(&desc->lock);
  2008. /*
  2009. * Check if the irq migration is in progress. If so, we
  2010. * haven't received the cleanup request yet for this irq.
  2011. */
  2012. if (cfg->move_in_progress)
  2013. goto unlock;
  2014. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2015. goto unlock;
  2016. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2017. /*
  2018. * Check if the vector that needs to be cleanedup is
  2019. * registered at the cpu's IRR. If so, then this is not
  2020. * the best time to clean it up. Lets clean it up in the
  2021. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2022. * to myself.
  2023. */
  2024. if (irr & (1 << (vector % 32))) {
  2025. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2026. goto unlock;
  2027. }
  2028. __get_cpu_var(vector_irq)[vector] = -1;
  2029. unlock:
  2030. raw_spin_unlock(&desc->lock);
  2031. }
  2032. irq_exit();
  2033. }
  2034. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2035. {
  2036. unsigned me;
  2037. if (likely(!cfg->move_in_progress))
  2038. return;
  2039. me = smp_processor_id();
  2040. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2041. send_cleanup_vector(cfg);
  2042. }
  2043. static void irq_complete_move(struct irq_cfg *cfg)
  2044. {
  2045. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2046. }
  2047. void irq_force_complete_move(int irq)
  2048. {
  2049. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2050. if (!cfg)
  2051. return;
  2052. __irq_complete_move(cfg, cfg->vector);
  2053. }
  2054. #else
  2055. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2056. #endif
  2057. static void ack_apic_edge(struct irq_data *data)
  2058. {
  2059. irq_complete_move(data->chip_data);
  2060. move_native_irq(data->irq);
  2061. ack_APIC_irq();
  2062. }
  2063. atomic_t irq_mis_count;
  2064. /*
  2065. * IO-APIC versions below 0x20 don't support EOI register.
  2066. * For the record, here is the information about various versions:
  2067. * 0Xh 82489DX
  2068. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2069. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2070. * 30h-FFh Reserved
  2071. *
  2072. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2073. * version as 0x2. This is an error with documentation and these ICH chips
  2074. * use io-apic's of version 0x20.
  2075. *
  2076. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2077. * Otherwise, we simulate the EOI message manually by changing the trigger
  2078. * mode to edge and then back to level, with RTE being masked during this.
  2079. */
  2080. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2081. {
  2082. struct irq_pin_list *entry;
  2083. unsigned long flags;
  2084. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2085. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2086. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2087. /*
  2088. * Intr-remapping uses pin number as the virtual vector
  2089. * in the RTE. Actual vector is programmed in
  2090. * intr-remapping table entry. Hence for the io-apic
  2091. * EOI we use the pin number.
  2092. */
  2093. if (irq_remapped(cfg))
  2094. io_apic_eoi(entry->apic, entry->pin);
  2095. else
  2096. io_apic_eoi(entry->apic, cfg->vector);
  2097. } else {
  2098. __mask_and_edge_IO_APIC_irq(entry);
  2099. __unmask_and_level_IO_APIC_irq(entry);
  2100. }
  2101. }
  2102. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2103. }
  2104. static void ack_apic_level(struct irq_data *data)
  2105. {
  2106. struct irq_cfg *cfg = data->chip_data;
  2107. int i, do_unmask_irq = 0, irq = data->irq;
  2108. struct irq_desc *desc = irq_to_desc(irq);
  2109. unsigned long v;
  2110. irq_complete_move(cfg);
  2111. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2112. /* If we are moving the irq we need to mask it */
  2113. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2114. do_unmask_irq = 1;
  2115. mask_ioapic(cfg);
  2116. }
  2117. #endif
  2118. /*
  2119. * It appears there is an erratum which affects at least version 0x11
  2120. * of I/O APIC (that's the 82093AA and cores integrated into various
  2121. * chipsets). Under certain conditions a level-triggered interrupt is
  2122. * erroneously delivered as edge-triggered one but the respective IRR
  2123. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2124. * message but it will never arrive and further interrupts are blocked
  2125. * from the source. The exact reason is so far unknown, but the
  2126. * phenomenon was observed when two consecutive interrupt requests
  2127. * from a given source get delivered to the same CPU and the source is
  2128. * temporarily disabled in between.
  2129. *
  2130. * A workaround is to simulate an EOI message manually. We achieve it
  2131. * by setting the trigger mode to edge and then to level when the edge
  2132. * trigger mode gets detected in the TMR of a local APIC for a
  2133. * level-triggered interrupt. We mask the source for the time of the
  2134. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2135. * The idea is from Manfred Spraul. --macro
  2136. *
  2137. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2138. * any unhandled interrupt on the offlined cpu to the new cpu
  2139. * destination that is handling the corresponding interrupt. This
  2140. * interrupt forwarding is done via IPI's. Hence, in this case also
  2141. * level-triggered io-apic interrupt will be seen as an edge
  2142. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2143. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2144. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2145. * supporting EOI register, we do an explicit EOI to clear the
  2146. * remote IRR and on IO-APIC's which don't have an EOI register,
  2147. * we use the above logic (mask+edge followed by unmask+level) from
  2148. * Manfred Spraul to clear the remote IRR.
  2149. */
  2150. i = cfg->vector;
  2151. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2152. /*
  2153. * We must acknowledge the irq before we move it or the acknowledge will
  2154. * not propagate properly.
  2155. */
  2156. ack_APIC_irq();
  2157. /*
  2158. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2159. * message via io-apic EOI register write or simulating it using
  2160. * mask+edge followed by unnask+level logic) manually when the
  2161. * level triggered interrupt is seen as the edge triggered interrupt
  2162. * at the cpu.
  2163. */
  2164. if (!(v & (1 << (i & 0x1f)))) {
  2165. atomic_inc(&irq_mis_count);
  2166. eoi_ioapic_irq(irq, cfg);
  2167. }
  2168. /* Now we can move and renable the irq */
  2169. if (unlikely(do_unmask_irq)) {
  2170. /* Only migrate the irq if the ack has been received.
  2171. *
  2172. * On rare occasions the broadcast level triggered ack gets
  2173. * delayed going to ioapics, and if we reprogram the
  2174. * vector while Remote IRR is still set the irq will never
  2175. * fire again.
  2176. *
  2177. * To prevent this scenario we read the Remote IRR bit
  2178. * of the ioapic. This has two effects.
  2179. * - On any sane system the read of the ioapic will
  2180. * flush writes (and acks) going to the ioapic from
  2181. * this cpu.
  2182. * - We get to see if the ACK has actually been delivered.
  2183. *
  2184. * Based on failed experiments of reprogramming the
  2185. * ioapic entry from outside of irq context starting
  2186. * with masking the ioapic entry and then polling until
  2187. * Remote IRR was clear before reprogramming the
  2188. * ioapic I don't trust the Remote IRR bit to be
  2189. * completey accurate.
  2190. *
  2191. * However there appears to be no other way to plug
  2192. * this race, so if the Remote IRR bit is not
  2193. * accurate and is causing problems then it is a hardware bug
  2194. * and you can go talk to the chipset vendor about it.
  2195. */
  2196. if (!io_apic_level_ack_pending(cfg))
  2197. move_masked_irq(irq);
  2198. unmask_ioapic(cfg);
  2199. }
  2200. }
  2201. #ifdef CONFIG_INTR_REMAP
  2202. static void ir_ack_apic_edge(struct irq_data *data)
  2203. {
  2204. ack_APIC_irq();
  2205. }
  2206. static void ir_ack_apic_level(struct irq_data *data)
  2207. {
  2208. ack_APIC_irq();
  2209. eoi_ioapic_irq(data->irq, data->chip_data);
  2210. }
  2211. #endif /* CONFIG_INTR_REMAP */
  2212. static struct irq_chip ioapic_chip __read_mostly = {
  2213. .name = "IO-APIC",
  2214. .irq_startup = startup_ioapic_irq,
  2215. .irq_mask = mask_ioapic_irq,
  2216. .irq_unmask = unmask_ioapic_irq,
  2217. .irq_ack = ack_apic_edge,
  2218. .irq_eoi = ack_apic_level,
  2219. #ifdef CONFIG_SMP
  2220. .irq_set_affinity = ioapic_set_affinity,
  2221. #endif
  2222. .irq_retrigger = ioapic_retrigger_irq,
  2223. };
  2224. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2225. .name = "IR-IO-APIC",
  2226. .irq_startup = startup_ioapic_irq,
  2227. .irq_mask = mask_ioapic_irq,
  2228. .irq_unmask = unmask_ioapic_irq,
  2229. #ifdef CONFIG_INTR_REMAP
  2230. .irq_ack = ir_ack_apic_edge,
  2231. .irq_eoi = ir_ack_apic_level,
  2232. #ifdef CONFIG_SMP
  2233. .irq_set_affinity = ir_ioapic_set_affinity,
  2234. #endif
  2235. #endif
  2236. .irq_retrigger = ioapic_retrigger_irq,
  2237. };
  2238. static inline void init_IO_APIC_traps(void)
  2239. {
  2240. struct irq_cfg *cfg;
  2241. unsigned int irq;
  2242. /*
  2243. * NOTE! The local APIC isn't very good at handling
  2244. * multiple interrupts at the same interrupt level.
  2245. * As the interrupt level is determined by taking the
  2246. * vector number and shifting that right by 4, we
  2247. * want to spread these out a bit so that they don't
  2248. * all fall in the same interrupt level.
  2249. *
  2250. * Also, we've got to be careful not to trash gate
  2251. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2252. */
  2253. for_each_active_irq(irq) {
  2254. cfg = get_irq_chip_data(irq);
  2255. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2256. /*
  2257. * Hmm.. We don't have an entry for this,
  2258. * so default to an old-fashioned 8259
  2259. * interrupt if we can..
  2260. */
  2261. if (irq < legacy_pic->nr_legacy_irqs)
  2262. legacy_pic->make_irq(irq);
  2263. else
  2264. /* Strange. Oh, well.. */
  2265. set_irq_chip(irq, &no_irq_chip);
  2266. }
  2267. }
  2268. }
  2269. /*
  2270. * The local APIC irq-chip implementation:
  2271. */
  2272. static void mask_lapic_irq(struct irq_data *data)
  2273. {
  2274. unsigned long v;
  2275. v = apic_read(APIC_LVT0);
  2276. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2277. }
  2278. static void unmask_lapic_irq(struct irq_data *data)
  2279. {
  2280. unsigned long v;
  2281. v = apic_read(APIC_LVT0);
  2282. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2283. }
  2284. static void ack_lapic_irq(struct irq_data *data)
  2285. {
  2286. ack_APIC_irq();
  2287. }
  2288. static struct irq_chip lapic_chip __read_mostly = {
  2289. .name = "local-APIC",
  2290. .irq_mask = mask_lapic_irq,
  2291. .irq_unmask = unmask_lapic_irq,
  2292. .irq_ack = ack_lapic_irq,
  2293. };
  2294. static void lapic_register_intr(int irq)
  2295. {
  2296. irq_clear_status_flags(irq, IRQ_LEVEL);
  2297. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2298. "edge");
  2299. }
  2300. static void __init setup_nmi(void)
  2301. {
  2302. /*
  2303. * Dirty trick to enable the NMI watchdog ...
  2304. * We put the 8259A master into AEOI mode and
  2305. * unmask on all local APICs LVT0 as NMI.
  2306. *
  2307. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2308. * is from Maciej W. Rozycki - so we do not have to EOI from
  2309. * the NMI handler or the timer interrupt.
  2310. */
  2311. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2312. enable_NMI_through_LVT0();
  2313. apic_printk(APIC_VERBOSE, " done.\n");
  2314. }
  2315. /*
  2316. * This looks a bit hackish but it's about the only one way of sending
  2317. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2318. * not support the ExtINT mode, unfortunately. We need to send these
  2319. * cycles as some i82489DX-based boards have glue logic that keeps the
  2320. * 8259A interrupt line asserted until INTA. --macro
  2321. */
  2322. static inline void __init unlock_ExtINT_logic(void)
  2323. {
  2324. int apic, pin, i;
  2325. struct IO_APIC_route_entry entry0, entry1;
  2326. unsigned char save_control, save_freq_select;
  2327. pin = find_isa_irq_pin(8, mp_INT);
  2328. if (pin == -1) {
  2329. WARN_ON_ONCE(1);
  2330. return;
  2331. }
  2332. apic = find_isa_irq_apic(8, mp_INT);
  2333. if (apic == -1) {
  2334. WARN_ON_ONCE(1);
  2335. return;
  2336. }
  2337. entry0 = ioapic_read_entry(apic, pin);
  2338. clear_IO_APIC_pin(apic, pin);
  2339. memset(&entry1, 0, sizeof(entry1));
  2340. entry1.dest_mode = 0; /* physical delivery */
  2341. entry1.mask = 0; /* unmask IRQ now */
  2342. entry1.dest = hard_smp_processor_id();
  2343. entry1.delivery_mode = dest_ExtINT;
  2344. entry1.polarity = entry0.polarity;
  2345. entry1.trigger = 0;
  2346. entry1.vector = 0;
  2347. ioapic_write_entry(apic, pin, entry1);
  2348. save_control = CMOS_READ(RTC_CONTROL);
  2349. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2350. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2351. RTC_FREQ_SELECT);
  2352. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2353. i = 100;
  2354. while (i-- > 0) {
  2355. mdelay(10);
  2356. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2357. i -= 10;
  2358. }
  2359. CMOS_WRITE(save_control, RTC_CONTROL);
  2360. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2361. clear_IO_APIC_pin(apic, pin);
  2362. ioapic_write_entry(apic, pin, entry0);
  2363. }
  2364. static int disable_timer_pin_1 __initdata;
  2365. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2366. static int __init disable_timer_pin_setup(char *arg)
  2367. {
  2368. disable_timer_pin_1 = 1;
  2369. return 0;
  2370. }
  2371. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2372. int timer_through_8259 __initdata;
  2373. /*
  2374. * This code may look a bit paranoid, but it's supposed to cooperate with
  2375. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2376. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2377. * fanatically on his truly buggy board.
  2378. *
  2379. * FIXME: really need to revamp this for all platforms.
  2380. */
  2381. static inline void __init check_timer(void)
  2382. {
  2383. struct irq_cfg *cfg = get_irq_chip_data(0);
  2384. int node = cpu_to_node(0);
  2385. int apic1, pin1, apic2, pin2;
  2386. unsigned long flags;
  2387. int no_pin1 = 0;
  2388. local_irq_save(flags);
  2389. /*
  2390. * get/set the timer IRQ vector:
  2391. */
  2392. legacy_pic->mask(0);
  2393. assign_irq_vector(0, cfg, apic->target_cpus());
  2394. /*
  2395. * As IRQ0 is to be enabled in the 8259A, the virtual
  2396. * wire has to be disabled in the local APIC. Also
  2397. * timer interrupts need to be acknowledged manually in
  2398. * the 8259A for the i82489DX when using the NMI
  2399. * watchdog as that APIC treats NMIs as level-triggered.
  2400. * The AEOI mode will finish them in the 8259A
  2401. * automatically.
  2402. */
  2403. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2404. legacy_pic->init(1);
  2405. #ifdef CONFIG_X86_32
  2406. {
  2407. unsigned int ver;
  2408. ver = apic_read(APIC_LVR);
  2409. ver = GET_APIC_VERSION(ver);
  2410. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2411. }
  2412. #endif
  2413. pin1 = find_isa_irq_pin(0, mp_INT);
  2414. apic1 = find_isa_irq_apic(0, mp_INT);
  2415. pin2 = ioapic_i8259.pin;
  2416. apic2 = ioapic_i8259.apic;
  2417. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2418. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2419. cfg->vector, apic1, pin1, apic2, pin2);
  2420. /*
  2421. * Some BIOS writers are clueless and report the ExtINTA
  2422. * I/O APIC input from the cascaded 8259A as the timer
  2423. * interrupt input. So just in case, if only one pin
  2424. * was found above, try it both directly and through the
  2425. * 8259A.
  2426. */
  2427. if (pin1 == -1) {
  2428. if (intr_remapping_enabled)
  2429. panic("BIOS bug: timer not connected to IO-APIC");
  2430. pin1 = pin2;
  2431. apic1 = apic2;
  2432. no_pin1 = 1;
  2433. } else if (pin2 == -1) {
  2434. pin2 = pin1;
  2435. apic2 = apic1;
  2436. }
  2437. if (pin1 != -1) {
  2438. /*
  2439. * Ok, does IRQ0 through the IOAPIC work?
  2440. */
  2441. if (no_pin1) {
  2442. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2443. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2444. } else {
  2445. /* for edge trigger, setup_ioapic_irq already
  2446. * leave it unmasked.
  2447. * so only need to unmask if it is level-trigger
  2448. * do we really have level trigger timer?
  2449. */
  2450. int idx;
  2451. idx = find_irq_entry(apic1, pin1, mp_INT);
  2452. if (idx != -1 && irq_trigger(idx))
  2453. unmask_ioapic(cfg);
  2454. }
  2455. if (timer_irq_works()) {
  2456. if (nmi_watchdog == NMI_IO_APIC) {
  2457. setup_nmi();
  2458. legacy_pic->unmask(0);
  2459. }
  2460. if (disable_timer_pin_1 > 0)
  2461. clear_IO_APIC_pin(0, pin1);
  2462. goto out;
  2463. }
  2464. if (intr_remapping_enabled)
  2465. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2466. local_irq_disable();
  2467. clear_IO_APIC_pin(apic1, pin1);
  2468. if (!no_pin1)
  2469. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2470. "8254 timer not connected to IO-APIC\n");
  2471. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2472. "(IRQ0) through the 8259A ...\n");
  2473. apic_printk(APIC_QUIET, KERN_INFO
  2474. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2475. /*
  2476. * legacy devices should be connected to IO APIC #0
  2477. */
  2478. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2479. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2480. legacy_pic->unmask(0);
  2481. if (timer_irq_works()) {
  2482. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2483. timer_through_8259 = 1;
  2484. if (nmi_watchdog == NMI_IO_APIC) {
  2485. legacy_pic->mask(0);
  2486. setup_nmi();
  2487. legacy_pic->unmask(0);
  2488. }
  2489. goto out;
  2490. }
  2491. /*
  2492. * Cleanup, just in case ...
  2493. */
  2494. local_irq_disable();
  2495. legacy_pic->mask(0);
  2496. clear_IO_APIC_pin(apic2, pin2);
  2497. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2498. }
  2499. if (nmi_watchdog == NMI_IO_APIC) {
  2500. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2501. "through the IO-APIC - disabling NMI Watchdog!\n");
  2502. nmi_watchdog = NMI_NONE;
  2503. }
  2504. #ifdef CONFIG_X86_32
  2505. timer_ack = 0;
  2506. #endif
  2507. apic_printk(APIC_QUIET, KERN_INFO
  2508. "...trying to set up timer as Virtual Wire IRQ...\n");
  2509. lapic_register_intr(0);
  2510. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2511. legacy_pic->unmask(0);
  2512. if (timer_irq_works()) {
  2513. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2514. goto out;
  2515. }
  2516. local_irq_disable();
  2517. legacy_pic->mask(0);
  2518. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2519. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2520. apic_printk(APIC_QUIET, KERN_INFO
  2521. "...trying to set up timer as ExtINT IRQ...\n");
  2522. legacy_pic->init(0);
  2523. legacy_pic->make_irq(0);
  2524. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2525. unlock_ExtINT_logic();
  2526. if (timer_irq_works()) {
  2527. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2528. goto out;
  2529. }
  2530. local_irq_disable();
  2531. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2532. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2533. "report. Then try booting with the 'noapic' option.\n");
  2534. out:
  2535. local_irq_restore(flags);
  2536. }
  2537. /*
  2538. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2539. * to devices. However there may be an I/O APIC pin available for
  2540. * this interrupt regardless. The pin may be left unconnected, but
  2541. * typically it will be reused as an ExtINT cascade interrupt for
  2542. * the master 8259A. In the MPS case such a pin will normally be
  2543. * reported as an ExtINT interrupt in the MP table. With ACPI
  2544. * there is no provision for ExtINT interrupts, and in the absence
  2545. * of an override it would be treated as an ordinary ISA I/O APIC
  2546. * interrupt, that is edge-triggered and unmasked by default. We
  2547. * used to do this, but it caused problems on some systems because
  2548. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2549. * the same ExtINT cascade interrupt to drive the local APIC of the
  2550. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2551. * the I/O APIC in all cases now. No actual device should request
  2552. * it anyway. --macro
  2553. */
  2554. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2555. void __init setup_IO_APIC(void)
  2556. {
  2557. /*
  2558. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2559. */
  2560. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2561. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2562. /*
  2563. * Set up IO-APIC IRQ routing.
  2564. */
  2565. x86_init.mpparse.setup_ioapic_ids();
  2566. sync_Arb_IDs();
  2567. setup_IO_APIC_irqs();
  2568. init_IO_APIC_traps();
  2569. if (legacy_pic->nr_legacy_irqs)
  2570. check_timer();
  2571. }
  2572. /*
  2573. * Called after all the initialization is done. If we didnt find any
  2574. * APIC bugs then we can allow the modify fast path
  2575. */
  2576. static int __init io_apic_bug_finalize(void)
  2577. {
  2578. if (sis_apic_bug == -1)
  2579. sis_apic_bug = 0;
  2580. return 0;
  2581. }
  2582. late_initcall(io_apic_bug_finalize);
  2583. struct sysfs_ioapic_data {
  2584. struct sys_device dev;
  2585. struct IO_APIC_route_entry entry[0];
  2586. };
  2587. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2588. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2589. {
  2590. struct IO_APIC_route_entry *entry;
  2591. struct sysfs_ioapic_data *data;
  2592. int i;
  2593. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2594. entry = data->entry;
  2595. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2596. *entry = ioapic_read_entry(dev->id, i);
  2597. return 0;
  2598. }
  2599. static int ioapic_resume(struct sys_device *dev)
  2600. {
  2601. struct IO_APIC_route_entry *entry;
  2602. struct sysfs_ioapic_data *data;
  2603. unsigned long flags;
  2604. union IO_APIC_reg_00 reg_00;
  2605. int i;
  2606. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2607. entry = data->entry;
  2608. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2609. reg_00.raw = io_apic_read(dev->id, 0);
  2610. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2611. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2612. io_apic_write(dev->id, 0, reg_00.raw);
  2613. }
  2614. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2615. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2616. ioapic_write_entry(dev->id, i, entry[i]);
  2617. return 0;
  2618. }
  2619. static struct sysdev_class ioapic_sysdev_class = {
  2620. .name = "ioapic",
  2621. .suspend = ioapic_suspend,
  2622. .resume = ioapic_resume,
  2623. };
  2624. static int __init ioapic_init_sysfs(void)
  2625. {
  2626. struct sys_device * dev;
  2627. int i, size, error;
  2628. error = sysdev_class_register(&ioapic_sysdev_class);
  2629. if (error)
  2630. return error;
  2631. for (i = 0; i < nr_ioapics; i++ ) {
  2632. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2633. * sizeof(struct IO_APIC_route_entry);
  2634. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2635. if (!mp_ioapic_data[i]) {
  2636. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2637. continue;
  2638. }
  2639. dev = &mp_ioapic_data[i]->dev;
  2640. dev->id = i;
  2641. dev->cls = &ioapic_sysdev_class;
  2642. error = sysdev_register(dev);
  2643. if (error) {
  2644. kfree(mp_ioapic_data[i]);
  2645. mp_ioapic_data[i] = NULL;
  2646. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2647. continue;
  2648. }
  2649. }
  2650. return 0;
  2651. }
  2652. device_initcall(ioapic_init_sysfs);
  2653. /*
  2654. * Dynamic irq allocate and deallocation
  2655. */
  2656. unsigned int create_irq_nr(unsigned int from, int node)
  2657. {
  2658. struct irq_cfg *cfg;
  2659. unsigned long flags;
  2660. unsigned int ret = 0;
  2661. int irq;
  2662. if (from < nr_irqs_gsi)
  2663. from = nr_irqs_gsi;
  2664. irq = alloc_irq_from(from, node);
  2665. if (irq < 0)
  2666. return 0;
  2667. cfg = alloc_irq_cfg(irq, node);
  2668. if (!cfg) {
  2669. free_irq_at(irq, NULL);
  2670. return 0;
  2671. }
  2672. raw_spin_lock_irqsave(&vector_lock, flags);
  2673. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2674. ret = irq;
  2675. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2676. if (ret) {
  2677. set_irq_chip_data(irq, cfg);
  2678. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2679. } else {
  2680. free_irq_at(irq, cfg);
  2681. }
  2682. return ret;
  2683. }
  2684. int create_irq(void)
  2685. {
  2686. int node = cpu_to_node(0);
  2687. unsigned int irq_want;
  2688. int irq;
  2689. irq_want = nr_irqs_gsi;
  2690. irq = create_irq_nr(irq_want, node);
  2691. if (irq == 0)
  2692. irq = -1;
  2693. return irq;
  2694. }
  2695. void destroy_irq(unsigned int irq)
  2696. {
  2697. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2698. unsigned long flags;
  2699. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2700. if (irq_remapped(cfg))
  2701. free_irte(irq);
  2702. raw_spin_lock_irqsave(&vector_lock, flags);
  2703. __clear_irq_vector(irq, cfg);
  2704. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2705. free_irq_at(irq, cfg);
  2706. }
  2707. /*
  2708. * MSI message composition
  2709. */
  2710. #ifdef CONFIG_PCI_MSI
  2711. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2712. struct msi_msg *msg, u8 hpet_id)
  2713. {
  2714. struct irq_cfg *cfg;
  2715. int err;
  2716. unsigned dest;
  2717. if (disable_apic)
  2718. return -ENXIO;
  2719. cfg = irq_cfg(irq);
  2720. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2721. if (err)
  2722. return err;
  2723. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2724. if (irq_remapped(get_irq_chip_data(irq))) {
  2725. struct irte irte;
  2726. int ir_index;
  2727. u16 sub_handle;
  2728. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2729. BUG_ON(ir_index == -1);
  2730. prepare_irte(&irte, cfg->vector, dest);
  2731. /* Set source-id of interrupt request */
  2732. if (pdev)
  2733. set_msi_sid(&irte, pdev);
  2734. else
  2735. set_hpet_sid(&irte, hpet_id);
  2736. modify_irte(irq, &irte);
  2737. msg->address_hi = MSI_ADDR_BASE_HI;
  2738. msg->data = sub_handle;
  2739. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2740. MSI_ADDR_IR_SHV |
  2741. MSI_ADDR_IR_INDEX1(ir_index) |
  2742. MSI_ADDR_IR_INDEX2(ir_index);
  2743. } else {
  2744. if (x2apic_enabled())
  2745. msg->address_hi = MSI_ADDR_BASE_HI |
  2746. MSI_ADDR_EXT_DEST_ID(dest);
  2747. else
  2748. msg->address_hi = MSI_ADDR_BASE_HI;
  2749. msg->address_lo =
  2750. MSI_ADDR_BASE_LO |
  2751. ((apic->irq_dest_mode == 0) ?
  2752. MSI_ADDR_DEST_MODE_PHYSICAL:
  2753. MSI_ADDR_DEST_MODE_LOGICAL) |
  2754. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2755. MSI_ADDR_REDIRECTION_CPU:
  2756. MSI_ADDR_REDIRECTION_LOWPRI) |
  2757. MSI_ADDR_DEST_ID(dest);
  2758. msg->data =
  2759. MSI_DATA_TRIGGER_EDGE |
  2760. MSI_DATA_LEVEL_ASSERT |
  2761. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2762. MSI_DATA_DELIVERY_FIXED:
  2763. MSI_DATA_DELIVERY_LOWPRI) |
  2764. MSI_DATA_VECTOR(cfg->vector);
  2765. }
  2766. return err;
  2767. }
  2768. #ifdef CONFIG_SMP
  2769. static int
  2770. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2771. {
  2772. struct irq_cfg *cfg = data->chip_data;
  2773. struct msi_msg msg;
  2774. unsigned int dest;
  2775. if (__ioapic_set_affinity(data, mask, &dest))
  2776. return -1;
  2777. __get_cached_msi_msg(data->msi_desc, &msg);
  2778. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2779. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2780. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2781. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2782. __write_msi_msg(data->msi_desc, &msg);
  2783. return 0;
  2784. }
  2785. #ifdef CONFIG_INTR_REMAP
  2786. /*
  2787. * Migrate the MSI irq to another cpumask. This migration is
  2788. * done in the process context using interrupt-remapping hardware.
  2789. */
  2790. static int
  2791. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2792. bool force)
  2793. {
  2794. struct irq_cfg *cfg = data->chip_data;
  2795. unsigned int dest, irq = data->irq;
  2796. struct irte irte;
  2797. if (get_irte(irq, &irte))
  2798. return -1;
  2799. if (__ioapic_set_affinity(data, mask, &dest))
  2800. return -1;
  2801. irte.vector = cfg->vector;
  2802. irte.dest_id = IRTE_DEST(dest);
  2803. /*
  2804. * atomically update the IRTE with the new destination and vector.
  2805. */
  2806. modify_irte(irq, &irte);
  2807. /*
  2808. * After this point, all the interrupts will start arriving
  2809. * at the new destination. So, time to cleanup the previous
  2810. * vector allocation.
  2811. */
  2812. if (cfg->move_in_progress)
  2813. send_cleanup_vector(cfg);
  2814. return 0;
  2815. }
  2816. #endif
  2817. #endif /* CONFIG_SMP */
  2818. /*
  2819. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2820. * which implement the MSI or MSI-X Capability Structure.
  2821. */
  2822. static struct irq_chip msi_chip = {
  2823. .name = "PCI-MSI",
  2824. .irq_unmask = unmask_msi_irq,
  2825. .irq_mask = mask_msi_irq,
  2826. .irq_ack = ack_apic_edge,
  2827. #ifdef CONFIG_SMP
  2828. .irq_set_affinity = msi_set_affinity,
  2829. #endif
  2830. .irq_retrigger = ioapic_retrigger_irq,
  2831. };
  2832. static struct irq_chip msi_ir_chip = {
  2833. .name = "IR-PCI-MSI",
  2834. .irq_unmask = unmask_msi_irq,
  2835. .irq_mask = mask_msi_irq,
  2836. #ifdef CONFIG_INTR_REMAP
  2837. .irq_ack = ir_ack_apic_edge,
  2838. #ifdef CONFIG_SMP
  2839. .irq_set_affinity = ir_msi_set_affinity,
  2840. #endif
  2841. #endif
  2842. .irq_retrigger = ioapic_retrigger_irq,
  2843. };
  2844. /*
  2845. * Map the PCI dev to the corresponding remapping hardware unit
  2846. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2847. * in it.
  2848. */
  2849. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2850. {
  2851. struct intel_iommu *iommu;
  2852. int index;
  2853. iommu = map_dev_to_ir(dev);
  2854. if (!iommu) {
  2855. printk(KERN_ERR
  2856. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2857. return -ENOENT;
  2858. }
  2859. index = alloc_irte(iommu, irq, nvec);
  2860. if (index < 0) {
  2861. printk(KERN_ERR
  2862. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2863. pci_name(dev));
  2864. return -ENOSPC;
  2865. }
  2866. return index;
  2867. }
  2868. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2869. {
  2870. struct msi_msg msg;
  2871. int ret;
  2872. ret = msi_compose_msg(dev, irq, &msg, -1);
  2873. if (ret < 0)
  2874. return ret;
  2875. set_irq_msi(irq, msidesc);
  2876. write_msi_msg(irq, &msg);
  2877. if (irq_remapped(get_irq_chip_data(irq))) {
  2878. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2879. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2880. } else
  2881. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2882. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2883. return 0;
  2884. }
  2885. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2886. {
  2887. int node, ret, sub_handle, index = 0;
  2888. unsigned int irq, irq_want;
  2889. struct msi_desc *msidesc;
  2890. struct intel_iommu *iommu = NULL;
  2891. /* x86 doesn't support multiple MSI yet */
  2892. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2893. return 1;
  2894. node = dev_to_node(&dev->dev);
  2895. irq_want = nr_irqs_gsi;
  2896. sub_handle = 0;
  2897. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2898. irq = create_irq_nr(irq_want, node);
  2899. if (irq == 0)
  2900. return -1;
  2901. irq_want = irq + 1;
  2902. if (!intr_remapping_enabled)
  2903. goto no_ir;
  2904. if (!sub_handle) {
  2905. /*
  2906. * allocate the consecutive block of IRTE's
  2907. * for 'nvec'
  2908. */
  2909. index = msi_alloc_irte(dev, irq, nvec);
  2910. if (index < 0) {
  2911. ret = index;
  2912. goto error;
  2913. }
  2914. } else {
  2915. iommu = map_dev_to_ir(dev);
  2916. if (!iommu) {
  2917. ret = -ENOENT;
  2918. goto error;
  2919. }
  2920. /*
  2921. * setup the mapping between the irq and the IRTE
  2922. * base index, the sub_handle pointing to the
  2923. * appropriate interrupt remap table entry.
  2924. */
  2925. set_irte_irq(irq, iommu, index, sub_handle);
  2926. }
  2927. no_ir:
  2928. ret = setup_msi_irq(dev, msidesc, irq);
  2929. if (ret < 0)
  2930. goto error;
  2931. sub_handle++;
  2932. }
  2933. return 0;
  2934. error:
  2935. destroy_irq(irq);
  2936. return ret;
  2937. }
  2938. void native_teardown_msi_irq(unsigned int irq)
  2939. {
  2940. destroy_irq(irq);
  2941. }
  2942. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2943. #ifdef CONFIG_SMP
  2944. static int
  2945. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2946. bool force)
  2947. {
  2948. struct irq_cfg *cfg = data->chip_data;
  2949. unsigned int dest, irq = data->irq;
  2950. struct msi_msg msg;
  2951. if (__ioapic_set_affinity(data, mask, &dest))
  2952. return -1;
  2953. dmar_msi_read(irq, &msg);
  2954. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2955. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2956. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2957. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2958. dmar_msi_write(irq, &msg);
  2959. return 0;
  2960. }
  2961. #endif /* CONFIG_SMP */
  2962. static struct irq_chip dmar_msi_type = {
  2963. .name = "DMAR_MSI",
  2964. .irq_unmask = dmar_msi_unmask,
  2965. .irq_mask = dmar_msi_mask,
  2966. .irq_ack = ack_apic_edge,
  2967. #ifdef CONFIG_SMP
  2968. .irq_set_affinity = dmar_msi_set_affinity,
  2969. #endif
  2970. .irq_retrigger = ioapic_retrigger_irq,
  2971. };
  2972. int arch_setup_dmar_msi(unsigned int irq)
  2973. {
  2974. int ret;
  2975. struct msi_msg msg;
  2976. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2977. if (ret < 0)
  2978. return ret;
  2979. dmar_msi_write(irq, &msg);
  2980. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2981. "edge");
  2982. return 0;
  2983. }
  2984. #endif
  2985. #ifdef CONFIG_HPET_TIMER
  2986. #ifdef CONFIG_SMP
  2987. static int hpet_msi_set_affinity(struct irq_data *data,
  2988. const struct cpumask *mask, bool force)
  2989. {
  2990. struct irq_cfg *cfg = data->chip_data;
  2991. struct msi_msg msg;
  2992. unsigned int dest;
  2993. if (__ioapic_set_affinity(data, mask, &dest))
  2994. return -1;
  2995. hpet_msi_read(data->handler_data, &msg);
  2996. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2997. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2998. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2999. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3000. hpet_msi_write(data->handler_data, &msg);
  3001. return 0;
  3002. }
  3003. #endif /* CONFIG_SMP */
  3004. static struct irq_chip ir_hpet_msi_type = {
  3005. .name = "IR-HPET_MSI",
  3006. .irq_unmask = hpet_msi_unmask,
  3007. .irq_mask = hpet_msi_mask,
  3008. #ifdef CONFIG_INTR_REMAP
  3009. .irq_ack = ir_ack_apic_edge,
  3010. #ifdef CONFIG_SMP
  3011. .irq_set_affinity = ir_msi_set_affinity,
  3012. #endif
  3013. #endif
  3014. .irq_retrigger = ioapic_retrigger_irq,
  3015. };
  3016. static struct irq_chip hpet_msi_type = {
  3017. .name = "HPET_MSI",
  3018. .irq_unmask = hpet_msi_unmask,
  3019. .irq_mask = hpet_msi_mask,
  3020. .irq_ack = ack_apic_edge,
  3021. #ifdef CONFIG_SMP
  3022. .irq_set_affinity = hpet_msi_set_affinity,
  3023. #endif
  3024. .irq_retrigger = ioapic_retrigger_irq,
  3025. };
  3026. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3027. {
  3028. struct msi_msg msg;
  3029. int ret;
  3030. if (intr_remapping_enabled) {
  3031. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3032. int index;
  3033. if (!iommu)
  3034. return -1;
  3035. index = alloc_irte(iommu, irq, 1);
  3036. if (index < 0)
  3037. return -1;
  3038. }
  3039. ret = msi_compose_msg(NULL, irq, &msg, id);
  3040. if (ret < 0)
  3041. return ret;
  3042. hpet_msi_write(get_irq_data(irq), &msg);
  3043. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  3044. if (irq_remapped(get_irq_chip_data(irq)))
  3045. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3046. handle_edge_irq, "edge");
  3047. else
  3048. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3049. handle_edge_irq, "edge");
  3050. return 0;
  3051. }
  3052. #endif
  3053. #endif /* CONFIG_PCI_MSI */
  3054. /*
  3055. * Hypertransport interrupt support
  3056. */
  3057. #ifdef CONFIG_HT_IRQ
  3058. #ifdef CONFIG_SMP
  3059. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3060. {
  3061. struct ht_irq_msg msg;
  3062. fetch_ht_irq_msg(irq, &msg);
  3063. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3064. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3065. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3066. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3067. write_ht_irq_msg(irq, &msg);
  3068. }
  3069. static int
  3070. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3071. {
  3072. struct irq_cfg *cfg = data->chip_data;
  3073. unsigned int dest;
  3074. if (__ioapic_set_affinity(data, mask, &dest))
  3075. return -1;
  3076. target_ht_irq(data->irq, dest, cfg->vector);
  3077. return 0;
  3078. }
  3079. #endif
  3080. static struct irq_chip ht_irq_chip = {
  3081. .name = "PCI-HT",
  3082. .irq_mask = mask_ht_irq,
  3083. .irq_unmask = unmask_ht_irq,
  3084. .irq_ack = ack_apic_edge,
  3085. #ifdef CONFIG_SMP
  3086. .irq_set_affinity = ht_set_affinity,
  3087. #endif
  3088. .irq_retrigger = ioapic_retrigger_irq,
  3089. };
  3090. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3091. {
  3092. struct irq_cfg *cfg;
  3093. int err;
  3094. if (disable_apic)
  3095. return -ENXIO;
  3096. cfg = irq_cfg(irq);
  3097. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3098. if (!err) {
  3099. struct ht_irq_msg msg;
  3100. unsigned dest;
  3101. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3102. apic->target_cpus());
  3103. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3104. msg.address_lo =
  3105. HT_IRQ_LOW_BASE |
  3106. HT_IRQ_LOW_DEST_ID(dest) |
  3107. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3108. ((apic->irq_dest_mode == 0) ?
  3109. HT_IRQ_LOW_DM_PHYSICAL :
  3110. HT_IRQ_LOW_DM_LOGICAL) |
  3111. HT_IRQ_LOW_RQEOI_EDGE |
  3112. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3113. HT_IRQ_LOW_MT_FIXED :
  3114. HT_IRQ_LOW_MT_ARBITRATED) |
  3115. HT_IRQ_LOW_IRQ_MASKED;
  3116. write_ht_irq_msg(irq, &msg);
  3117. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3118. handle_edge_irq, "edge");
  3119. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3120. }
  3121. return err;
  3122. }
  3123. #endif /* CONFIG_HT_IRQ */
  3124. int __init io_apic_get_redir_entries (int ioapic)
  3125. {
  3126. union IO_APIC_reg_01 reg_01;
  3127. unsigned long flags;
  3128. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3129. reg_01.raw = io_apic_read(ioapic, 1);
  3130. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3131. /* The register returns the maximum index redir index
  3132. * supported, which is one less than the total number of redir
  3133. * entries.
  3134. */
  3135. return reg_01.bits.entries + 1;
  3136. }
  3137. static void __init probe_nr_irqs_gsi(void)
  3138. {
  3139. int nr;
  3140. nr = gsi_top + NR_IRQS_LEGACY;
  3141. if (nr > nr_irqs_gsi)
  3142. nr_irqs_gsi = nr;
  3143. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3144. }
  3145. int get_nr_irqs_gsi(void)
  3146. {
  3147. return nr_irqs_gsi;
  3148. }
  3149. #ifdef CONFIG_SPARSE_IRQ
  3150. int __init arch_probe_nr_irqs(void)
  3151. {
  3152. int nr;
  3153. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3154. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3155. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3156. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3157. /*
  3158. * for MSI and HT dyn irq
  3159. */
  3160. nr += nr_irqs_gsi * 16;
  3161. #endif
  3162. if (nr < nr_irqs)
  3163. nr_irqs = nr;
  3164. return NR_IRQS_LEGACY;
  3165. }
  3166. #endif
  3167. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3168. struct io_apic_irq_attr *irq_attr)
  3169. {
  3170. struct irq_cfg *cfg;
  3171. int node;
  3172. int ioapic, pin;
  3173. int trigger, polarity;
  3174. ioapic = irq_attr->ioapic;
  3175. if (!IO_APIC_IRQ(irq)) {
  3176. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3177. ioapic);
  3178. return -EINVAL;
  3179. }
  3180. if (dev)
  3181. node = dev_to_node(dev);
  3182. else
  3183. node = cpu_to_node(0);
  3184. cfg = alloc_irq_and_cfg_at(irq, node);
  3185. if (!cfg)
  3186. return 0;
  3187. pin = irq_attr->ioapic_pin;
  3188. trigger = irq_attr->trigger;
  3189. polarity = irq_attr->polarity;
  3190. /*
  3191. * IRQs < 16 are already in the irq_2_pin[] map
  3192. */
  3193. if (irq >= legacy_pic->nr_legacy_irqs) {
  3194. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3195. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3196. pin, irq);
  3197. return 0;
  3198. }
  3199. }
  3200. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3201. return 0;
  3202. }
  3203. int io_apic_set_pci_routing(struct device *dev, int irq,
  3204. struct io_apic_irq_attr *irq_attr)
  3205. {
  3206. int ioapic, pin;
  3207. /*
  3208. * Avoid pin reprogramming. PRTs typically include entries
  3209. * with redundant pin->gsi mappings (but unique PCI devices);
  3210. * we only program the IOAPIC on the first.
  3211. */
  3212. ioapic = irq_attr->ioapic;
  3213. pin = irq_attr->ioapic_pin;
  3214. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3215. pr_debug("Pin %d-%d already programmed\n",
  3216. mp_ioapics[ioapic].apicid, pin);
  3217. return 0;
  3218. }
  3219. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3220. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3221. }
  3222. u8 __init io_apic_unique_id(u8 id)
  3223. {
  3224. #ifdef CONFIG_X86_32
  3225. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3226. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3227. return io_apic_get_unique_id(nr_ioapics, id);
  3228. else
  3229. return id;
  3230. #else
  3231. int i;
  3232. DECLARE_BITMAP(used, 256);
  3233. bitmap_zero(used, 256);
  3234. for (i = 0; i < nr_ioapics; i++) {
  3235. struct mpc_ioapic *ia = &mp_ioapics[i];
  3236. __set_bit(ia->apicid, used);
  3237. }
  3238. if (!test_bit(id, used))
  3239. return id;
  3240. return find_first_zero_bit(used, 256);
  3241. #endif
  3242. }
  3243. #ifdef CONFIG_X86_32
  3244. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3245. {
  3246. union IO_APIC_reg_00 reg_00;
  3247. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3248. physid_mask_t tmp;
  3249. unsigned long flags;
  3250. int i = 0;
  3251. /*
  3252. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3253. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3254. * supports up to 16 on one shared APIC bus.
  3255. *
  3256. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3257. * advantage of new APIC bus architecture.
  3258. */
  3259. if (physids_empty(apic_id_map))
  3260. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3261. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3262. reg_00.raw = io_apic_read(ioapic, 0);
  3263. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3264. if (apic_id >= get_physical_broadcast()) {
  3265. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3266. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3267. apic_id = reg_00.bits.ID;
  3268. }
  3269. /*
  3270. * Every APIC in a system must have a unique ID or we get lots of nice
  3271. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3272. */
  3273. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3274. for (i = 0; i < get_physical_broadcast(); i++) {
  3275. if (!apic->check_apicid_used(&apic_id_map, i))
  3276. break;
  3277. }
  3278. if (i == get_physical_broadcast())
  3279. panic("Max apic_id exceeded!\n");
  3280. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3281. "trying %d\n", ioapic, apic_id, i);
  3282. apic_id = i;
  3283. }
  3284. apic->apicid_to_cpu_present(apic_id, &tmp);
  3285. physids_or(apic_id_map, apic_id_map, tmp);
  3286. if (reg_00.bits.ID != apic_id) {
  3287. reg_00.bits.ID = apic_id;
  3288. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3289. io_apic_write(ioapic, 0, reg_00.raw);
  3290. reg_00.raw = io_apic_read(ioapic, 0);
  3291. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3292. /* Sanity check */
  3293. if (reg_00.bits.ID != apic_id) {
  3294. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3295. return -1;
  3296. }
  3297. }
  3298. apic_printk(APIC_VERBOSE, KERN_INFO
  3299. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3300. return apic_id;
  3301. }
  3302. #endif
  3303. int __init io_apic_get_version(int ioapic)
  3304. {
  3305. union IO_APIC_reg_01 reg_01;
  3306. unsigned long flags;
  3307. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3308. reg_01.raw = io_apic_read(ioapic, 1);
  3309. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3310. return reg_01.bits.version;
  3311. }
  3312. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3313. {
  3314. int ioapic, pin, idx;
  3315. if (skip_ioapic_setup)
  3316. return -1;
  3317. ioapic = mp_find_ioapic(gsi);
  3318. if (ioapic < 0)
  3319. return -1;
  3320. pin = mp_find_ioapic_pin(ioapic, gsi);
  3321. if (pin < 0)
  3322. return -1;
  3323. idx = find_irq_entry(ioapic, pin, mp_INT);
  3324. if (idx < 0)
  3325. return -1;
  3326. *trigger = irq_trigger(idx);
  3327. *polarity = irq_polarity(idx);
  3328. return 0;
  3329. }
  3330. /*
  3331. * This function currently is only a helper for the i386 smp boot process where
  3332. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3333. * so mask in all cases should simply be apic->target_cpus()
  3334. */
  3335. #ifdef CONFIG_SMP
  3336. void __init setup_ioapic_dest(void)
  3337. {
  3338. int pin, ioapic, irq, irq_entry;
  3339. struct irq_desc *desc;
  3340. const struct cpumask *mask;
  3341. if (skip_ioapic_setup == 1)
  3342. return;
  3343. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3344. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3345. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3346. if (irq_entry == -1)
  3347. continue;
  3348. irq = pin_2_irq(irq_entry, ioapic, pin);
  3349. if ((ioapic > 0) && (irq > 16))
  3350. continue;
  3351. desc = irq_to_desc(irq);
  3352. /*
  3353. * Honour affinities which have been set in early boot
  3354. */
  3355. if (desc->status &
  3356. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3357. mask = desc->irq_data.affinity;
  3358. else
  3359. mask = apic->target_cpus();
  3360. if (intr_remapping_enabled)
  3361. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3362. else
  3363. ioapic_set_affinity(&desc->irq_data, mask, false);
  3364. }
  3365. }
  3366. #endif
  3367. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3368. static struct resource *ioapic_resources;
  3369. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3370. {
  3371. unsigned long n;
  3372. struct resource *res;
  3373. char *mem;
  3374. int i;
  3375. if (nr_ioapics <= 0)
  3376. return NULL;
  3377. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3378. n *= nr_ioapics;
  3379. mem = alloc_bootmem(n);
  3380. res = (void *)mem;
  3381. mem += sizeof(struct resource) * nr_ioapics;
  3382. for (i = 0; i < nr_ioapics; i++) {
  3383. res[i].name = mem;
  3384. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3385. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3386. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3387. }
  3388. ioapic_resources = res;
  3389. return res;
  3390. }
  3391. void __init ioapic_and_gsi_init(void)
  3392. {
  3393. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3394. struct resource *ioapic_res;
  3395. int i;
  3396. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3397. for (i = 0; i < nr_ioapics; i++) {
  3398. if (smp_found_config) {
  3399. ioapic_phys = mp_ioapics[i].apicaddr;
  3400. #ifdef CONFIG_X86_32
  3401. if (!ioapic_phys) {
  3402. printk(KERN_ERR
  3403. "WARNING: bogus zero IO-APIC "
  3404. "address found in MPTABLE, "
  3405. "disabling IO/APIC support!\n");
  3406. smp_found_config = 0;
  3407. skip_ioapic_setup = 1;
  3408. goto fake_ioapic_page;
  3409. }
  3410. #endif
  3411. } else {
  3412. #ifdef CONFIG_X86_32
  3413. fake_ioapic_page:
  3414. #endif
  3415. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3416. ioapic_phys = __pa(ioapic_phys);
  3417. }
  3418. set_fixmap_nocache(idx, ioapic_phys);
  3419. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3420. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3421. ioapic_phys);
  3422. idx++;
  3423. ioapic_res->start = ioapic_phys;
  3424. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3425. ioapic_res++;
  3426. }
  3427. probe_nr_irqs_gsi();
  3428. }
  3429. void __init ioapic_insert_resources(void)
  3430. {
  3431. int i;
  3432. struct resource *r = ioapic_resources;
  3433. if (!r) {
  3434. if (nr_ioapics > 0)
  3435. printk(KERN_ERR
  3436. "IO APIC resources couldn't be allocated.\n");
  3437. return;
  3438. }
  3439. for (i = 0; i < nr_ioapics; i++) {
  3440. insert_resource(&iomem_resource, r);
  3441. r++;
  3442. }
  3443. }
  3444. int mp_find_ioapic(u32 gsi)
  3445. {
  3446. int i = 0;
  3447. /* Find the IOAPIC that manages this GSI. */
  3448. for (i = 0; i < nr_ioapics; i++) {
  3449. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3450. && (gsi <= mp_gsi_routing[i].gsi_end))
  3451. return i;
  3452. }
  3453. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3454. return -1;
  3455. }
  3456. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3457. {
  3458. if (WARN_ON(ioapic == -1))
  3459. return -1;
  3460. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3461. return -1;
  3462. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3463. }
  3464. static int bad_ioapic(unsigned long address)
  3465. {
  3466. if (nr_ioapics >= MAX_IO_APICS) {
  3467. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3468. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3469. return 1;
  3470. }
  3471. if (!address) {
  3472. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3473. " found in table, skipping!\n");
  3474. return 1;
  3475. }
  3476. return 0;
  3477. }
  3478. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3479. {
  3480. int idx = 0;
  3481. int entries;
  3482. if (bad_ioapic(address))
  3483. return;
  3484. idx = nr_ioapics;
  3485. mp_ioapics[idx].type = MP_IOAPIC;
  3486. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3487. mp_ioapics[idx].apicaddr = address;
  3488. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3489. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3490. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3491. /*
  3492. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3493. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3494. */
  3495. entries = io_apic_get_redir_entries(idx);
  3496. mp_gsi_routing[idx].gsi_base = gsi_base;
  3497. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3498. /*
  3499. * The number of IO-APIC IRQ registers (== #pins):
  3500. */
  3501. nr_ioapic_registers[idx] = entries;
  3502. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3503. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3504. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3505. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3506. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3507. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3508. nr_ioapics++;
  3509. }
  3510. /* Enable IOAPIC early just for system timer */
  3511. void __init pre_init_apic_IRQ0(void)
  3512. {
  3513. struct irq_cfg *cfg;
  3514. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3515. #ifndef CONFIG_SMP
  3516. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3517. #endif
  3518. /* Make sure the irq descriptor is set up */
  3519. cfg = alloc_irq_and_cfg_at(0, 0);
  3520. setup_local_APIC();
  3521. add_pin_to_irq_node(cfg, 0, 0, 0);
  3522. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3523. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3524. }