i82875p_edac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * Intel D82875P Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * Written by Thayne Harbaugh
  8. * Contributors:
  9. * Wang Zhenyu at intel.com
  10. *
  11. * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
  12. *
  13. * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
  14. */
  15. #include <linux/config.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci_ids.h>
  20. #include <linux/slab.h>
  21. #include "edac_mc.h"
  22. #define I82875P_REVISION " Ver: 2.0.0 " __DATE__
  23. #define i82875p_printk(level, fmt, arg...) \
  24. edac_printk(level, "i82875p", fmt, ##arg)
  25. #define i82875p_mc_printk(mci, level, fmt, arg...) \
  26. edac_mc_chipset_printk(mci, level, "i82875p", fmt, ##arg)
  27. #ifndef PCI_DEVICE_ID_INTEL_82875_0
  28. #define PCI_DEVICE_ID_INTEL_82875_0 0x2578
  29. #endif /* PCI_DEVICE_ID_INTEL_82875_0 */
  30. #ifndef PCI_DEVICE_ID_INTEL_82875_6
  31. #define PCI_DEVICE_ID_INTEL_82875_6 0x257e
  32. #endif /* PCI_DEVICE_ID_INTEL_82875_6 */
  33. /* four csrows in dual channel, eight in single channel */
  34. #define I82875P_NR_CSROWS(nr_chans) (8/(nr_chans))
  35. /* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
  36. #define I82875P_EAP 0x58 /* Error Address Pointer (32b)
  37. *
  38. * 31:12 block address
  39. * 11:0 reserved
  40. */
  41. #define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
  42. *
  43. * 7:0 DRAM ECC Syndrome
  44. */
  45. #define I82875P_DES 0x5d /* DRAM Error Status (8b)
  46. *
  47. * 7:1 reserved
  48. * 0 Error channel 0/1
  49. */
  50. #define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
  51. *
  52. * 15:10 reserved
  53. * 9 non-DRAM lock error (ndlock)
  54. * 8 Sftwr Generated SMI
  55. * 7 ECC UE
  56. * 6 reserved
  57. * 5 MCH detects unimplemented cycle
  58. * 4 AGP access outside GA
  59. * 3 Invalid AGP access
  60. * 2 Invalid GA translation table
  61. * 1 Unsupported AGP command
  62. * 0 ECC CE
  63. */
  64. #define I82875P_ERRCMD 0xca /* Error Command (16b)
  65. *
  66. * 15:10 reserved
  67. * 9 SERR on non-DRAM lock
  68. * 8 SERR on ECC UE
  69. * 7 SERR on ECC CE
  70. * 6 target abort on high exception
  71. * 5 detect unimplemented cyc
  72. * 4 AGP access outside of GA
  73. * 3 SERR on invalid AGP access
  74. * 2 invalid translation table
  75. * 1 SERR on unsupported AGP command
  76. * 0 reserved
  77. */
  78. /* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
  79. #define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
  80. *
  81. * 15:10 reserved
  82. * 9 fast back-to-back - ro 0
  83. * 8 SERR enable - ro 0
  84. * 7 addr/data stepping - ro 0
  85. * 6 parity err enable - ro 0
  86. * 5 VGA palette snoop - ro 0
  87. * 4 mem wr & invalidate - ro 0
  88. * 3 special cycle - ro 0
  89. * 2 bus master - ro 0
  90. * 1 mem access dev6 - 0(dis),1(en)
  91. * 0 IO access dev3 - 0(dis),1(en)
  92. */
  93. #define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
  94. *
  95. * 31:12 mem base addr [31:12]
  96. * 11:4 address mask - ro 0
  97. * 3 prefetchable - ro 0(non),1(pre)
  98. * 2:1 mem type - ro 0
  99. * 0 mem space - ro 0
  100. */
  101. /* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
  102. #define I82875P_DRB_SHIFT 26 /* 64MiB grain */
  103. #define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
  104. *
  105. * 7 reserved
  106. * 6:0 64MiB row boundary addr
  107. */
  108. #define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
  109. *
  110. * 7 reserved
  111. * 6:4 row attr row 1
  112. * 3 reserved
  113. * 2:0 row attr row 0
  114. *
  115. * 000 = 4KiB
  116. * 001 = 8KiB
  117. * 010 = 16KiB
  118. * 011 = 32KiB
  119. */
  120. #define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
  121. *
  122. * 31:30 reserved
  123. * 29 init complete
  124. * 28:23 reserved
  125. * 22:21 nr chan 00=1,01=2
  126. * 20 reserved
  127. * 19:18 Data Integ Mode 00=none,01=ecc
  128. * 17:11 reserved
  129. * 10:8 refresh mode
  130. * 7 reserved
  131. * 6:4 mode select
  132. * 3:2 reserved
  133. * 1:0 DRAM type 01=DDR
  134. */
  135. enum i82875p_chips {
  136. I82875P = 0,
  137. };
  138. struct i82875p_pvt {
  139. struct pci_dev *ovrfl_pdev;
  140. void __iomem *ovrfl_window;
  141. };
  142. struct i82875p_dev_info {
  143. const char *ctl_name;
  144. };
  145. struct i82875p_error_info {
  146. u16 errsts;
  147. u32 eap;
  148. u8 des;
  149. u8 derrsyn;
  150. u16 errsts2;
  151. };
  152. static const struct i82875p_dev_info i82875p_devs[] = {
  153. [I82875P] = {
  154. .ctl_name = "i82875p"
  155. },
  156. };
  157. static struct pci_dev *mci_pdev = NULL; /* init dev: in case that AGP code has
  158. * already registered driver
  159. */
  160. static int i82875p_registered = 1;
  161. static void i82875p_get_error_info(struct mem_ctl_info *mci,
  162. struct i82875p_error_info *info)
  163. {
  164. struct pci_dev *pdev;
  165. pdev = to_pci_dev(mci->dev);
  166. /*
  167. * This is a mess because there is no atomic way to read all the
  168. * registers at once and the registers can transition from CE being
  169. * overwritten by UE.
  170. */
  171. pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts);
  172. pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
  173. pci_read_config_byte(pdev, I82875P_DES, &info->des);
  174. pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
  175. pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts2);
  176. pci_write_bits16(pdev, I82875P_ERRSTS, 0x0081, 0x0081);
  177. /*
  178. * If the error is the same then we can for both reads then
  179. * the first set of reads is valid. If there is a change then
  180. * there is a CE no info and the second set of reads is valid
  181. * and should be UE info.
  182. */
  183. if (!(info->errsts2 & 0x0081))
  184. return;
  185. if ((info->errsts ^ info->errsts2) & 0x0081) {
  186. pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
  187. pci_read_config_byte(pdev, I82875P_DES, &info->des);
  188. pci_read_config_byte(pdev, I82875P_DERRSYN,
  189. &info->derrsyn);
  190. }
  191. }
  192. static int i82875p_process_error_info(struct mem_ctl_info *mci,
  193. struct i82875p_error_info *info, int handle_errors)
  194. {
  195. int row, multi_chan;
  196. multi_chan = mci->csrows[0].nr_channels - 1;
  197. if (!(info->errsts2 & 0x0081))
  198. return 0;
  199. if (!handle_errors)
  200. return 1;
  201. if ((info->errsts ^ info->errsts2) & 0x0081) {
  202. edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
  203. info->errsts = info->errsts2;
  204. }
  205. info->eap >>= PAGE_SHIFT;
  206. row = edac_mc_find_csrow_by_page(mci, info->eap);
  207. if (info->errsts & 0x0080)
  208. edac_mc_handle_ue(mci, info->eap, 0, row, "i82875p UE");
  209. else
  210. edac_mc_handle_ce(mci, info->eap, 0, info->derrsyn, row,
  211. multi_chan ? (info->des & 0x1) : 0,
  212. "i82875p CE");
  213. return 1;
  214. }
  215. static void i82875p_check(struct mem_ctl_info *mci)
  216. {
  217. struct i82875p_error_info info;
  218. debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
  219. i82875p_get_error_info(mci, &info);
  220. i82875p_process_error_info(mci, &info, 1);
  221. }
  222. #ifdef CONFIG_PROC_FS
  223. extern int pci_proc_attach_device(struct pci_dev *);
  224. #endif
  225. static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
  226. {
  227. int rc = -ENODEV;
  228. int index;
  229. struct mem_ctl_info *mci = NULL;
  230. struct i82875p_pvt *pvt = NULL;
  231. unsigned long last_cumul_size;
  232. struct pci_dev *ovrfl_pdev;
  233. void __iomem *ovrfl_window = NULL;
  234. u32 drc;
  235. u32 drc_chan; /* Number of channels 0=1chan,1=2chan */
  236. u32 nr_chans;
  237. u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  238. struct i82875p_error_info discard;
  239. debugf0("%s()\n", __func__);
  240. ovrfl_pdev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
  241. if (!ovrfl_pdev) {
  242. /*
  243. * Intel tells BIOS developers to hide device 6 which
  244. * configures the overflow device access containing
  245. * the DRBs - this is where we expose device 6.
  246. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  247. */
  248. pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
  249. ovrfl_pdev =
  250. pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
  251. if (!ovrfl_pdev)
  252. return -ENODEV;
  253. }
  254. #ifdef CONFIG_PROC_FS
  255. if (!ovrfl_pdev->procent && pci_proc_attach_device(ovrfl_pdev)) {
  256. i82875p_printk(KERN_ERR,
  257. "%s(): Failed to attach overflow device\n", __func__);
  258. return -ENODEV;
  259. }
  260. #endif
  261. /* CONFIG_PROC_FS */
  262. if (pci_enable_device(ovrfl_pdev)) {
  263. i82875p_printk(KERN_ERR,
  264. "%s(): Failed to enable overflow device\n", __func__);
  265. return -ENODEV;
  266. }
  267. if (pci_request_regions(ovrfl_pdev, pci_name(ovrfl_pdev))) {
  268. #ifdef CORRECT_BIOS
  269. goto fail0;
  270. #endif
  271. }
  272. /* cache is irrelevant for PCI bus reads/writes */
  273. ovrfl_window = ioremap_nocache(pci_resource_start(ovrfl_pdev, 0),
  274. pci_resource_len(ovrfl_pdev, 0));
  275. if (!ovrfl_window) {
  276. i82875p_printk(KERN_ERR, "%s(): Failed to ioremap bar6\n",
  277. __func__);
  278. goto fail1;
  279. }
  280. /* need to find out the number of channels */
  281. drc = readl(ovrfl_window + I82875P_DRC);
  282. drc_chan = ((drc >> 21) & 0x1);
  283. nr_chans = drc_chan + 1;
  284. drc_ddim = (drc >> 18) & 0x1;
  285. mci = edac_mc_alloc(sizeof(*pvt), I82875P_NR_CSROWS(nr_chans),
  286. nr_chans);
  287. if (!mci) {
  288. rc = -ENOMEM;
  289. goto fail2;
  290. }
  291. debugf3("%s(): init mci\n", __func__);
  292. mci->dev = &pdev->dev;
  293. mci->mtype_cap = MEM_FLAG_DDR;
  294. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  295. mci->edac_cap = EDAC_FLAG_UNKNOWN;
  296. /* adjust FLAGS */
  297. mci->mod_name = EDAC_MOD_STR;
  298. mci->mod_ver = I82875P_REVISION;
  299. mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
  300. mci->edac_check = i82875p_check;
  301. mci->ctl_page_to_phys = NULL;
  302. debugf3("%s(): init pvt\n", __func__);
  303. pvt = (struct i82875p_pvt *) mci->pvt_info;
  304. pvt->ovrfl_pdev = ovrfl_pdev;
  305. pvt->ovrfl_window = ovrfl_window;
  306. /*
  307. * The dram row boundary (DRB) reg values are boundary address
  308. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  309. * channel operation). DRB regs are cumulative; therefore DRB7 will
  310. * contain the total memory contained in all eight rows.
  311. */
  312. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  313. u8 value;
  314. u32 cumul_size;
  315. struct csrow_info *csrow = &mci->csrows[index];
  316. value = readb(ovrfl_window + I82875P_DRB + index);
  317. cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
  318. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  319. cumul_size);
  320. if (cumul_size == last_cumul_size)
  321. continue; /* not populated */
  322. csrow->first_page = last_cumul_size;
  323. csrow->last_page = cumul_size - 1;
  324. csrow->nr_pages = cumul_size - last_cumul_size;
  325. last_cumul_size = cumul_size;
  326. csrow->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
  327. csrow->mtype = MEM_DDR;
  328. csrow->dtype = DEV_UNKNOWN;
  329. csrow->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
  330. }
  331. i82875p_get_error_info(mci, &discard); /* clear counters */
  332. /* Here we assume that we will never see multiple instances of this
  333. * type of memory controller. The ID is therefore hardcoded to 0.
  334. */
  335. if (edac_mc_add_mc(mci,0)) {
  336. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  337. goto fail3;
  338. }
  339. /* get this far and it's successful */
  340. debugf3("%s(): success\n", __func__);
  341. return 0;
  342. fail3:
  343. edac_mc_free(mci);
  344. fail2:
  345. iounmap(ovrfl_window);
  346. fail1:
  347. pci_release_regions(ovrfl_pdev);
  348. #ifdef CORRECT_BIOS
  349. fail0:
  350. #endif
  351. pci_disable_device(ovrfl_pdev);
  352. /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
  353. return rc;
  354. }
  355. /* returns count (>= 0), or negative on error */
  356. static int __devinit i82875p_init_one(struct pci_dev *pdev,
  357. const struct pci_device_id *ent)
  358. {
  359. int rc;
  360. debugf0("%s()\n", __func__);
  361. i82875p_printk(KERN_INFO, "i82875p init one\n");
  362. if (pci_enable_device(pdev) < 0)
  363. return -EIO;
  364. rc = i82875p_probe1(pdev, ent->driver_data);
  365. if (mci_pdev == NULL)
  366. mci_pdev = pci_dev_get(pdev);
  367. return rc;
  368. }
  369. static void __devexit i82875p_remove_one(struct pci_dev *pdev)
  370. {
  371. struct mem_ctl_info *mci;
  372. struct i82875p_pvt *pvt = NULL;
  373. debugf0("%s()\n", __func__);
  374. if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
  375. return;
  376. pvt = (struct i82875p_pvt *) mci->pvt_info;
  377. if (pvt->ovrfl_window)
  378. iounmap(pvt->ovrfl_window);
  379. if (pvt->ovrfl_pdev) {
  380. #ifdef CORRECT_BIOS
  381. pci_release_regions(pvt->ovrfl_pdev);
  382. #endif /*CORRECT_BIOS */
  383. pci_disable_device(pvt->ovrfl_pdev);
  384. pci_dev_put(pvt->ovrfl_pdev);
  385. }
  386. edac_mc_free(mci);
  387. }
  388. static const struct pci_device_id i82875p_pci_tbl[] __devinitdata = {
  389. {
  390. PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  391. I82875P
  392. },
  393. {
  394. 0,
  395. } /* 0 terminated list. */
  396. };
  397. MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
  398. static struct pci_driver i82875p_driver = {
  399. .name = EDAC_MOD_STR,
  400. .probe = i82875p_init_one,
  401. .remove = __devexit_p(i82875p_remove_one),
  402. .id_table = i82875p_pci_tbl,
  403. };
  404. static int __init i82875p_init(void)
  405. {
  406. int pci_rc;
  407. debugf3("%s()\n", __func__);
  408. pci_rc = pci_register_driver(&i82875p_driver);
  409. if (pci_rc < 0)
  410. goto fail0;
  411. if (mci_pdev == NULL) {
  412. mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
  413. PCI_DEVICE_ID_INTEL_82875_0, NULL);
  414. if (!mci_pdev) {
  415. debugf0("875p pci_get_device fail\n");
  416. pci_rc = -ENODEV;
  417. goto fail1;
  418. }
  419. pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
  420. if (pci_rc < 0) {
  421. debugf0("875p init fail\n");
  422. pci_rc = -ENODEV;
  423. goto fail1;
  424. }
  425. }
  426. return 0;
  427. fail1:
  428. pci_unregister_driver(&i82875p_driver);
  429. fail0:
  430. if (mci_pdev != NULL)
  431. pci_dev_put(mci_pdev);
  432. return pci_rc;
  433. }
  434. static void __exit i82875p_exit(void)
  435. {
  436. debugf3("%s()\n", __func__);
  437. pci_unregister_driver(&i82875p_driver);
  438. if (!i82875p_registered) {
  439. i82875p_remove_one(mci_pdev);
  440. pci_dev_put(mci_pdev);
  441. }
  442. }
  443. module_init(i82875p_init);
  444. module_exit(i82875p_exit);
  445. MODULE_LICENSE("GPL");
  446. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
  447. MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");