hw.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. static const struct pci_device_id_info pciidlist[] = {
  20. {PCI_VIA_VENDOR_ID, UNICHROME_CLE266_DID, UNICHROME_CLE266},
  21. {PCI_VIA_VENDOR_ID, UNICHROME_PM800_DID, UNICHROME_PM800},
  22. {PCI_VIA_VENDOR_ID, UNICHROME_K400_DID, UNICHROME_K400},
  23. {PCI_VIA_VENDOR_ID, UNICHROME_K800_DID, UNICHROME_K800},
  24. {PCI_VIA_VENDOR_ID, UNICHROME_CN700_DID, UNICHROME_CN700},
  25. {PCI_VIA_VENDOR_ID, UNICHROME_P4M890_DID, UNICHROME_P4M890},
  26. {PCI_VIA_VENDOR_ID, UNICHROME_K8M890_DID, UNICHROME_K8M890},
  27. {PCI_VIA_VENDOR_ID, UNICHROME_CX700_DID, UNICHROME_CX700},
  28. {PCI_VIA_VENDOR_ID, UNICHROME_P4M900_DID, UNICHROME_P4M900},
  29. {PCI_VIA_VENDOR_ID, UNICHROME_CN750_DID, UNICHROME_CN750},
  30. {PCI_VIA_VENDOR_ID, UNICHROME_VX800_DID, UNICHROME_VX800},
  31. {0, 0, 0}
  32. };
  33. static struct pll_map pll_value[] = {
  34. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M, CX700_25_175M},
  35. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M, CX700_29_581M},
  36. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M, CX700_26_880M},
  37. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M, CX700_31_490M},
  38. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M, CX700_31_500M},
  39. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M, CX700_31_728M},
  40. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M, CX700_32_668M},
  41. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M, CX700_36_000M},
  42. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M, CX700_40_000M},
  43. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M, CX700_41_291M},
  44. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M, CX700_43_163M},
  45. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M, CX700_45_250M},
  46. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M, CX700_46_000M},
  47. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M, CX700_46_996M},
  48. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M, CX700_48_000M},
  49. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M, CX700_48_875M},
  50. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M, CX700_49_500M},
  51. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M, CX700_52_406M},
  52. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M, CX700_52_977M},
  53. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M, CX700_56_250M},
  54. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M, CX700_60_466M},
  55. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M, CX700_61_500M},
  56. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M, CX700_65_000M},
  57. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M, CX700_65_178M},
  58. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M, CX700_66_750M},
  59. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M, CX700_68_179M},
  60. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M, CX700_69_924M},
  61. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M, CX700_70_159M},
  62. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M, CX700_72_000M},
  63. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M, CX700_78_750M},
  64. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M, CX700_80_136M},
  65. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M, CX700_83_375M},
  66. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M, CX700_83_950M},
  67. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M, CX700_84_750M},
  68. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M, CX700_85_860M},
  69. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M, CX700_88_750M},
  70. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M, CX700_94_500M},
  71. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M, CX700_97_750M},
  72. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  73. CX700_101_000M},
  74. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  75. CX700_106_500M},
  76. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  77. CX700_108_000M},
  78. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  79. CX700_113_309M},
  80. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  81. CX700_118_840M},
  82. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  83. CX700_119_000M},
  84. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  85. CX700_121_750M},
  86. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  87. CX700_125_104M},
  88. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  89. CX700_133_308M},
  90. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  91. CX700_135_000M},
  92. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  93. CX700_136_700M},
  94. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  95. CX700_138_400M},
  96. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  97. CX700_146_760M},
  98. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  99. CX700_153_920M},
  100. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  101. CX700_156_000M},
  102. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  103. CX700_157_500M},
  104. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  105. CX700_162_000M},
  106. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  107. CX700_187_000M},
  108. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  109. CX700_193_295M},
  110. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  111. CX700_202_500M},
  112. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  113. CX700_204_000M},
  114. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  115. CX700_218_500M},
  116. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  117. CX700_234_000M},
  118. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  119. CX700_267_250M},
  120. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  121. CX700_297_500M},
  122. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M, CX700_74_481M},
  123. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  124. CX700_172_798M},
  125. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  126. CX700_122_614M},
  127. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M, CX700_74_270M},
  128. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  129. CX700_148_500M}
  130. };
  131. static struct fifo_depth_select display_fifo_depth_reg = {
  132. /* IGA1 FIFO Depth_Select */
  133. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  134. /* IGA2 FIFO Depth_Select */
  135. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  136. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  137. };
  138. static struct fifo_threshold_select fifo_threshold_select_reg = {
  139. /* IGA1 FIFO Threshold Select */
  140. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  141. /* IGA2 FIFO Threshold Select */
  142. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  143. };
  144. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  145. /* IGA1 FIFO High Threshold Select */
  146. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  147. /* IGA2 FIFO High Threshold Select */
  148. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  149. };
  150. static struct display_queue_expire_num display_queue_expire_num_reg = {
  151. /* IGA1 Display Queue Expire Num */
  152. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  153. /* IGA2 Display Queue Expire Num */
  154. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  155. };
  156. /* Definition Fetch Count Registers*/
  157. static struct fetch_count fetch_count_reg = {
  158. /* IGA1 Fetch Count Register */
  159. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  160. /* IGA2 Fetch Count Register */
  161. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  162. };
  163. static struct iga1_crtc_timing iga1_crtc_reg = {
  164. /* IGA1 Horizontal Total */
  165. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  166. /* IGA1 Horizontal Addressable Video */
  167. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  168. /* IGA1 Horizontal Blank Start */
  169. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  170. /* IGA1 Horizontal Blank End */
  171. {IGA1_HOR_BLANK_END_REG_NUM,
  172. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  173. /* IGA1 Horizontal Sync Start */
  174. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  175. /* IGA1 Horizontal Sync End */
  176. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  177. /* IGA1 Vertical Total */
  178. {IGA1_VER_TOTAL_REG_NUM,
  179. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  180. /* IGA1 Vertical Addressable Video */
  181. {IGA1_VER_ADDR_REG_NUM,
  182. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  183. /* IGA1 Vertical Blank Start */
  184. {IGA1_VER_BLANK_START_REG_NUM,
  185. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  186. /* IGA1 Vertical Blank End */
  187. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  188. /* IGA1 Vertical Sync Start */
  189. {IGA1_VER_SYNC_START_REG_NUM,
  190. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  191. /* IGA1 Vertical Sync End */
  192. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  193. };
  194. static struct iga2_crtc_timing iga2_crtc_reg = {
  195. /* IGA2 Horizontal Total */
  196. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  197. /* IGA2 Horizontal Addressable Video */
  198. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  199. /* IGA2 Horizontal Blank Start */
  200. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  201. /* IGA2 Horizontal Blank End */
  202. {IGA2_HOR_BLANK_END_REG_NUM,
  203. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  204. /* IGA2 Horizontal Sync Start */
  205. {IGA2_HOR_SYNC_START_REG_NUM,
  206. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  207. /* IGA2 Horizontal Sync End */
  208. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  209. /* IGA2 Vertical Total */
  210. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  211. /* IGA2 Vertical Addressable Video */
  212. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  213. /* IGA2 Vertical Blank Start */
  214. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  215. /* IGA2 Vertical Blank End */
  216. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  217. /* IGA2 Vertical Sync Start */
  218. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  219. /* IGA2 Vertical Sync End */
  220. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  221. };
  222. static struct rgbLUT palLUT_table[] = {
  223. /* {R,G,B} */
  224. /* Index 0x00~0x03 */
  225. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  226. 0x2A,
  227. 0x2A},
  228. /* Index 0x04~0x07 */
  229. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  230. 0x2A,
  231. 0x2A},
  232. /* Index 0x08~0x0B */
  233. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  234. 0x3F,
  235. 0x3F},
  236. /* Index 0x0C~0x0F */
  237. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  238. 0x3F,
  239. 0x3F},
  240. /* Index 0x10~0x13 */
  241. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  242. 0x0B,
  243. 0x0B},
  244. /* Index 0x14~0x17 */
  245. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  246. 0x18,
  247. 0x18},
  248. /* Index 0x18~0x1B */
  249. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  250. 0x28,
  251. 0x28},
  252. /* Index 0x1C~0x1F */
  253. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  254. 0x3F,
  255. 0x3F},
  256. /* Index 0x20~0x23 */
  257. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  258. 0x00,
  259. 0x3F},
  260. /* Index 0x24~0x27 */
  261. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  262. 0x00,
  263. 0x10},
  264. /* Index 0x28~0x2B */
  265. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  266. 0x2F,
  267. 0x00},
  268. /* Index 0x2C~0x2F */
  269. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  270. 0x3F,
  271. 0x00},
  272. /* Index 0x30~0x33 */
  273. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  274. 0x3F,
  275. 0x2F},
  276. /* Index 0x34~0x37 */
  277. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  278. 0x10,
  279. 0x3F},
  280. /* Index 0x38~0x3B */
  281. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  282. 0x1F,
  283. 0x3F},
  284. /* Index 0x3C~0x3F */
  285. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  286. 0x1F,
  287. 0x27},
  288. /* Index 0x40~0x43 */
  289. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  290. 0x3F,
  291. 0x1F},
  292. /* Index 0x44~0x47 */
  293. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  294. 0x3F,
  295. 0x1F},
  296. /* Index 0x48~0x4B */
  297. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  298. 0x3F,
  299. 0x37},
  300. /* Index 0x4C~0x4F */
  301. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  302. 0x27,
  303. 0x3F},
  304. /* Index 0x50~0x53 */
  305. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  306. 0x2D,
  307. 0x3F},
  308. /* Index 0x54~0x57 */
  309. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  310. 0x2D,
  311. 0x31},
  312. /* Index 0x58~0x5B */
  313. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  314. 0x3A,
  315. 0x2D},
  316. /* Index 0x5C~0x5F */
  317. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  318. 0x3F,
  319. 0x2D},
  320. /* Index 0x60~0x63 */
  321. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  322. 0x3F,
  323. 0x3A},
  324. /* Index 0x64~0x67 */
  325. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  326. 0x31,
  327. 0x3F},
  328. /* Index 0x68~0x6B */
  329. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  330. 0x00,
  331. 0x1C},
  332. /* Index 0x6C~0x6F */
  333. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  334. 0x00,
  335. 0x07},
  336. /* Index 0x70~0x73 */
  337. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  338. 0x15,
  339. 0x00},
  340. /* Index 0x74~0x77 */
  341. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  342. 0x1C,
  343. 0x00},
  344. /* Index 0x78~0x7B */
  345. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  346. 0x1C,
  347. 0x15},
  348. /* Index 0x7C~0x7F */
  349. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  350. 0x07,
  351. 0x1C},
  352. /* Index 0x80~0x83 */
  353. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  354. 0x0E,
  355. 0x1C},
  356. /* Index 0x84~0x87 */
  357. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  358. 0x0E,
  359. 0x11},
  360. /* Index 0x88~0x8B */
  361. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  362. 0x18,
  363. 0x0E},
  364. /* Index 0x8C~0x8F */
  365. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  366. 0x1C,
  367. 0x0E},
  368. /* Index 0x90~0x93 */
  369. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  370. 0x1C,
  371. 0x18},
  372. /* Index 0x94~0x97 */
  373. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  374. 0x11,
  375. 0x1C},
  376. /* Index 0x98~0x9B */
  377. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  378. 0x14,
  379. 0x1C},
  380. /* Index 0x9C~0x9F */
  381. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  382. 0x14,
  383. 0x16},
  384. /* Index 0xA0~0xA3 */
  385. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  386. 0x1A,
  387. 0x14},
  388. /* Index 0xA4~0xA7 */
  389. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  390. 0x1C,
  391. 0x14},
  392. /* Index 0xA8~0xAB */
  393. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  394. 0x1C,
  395. 0x1A},
  396. /* Index 0xAC~0xAF */
  397. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  398. 0x16,
  399. 0x1C},
  400. /* Index 0xB0~0xB3 */
  401. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  402. 0x00,
  403. 0x10},
  404. /* Index 0xB4~0xB7 */
  405. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  406. 0x00,
  407. 0x04},
  408. /* Index 0xB8~0xBB */
  409. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  410. 0x0C,
  411. 0x00},
  412. /* Index 0xBC~0xBF */
  413. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  414. 0x10,
  415. 0x00},
  416. /* Index 0xC0~0xC3 */
  417. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  418. 0x10,
  419. 0x0C},
  420. /* Index 0xC4~0xC7 */
  421. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  422. 0x04,
  423. 0x10},
  424. /* Index 0xC8~0xCB */
  425. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  426. 0x08,
  427. 0x10},
  428. /* Index 0xCC~0xCF */
  429. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  430. 0x08,
  431. 0x0A},
  432. /* Index 0xD0~0xD3 */
  433. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  434. 0x0E,
  435. 0x08},
  436. /* Index 0xD4~0xD7 */
  437. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  438. 0x10,
  439. 0x08},
  440. /* Index 0xD8~0xDB */
  441. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  442. 0x10,
  443. 0x0E},
  444. /* Index 0xDC~0xDF */
  445. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  446. 0x0A,
  447. 0x10},
  448. /* Index 0xE0~0xE3 */
  449. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  450. 0x0B,
  451. 0x10},
  452. /* Index 0xE4~0xE7 */
  453. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  454. 0x0B,
  455. 0x0C},
  456. /* Index 0xE8~0xEB */
  457. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  458. 0x0F,
  459. 0x0B},
  460. /* Index 0xEC~0xEF */
  461. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  462. 0x10,
  463. 0x0B},
  464. /* Index 0xF0~0xF3 */
  465. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  466. 0x10,
  467. 0x0F},
  468. /* Index 0xF4~0xF7 */
  469. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  470. 0x0C,
  471. 0x10},
  472. /* Index 0xF8~0xFB */
  473. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  474. 0x00,
  475. 0x00},
  476. /* Index 0xFC~0xFF */
  477. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  478. 0x00,
  479. 0x00}
  480. };
  481. static void set_crt_output_path(int set_iga);
  482. static void dvi_patch_skew_dvp0(void);
  483. static void dvi_patch_skew_dvp1(void);
  484. static void dvi_patch_skew_dvp_low(void);
  485. static void set_dvi_output_path(int set_iga, int output_interface);
  486. static void set_lcd_output_path(int set_iga, int output_interface);
  487. static int search_mode_setting(int ModeInfoIndex);
  488. static void load_fix_bit_crtc_reg(void);
  489. static void init_gfx_chip_info(void);
  490. static void init_tmds_chip_info(void);
  491. static void init_lvds_chip_info(void);
  492. static void device_screen_off(void);
  493. static void device_screen_on(void);
  494. static void set_display_channel(void);
  495. static void device_off(void);
  496. static void device_on(void);
  497. static void enable_second_display_channel(void);
  498. static void disable_second_display_channel(void);
  499. static int get_fb_size_from_pci(void);
  500. void viafb_write_reg(u8 index, u16 io_port, u8 data)
  501. {
  502. outb(index, io_port);
  503. outb(data, io_port + 1);
  504. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, data); */
  505. }
  506. u8 viafb_read_reg(int io_port, u8 index)
  507. {
  508. outb(index, io_port);
  509. return inb(io_port + 1);
  510. }
  511. void viafb_lock_crt(void)
  512. {
  513. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  514. }
  515. void viafb_unlock_crt(void)
  516. {
  517. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  518. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  519. }
  520. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask)
  521. {
  522. u8 tmp;
  523. outb(index, io_port);
  524. tmp = inb(io_port + 1);
  525. outb((data & mask) | (tmp & (~mask)), io_port + 1);
  526. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, tmp); */
  527. }
  528. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  529. {
  530. outb(index, LUT_INDEX_WRITE);
  531. outb(r, LUT_DATA);
  532. outb(g, LUT_DATA);
  533. outb(b, LUT_DATA);
  534. }
  535. /*Set IGA path for each device*/
  536. void viafb_set_iga_path(void)
  537. {
  538. if (viafb_SAMM_ON == 1) {
  539. if (viafb_CRT_ON) {
  540. if (viafb_primary_dev == CRT_Device)
  541. viaparinfo->crt_setting_info->iga_path = IGA1;
  542. else
  543. viaparinfo->crt_setting_info->iga_path = IGA2;
  544. }
  545. if (viafb_DVI_ON) {
  546. if (viafb_primary_dev == DVI_Device)
  547. viaparinfo->tmds_setting_info->iga_path = IGA1;
  548. else
  549. viaparinfo->tmds_setting_info->iga_path = IGA2;
  550. }
  551. if (viafb_LCD_ON) {
  552. if (viafb_primary_dev == LCD_Device) {
  553. if (viafb_dual_fb &&
  554. (viaparinfo->chip_info->gfx_chip_name ==
  555. UNICHROME_CLE266)) {
  556. viaparinfo->
  557. lvds_setting_info->iga_path = IGA2;
  558. viaparinfo->
  559. crt_setting_info->iga_path = IGA1;
  560. viaparinfo->
  561. tmds_setting_info->iga_path = IGA1;
  562. } else
  563. viaparinfo->
  564. lvds_setting_info->iga_path = IGA1;
  565. } else {
  566. viaparinfo->lvds_setting_info->iga_path = IGA2;
  567. }
  568. }
  569. if (viafb_LCD2_ON) {
  570. if (LCD2_Device == viafb_primary_dev)
  571. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  572. else
  573. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  574. }
  575. } else {
  576. viafb_SAMM_ON = 0;
  577. if (viafb_CRT_ON && viafb_LCD_ON) {
  578. viaparinfo->crt_setting_info->iga_path = IGA1;
  579. viaparinfo->lvds_setting_info->iga_path = IGA2;
  580. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  581. viaparinfo->crt_setting_info->iga_path = IGA1;
  582. viaparinfo->tmds_setting_info->iga_path = IGA2;
  583. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  584. viaparinfo->tmds_setting_info->iga_path = IGA1;
  585. viaparinfo->lvds_setting_info->iga_path = IGA2;
  586. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  587. viaparinfo->lvds_setting_info->iga_path = IGA2;
  588. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  589. } else if (viafb_CRT_ON) {
  590. viaparinfo->crt_setting_info->iga_path = IGA1;
  591. } else if (viafb_LCD_ON) {
  592. viaparinfo->lvds_setting_info->iga_path = IGA2;
  593. } else if (viafb_DVI_ON) {
  594. viaparinfo->tmds_setting_info->iga_path = IGA1;
  595. }
  596. }
  597. }
  598. void viafb_set_primary_address(u32 addr)
  599. {
  600. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_address(0x%08X)\n", addr);
  601. viafb_write_reg(CR0D, VIACR, addr & 0xFF);
  602. viafb_write_reg(CR0C, VIACR, (addr >> 8) & 0xFF);
  603. viafb_write_reg(CR34, VIACR, (addr >> 16) & 0xFF);
  604. viafb_write_reg_mask(CR48, VIACR, (addr >> 24) & 0x1F, 0x1F);
  605. }
  606. void viafb_set_secondary_address(u32 addr)
  607. {
  608. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_address(0x%08X)\n", addr);
  609. /* secondary display supports only quadword aligned memory */
  610. viafb_write_reg_mask(CR62, VIACR, (addr >> 2) & 0xFE, 0xFE);
  611. viafb_write_reg(CR63, VIACR, (addr >> 10) & 0xFF);
  612. viafb_write_reg(CR64, VIACR, (addr >> 18) & 0xFF);
  613. viafb_write_reg_mask(CRA3, VIACR, (addr >> 26) & 0x07, 0x07);
  614. }
  615. void viafb_set_primary_pitch(u32 pitch)
  616. {
  617. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_pitch(0x%08X)\n", pitch);
  618. /* spec does not say that first adapter skips 3 bits but old
  619. * code did it and seems to be reasonable in analogy to 2nd adapter
  620. */
  621. pitch = pitch >> 3;
  622. viafb_write_reg(0x13, VIACR, pitch & 0xFF);
  623. viafb_write_reg_mask(0x35, VIACR, (pitch >> (8 - 5)) & 0xE0, 0xE0);
  624. }
  625. void viafb_set_secondary_pitch(u32 pitch)
  626. {
  627. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_pitch(0x%08X)\n", pitch);
  628. pitch = pitch >> 3;
  629. viafb_write_reg(0x66, VIACR, pitch & 0xFF);
  630. viafb_write_reg_mask(0x67, VIACR, (pitch >> 8) & 0x03, 0x03);
  631. viafb_write_reg_mask(0x71, VIACR, (pitch >> (10 - 7)) & 0x80, 0x80);
  632. }
  633. void viafb_set_output_path(int device, int set_iga, int output_interface)
  634. {
  635. switch (device) {
  636. case DEVICE_CRT:
  637. set_crt_output_path(set_iga);
  638. break;
  639. case DEVICE_DVI:
  640. set_dvi_output_path(set_iga, output_interface);
  641. break;
  642. case DEVICE_LCD:
  643. set_lcd_output_path(set_iga, output_interface);
  644. break;
  645. }
  646. }
  647. static void set_crt_output_path(int set_iga)
  648. {
  649. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  650. switch (set_iga) {
  651. case IGA1:
  652. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  653. break;
  654. case IGA2:
  655. case IGA1_IGA2:
  656. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  657. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  658. if (set_iga == IGA1_IGA2)
  659. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  660. break;
  661. }
  662. }
  663. static void dvi_patch_skew_dvp0(void)
  664. {
  665. /* Reset data driving first: */
  666. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  667. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  668. switch (viaparinfo->chip_info->gfx_chip_name) {
  669. case UNICHROME_P4M890:
  670. {
  671. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  672. (viaparinfo->tmds_setting_info->v_active ==
  673. 1200))
  674. viafb_write_reg_mask(CR96, VIACR, 0x03,
  675. BIT0 + BIT1 + BIT2);
  676. else
  677. viafb_write_reg_mask(CR96, VIACR, 0x07,
  678. BIT0 + BIT1 + BIT2);
  679. break;
  680. }
  681. case UNICHROME_P4M900:
  682. {
  683. viafb_write_reg_mask(CR96, VIACR, 0x07,
  684. BIT0 + BIT1 + BIT2 + BIT3);
  685. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  686. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  687. break;
  688. }
  689. default:
  690. {
  691. break;
  692. }
  693. }
  694. }
  695. static void dvi_patch_skew_dvp1(void)
  696. {
  697. switch (viaparinfo->chip_info->gfx_chip_name) {
  698. case UNICHROME_CX700:
  699. {
  700. break;
  701. }
  702. default:
  703. {
  704. break;
  705. }
  706. }
  707. }
  708. static void dvi_patch_skew_dvp_low(void)
  709. {
  710. switch (viaparinfo->chip_info->gfx_chip_name) {
  711. case UNICHROME_K8M890:
  712. {
  713. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  714. break;
  715. }
  716. case UNICHROME_P4M900:
  717. {
  718. viafb_write_reg_mask(CR99, VIACR, 0x08,
  719. BIT0 + BIT1 + BIT2 + BIT3);
  720. break;
  721. }
  722. case UNICHROME_P4M890:
  723. {
  724. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  725. BIT0 + BIT1 + BIT2 + BIT3);
  726. break;
  727. }
  728. default:
  729. {
  730. break;
  731. }
  732. }
  733. }
  734. static void set_dvi_output_path(int set_iga, int output_interface)
  735. {
  736. switch (output_interface) {
  737. case INTERFACE_DVP0:
  738. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  739. if (set_iga == IGA1) {
  740. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  741. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  742. BIT5 + BIT7);
  743. } else {
  744. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  745. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  746. BIT5 + BIT7);
  747. }
  748. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  749. dvi_patch_skew_dvp0();
  750. break;
  751. case INTERFACE_DVP1:
  752. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  753. if (set_iga == IGA1)
  754. viafb_write_reg_mask(CR93, VIACR, 0x21,
  755. BIT0 + BIT5 + BIT7);
  756. else
  757. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  758. BIT0 + BIT5 + BIT7);
  759. } else {
  760. if (set_iga == IGA1)
  761. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  762. else
  763. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  764. }
  765. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  766. dvi_patch_skew_dvp1();
  767. break;
  768. case INTERFACE_DFP_HIGH:
  769. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  770. if (set_iga == IGA1) {
  771. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  772. viafb_write_reg_mask(CR97, VIACR, 0x03,
  773. BIT0 + BIT1 + BIT4);
  774. } else {
  775. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  776. viafb_write_reg_mask(CR97, VIACR, 0x13,
  777. BIT0 + BIT1 + BIT4);
  778. }
  779. }
  780. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  781. break;
  782. case INTERFACE_DFP_LOW:
  783. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  784. break;
  785. if (set_iga == IGA1) {
  786. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  787. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  788. } else {
  789. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  790. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  791. }
  792. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  793. dvi_patch_skew_dvp_low();
  794. break;
  795. case INTERFACE_TMDS:
  796. if (set_iga == IGA1)
  797. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  798. else
  799. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  800. break;
  801. }
  802. if (set_iga == IGA2) {
  803. enable_second_display_channel();
  804. /* Disable LCD Scaling */
  805. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  806. }
  807. }
  808. static void set_lcd_output_path(int set_iga, int output_interface)
  809. {
  810. DEBUG_MSG(KERN_INFO
  811. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  812. set_iga, output_interface);
  813. switch (set_iga) {
  814. case IGA1:
  815. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  816. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  817. disable_second_display_channel();
  818. break;
  819. case IGA2:
  820. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  821. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  822. enable_second_display_channel();
  823. break;
  824. case IGA1_IGA2:
  825. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  826. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  827. disable_second_display_channel();
  828. break;
  829. }
  830. switch (output_interface) {
  831. case INTERFACE_DVP0:
  832. if (set_iga == IGA1) {
  833. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  834. } else {
  835. viafb_write_reg(CR91, VIACR, 0x00);
  836. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  837. }
  838. break;
  839. case INTERFACE_DVP1:
  840. if (set_iga == IGA1)
  841. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  842. else {
  843. viafb_write_reg(CR91, VIACR, 0x00);
  844. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  845. }
  846. break;
  847. case INTERFACE_DFP_HIGH:
  848. if (set_iga == IGA1)
  849. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  850. else {
  851. viafb_write_reg(CR91, VIACR, 0x00);
  852. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  853. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  854. }
  855. break;
  856. case INTERFACE_DFP_LOW:
  857. if (set_iga == IGA1)
  858. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  859. else {
  860. viafb_write_reg(CR91, VIACR, 0x00);
  861. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  862. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  863. }
  864. break;
  865. case INTERFACE_DFP:
  866. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  867. || (UNICHROME_P4M890 ==
  868. viaparinfo->chip_info->gfx_chip_name))
  869. viafb_write_reg_mask(CR97, VIACR, 0x84,
  870. BIT7 + BIT2 + BIT1 + BIT0);
  871. if (set_iga == IGA1) {
  872. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  873. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  874. } else {
  875. viafb_write_reg(CR91, VIACR, 0x00);
  876. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  877. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  878. }
  879. break;
  880. case INTERFACE_LVDS0:
  881. case INTERFACE_LVDS0LVDS1:
  882. if (set_iga == IGA1)
  883. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  884. else
  885. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  886. break;
  887. case INTERFACE_LVDS1:
  888. if (set_iga == IGA1)
  889. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  890. else
  891. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  892. break;
  893. }
  894. }
  895. /* Search Mode Index */
  896. static int search_mode_setting(int ModeInfoIndex)
  897. {
  898. int i = 0;
  899. while ((i < NUM_TOTAL_MODETABLE) &&
  900. (ModeInfoIndex != CLE266Modes[i].ModeIndex))
  901. i++;
  902. if (i >= NUM_TOTAL_MODETABLE)
  903. i = 0;
  904. return i;
  905. }
  906. struct VideoModeTable *viafb_get_modetbl_pointer(int Index)
  907. {
  908. struct VideoModeTable *TmpTbl = NULL;
  909. TmpTbl = &CLE266Modes[search_mode_setting(Index)];
  910. return TmpTbl;
  911. }
  912. struct VideoModeTable *viafb_get_cea_mode_tbl_pointer(int Index)
  913. {
  914. struct VideoModeTable *TmpTbl = NULL;
  915. int i = 0;
  916. while ((i < NUM_TOTAL_CEA_MODES) &&
  917. (Index != CEA_HDMI_Modes[i].ModeIndex))
  918. i++;
  919. if ((i < NUM_TOTAL_CEA_MODES))
  920. TmpTbl = &CEA_HDMI_Modes[i];
  921. else {
  922. /*Still use general timing if don't find CEA timing */
  923. i = 0;
  924. while ((i < NUM_TOTAL_MODETABLE) &&
  925. (Index != CLE266Modes[i].ModeIndex))
  926. i++;
  927. if (i >= NUM_TOTAL_MODETABLE)
  928. i = 0;
  929. TmpTbl = &CLE266Modes[i];
  930. }
  931. return TmpTbl;
  932. }
  933. static void load_fix_bit_crtc_reg(void)
  934. {
  935. /* always set to 1 */
  936. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  937. /* line compare should set all bits = 1 (extend modes) */
  938. viafb_write_reg(CR18, VIACR, 0xff);
  939. /* line compare should set all bits = 1 (extend modes) */
  940. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  941. /* line compare should set all bits = 1 (extend modes) */
  942. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  943. /* line compare should set all bits = 1 (extend modes) */
  944. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  945. /* line compare should set all bits = 1 (extend modes) */
  946. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  947. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  948. /* extend mode always set to e3h */
  949. viafb_write_reg(CR17, VIACR, 0xe3);
  950. /* extend mode always set to 0h */
  951. viafb_write_reg(CR08, VIACR, 0x00);
  952. /* extend mode always set to 0h */
  953. viafb_write_reg(CR14, VIACR, 0x00);
  954. /* If K8M800, enable Prefetch Mode. */
  955. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  956. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  957. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  958. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  959. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  960. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  961. }
  962. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  963. struct io_register *reg,
  964. int io_type)
  965. {
  966. int reg_mask;
  967. int bit_num = 0;
  968. int data;
  969. int i, j;
  970. int shift_next_reg;
  971. int start_index, end_index, cr_index;
  972. u16 get_bit;
  973. for (i = 0; i < viafb_load_reg_num; i++) {
  974. reg_mask = 0;
  975. data = 0;
  976. start_index = reg[i].start_bit;
  977. end_index = reg[i].end_bit;
  978. cr_index = reg[i].io_addr;
  979. shift_next_reg = bit_num;
  980. for (j = start_index; j <= end_index; j++) {
  981. /*if (bit_num==8) timing_value = timing_value >>8; */
  982. reg_mask = reg_mask | (BIT0 << j);
  983. get_bit = (timing_value & (BIT0 << bit_num));
  984. data =
  985. data | ((get_bit >> shift_next_reg) << start_index);
  986. bit_num++;
  987. }
  988. if (io_type == VIACR)
  989. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  990. else
  991. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  992. }
  993. }
  994. /* Write Registers */
  995. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  996. {
  997. int i;
  998. unsigned char RegTemp;
  999. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1000. for (i = 0; i < ItemNum; i++) {
  1001. outb(RegTable[i].index, RegTable[i].port);
  1002. RegTemp = inb(RegTable[i].port + 1);
  1003. RegTemp = (RegTemp & (~RegTable[i].mask)) | RegTable[i].value;
  1004. outb(RegTemp, RegTable[i].port + 1);
  1005. }
  1006. }
  1007. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1008. {
  1009. int reg_value;
  1010. int viafb_load_reg_num;
  1011. struct io_register *reg = NULL;
  1012. switch (set_iga) {
  1013. case IGA1_IGA2:
  1014. case IGA1:
  1015. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1016. viafb_load_reg_num = fetch_count_reg.
  1017. iga1_fetch_count_reg.reg_num;
  1018. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1019. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1020. if (set_iga == IGA1)
  1021. break;
  1022. case IGA2:
  1023. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1024. viafb_load_reg_num = fetch_count_reg.
  1025. iga2_fetch_count_reg.reg_num;
  1026. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1027. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1028. break;
  1029. }
  1030. }
  1031. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1032. {
  1033. int reg_value;
  1034. int viafb_load_reg_num;
  1035. struct io_register *reg = NULL;
  1036. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1037. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1038. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1039. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1040. if (set_iga == IGA1) {
  1041. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1042. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1043. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1044. iga1_fifo_high_threshold =
  1045. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1046. /* If resolution > 1280x1024, expire length = 64, else
  1047. expire length = 128 */
  1048. if ((hor_active > 1280) && (ver_active > 1024))
  1049. iga1_display_queue_expire_num = 16;
  1050. else
  1051. iga1_display_queue_expire_num =
  1052. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1053. }
  1054. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1055. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1056. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1057. iga1_fifo_high_threshold =
  1058. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1059. iga1_display_queue_expire_num =
  1060. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1061. /* If resolution > 1280x1024, expire length = 64, else
  1062. expire length = 128 */
  1063. if ((hor_active > 1280) && (ver_active > 1024))
  1064. iga1_display_queue_expire_num = 16;
  1065. else
  1066. iga1_display_queue_expire_num =
  1067. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1068. }
  1069. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1070. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1071. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1072. iga1_fifo_high_threshold =
  1073. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1074. /* If resolution > 1280x1024, expire length = 64,
  1075. else expire length = 128 */
  1076. if ((hor_active > 1280) && (ver_active > 1024))
  1077. iga1_display_queue_expire_num = 16;
  1078. else
  1079. iga1_display_queue_expire_num =
  1080. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1081. }
  1082. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1083. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1084. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1085. iga1_fifo_high_threshold =
  1086. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1087. iga1_display_queue_expire_num =
  1088. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1089. }
  1090. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1091. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1092. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1093. iga1_fifo_high_threshold =
  1094. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1095. iga1_display_queue_expire_num =
  1096. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1097. }
  1098. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1099. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1100. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1101. iga1_fifo_high_threshold =
  1102. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1103. iga1_display_queue_expire_num =
  1104. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1105. }
  1106. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1107. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1108. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1109. iga1_fifo_high_threshold =
  1110. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1111. iga1_display_queue_expire_num =
  1112. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1113. }
  1114. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1115. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1116. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1117. iga1_fifo_high_threshold =
  1118. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1119. iga1_display_queue_expire_num =
  1120. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1121. }
  1122. /* Set Display FIFO Depath Select */
  1123. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1124. viafb_load_reg_num =
  1125. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1126. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1127. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1128. /* Set Display FIFO Threshold Select */
  1129. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1130. viafb_load_reg_num =
  1131. fifo_threshold_select_reg.
  1132. iga1_fifo_threshold_select_reg.reg_num;
  1133. reg =
  1134. fifo_threshold_select_reg.
  1135. iga1_fifo_threshold_select_reg.reg;
  1136. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1137. /* Set FIFO High Threshold Select */
  1138. reg_value =
  1139. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1140. viafb_load_reg_num =
  1141. fifo_high_threshold_select_reg.
  1142. iga1_fifo_high_threshold_select_reg.reg_num;
  1143. reg =
  1144. fifo_high_threshold_select_reg.
  1145. iga1_fifo_high_threshold_select_reg.reg;
  1146. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1147. /* Set Display Queue Expire Num */
  1148. reg_value =
  1149. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1150. (iga1_display_queue_expire_num);
  1151. viafb_load_reg_num =
  1152. display_queue_expire_num_reg.
  1153. iga1_display_queue_expire_num_reg.reg_num;
  1154. reg =
  1155. display_queue_expire_num_reg.
  1156. iga1_display_queue_expire_num_reg.reg;
  1157. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1158. } else {
  1159. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1160. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1161. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1162. iga2_fifo_high_threshold =
  1163. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1164. /* If resolution > 1280x1024, expire length = 64,
  1165. else expire length = 128 */
  1166. if ((hor_active > 1280) && (ver_active > 1024))
  1167. iga2_display_queue_expire_num = 16;
  1168. else
  1169. iga2_display_queue_expire_num =
  1170. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1171. }
  1172. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1173. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1174. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1175. iga2_fifo_high_threshold =
  1176. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1177. /* If resolution > 1280x1024, expire length = 64,
  1178. else expire length = 128 */
  1179. if ((hor_active > 1280) && (ver_active > 1024))
  1180. iga2_display_queue_expire_num = 16;
  1181. else
  1182. iga2_display_queue_expire_num =
  1183. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1184. }
  1185. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1186. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1187. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1188. iga2_fifo_high_threshold =
  1189. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1190. /* If resolution > 1280x1024, expire length = 64,
  1191. else expire length = 128 */
  1192. if ((hor_active > 1280) && (ver_active > 1024))
  1193. iga2_display_queue_expire_num = 16;
  1194. else
  1195. iga2_display_queue_expire_num =
  1196. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1197. }
  1198. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1199. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1200. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1201. iga2_fifo_high_threshold =
  1202. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1203. iga2_display_queue_expire_num =
  1204. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1205. }
  1206. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1207. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1208. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1209. iga2_fifo_high_threshold =
  1210. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1211. iga2_display_queue_expire_num =
  1212. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1213. }
  1214. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1215. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1216. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1217. iga2_fifo_high_threshold =
  1218. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1219. iga2_display_queue_expire_num =
  1220. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1221. }
  1222. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1223. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1224. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1225. iga2_fifo_high_threshold =
  1226. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1227. iga2_display_queue_expire_num =
  1228. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1229. }
  1230. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1231. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1232. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1233. iga2_fifo_high_threshold =
  1234. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1235. iga2_display_queue_expire_num =
  1236. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1237. }
  1238. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1239. /* Set Display FIFO Depath Select */
  1240. reg_value =
  1241. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1242. - 1;
  1243. /* Patch LCD in IGA2 case */
  1244. viafb_load_reg_num =
  1245. display_fifo_depth_reg.
  1246. iga2_fifo_depth_select_reg.reg_num;
  1247. reg =
  1248. display_fifo_depth_reg.
  1249. iga2_fifo_depth_select_reg.reg;
  1250. viafb_load_reg(reg_value,
  1251. viafb_load_reg_num, reg, VIACR);
  1252. } else {
  1253. /* Set Display FIFO Depath Select */
  1254. reg_value =
  1255. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1256. viafb_load_reg_num =
  1257. display_fifo_depth_reg.
  1258. iga2_fifo_depth_select_reg.reg_num;
  1259. reg =
  1260. display_fifo_depth_reg.
  1261. iga2_fifo_depth_select_reg.reg;
  1262. viafb_load_reg(reg_value,
  1263. viafb_load_reg_num, reg, VIACR);
  1264. }
  1265. /* Set Display FIFO Threshold Select */
  1266. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1267. viafb_load_reg_num =
  1268. fifo_threshold_select_reg.
  1269. iga2_fifo_threshold_select_reg.reg_num;
  1270. reg =
  1271. fifo_threshold_select_reg.
  1272. iga2_fifo_threshold_select_reg.reg;
  1273. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1274. /* Set FIFO High Threshold Select */
  1275. reg_value =
  1276. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1277. viafb_load_reg_num =
  1278. fifo_high_threshold_select_reg.
  1279. iga2_fifo_high_threshold_select_reg.reg_num;
  1280. reg =
  1281. fifo_high_threshold_select_reg.
  1282. iga2_fifo_high_threshold_select_reg.reg;
  1283. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1284. /* Set Display Queue Expire Num */
  1285. reg_value =
  1286. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1287. (iga2_display_queue_expire_num);
  1288. viafb_load_reg_num =
  1289. display_queue_expire_num_reg.
  1290. iga2_display_queue_expire_num_reg.reg_num;
  1291. reg =
  1292. display_queue_expire_num_reg.
  1293. iga2_display_queue_expire_num_reg.reg;
  1294. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1295. }
  1296. }
  1297. u32 viafb_get_clk_value(int clk)
  1298. {
  1299. int i;
  1300. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1301. if (clk == pll_value[i].clk) {
  1302. switch (viaparinfo->chip_info->gfx_chip_name) {
  1303. case UNICHROME_CLE266:
  1304. case UNICHROME_K400:
  1305. return pll_value[i].cle266_pll;
  1306. case UNICHROME_K800:
  1307. case UNICHROME_PM800:
  1308. case UNICHROME_CN700:
  1309. return pll_value[i].k800_pll;
  1310. case UNICHROME_CX700:
  1311. case UNICHROME_K8M890:
  1312. case UNICHROME_P4M890:
  1313. case UNICHROME_P4M900:
  1314. case UNICHROME_VX800:
  1315. return pll_value[i].cx700_pll;
  1316. }
  1317. }
  1318. }
  1319. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1320. return 0;
  1321. }
  1322. /* Set VCLK*/
  1323. void viafb_set_vclock(u32 CLK, int set_iga)
  1324. {
  1325. unsigned char RegTemp;
  1326. /* H.W. Reset : ON */
  1327. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1328. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1329. /* Change D,N FOR VCLK */
  1330. switch (viaparinfo->chip_info->gfx_chip_name) {
  1331. case UNICHROME_CLE266:
  1332. case UNICHROME_K400:
  1333. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1334. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1335. break;
  1336. case UNICHROME_K800:
  1337. case UNICHROME_PM800:
  1338. case UNICHROME_CN700:
  1339. case UNICHROME_CX700:
  1340. case UNICHROME_K8M890:
  1341. case UNICHROME_P4M890:
  1342. case UNICHROME_P4M900:
  1343. case UNICHROME_VX800:
  1344. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1345. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1346. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1347. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1348. (CLK & 0xFFFF) / 0x100);
  1349. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1350. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1351. break;
  1352. }
  1353. }
  1354. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1355. /* Change D,N FOR LCK */
  1356. switch (viaparinfo->chip_info->gfx_chip_name) {
  1357. case UNICHROME_CLE266:
  1358. case UNICHROME_K400:
  1359. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1360. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1361. break;
  1362. case UNICHROME_K800:
  1363. case UNICHROME_PM800:
  1364. case UNICHROME_CN700:
  1365. case UNICHROME_CX700:
  1366. case UNICHROME_K8M890:
  1367. case UNICHROME_P4M890:
  1368. case UNICHROME_P4M900:
  1369. case UNICHROME_VX800:
  1370. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1371. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1372. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1373. break;
  1374. }
  1375. }
  1376. /* H.W. Reset : OFF */
  1377. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1378. /* Reset PLL */
  1379. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1380. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1381. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1382. }
  1383. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1384. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1385. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1386. }
  1387. /* Fire! */
  1388. RegTemp = inb(VIARMisc);
  1389. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1390. }
  1391. void viafb_load_crtc_timing(struct display_timing device_timing,
  1392. int set_iga)
  1393. {
  1394. int i;
  1395. int viafb_load_reg_num = 0;
  1396. int reg_value = 0;
  1397. struct io_register *reg = NULL;
  1398. viafb_unlock_crt();
  1399. for (i = 0; i < 12; i++) {
  1400. if (set_iga == IGA1) {
  1401. switch (i) {
  1402. case H_TOTAL_INDEX:
  1403. reg_value =
  1404. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1405. hor_total);
  1406. viafb_load_reg_num =
  1407. iga1_crtc_reg.hor_total.reg_num;
  1408. reg = iga1_crtc_reg.hor_total.reg;
  1409. break;
  1410. case H_ADDR_INDEX:
  1411. reg_value =
  1412. IGA1_HOR_ADDR_FORMULA(device_timing.
  1413. hor_addr);
  1414. viafb_load_reg_num =
  1415. iga1_crtc_reg.hor_addr.reg_num;
  1416. reg = iga1_crtc_reg.hor_addr.reg;
  1417. break;
  1418. case H_BLANK_START_INDEX:
  1419. reg_value =
  1420. IGA1_HOR_BLANK_START_FORMULA
  1421. (device_timing.hor_blank_start);
  1422. viafb_load_reg_num =
  1423. iga1_crtc_reg.hor_blank_start.reg_num;
  1424. reg = iga1_crtc_reg.hor_blank_start.reg;
  1425. break;
  1426. case H_BLANK_END_INDEX:
  1427. reg_value =
  1428. IGA1_HOR_BLANK_END_FORMULA
  1429. (device_timing.hor_blank_start,
  1430. device_timing.hor_blank_end);
  1431. viafb_load_reg_num =
  1432. iga1_crtc_reg.hor_blank_end.reg_num;
  1433. reg = iga1_crtc_reg.hor_blank_end.reg;
  1434. break;
  1435. case H_SYNC_START_INDEX:
  1436. reg_value =
  1437. IGA1_HOR_SYNC_START_FORMULA
  1438. (device_timing.hor_sync_start);
  1439. viafb_load_reg_num =
  1440. iga1_crtc_reg.hor_sync_start.reg_num;
  1441. reg = iga1_crtc_reg.hor_sync_start.reg;
  1442. break;
  1443. case H_SYNC_END_INDEX:
  1444. reg_value =
  1445. IGA1_HOR_SYNC_END_FORMULA
  1446. (device_timing.hor_sync_start,
  1447. device_timing.hor_sync_end);
  1448. viafb_load_reg_num =
  1449. iga1_crtc_reg.hor_sync_end.reg_num;
  1450. reg = iga1_crtc_reg.hor_sync_end.reg;
  1451. break;
  1452. case V_TOTAL_INDEX:
  1453. reg_value =
  1454. IGA1_VER_TOTAL_FORMULA(device_timing.
  1455. ver_total);
  1456. viafb_load_reg_num =
  1457. iga1_crtc_reg.ver_total.reg_num;
  1458. reg = iga1_crtc_reg.ver_total.reg;
  1459. break;
  1460. case V_ADDR_INDEX:
  1461. reg_value =
  1462. IGA1_VER_ADDR_FORMULA(device_timing.
  1463. ver_addr);
  1464. viafb_load_reg_num =
  1465. iga1_crtc_reg.ver_addr.reg_num;
  1466. reg = iga1_crtc_reg.ver_addr.reg;
  1467. break;
  1468. case V_BLANK_START_INDEX:
  1469. reg_value =
  1470. IGA1_VER_BLANK_START_FORMULA
  1471. (device_timing.ver_blank_start);
  1472. viafb_load_reg_num =
  1473. iga1_crtc_reg.ver_blank_start.reg_num;
  1474. reg = iga1_crtc_reg.ver_blank_start.reg;
  1475. break;
  1476. case V_BLANK_END_INDEX:
  1477. reg_value =
  1478. IGA1_VER_BLANK_END_FORMULA
  1479. (device_timing.ver_blank_start,
  1480. device_timing.ver_blank_end);
  1481. viafb_load_reg_num =
  1482. iga1_crtc_reg.ver_blank_end.reg_num;
  1483. reg = iga1_crtc_reg.ver_blank_end.reg;
  1484. break;
  1485. case V_SYNC_START_INDEX:
  1486. reg_value =
  1487. IGA1_VER_SYNC_START_FORMULA
  1488. (device_timing.ver_sync_start);
  1489. viafb_load_reg_num =
  1490. iga1_crtc_reg.ver_sync_start.reg_num;
  1491. reg = iga1_crtc_reg.ver_sync_start.reg;
  1492. break;
  1493. case V_SYNC_END_INDEX:
  1494. reg_value =
  1495. IGA1_VER_SYNC_END_FORMULA
  1496. (device_timing.ver_sync_start,
  1497. device_timing.ver_sync_end);
  1498. viafb_load_reg_num =
  1499. iga1_crtc_reg.ver_sync_end.reg_num;
  1500. reg = iga1_crtc_reg.ver_sync_end.reg;
  1501. break;
  1502. }
  1503. }
  1504. if (set_iga == IGA2) {
  1505. switch (i) {
  1506. case H_TOTAL_INDEX:
  1507. reg_value =
  1508. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1509. hor_total);
  1510. viafb_load_reg_num =
  1511. iga2_crtc_reg.hor_total.reg_num;
  1512. reg = iga2_crtc_reg.hor_total.reg;
  1513. break;
  1514. case H_ADDR_INDEX:
  1515. reg_value =
  1516. IGA2_HOR_ADDR_FORMULA(device_timing.
  1517. hor_addr);
  1518. viafb_load_reg_num =
  1519. iga2_crtc_reg.hor_addr.reg_num;
  1520. reg = iga2_crtc_reg.hor_addr.reg;
  1521. break;
  1522. case H_BLANK_START_INDEX:
  1523. reg_value =
  1524. IGA2_HOR_BLANK_START_FORMULA
  1525. (device_timing.hor_blank_start);
  1526. viafb_load_reg_num =
  1527. iga2_crtc_reg.hor_blank_start.reg_num;
  1528. reg = iga2_crtc_reg.hor_blank_start.reg;
  1529. break;
  1530. case H_BLANK_END_INDEX:
  1531. reg_value =
  1532. IGA2_HOR_BLANK_END_FORMULA
  1533. (device_timing.hor_blank_start,
  1534. device_timing.hor_blank_end);
  1535. viafb_load_reg_num =
  1536. iga2_crtc_reg.hor_blank_end.reg_num;
  1537. reg = iga2_crtc_reg.hor_blank_end.reg;
  1538. break;
  1539. case H_SYNC_START_INDEX:
  1540. reg_value =
  1541. IGA2_HOR_SYNC_START_FORMULA
  1542. (device_timing.hor_sync_start);
  1543. if (UNICHROME_CN700 <=
  1544. viaparinfo->chip_info->gfx_chip_name)
  1545. viafb_load_reg_num =
  1546. iga2_crtc_reg.hor_sync_start.
  1547. reg_num;
  1548. else
  1549. viafb_load_reg_num = 3;
  1550. reg = iga2_crtc_reg.hor_sync_start.reg;
  1551. break;
  1552. case H_SYNC_END_INDEX:
  1553. reg_value =
  1554. IGA2_HOR_SYNC_END_FORMULA
  1555. (device_timing.hor_sync_start,
  1556. device_timing.hor_sync_end);
  1557. viafb_load_reg_num =
  1558. iga2_crtc_reg.hor_sync_end.reg_num;
  1559. reg = iga2_crtc_reg.hor_sync_end.reg;
  1560. break;
  1561. case V_TOTAL_INDEX:
  1562. reg_value =
  1563. IGA2_VER_TOTAL_FORMULA(device_timing.
  1564. ver_total);
  1565. viafb_load_reg_num =
  1566. iga2_crtc_reg.ver_total.reg_num;
  1567. reg = iga2_crtc_reg.ver_total.reg;
  1568. break;
  1569. case V_ADDR_INDEX:
  1570. reg_value =
  1571. IGA2_VER_ADDR_FORMULA(device_timing.
  1572. ver_addr);
  1573. viafb_load_reg_num =
  1574. iga2_crtc_reg.ver_addr.reg_num;
  1575. reg = iga2_crtc_reg.ver_addr.reg;
  1576. break;
  1577. case V_BLANK_START_INDEX:
  1578. reg_value =
  1579. IGA2_VER_BLANK_START_FORMULA
  1580. (device_timing.ver_blank_start);
  1581. viafb_load_reg_num =
  1582. iga2_crtc_reg.ver_blank_start.reg_num;
  1583. reg = iga2_crtc_reg.ver_blank_start.reg;
  1584. break;
  1585. case V_BLANK_END_INDEX:
  1586. reg_value =
  1587. IGA2_VER_BLANK_END_FORMULA
  1588. (device_timing.ver_blank_start,
  1589. device_timing.ver_blank_end);
  1590. viafb_load_reg_num =
  1591. iga2_crtc_reg.ver_blank_end.reg_num;
  1592. reg = iga2_crtc_reg.ver_blank_end.reg;
  1593. break;
  1594. case V_SYNC_START_INDEX:
  1595. reg_value =
  1596. IGA2_VER_SYNC_START_FORMULA
  1597. (device_timing.ver_sync_start);
  1598. viafb_load_reg_num =
  1599. iga2_crtc_reg.ver_sync_start.reg_num;
  1600. reg = iga2_crtc_reg.ver_sync_start.reg;
  1601. break;
  1602. case V_SYNC_END_INDEX:
  1603. reg_value =
  1604. IGA2_VER_SYNC_END_FORMULA
  1605. (device_timing.ver_sync_start,
  1606. device_timing.ver_sync_end);
  1607. viafb_load_reg_num =
  1608. iga2_crtc_reg.ver_sync_end.reg_num;
  1609. reg = iga2_crtc_reg.ver_sync_end.reg;
  1610. break;
  1611. }
  1612. }
  1613. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1614. }
  1615. viafb_lock_crt();
  1616. }
  1617. void viafb_set_color_depth(int bpp_byte, int set_iga)
  1618. {
  1619. if (set_iga == IGA1) {
  1620. switch (bpp_byte) {
  1621. case MODE_8BPP:
  1622. viafb_write_reg_mask(SR15, VIASR, 0x22, 0x7E);
  1623. break;
  1624. case MODE_16BPP:
  1625. viafb_write_reg_mask(SR15, VIASR, 0xB6, 0xFE);
  1626. break;
  1627. case MODE_32BPP:
  1628. viafb_write_reg_mask(SR15, VIASR, 0xAE, 0xFE);
  1629. break;
  1630. }
  1631. } else {
  1632. switch (bpp_byte) {
  1633. case MODE_8BPP:
  1634. viafb_write_reg_mask(CR67, VIACR, 0x00, BIT6 + BIT7);
  1635. break;
  1636. case MODE_16BPP:
  1637. viafb_write_reg_mask(CR67, VIACR, 0x40, BIT6 + BIT7);
  1638. break;
  1639. case MODE_32BPP:
  1640. viafb_write_reg_mask(CR67, VIACR, 0xC0, BIT6 + BIT7);
  1641. break;
  1642. }
  1643. }
  1644. }
  1645. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1646. int mode_index, int bpp_byte, int set_iga)
  1647. {
  1648. struct VideoModeTable *video_mode;
  1649. struct display_timing crt_reg;
  1650. int i;
  1651. int index = 0;
  1652. int h_addr, v_addr;
  1653. u32 pll_D_N;
  1654. video_mode = &CLE266Modes[search_mode_setting(mode_index)];
  1655. for (i = 0; i < video_mode->mode_array; i++) {
  1656. index = i;
  1657. if (crt_table[i].refresh_rate == viaparinfo->
  1658. crt_setting_info->refresh_rate)
  1659. break;
  1660. }
  1661. crt_reg = crt_table[index].crtc;
  1662. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1663. /* So we would delete border. */
  1664. if ((viafb_LCD_ON | viafb_DVI_ON) && (mode_index == VIA_RES_640X480)
  1665. && (viaparinfo->crt_setting_info->refresh_rate == 60)) {
  1666. /* The border is 8 pixels. */
  1667. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1668. /* Blanking time should add left and right borders. */
  1669. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1670. }
  1671. h_addr = crt_reg.hor_addr;
  1672. v_addr = crt_reg.ver_addr;
  1673. /* update polarity for CRT timing */
  1674. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1675. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1676. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1677. (BIT6 + BIT7), VIAWMisc);
  1678. else
  1679. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1680. VIAWMisc);
  1681. } else {
  1682. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1683. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1684. VIAWMisc);
  1685. else
  1686. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1687. }
  1688. if (set_iga == IGA1) {
  1689. viafb_unlock_crt();
  1690. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1691. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1692. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1693. }
  1694. switch (set_iga) {
  1695. case IGA1:
  1696. viafb_load_crtc_timing(crt_reg, IGA1);
  1697. break;
  1698. case IGA2:
  1699. viafb_load_crtc_timing(crt_reg, IGA2);
  1700. break;
  1701. }
  1702. load_fix_bit_crtc_reg();
  1703. viafb_lock_crt();
  1704. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1705. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1706. /* load FIFO */
  1707. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1708. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1709. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1710. /* load SR Register About Memory and Color part */
  1711. viafb_set_color_depth(bpp_byte, set_iga);
  1712. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1713. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1714. viafb_set_vclock(pll_D_N, set_iga);
  1715. }
  1716. void viafb_init_chip_info(void)
  1717. {
  1718. init_gfx_chip_info();
  1719. init_tmds_chip_info();
  1720. init_lvds_chip_info();
  1721. viaparinfo->crt_setting_info->iga_path = IGA1;
  1722. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1723. /*Set IGA path for each device */
  1724. viafb_set_iga_path();
  1725. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1726. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1727. GET_LCD_SIZE_BY_USER_SETTING;
  1728. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1729. viaparinfo->lvds_setting_info2->display_method =
  1730. viaparinfo->lvds_setting_info->display_method;
  1731. viaparinfo->lvds_setting_info2->lcd_mode =
  1732. viaparinfo->lvds_setting_info->lcd_mode;
  1733. }
  1734. void viafb_update_device_setting(int hres, int vres,
  1735. int bpp, int vmode_refresh, int flag)
  1736. {
  1737. if (flag == 0) {
  1738. viaparinfo->crt_setting_info->h_active = hres;
  1739. viaparinfo->crt_setting_info->v_active = vres;
  1740. viaparinfo->crt_setting_info->bpp = bpp;
  1741. viaparinfo->crt_setting_info->refresh_rate =
  1742. vmode_refresh;
  1743. viaparinfo->tmds_setting_info->h_active = hres;
  1744. viaparinfo->tmds_setting_info->v_active = vres;
  1745. viaparinfo->tmds_setting_info->bpp = bpp;
  1746. viaparinfo->tmds_setting_info->refresh_rate =
  1747. vmode_refresh;
  1748. viaparinfo->lvds_setting_info->h_active = hres;
  1749. viaparinfo->lvds_setting_info->v_active = vres;
  1750. viaparinfo->lvds_setting_info->bpp = bpp;
  1751. viaparinfo->lvds_setting_info->refresh_rate =
  1752. vmode_refresh;
  1753. viaparinfo->lvds_setting_info2->h_active = hres;
  1754. viaparinfo->lvds_setting_info2->v_active = vres;
  1755. viaparinfo->lvds_setting_info2->bpp = bpp;
  1756. viaparinfo->lvds_setting_info2->refresh_rate =
  1757. vmode_refresh;
  1758. } else {
  1759. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1760. viaparinfo->tmds_setting_info->h_active = hres;
  1761. viaparinfo->tmds_setting_info->v_active = vres;
  1762. viaparinfo->tmds_setting_info->bpp = bpp;
  1763. viaparinfo->tmds_setting_info->refresh_rate =
  1764. vmode_refresh;
  1765. }
  1766. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1767. viaparinfo->lvds_setting_info->h_active = hres;
  1768. viaparinfo->lvds_setting_info->v_active = vres;
  1769. viaparinfo->lvds_setting_info->bpp = bpp;
  1770. viaparinfo->lvds_setting_info->refresh_rate =
  1771. vmode_refresh;
  1772. }
  1773. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1774. viaparinfo->lvds_setting_info2->h_active = hres;
  1775. viaparinfo->lvds_setting_info2->v_active = vres;
  1776. viaparinfo->lvds_setting_info2->bpp = bpp;
  1777. viaparinfo->lvds_setting_info2->refresh_rate =
  1778. vmode_refresh;
  1779. }
  1780. }
  1781. }
  1782. static void init_gfx_chip_info(void)
  1783. {
  1784. struct pci_dev *pdev = NULL;
  1785. u32 i;
  1786. u8 tmp;
  1787. /* Indentify GFX Chip Name */
  1788. for (i = 0; pciidlist[i].vendor != 0; i++) {
  1789. pdev = pci_get_device(pciidlist[i].vendor,
  1790. pciidlist[i].device, 0);
  1791. if (pdev)
  1792. break;
  1793. }
  1794. if (!pciidlist[i].vendor)
  1795. return ;
  1796. viaparinfo->chip_info->gfx_chip_name = pciidlist[i].chip_index;
  1797. /* Check revision of CLE266 Chip */
  1798. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1799. /* CR4F only define in CLE266.CX chip */
  1800. tmp = viafb_read_reg(VIACR, CR4F);
  1801. viafb_write_reg(CR4F, VIACR, 0x55);
  1802. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1803. viaparinfo->chip_info->gfx_chip_revision =
  1804. CLE266_REVISION_AX;
  1805. else
  1806. viaparinfo->chip_info->gfx_chip_revision =
  1807. CLE266_REVISION_CX;
  1808. /* restore orignal CR4F value */
  1809. viafb_write_reg(CR4F, VIACR, tmp);
  1810. }
  1811. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1812. tmp = viafb_read_reg(VIASR, SR43);
  1813. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1814. if (tmp & 0x02) {
  1815. viaparinfo->chip_info->gfx_chip_revision =
  1816. CX700_REVISION_700M2;
  1817. } else if (tmp & 0x40) {
  1818. viaparinfo->chip_info->gfx_chip_revision =
  1819. CX700_REVISION_700M;
  1820. } else {
  1821. viaparinfo->chip_info->gfx_chip_revision =
  1822. CX700_REVISION_700;
  1823. }
  1824. }
  1825. pci_dev_put(pdev);
  1826. }
  1827. static void init_tmds_chip_info(void)
  1828. {
  1829. viafb_tmds_trasmitter_identify();
  1830. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1831. output_interface) {
  1832. switch (viaparinfo->chip_info->gfx_chip_name) {
  1833. case UNICHROME_CX700:
  1834. {
  1835. /* we should check support by hardware layout.*/
  1836. if ((viafb_display_hardware_layout ==
  1837. HW_LAYOUT_DVI_ONLY)
  1838. || (viafb_display_hardware_layout ==
  1839. HW_LAYOUT_LCD_DVI)) {
  1840. viaparinfo->chip_info->tmds_chip_info.
  1841. output_interface = INTERFACE_TMDS;
  1842. } else {
  1843. viaparinfo->chip_info->tmds_chip_info.
  1844. output_interface =
  1845. INTERFACE_NONE;
  1846. }
  1847. break;
  1848. }
  1849. case UNICHROME_K8M890:
  1850. case UNICHROME_P4M900:
  1851. case UNICHROME_P4M890:
  1852. /* TMDS on PCIE, we set DFPLOW as default. */
  1853. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1854. INTERFACE_DFP_LOW;
  1855. break;
  1856. default:
  1857. {
  1858. /* set DVP1 default for DVI */
  1859. viaparinfo->chip_info->tmds_chip_info
  1860. .output_interface = INTERFACE_DVP1;
  1861. }
  1862. }
  1863. }
  1864. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1865. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1866. viaparinfo->tmds_setting_info->get_dvi_size_method =
  1867. GET_DVI_SIZE_BY_VGA_BIOS;
  1868. viafb_init_dvi_size();
  1869. }
  1870. static void init_lvds_chip_info(void)
  1871. {
  1872. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1873. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1874. GET_LCD_SIZE_BY_VGA_BIOS;
  1875. else
  1876. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1877. GET_LCD_SIZE_BY_USER_SETTING;
  1878. viafb_lvds_trasmitter_identify();
  1879. viafb_init_lcd_size();
  1880. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1881. viaparinfo->lvds_setting_info);
  1882. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1883. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1884. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1885. }
  1886. /*If CX700,two singel LCD, we need to reassign
  1887. LCD interface to different LVDS port */
  1888. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1889. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1890. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1891. lvds_chip_name) && (INTEGRATED_LVDS ==
  1892. viaparinfo->chip_info->
  1893. lvds_chip_info2.lvds_chip_name)) {
  1894. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1895. INTERFACE_LVDS0;
  1896. viaparinfo->chip_info->lvds_chip_info2.
  1897. output_interface =
  1898. INTERFACE_LVDS1;
  1899. }
  1900. }
  1901. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1902. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1903. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1904. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1905. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1906. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1907. }
  1908. void viafb_init_dac(int set_iga)
  1909. {
  1910. int i;
  1911. u8 tmp;
  1912. if (set_iga == IGA1) {
  1913. /* access Primary Display's LUT */
  1914. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1915. /* turn off LCK */
  1916. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1917. for (i = 0; i < 256; i++) {
  1918. write_dac_reg(i, palLUT_table[i].red,
  1919. palLUT_table[i].green,
  1920. palLUT_table[i].blue);
  1921. }
  1922. /* turn on LCK */
  1923. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1924. } else {
  1925. tmp = viafb_read_reg(VIACR, CR6A);
  1926. /* access Secondary Display's LUT */
  1927. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1928. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1929. for (i = 0; i < 256; i++) {
  1930. write_dac_reg(i, palLUT_table[i].red,
  1931. palLUT_table[i].green,
  1932. palLUT_table[i].blue);
  1933. }
  1934. /* set IGA1 DAC for default */
  1935. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1936. viafb_write_reg(CR6A, VIACR, tmp);
  1937. }
  1938. }
  1939. static void device_screen_off(void)
  1940. {
  1941. /* turn off CRT screen (IGA1) */
  1942. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1943. }
  1944. static void device_screen_on(void)
  1945. {
  1946. /* turn on CRT screen (IGA1) */
  1947. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1948. }
  1949. static void set_display_channel(void)
  1950. {
  1951. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1952. is keeped on lvds_setting_info2 */
  1953. if (viafb_LCD2_ON &&
  1954. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1955. /* For dual channel LCD: */
  1956. /* Set to Dual LVDS channel. */
  1957. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1958. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1959. /* For LCD+DFP: */
  1960. /* Set to LVDS1 + TMDS channel. */
  1961. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1962. } else if (viafb_DVI_ON) {
  1963. /* Set to single TMDS channel. */
  1964. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1965. } else if (viafb_LCD_ON) {
  1966. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1967. /* For dual channel LCD: */
  1968. /* Set to Dual LVDS channel. */
  1969. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1970. } else {
  1971. /* Set to LVDS0 + LVDS1 channel. */
  1972. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1973. }
  1974. }
  1975. }
  1976. int viafb_setmode(int vmode_index, int hor_res, int ver_res, int video_bpp,
  1977. int vmode_index1, int hor_res1, int ver_res1, int video_bpp1)
  1978. {
  1979. int i, j;
  1980. int port;
  1981. u8 value, index, mask;
  1982. struct VideoModeTable *vmode_tbl;
  1983. struct crt_mode_table *crt_timing;
  1984. struct VideoModeTable *vmode_tbl1 = NULL;
  1985. struct crt_mode_table *crt_timing1 = NULL;
  1986. DEBUG_MSG(KERN_INFO "Set Mode!!\n");
  1987. DEBUG_MSG(KERN_INFO
  1988. "vmode_index=%d hor_res=%d ver_res=%d video_bpp=%d\n",
  1989. vmode_index, hor_res, ver_res, video_bpp);
  1990. device_screen_off();
  1991. vmode_tbl = &CLE266Modes[search_mode_setting(vmode_index)];
  1992. crt_timing = vmode_tbl->crtc;
  1993. if (viafb_SAMM_ON == 1) {
  1994. vmode_tbl1 = &CLE266Modes[search_mode_setting(vmode_index1)];
  1995. crt_timing1 = vmode_tbl1->crtc;
  1996. }
  1997. inb(VIAStatus);
  1998. outb(0x00, VIAAR);
  1999. /* Write Common Setting for Video Mode */
  2000. switch (viaparinfo->chip_info->gfx_chip_name) {
  2001. case UNICHROME_CLE266:
  2002. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2003. break;
  2004. case UNICHROME_K400:
  2005. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2006. break;
  2007. case UNICHROME_K800:
  2008. case UNICHROME_PM800:
  2009. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2010. break;
  2011. case UNICHROME_CN700:
  2012. case UNICHROME_K8M890:
  2013. case UNICHROME_P4M890:
  2014. case UNICHROME_P4M900:
  2015. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2016. break;
  2017. case UNICHROME_CX700:
  2018. case UNICHROME_VX800:
  2019. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2020. break;
  2021. }
  2022. device_off();
  2023. /* Fill VPIT Parameters */
  2024. /* Write Misc Register */
  2025. outb(VPIT.Misc, VIAWMisc);
  2026. /* Write Sequencer */
  2027. for (i = 1; i <= StdSR; i++) {
  2028. outb(i, VIASR);
  2029. outb(VPIT.SR[i - 1], VIASR + 1);
  2030. }
  2031. viafb_set_primary_address(0);
  2032. viafb_set_secondary_address(viafb_SAMM_ON ? viafb_second_offset : 0);
  2033. viafb_set_iga_path();
  2034. /* Write CRTC */
  2035. viafb_fill_crtc_timing(crt_timing, vmode_index, video_bpp / 8, IGA1);
  2036. /* Write Graphic Controller */
  2037. for (i = 0; i < StdGR; i++) {
  2038. outb(i, VIAGR);
  2039. outb(VPIT.GR[i], VIAGR + 1);
  2040. }
  2041. /* Write Attribute Controller */
  2042. for (i = 0; i < StdAR; i++) {
  2043. inb(VIAStatus);
  2044. outb(i, VIAAR);
  2045. outb(VPIT.AR[i], VIAAR);
  2046. }
  2047. inb(VIAStatus);
  2048. outb(0x20, VIAAR);
  2049. /* Update Patch Register */
  2050. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2051. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)) {
  2052. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2053. if (res_patch_table[i].mode_index == vmode_index) {
  2054. for (j = 0;
  2055. j < res_patch_table[i].table_length; j++) {
  2056. index =
  2057. res_patch_table[i].
  2058. io_reg_table[j].index;
  2059. port =
  2060. res_patch_table[i].
  2061. io_reg_table[j].port;
  2062. value =
  2063. res_patch_table[i].
  2064. io_reg_table[j].value;
  2065. mask =
  2066. res_patch_table[i].
  2067. io_reg_table[j].mask;
  2068. viafb_write_reg_mask(index, port, value,
  2069. mask);
  2070. }
  2071. }
  2072. }
  2073. }
  2074. if (viafb_SAMM_ON == 1) {
  2075. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2076. || (viaparinfo->chip_info->gfx_chip_name ==
  2077. UNICHROME_K400)) {
  2078. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2079. if (res_patch_table[i].mode_index ==
  2080. vmode_index1) {
  2081. for (j = 0;
  2082. j <
  2083. res_patch_table[i].
  2084. table_length; j++) {
  2085. index =
  2086. res_patch_table[i].
  2087. io_reg_table[j].index;
  2088. port =
  2089. res_patch_table[i].
  2090. io_reg_table[j].port;
  2091. value =
  2092. res_patch_table[i].
  2093. io_reg_table[j].value;
  2094. mask =
  2095. res_patch_table[i].
  2096. io_reg_table[j].mask;
  2097. viafb_write_reg_mask(index,
  2098. port, value, mask);
  2099. }
  2100. }
  2101. }
  2102. }
  2103. }
  2104. viafb_set_primary_pitch(viafbinfo->fix.line_length);
  2105. viafb_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2106. : viafbinfo->fix.line_length);
  2107. /* Update Refresh Rate Setting */
  2108. /* Clear On Screen */
  2109. /* CRT set mode */
  2110. if (viafb_CRT_ON) {
  2111. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2112. IGA2)) {
  2113. viafb_fill_crtc_timing(crt_timing1, vmode_index1,
  2114. video_bpp1 / 8,
  2115. viaparinfo->crt_setting_info->iga_path);
  2116. } else {
  2117. viafb_fill_crtc_timing(crt_timing, vmode_index,
  2118. video_bpp / 8,
  2119. viaparinfo->crt_setting_info->iga_path);
  2120. }
  2121. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2122. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2123. to 8 alignment (1368),there is several pixels (2 pixels)
  2124. on right side of screen. */
  2125. if (hor_res % 8) {
  2126. viafb_unlock_crt();
  2127. viafb_write_reg(CR02, VIACR,
  2128. viafb_read_reg(VIACR, CR02) - 1);
  2129. viafb_lock_crt();
  2130. }
  2131. }
  2132. if (viafb_DVI_ON) {
  2133. if (viafb_SAMM_ON &&
  2134. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2135. viafb_dvi_set_mode(viafb_get_mode_index
  2136. (viaparinfo->tmds_setting_info->h_active,
  2137. viaparinfo->tmds_setting_info->
  2138. v_active),
  2139. video_bpp1, viaparinfo->
  2140. tmds_setting_info->iga_path);
  2141. } else {
  2142. viafb_dvi_set_mode(viafb_get_mode_index
  2143. (viaparinfo->tmds_setting_info->h_active,
  2144. viaparinfo->
  2145. tmds_setting_info->v_active),
  2146. video_bpp, viaparinfo->
  2147. tmds_setting_info->iga_path);
  2148. }
  2149. }
  2150. if (viafb_LCD_ON) {
  2151. if (viafb_SAMM_ON &&
  2152. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2153. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2154. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2155. lvds_setting_info,
  2156. &viaparinfo->chip_info->lvds_chip_info);
  2157. } else {
  2158. /* IGA1 doesn't have LCD scaling, so set it center. */
  2159. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2160. viaparinfo->lvds_setting_info->display_method =
  2161. LCD_CENTERING;
  2162. }
  2163. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2164. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2165. lvds_setting_info,
  2166. &viaparinfo->chip_info->lvds_chip_info);
  2167. }
  2168. }
  2169. if (viafb_LCD2_ON) {
  2170. if (viafb_SAMM_ON &&
  2171. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2172. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2173. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2174. lvds_setting_info2,
  2175. &viaparinfo->chip_info->lvds_chip_info2);
  2176. } else {
  2177. /* IGA1 doesn't have LCD scaling, so set it center. */
  2178. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2179. viaparinfo->lvds_setting_info2->display_method =
  2180. LCD_CENTERING;
  2181. }
  2182. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2183. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2184. lvds_setting_info2,
  2185. &viaparinfo->chip_info->lvds_chip_info2);
  2186. }
  2187. }
  2188. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2189. && (viafb_LCD_ON || viafb_DVI_ON))
  2190. set_display_channel();
  2191. /* If set mode normally, save resolution information for hot-plug . */
  2192. if (!viafb_hotplug) {
  2193. viafb_hotplug_Xres = hor_res;
  2194. viafb_hotplug_Yres = ver_res;
  2195. viafb_hotplug_bpp = video_bpp;
  2196. viafb_hotplug_refresh = viafb_refresh;
  2197. if (viafb_DVI_ON)
  2198. viafb_DeviceStatus = DVI_Device;
  2199. else
  2200. viafb_DeviceStatus = CRT_Device;
  2201. }
  2202. device_on();
  2203. if (viafb_SAMM_ON == 1)
  2204. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2205. device_screen_on();
  2206. return 1;
  2207. }
  2208. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2209. {
  2210. int i;
  2211. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2212. if ((hres == res_map_refresh_tbl[i].hres)
  2213. && (vres == res_map_refresh_tbl[i].vres)
  2214. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2215. return res_map_refresh_tbl[i].pixclock;
  2216. }
  2217. return RES_640X480_60HZ_PIXCLOCK;
  2218. }
  2219. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2220. {
  2221. #define REFRESH_TOLERANCE 3
  2222. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2223. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2224. if ((hres == res_map_refresh_tbl[i].hres)
  2225. && (vres == res_map_refresh_tbl[i].vres)
  2226. && (diff > (abs(long_refresh -
  2227. res_map_refresh_tbl[i].vmode_refresh)))) {
  2228. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2229. vmode_refresh);
  2230. nearest = i;
  2231. }
  2232. }
  2233. #undef REFRESH_TOLERANCE
  2234. if (nearest > 0)
  2235. return res_map_refresh_tbl[nearest].vmode_refresh;
  2236. return 60;
  2237. }
  2238. static void device_off(void)
  2239. {
  2240. viafb_crt_disable();
  2241. viafb_dvi_disable();
  2242. viafb_lcd_disable();
  2243. }
  2244. static void device_on(void)
  2245. {
  2246. if (viafb_CRT_ON == 1)
  2247. viafb_crt_enable();
  2248. if (viafb_DVI_ON == 1)
  2249. viafb_dvi_enable();
  2250. if (viafb_LCD_ON == 1)
  2251. viafb_lcd_enable();
  2252. }
  2253. void viafb_crt_disable(void)
  2254. {
  2255. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2256. }
  2257. void viafb_crt_enable(void)
  2258. {
  2259. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2260. }
  2261. void viafb_get_mmio_info(unsigned long *mmio_base, u32 *mmio_len)
  2262. {
  2263. struct pci_dev *pdev = NULL;
  2264. u32 vendor, device;
  2265. u32 i;
  2266. for (i = 0; pciidlist[i].vendor != 0; i++)
  2267. if (viaparinfo->chip_info->gfx_chip_name ==
  2268. pciidlist[i].chip_index)
  2269. break;
  2270. if (!pciidlist[i].vendor)
  2271. return ;
  2272. vendor = pciidlist[i].vendor;
  2273. device = pciidlist[i].device;
  2274. pdev = pci_get_device(vendor, device, NULL);
  2275. if (!pdev) {
  2276. *mmio_base = 0;
  2277. *mmio_len = 0;
  2278. return ;
  2279. }
  2280. *mmio_base = pci_resource_start(pdev, 1);
  2281. *mmio_len = pci_resource_len(pdev, 1);
  2282. pci_dev_put(pdev);
  2283. }
  2284. static void enable_second_display_channel(void)
  2285. {
  2286. /* to enable second display channel. */
  2287. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2288. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2289. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2290. }
  2291. static void disable_second_display_channel(void)
  2292. {
  2293. /* to disable second display channel. */
  2294. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2295. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2296. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2297. }
  2298. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len)
  2299. {
  2300. struct pci_dev *pdev = NULL;
  2301. u32 vendor, device;
  2302. u32 i;
  2303. for (i = 0; pciidlist[i].vendor != 0; i++)
  2304. if (viaparinfo->chip_info->gfx_chip_name ==
  2305. pciidlist[i].chip_index)
  2306. break;
  2307. if (!pciidlist[i].vendor)
  2308. return ;
  2309. vendor = pciidlist[i].vendor;
  2310. device = pciidlist[i].device;
  2311. pdev = pci_get_device(vendor, device, NULL);
  2312. if (!pdev) {
  2313. *fb_base = viafb_read_reg(VIASR, SR30) << 24;
  2314. *fb_len = viafb_get_memsize();
  2315. DEBUG_MSG(KERN_INFO "Get FB info from SR30!\n");
  2316. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2317. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2318. return ;
  2319. }
  2320. *fb_base = (unsigned int)pci_resource_start(pdev, 0);
  2321. *fb_len = get_fb_size_from_pci();
  2322. DEBUG_MSG(KERN_INFO "Get FB info from PCI system!\n");
  2323. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2324. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2325. pci_dev_put(pdev);
  2326. }
  2327. static int get_fb_size_from_pci(void)
  2328. {
  2329. unsigned long configid, deviceid, FBSize = 0;
  2330. int VideoMemSize;
  2331. int DeviceFound = false;
  2332. for (configid = 0x80000000; configid < 0x80010800; configid += 0x100) {
  2333. outl(configid, (unsigned long)0xCF8);
  2334. deviceid = (inl((unsigned long)0xCFC) >> 16) & 0xffff;
  2335. switch (deviceid) {
  2336. case CLE266:
  2337. case KM400:
  2338. outl(configid + 0xE0, (unsigned long)0xCF8);
  2339. FBSize = inl((unsigned long)0xCFC);
  2340. DeviceFound = true; /* Found device id */
  2341. break;
  2342. case CN400_FUNCTION3:
  2343. case CN700_FUNCTION3:
  2344. case CX700_FUNCTION3:
  2345. case KM800_FUNCTION3:
  2346. case KM890_FUNCTION3:
  2347. case P4M890_FUNCTION3:
  2348. case P4M900_FUNCTION3:
  2349. case VX800_FUNCTION3:
  2350. /*case CN750_FUNCTION3: */
  2351. outl(configid + 0xA0, (unsigned long)0xCF8);
  2352. FBSize = inl((unsigned long)0xCFC);
  2353. DeviceFound = true; /* Found device id */
  2354. break;
  2355. default:
  2356. break;
  2357. }
  2358. if (DeviceFound)
  2359. break;
  2360. }
  2361. DEBUG_MSG(KERN_INFO "Device ID = %lx\n", deviceid);
  2362. FBSize = FBSize & 0x00007000;
  2363. DEBUG_MSG(KERN_INFO "FB Size = %x\n", FBSize);
  2364. if (viaparinfo->chip_info->gfx_chip_name < UNICHROME_CX700) {
  2365. switch (FBSize) {
  2366. case 0x00004000:
  2367. VideoMemSize = (16 << 20); /*16M */
  2368. break;
  2369. case 0x00005000:
  2370. VideoMemSize = (32 << 20); /*32M */
  2371. break;
  2372. case 0x00006000:
  2373. VideoMemSize = (64 << 20); /*64M */
  2374. break;
  2375. default:
  2376. VideoMemSize = (32 << 20); /*32M */
  2377. break;
  2378. }
  2379. } else {
  2380. switch (FBSize) {
  2381. case 0x00001000:
  2382. VideoMemSize = (8 << 20); /*8M */
  2383. break;
  2384. case 0x00002000:
  2385. VideoMemSize = (16 << 20); /*16M */
  2386. break;
  2387. case 0x00003000:
  2388. VideoMemSize = (32 << 20); /*32M */
  2389. break;
  2390. case 0x00004000:
  2391. VideoMemSize = (64 << 20); /*64M */
  2392. break;
  2393. case 0x00005000:
  2394. VideoMemSize = (128 << 20); /*128M */
  2395. break;
  2396. case 0x00006000:
  2397. VideoMemSize = (256 << 20); /*256M */
  2398. break;
  2399. default:
  2400. VideoMemSize = (32 << 20); /*32M */
  2401. break;
  2402. }
  2403. }
  2404. return VideoMemSize;
  2405. }
  2406. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2407. *p_gfx_dpa_setting)
  2408. {
  2409. switch (output_interface) {
  2410. case INTERFACE_DVP0:
  2411. {
  2412. /* DVP0 Clock Polarity and Adjust: */
  2413. viafb_write_reg_mask(CR96, VIACR,
  2414. p_gfx_dpa_setting->DVP0, 0x0F);
  2415. /* DVP0 Clock and Data Pads Driving: */
  2416. viafb_write_reg_mask(SR1E, VIASR,
  2417. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2418. viafb_write_reg_mask(SR2A, VIASR,
  2419. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2420. BIT4);
  2421. viafb_write_reg_mask(SR1B, VIASR,
  2422. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2423. viafb_write_reg_mask(SR2A, VIASR,
  2424. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2425. break;
  2426. }
  2427. case INTERFACE_DVP1:
  2428. {
  2429. /* DVP1 Clock Polarity and Adjust: */
  2430. viafb_write_reg_mask(CR9B, VIACR,
  2431. p_gfx_dpa_setting->DVP1, 0x0F);
  2432. /* DVP1 Clock and Data Pads Driving: */
  2433. viafb_write_reg_mask(SR65, VIASR,
  2434. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2435. break;
  2436. }
  2437. case INTERFACE_DFP_HIGH:
  2438. {
  2439. viafb_write_reg_mask(CR97, VIACR,
  2440. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2441. break;
  2442. }
  2443. case INTERFACE_DFP_LOW:
  2444. {
  2445. viafb_write_reg_mask(CR99, VIACR,
  2446. p_gfx_dpa_setting->DFPLow, 0x0F);
  2447. break;
  2448. }
  2449. case INTERFACE_DFP:
  2450. {
  2451. viafb_write_reg_mask(CR97, VIACR,
  2452. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2453. viafb_write_reg_mask(CR99, VIACR,
  2454. p_gfx_dpa_setting->DFPLow, 0x0F);
  2455. break;
  2456. }
  2457. }
  2458. }
  2459. /*According var's xres, yres fill var's other timing information*/
  2460. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2461. int mode_index)
  2462. {
  2463. struct VideoModeTable *vmode_tbl = NULL;
  2464. struct crt_mode_table *crt_timing = NULL;
  2465. struct display_timing crt_reg;
  2466. int i = 0, index = 0;
  2467. vmode_tbl = &CLE266Modes[search_mode_setting(mode_index)];
  2468. crt_timing = vmode_tbl->crtc;
  2469. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2470. index = i;
  2471. if (crt_timing[i].refresh_rate == refresh)
  2472. break;
  2473. }
  2474. crt_reg = crt_timing[index].crtc;
  2475. switch (var->bits_per_pixel) {
  2476. case 8:
  2477. var->red.offset = 0;
  2478. var->green.offset = 0;
  2479. var->blue.offset = 0;
  2480. var->red.length = 6;
  2481. var->green.length = 6;
  2482. var->blue.length = 6;
  2483. break;
  2484. case 16:
  2485. var->red.offset = 11;
  2486. var->green.offset = 5;
  2487. var->blue.offset = 0;
  2488. var->red.length = 5;
  2489. var->green.length = 6;
  2490. var->blue.length = 5;
  2491. break;
  2492. case 32:
  2493. var->red.offset = 16;
  2494. var->green.offset = 8;
  2495. var->blue.offset = 0;
  2496. var->red.length = 8;
  2497. var->green.length = 8;
  2498. var->blue.length = 8;
  2499. break;
  2500. default:
  2501. /* never happed, put here to keep consistent */
  2502. break;
  2503. }
  2504. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2505. var->left_margin =
  2506. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2507. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2508. var->hsync_len = crt_reg.hor_sync_end;
  2509. var->upper_margin =
  2510. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2511. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2512. var->vsync_len = crt_reg.ver_sync_end;
  2513. }