mxs-saif.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/clk.h>
  24. #include <linux/delay.h>
  25. #include <linux/time.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/saif.h>
  31. #include <mach/dma.h>
  32. #include <asm/mach-types.h>
  33. #include <mach/hardware.h>
  34. #include <mach/mxs.h>
  35. #include "mxs-saif.h"
  36. static struct mxs_saif *mxs_saif[2];
  37. /*
  38. * SAIF is a little different with other normal SOC DAIs on clock using.
  39. *
  40. * For MXS, two SAIF modules are instantiated on-chip.
  41. * Each SAIF has a set of clock pins and can be operating in master
  42. * mode simultaneously if they are connected to different off-chip codecs.
  43. * Also, one of the two SAIFs can master or drive the clock pins while the
  44. * other SAIF, in slave mode, receives clocking from the master SAIF.
  45. * This also means that both SAIFs must operate at the same sample rate.
  46. *
  47. * We abstract this as each saif has a master, the master could be
  48. * himself or other saifs. In the generic saif driver, saif does not need
  49. * to know the different clkmux. Saif only needs to know who is his master
  50. * and operating his master to generate the proper clock rate for him.
  51. * The master id is provided in mach-specific layer according to different
  52. * clkmux setting.
  53. */
  54. static int mxs_saif_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  55. int clk_id, unsigned int freq, int dir)
  56. {
  57. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  58. switch (clk_id) {
  59. case MXS_SAIF_MCLK:
  60. saif->mclk = freq;
  61. break;
  62. default:
  63. return -EINVAL;
  64. }
  65. return 0;
  66. }
  67. /*
  68. * Since SAIF may work on EXTMASTER mode, IOW, it's working BITCLK&LRCLK
  69. * is provided by other SAIF, we provide a interface here to get its master
  70. * from its master_id.
  71. * Note that the master could be himself.
  72. */
  73. static inline struct mxs_saif *mxs_saif_get_master(struct mxs_saif * saif)
  74. {
  75. return mxs_saif[saif->master_id];
  76. }
  77. /*
  78. * Set SAIF clock and MCLK
  79. */
  80. static int mxs_saif_set_clk(struct mxs_saif *saif,
  81. unsigned int mclk,
  82. unsigned int rate)
  83. {
  84. u32 scr;
  85. int ret;
  86. struct mxs_saif *master_saif;
  87. dev_dbg(saif->dev, "mclk %d rate %d\n", mclk, rate);
  88. /* Set master saif to generate proper clock */
  89. master_saif = mxs_saif_get_master(saif);
  90. if (!master_saif)
  91. return -EINVAL;
  92. dev_dbg(saif->dev, "master saif%d\n", master_saif->id);
  93. /* Checking if can playback and capture simutaneously */
  94. if (master_saif->ongoing && rate != master_saif->cur_rate) {
  95. dev_err(saif->dev,
  96. "can not change clock, master saif%d(rate %d) is ongoing\n",
  97. master_saif->id, master_saif->cur_rate);
  98. return -EINVAL;
  99. }
  100. scr = __raw_readl(master_saif->base + SAIF_CTRL);
  101. scr &= ~BM_SAIF_CTRL_BITCLK_MULT_RATE;
  102. scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
  103. /*
  104. * Set SAIF clock
  105. *
  106. * The SAIF clock should be either 384*fs or 512*fs.
  107. * If MCLK is used, the SAIF clk ratio need to match mclk ratio.
  108. * For 32x mclk, set saif clk as 512*fs.
  109. * For 48x mclk, set saif clk as 384*fs.
  110. *
  111. * If MCLK is not used, we just set saif clk to 512*fs.
  112. */
  113. if (master_saif->mclk_in_use) {
  114. if (mclk % 32 == 0) {
  115. scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
  116. ret = clk_set_rate(master_saif->clk, 512 * rate);
  117. } else if (mclk % 48 == 0) {
  118. scr |= BM_SAIF_CTRL_BITCLK_BASE_RATE;
  119. ret = clk_set_rate(master_saif->clk, 384 * rate);
  120. } else {
  121. /* SAIF MCLK should be either 32x or 48x */
  122. return -EINVAL;
  123. }
  124. } else {
  125. ret = clk_set_rate(master_saif->clk, 512 * rate);
  126. scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
  127. }
  128. if (ret)
  129. return ret;
  130. master_saif->cur_rate = rate;
  131. if (!master_saif->mclk_in_use) {
  132. __raw_writel(scr, master_saif->base + SAIF_CTRL);
  133. return 0;
  134. }
  135. /*
  136. * Program the over-sample rate for MCLK output
  137. *
  138. * The available MCLK range is 32x, 48x... 512x. The rate
  139. * could be from 8kHz to 192kH.
  140. */
  141. switch (mclk / rate) {
  142. case 32:
  143. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(4);
  144. break;
  145. case 64:
  146. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
  147. break;
  148. case 128:
  149. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
  150. break;
  151. case 256:
  152. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
  153. break;
  154. case 512:
  155. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
  156. break;
  157. case 48:
  158. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
  159. break;
  160. case 96:
  161. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
  162. break;
  163. case 192:
  164. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
  165. break;
  166. case 384:
  167. scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
  168. break;
  169. default:
  170. return -EINVAL;
  171. }
  172. __raw_writel(scr, master_saif->base + SAIF_CTRL);
  173. return 0;
  174. }
  175. /*
  176. * Put and disable MCLK.
  177. */
  178. int mxs_saif_put_mclk(unsigned int saif_id)
  179. {
  180. struct mxs_saif *saif = mxs_saif[saif_id];
  181. u32 stat;
  182. if (!saif)
  183. return -EINVAL;
  184. stat = __raw_readl(saif->base + SAIF_STAT);
  185. if (stat & BM_SAIF_STAT_BUSY) {
  186. dev_err(saif->dev, "error: busy\n");
  187. return -EBUSY;
  188. }
  189. clk_disable_unprepare(saif->clk);
  190. /* disable MCLK output */
  191. __raw_writel(BM_SAIF_CTRL_CLKGATE,
  192. saif->base + SAIF_CTRL + MXS_SET_ADDR);
  193. __raw_writel(BM_SAIF_CTRL_RUN,
  194. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  195. saif->mclk_in_use = 0;
  196. return 0;
  197. }
  198. /*
  199. * Get MCLK and set clock rate, then enable it
  200. *
  201. * This interface is used for codecs who are using MCLK provided
  202. * by saif.
  203. */
  204. int mxs_saif_get_mclk(unsigned int saif_id, unsigned int mclk,
  205. unsigned int rate)
  206. {
  207. struct mxs_saif *saif = mxs_saif[saif_id];
  208. u32 stat;
  209. int ret;
  210. struct mxs_saif *master_saif;
  211. if (!saif)
  212. return -EINVAL;
  213. /* Clear Reset */
  214. __raw_writel(BM_SAIF_CTRL_SFTRST,
  215. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  216. /* FIXME: need clear clk gate for register r/w */
  217. __raw_writel(BM_SAIF_CTRL_CLKGATE,
  218. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  219. master_saif = mxs_saif_get_master(saif);
  220. if (saif != master_saif) {
  221. dev_err(saif->dev, "can not get mclk from a non-master saif\n");
  222. return -EINVAL;
  223. }
  224. stat = __raw_readl(saif->base + SAIF_STAT);
  225. if (stat & BM_SAIF_STAT_BUSY) {
  226. dev_err(saif->dev, "error: busy\n");
  227. return -EBUSY;
  228. }
  229. saif->mclk_in_use = 1;
  230. ret = mxs_saif_set_clk(saif, mclk, rate);
  231. if (ret)
  232. return ret;
  233. ret = clk_prepare_enable(saif->clk);
  234. if (ret)
  235. return ret;
  236. /* enable MCLK output */
  237. __raw_writel(BM_SAIF_CTRL_RUN,
  238. saif->base + SAIF_CTRL + MXS_SET_ADDR);
  239. return 0;
  240. }
  241. /*
  242. * SAIF DAI format configuration.
  243. * Should only be called when port is inactive.
  244. */
  245. static int mxs_saif_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
  246. {
  247. u32 scr, stat;
  248. u32 scr0;
  249. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  250. stat = __raw_readl(saif->base + SAIF_STAT);
  251. if (stat & BM_SAIF_STAT_BUSY) {
  252. dev_err(cpu_dai->dev, "error: busy\n");
  253. return -EBUSY;
  254. }
  255. scr0 = __raw_readl(saif->base + SAIF_CTRL);
  256. scr0 = scr0 & ~BM_SAIF_CTRL_BITCLK_EDGE & ~BM_SAIF_CTRL_LRCLK_POLARITY \
  257. & ~BM_SAIF_CTRL_JUSTIFY & ~BM_SAIF_CTRL_DELAY;
  258. scr = 0;
  259. /* DAI mode */
  260. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  261. case SND_SOC_DAIFMT_I2S:
  262. /* data frame low 1clk before data */
  263. scr |= BM_SAIF_CTRL_DELAY;
  264. scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
  265. break;
  266. case SND_SOC_DAIFMT_LEFT_J:
  267. /* data frame high with data */
  268. scr &= ~BM_SAIF_CTRL_DELAY;
  269. scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
  270. scr &= ~BM_SAIF_CTRL_JUSTIFY;
  271. break;
  272. default:
  273. return -EINVAL;
  274. }
  275. /* DAI clock inversion */
  276. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  277. case SND_SOC_DAIFMT_IB_IF:
  278. scr |= BM_SAIF_CTRL_BITCLK_EDGE;
  279. scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
  280. break;
  281. case SND_SOC_DAIFMT_IB_NF:
  282. scr |= BM_SAIF_CTRL_BITCLK_EDGE;
  283. scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
  284. break;
  285. case SND_SOC_DAIFMT_NB_IF:
  286. scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
  287. scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
  288. break;
  289. case SND_SOC_DAIFMT_NB_NF:
  290. scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
  291. scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
  292. break;
  293. }
  294. /*
  295. * Note: We simply just support master mode since SAIF TX can only
  296. * work as master.
  297. * Here the master is relative to codec side.
  298. * Saif internally could be slave when working on EXTMASTER mode.
  299. * We just hide this to machine driver.
  300. */
  301. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  302. case SND_SOC_DAIFMT_CBS_CFS:
  303. if (saif->id == saif->master_id)
  304. scr &= ~BM_SAIF_CTRL_SLAVE_MODE;
  305. else
  306. scr |= BM_SAIF_CTRL_SLAVE_MODE;
  307. __raw_writel(scr | scr0, saif->base + SAIF_CTRL);
  308. break;
  309. default:
  310. return -EINVAL;
  311. }
  312. return 0;
  313. }
  314. static int mxs_saif_startup(struct snd_pcm_substream *substream,
  315. struct snd_soc_dai *cpu_dai)
  316. {
  317. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  318. snd_soc_dai_set_dma_data(cpu_dai, substream, &saif->dma_param);
  319. /* clear error status to 0 for each re-open */
  320. saif->fifo_underrun = 0;
  321. saif->fifo_overrun = 0;
  322. /* Clear Reset for normal operations */
  323. __raw_writel(BM_SAIF_CTRL_SFTRST,
  324. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  325. /* clear clock gate */
  326. __raw_writel(BM_SAIF_CTRL_CLKGATE,
  327. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  328. return 0;
  329. }
  330. /*
  331. * Should only be called when port is inactive.
  332. * although can be called multiple times by upper layers.
  333. */
  334. static int mxs_saif_hw_params(struct snd_pcm_substream *substream,
  335. struct snd_pcm_hw_params *params,
  336. struct snd_soc_dai *cpu_dai)
  337. {
  338. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  339. u32 scr, stat;
  340. int ret;
  341. /* mclk should already be set */
  342. if (!saif->mclk && saif->mclk_in_use) {
  343. dev_err(cpu_dai->dev, "set mclk first\n");
  344. return -EINVAL;
  345. }
  346. stat = __raw_readl(saif->base + SAIF_STAT);
  347. if (stat & BM_SAIF_STAT_BUSY) {
  348. dev_err(cpu_dai->dev, "error: busy\n");
  349. return -EBUSY;
  350. }
  351. /*
  352. * Set saif clk based on sample rate.
  353. * If mclk is used, we also set mclk, if not, saif->mclk is
  354. * default 0, means not used.
  355. */
  356. ret = mxs_saif_set_clk(saif, saif->mclk, params_rate(params));
  357. if (ret) {
  358. dev_err(cpu_dai->dev, "unable to get proper clk\n");
  359. return ret;
  360. }
  361. scr = __raw_readl(saif->base + SAIF_CTRL);
  362. scr &= ~BM_SAIF_CTRL_WORD_LENGTH;
  363. scr &= ~BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
  364. switch (params_format(params)) {
  365. case SNDRV_PCM_FORMAT_S16_LE:
  366. scr |= BF_SAIF_CTRL_WORD_LENGTH(0);
  367. break;
  368. case SNDRV_PCM_FORMAT_S20_3LE:
  369. scr |= BF_SAIF_CTRL_WORD_LENGTH(4);
  370. scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
  371. break;
  372. case SNDRV_PCM_FORMAT_S24_LE:
  373. scr |= BF_SAIF_CTRL_WORD_LENGTH(8);
  374. scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
  375. break;
  376. default:
  377. return -EINVAL;
  378. }
  379. /* Tx/Rx config */
  380. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  381. /* enable TX mode */
  382. scr &= ~BM_SAIF_CTRL_READ_MODE;
  383. } else {
  384. /* enable RX mode */
  385. scr |= BM_SAIF_CTRL_READ_MODE;
  386. }
  387. __raw_writel(scr, saif->base + SAIF_CTRL);
  388. return 0;
  389. }
  390. static int mxs_saif_prepare(struct snd_pcm_substream *substream,
  391. struct snd_soc_dai *cpu_dai)
  392. {
  393. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  394. /* enable FIFO error irqs */
  395. __raw_writel(BM_SAIF_CTRL_FIFO_ERROR_IRQ_EN,
  396. saif->base + SAIF_CTRL + MXS_SET_ADDR);
  397. return 0;
  398. }
  399. static int mxs_saif_trigger(struct snd_pcm_substream *substream, int cmd,
  400. struct snd_soc_dai *cpu_dai)
  401. {
  402. struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
  403. struct mxs_saif *master_saif;
  404. u32 delay;
  405. master_saif = mxs_saif_get_master(saif);
  406. if (!master_saif)
  407. return -EINVAL;
  408. switch (cmd) {
  409. case SNDRV_PCM_TRIGGER_START:
  410. case SNDRV_PCM_TRIGGER_RESUME:
  411. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  412. dev_dbg(cpu_dai->dev, "start\n");
  413. clk_enable(master_saif->clk);
  414. if (!master_saif->mclk_in_use)
  415. __raw_writel(BM_SAIF_CTRL_RUN,
  416. master_saif->base + SAIF_CTRL + MXS_SET_ADDR);
  417. /*
  418. * If the saif's master is not himself, we also need to enable
  419. * itself clk for its internal basic logic to work.
  420. */
  421. if (saif != master_saif) {
  422. clk_enable(saif->clk);
  423. __raw_writel(BM_SAIF_CTRL_RUN,
  424. saif->base + SAIF_CTRL + MXS_SET_ADDR);
  425. }
  426. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  427. /*
  428. * write a data to saif data register to trigger
  429. * the transfer
  430. */
  431. __raw_writel(0, saif->base + SAIF_DATA);
  432. } else {
  433. /*
  434. * read a data from saif data register to trigger
  435. * the receive
  436. */
  437. __raw_readl(saif->base + SAIF_DATA);
  438. }
  439. master_saif->ongoing = 1;
  440. dev_dbg(saif->dev, "CTRL 0x%x STAT 0x%x\n",
  441. __raw_readl(saif->base + SAIF_CTRL),
  442. __raw_readl(saif->base + SAIF_STAT));
  443. dev_dbg(master_saif->dev, "CTRL 0x%x STAT 0x%x\n",
  444. __raw_readl(master_saif->base + SAIF_CTRL),
  445. __raw_readl(master_saif->base + SAIF_STAT));
  446. break;
  447. case SNDRV_PCM_TRIGGER_SUSPEND:
  448. case SNDRV_PCM_TRIGGER_STOP:
  449. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  450. dev_dbg(cpu_dai->dev, "stop\n");
  451. /* wait a while for the current sample to complete */
  452. delay = USEC_PER_SEC / master_saif->cur_rate;
  453. if (!master_saif->mclk_in_use) {
  454. __raw_writel(BM_SAIF_CTRL_RUN,
  455. master_saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  456. udelay(delay);
  457. }
  458. clk_disable(master_saif->clk);
  459. if (saif != master_saif) {
  460. __raw_writel(BM_SAIF_CTRL_RUN,
  461. saif->base + SAIF_CTRL + MXS_CLR_ADDR);
  462. udelay(delay);
  463. clk_disable(saif->clk);
  464. }
  465. master_saif->ongoing = 0;
  466. break;
  467. default:
  468. return -EINVAL;
  469. }
  470. return 0;
  471. }
  472. #define MXS_SAIF_RATES SNDRV_PCM_RATE_8000_192000
  473. #define MXS_SAIF_FORMATS \
  474. (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  475. SNDRV_PCM_FMTBIT_S24_LE)
  476. static const struct snd_soc_dai_ops mxs_saif_dai_ops = {
  477. .startup = mxs_saif_startup,
  478. .trigger = mxs_saif_trigger,
  479. .prepare = mxs_saif_prepare,
  480. .hw_params = mxs_saif_hw_params,
  481. .set_sysclk = mxs_saif_set_dai_sysclk,
  482. .set_fmt = mxs_saif_set_dai_fmt,
  483. };
  484. static int mxs_saif_dai_probe(struct snd_soc_dai *dai)
  485. {
  486. struct mxs_saif *saif = dev_get_drvdata(dai->dev);
  487. snd_soc_dai_set_drvdata(dai, saif);
  488. return 0;
  489. }
  490. static struct snd_soc_dai_driver mxs_saif_dai = {
  491. .name = "mxs-saif",
  492. .probe = mxs_saif_dai_probe,
  493. .playback = {
  494. .channels_min = 2,
  495. .channels_max = 2,
  496. .rates = MXS_SAIF_RATES,
  497. .formats = MXS_SAIF_FORMATS,
  498. },
  499. .capture = {
  500. .channels_min = 2,
  501. .channels_max = 2,
  502. .rates = MXS_SAIF_RATES,
  503. .formats = MXS_SAIF_FORMATS,
  504. },
  505. .ops = &mxs_saif_dai_ops,
  506. };
  507. static irqreturn_t mxs_saif_irq(int irq, void *dev_id)
  508. {
  509. struct mxs_saif *saif = dev_id;
  510. unsigned int stat;
  511. stat = __raw_readl(saif->base + SAIF_STAT);
  512. if (!(stat & (BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ |
  513. BM_SAIF_STAT_FIFO_OVERFLOW_IRQ)))
  514. return IRQ_NONE;
  515. if (stat & BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ) {
  516. dev_dbg(saif->dev, "underrun!!! %d\n", ++saif->fifo_underrun);
  517. __raw_writel(BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ,
  518. saif->base + SAIF_STAT + MXS_CLR_ADDR);
  519. }
  520. if (stat & BM_SAIF_STAT_FIFO_OVERFLOW_IRQ) {
  521. dev_dbg(saif->dev, "overrun!!! %d\n", ++saif->fifo_overrun);
  522. __raw_writel(BM_SAIF_STAT_FIFO_OVERFLOW_IRQ,
  523. saif->base + SAIF_STAT + MXS_CLR_ADDR);
  524. }
  525. dev_dbg(saif->dev, "SAIF_CTRL %x SAIF_STAT %x\n",
  526. __raw_readl(saif->base + SAIF_CTRL),
  527. __raw_readl(saif->base + SAIF_STAT));
  528. return IRQ_HANDLED;
  529. }
  530. static int mxs_saif_probe(struct platform_device *pdev)
  531. {
  532. struct resource *iores, *dmares;
  533. struct mxs_saif *saif;
  534. struct mxs_saif_platform_data *pdata;
  535. int ret = 0;
  536. if (pdev->id >= ARRAY_SIZE(mxs_saif))
  537. return -EINVAL;
  538. saif = kzalloc(sizeof(*saif), GFP_KERNEL);
  539. if (!saif)
  540. return -ENOMEM;
  541. mxs_saif[pdev->id] = saif;
  542. saif->id = pdev->id;
  543. pdata = pdev->dev.platform_data;
  544. if (pdata && !pdata->master_mode) {
  545. saif->master_id = pdata->master_id;
  546. if (saif->master_id < 0 ||
  547. saif->master_id >= ARRAY_SIZE(mxs_saif) ||
  548. saif->master_id == saif->id) {
  549. dev_err(&pdev->dev, "get wrong master id\n");
  550. return -EINVAL;
  551. }
  552. } else {
  553. saif->master_id = saif->id;
  554. }
  555. saif->clk = clk_get(&pdev->dev, NULL);
  556. if (IS_ERR(saif->clk)) {
  557. ret = PTR_ERR(saif->clk);
  558. dev_err(&pdev->dev, "Cannot get the clock: %d\n",
  559. ret);
  560. goto failed_clk;
  561. }
  562. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  563. if (!iores) {
  564. ret = -ENODEV;
  565. dev_err(&pdev->dev, "failed to get io resource: %d\n",
  566. ret);
  567. goto failed_get_resource;
  568. }
  569. if (!request_mem_region(iores->start, resource_size(iores),
  570. "mxs-saif")) {
  571. dev_err(&pdev->dev, "request_mem_region failed\n");
  572. ret = -EBUSY;
  573. goto failed_get_resource;
  574. }
  575. saif->base = ioremap(iores->start, resource_size(iores));
  576. if (!saif->base) {
  577. dev_err(&pdev->dev, "ioremap failed\n");
  578. ret = -ENODEV;
  579. goto failed_ioremap;
  580. }
  581. dmares = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  582. if (!dmares) {
  583. ret = -ENODEV;
  584. dev_err(&pdev->dev, "failed to get dma resource: %d\n",
  585. ret);
  586. goto failed_ioremap;
  587. }
  588. saif->dma_param.chan_num = dmares->start;
  589. saif->irq = platform_get_irq(pdev, 0);
  590. if (saif->irq < 0) {
  591. ret = saif->irq;
  592. dev_err(&pdev->dev, "failed to get irq resource: %d\n",
  593. ret);
  594. goto failed_get_irq1;
  595. }
  596. saif->dev = &pdev->dev;
  597. ret = request_irq(saif->irq, mxs_saif_irq, 0, "mxs-saif", saif);
  598. if (ret) {
  599. dev_err(&pdev->dev, "failed to request irq\n");
  600. goto failed_get_irq1;
  601. }
  602. saif->dma_param.chan_irq = platform_get_irq(pdev, 1);
  603. if (saif->dma_param.chan_irq < 0) {
  604. ret = saif->dma_param.chan_irq;
  605. dev_err(&pdev->dev, "failed to get dma irq resource: %d\n",
  606. ret);
  607. goto failed_get_irq2;
  608. }
  609. platform_set_drvdata(pdev, saif);
  610. ret = snd_soc_register_dai(&pdev->dev, &mxs_saif_dai);
  611. if (ret) {
  612. dev_err(&pdev->dev, "register DAI failed\n");
  613. goto failed_register;
  614. }
  615. saif->soc_platform_pdev = platform_device_alloc(
  616. "mxs-pcm-audio", pdev->id);
  617. if (!saif->soc_platform_pdev) {
  618. ret = -ENOMEM;
  619. goto failed_pdev_alloc;
  620. }
  621. platform_set_drvdata(saif->soc_platform_pdev, saif);
  622. ret = platform_device_add(saif->soc_platform_pdev);
  623. if (ret) {
  624. dev_err(&pdev->dev, "failed to add soc platform device\n");
  625. goto failed_pdev_add;
  626. }
  627. return 0;
  628. failed_pdev_add:
  629. platform_device_put(saif->soc_platform_pdev);
  630. failed_pdev_alloc:
  631. snd_soc_unregister_dai(&pdev->dev);
  632. failed_register:
  633. failed_get_irq2:
  634. free_irq(saif->irq, saif);
  635. failed_get_irq1:
  636. iounmap(saif->base);
  637. failed_ioremap:
  638. release_mem_region(iores->start, resource_size(iores));
  639. failed_get_resource:
  640. clk_put(saif->clk);
  641. failed_clk:
  642. kfree(saif);
  643. return ret;
  644. }
  645. static int __devexit mxs_saif_remove(struct platform_device *pdev)
  646. {
  647. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  648. struct mxs_saif *saif = platform_get_drvdata(pdev);
  649. platform_device_unregister(saif->soc_platform_pdev);
  650. snd_soc_unregister_dai(&pdev->dev);
  651. iounmap(saif->base);
  652. release_mem_region(res->start, resource_size(res));
  653. free_irq(saif->irq, saif);
  654. clk_put(saif->clk);
  655. kfree(saif);
  656. return 0;
  657. }
  658. static struct platform_driver mxs_saif_driver = {
  659. .probe = mxs_saif_probe,
  660. .remove = __devexit_p(mxs_saif_remove),
  661. .driver = {
  662. .name = "mxs-saif",
  663. .owner = THIS_MODULE,
  664. },
  665. };
  666. module_platform_driver(mxs_saif_driver);
  667. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  668. MODULE_DESCRIPTION("MXS ASoC SAIF driver");
  669. MODULE_LICENSE("GPL");