wm8994.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. int rate;
  111. int reg1 = 0;
  112. int offset;
  113. if (aif)
  114. offset = 4;
  115. else
  116. offset = 0;
  117. switch (wm8994->sysclk[aif]) {
  118. case WM8994_SYSCLK_MCLK1:
  119. rate = wm8994->mclk[0];
  120. break;
  121. case WM8994_SYSCLK_MCLK2:
  122. reg1 |= 0x8;
  123. rate = wm8994->mclk[1];
  124. break;
  125. case WM8994_SYSCLK_FLL1:
  126. reg1 |= 0x10;
  127. rate = wm8994->fll[0].out;
  128. break;
  129. case WM8994_SYSCLK_FLL2:
  130. reg1 |= 0x18;
  131. rate = wm8994->fll[1].out;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. if (rate >= 13500000) {
  137. rate /= 2;
  138. reg1 |= WM8994_AIF1CLK_DIV;
  139. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  140. aif + 1, rate);
  141. }
  142. wm8994->aifclk[aif] = rate;
  143. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  144. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  145. reg1);
  146. return 0;
  147. }
  148. static int configure_clock(struct snd_soc_codec *codec)
  149. {
  150. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  151. int change, new;
  152. /* Bring up the AIF clocks first */
  153. configure_aif_clock(codec, 0);
  154. configure_aif_clock(codec, 1);
  155. /* Then switch CLK_SYS over to the higher of them; a change
  156. * can only happen as a result of a clocking change which can
  157. * only be made outside of DAPM so we can safely redo the
  158. * clocking.
  159. */
  160. /* If they're equal it doesn't matter which is used */
  161. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  162. wm8958_micd_set_rate(codec);
  163. return 0;
  164. }
  165. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  166. new = WM8994_SYSCLK_SRC;
  167. else
  168. new = 0;
  169. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  170. WM8994_SYSCLK_SRC, new);
  171. if (change)
  172. snd_soc_dapm_sync(&codec->dapm);
  173. wm8958_micd_set_rate(codec);
  174. return 0;
  175. }
  176. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  177. struct snd_soc_dapm_widget *sink)
  178. {
  179. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  180. const char *clk;
  181. /* Check what we're currently using for CLK_SYS */
  182. if (reg & WM8994_SYSCLK_SRC)
  183. clk = "AIF2CLK";
  184. else
  185. clk = "AIF1CLK";
  186. return strcmp(source->name, clk) == 0;
  187. }
  188. static const char *sidetone_hpf_text[] = {
  189. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  190. };
  191. static const struct soc_enum sidetone_hpf =
  192. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  193. static const char *adc_hpf_text[] = {
  194. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  195. };
  196. static const struct soc_enum aif1adc1_hpf =
  197. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  198. static const struct soc_enum aif1adc2_hpf =
  199. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  200. static const struct soc_enum aif2adc_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  202. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  203. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  204. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  205. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  206. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  207. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  208. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  209. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  210. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  211. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  212. .put = wm8994_put_drc_sw, \
  213. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  214. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct soc_mixer_control *mc =
  218. (struct soc_mixer_control *)kcontrol->private_value;
  219. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  220. int mask, ret;
  221. /* Can't enable both ADC and DAC paths simultaneously */
  222. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  223. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  224. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  225. else
  226. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  227. ret = snd_soc_read(codec, mc->reg);
  228. if (ret < 0)
  229. return ret;
  230. if (ret & mask)
  231. return -EINVAL;
  232. return snd_soc_put_volsw(kcontrol, ucontrol);
  233. }
  234. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  235. {
  236. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  237. struct wm8994_pdata *pdata = wm8994->pdata;
  238. int base = wm8994_drc_base[drc];
  239. int cfg = wm8994->drc_cfg[drc];
  240. int save, i;
  241. /* Save any enables; the configuration should clear them. */
  242. save = snd_soc_read(codec, base);
  243. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  244. WM8994_AIF1ADC1R_DRC_ENA;
  245. for (i = 0; i < WM8994_DRC_REGS; i++)
  246. snd_soc_update_bits(codec, base + i, 0xffff,
  247. pdata->drc_cfgs[cfg].regs[i]);
  248. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  249. WM8994_AIF1ADC1L_DRC_ENA |
  250. WM8994_AIF1ADC1R_DRC_ENA, save);
  251. }
  252. /* Icky as hell but saves code duplication */
  253. static int wm8994_get_drc(const char *name)
  254. {
  255. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  256. return 0;
  257. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  258. return 1;
  259. if (strcmp(name, "AIF2DRC Mode") == 0)
  260. return 2;
  261. return -EINVAL;
  262. }
  263. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  264. struct snd_ctl_elem_value *ucontrol)
  265. {
  266. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int drc = wm8994_get_drc(kcontrol->id.name);
  270. int value = ucontrol->value.integer.value[0];
  271. if (drc < 0)
  272. return drc;
  273. if (value >= pdata->num_drc_cfgs)
  274. return -EINVAL;
  275. wm8994->drc_cfg[drc] = value;
  276. wm8994_set_drc(codec, drc);
  277. return 0;
  278. }
  279. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. int drc = wm8994_get_drc(kcontrol->id.name);
  285. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  286. return 0;
  287. }
  288. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_retune_mobile_base[block];
  293. int iface, best, best_val, save, i, cfg;
  294. if (!pdata || !wm8994->num_retune_mobile_texts)
  295. return;
  296. switch (block) {
  297. case 0:
  298. case 1:
  299. iface = 0;
  300. break;
  301. case 2:
  302. iface = 1;
  303. break;
  304. default:
  305. return;
  306. }
  307. /* Find the version of the currently selected configuration
  308. * with the nearest sample rate. */
  309. cfg = wm8994->retune_mobile_cfg[block];
  310. best = 0;
  311. best_val = INT_MAX;
  312. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  313. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  314. wm8994->retune_mobile_texts[cfg]) == 0 &&
  315. abs(pdata->retune_mobile_cfgs[i].rate
  316. - wm8994->dac_rates[iface]) < best_val) {
  317. best = i;
  318. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  319. - wm8994->dac_rates[iface]);
  320. }
  321. }
  322. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  323. block,
  324. pdata->retune_mobile_cfgs[best].name,
  325. pdata->retune_mobile_cfgs[best].rate,
  326. wm8994->dac_rates[iface]);
  327. /* The EQ will be disabled while reconfiguring it, remember the
  328. * current configuration.
  329. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_EQ_ENA;
  332. for (i = 0; i < WM8994_EQ_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->retune_mobile_cfgs[best].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  336. }
  337. /* Icky as hell but saves code duplication */
  338. static int wm8994_get_retune_mobile_block(const char *name)
  339. {
  340. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  341. return 0;
  342. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  343. return 1;
  344. if (strcmp(name, "AIF2 EQ Mode") == 0)
  345. return 2;
  346. return -EINVAL;
  347. }
  348. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  353. struct wm8994_pdata *pdata = wm8994->pdata;
  354. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  355. int value = ucontrol->value.integer.value[0];
  356. if (block < 0)
  357. return block;
  358. if (value >= pdata->num_retune_mobile_cfgs)
  359. return -EINVAL;
  360. wm8994->retune_mobile_cfg[block] = value;
  361. wm8994_set_retune_mobile(codec, block);
  362. return 0;
  363. }
  364. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  370. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  371. return 0;
  372. }
  373. static const char *aif_chan_src_text[] = {
  374. "Left", "Right"
  375. };
  376. static const struct soc_enum aif1adcl_src =
  377. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  378. static const struct soc_enum aif1adcr_src =
  379. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  380. static const struct soc_enum aif2adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif2adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif1dacl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif1dacr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif2dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif2dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const char *osr_text[] = {
  393. "Low Power", "High Performance",
  394. };
  395. static const struct soc_enum dac_osr =
  396. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  397. static const struct soc_enum adc_osr =
  398. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  399. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  401. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  402. 1, 119, 0, digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  404. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  405. 1, 119, 0, digital_tlv),
  406. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  407. WM8994_AIF2_ADC_RIGHT_VOLUME,
  408. 1, 119, 0, digital_tlv),
  409. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  410. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  411. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  412. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  413. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  414. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  415. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  416. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  417. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  418. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  420. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  421. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  422. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  424. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  426. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  428. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  429. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  430. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  431. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  432. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  433. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  434. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  435. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  436. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  437. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  438. 5, 12, 0, st_tlv),
  439. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  440. 0, 12, 0, st_tlv),
  441. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  446. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  447. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  448. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  449. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  450. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  451. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  452. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("ADC OSR", adc_osr),
  454. SOC_ENUM("DAC OSR", dac_osr),
  455. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  456. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  458. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  459. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  460. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  462. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  464. 6, 1, 1, wm_hubs_spkmix_tlv),
  465. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  466. 2, 1, 1, wm_hubs_spkmix_tlv),
  467. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  472. 10, 15, 0, wm8994_3d_tlv),
  473. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  474. 8, 1, 0),
  475. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  482. 8, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  485. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  514. eq_tlv),
  515. };
  516. static const char *wm8958_ng_text[] = {
  517. "30ms", "125ms", "250ms", "500ms",
  518. };
  519. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  520. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  521. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  522. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  523. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  524. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  525. static const struct soc_enum wm8958_aif2dac_ng_hold =
  526. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  527. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  528. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  529. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  530. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  531. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  532. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  533. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  534. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  535. 7, 1, ng_tlv),
  536. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  537. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  538. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  539. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  540. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  541. 7, 1, ng_tlv),
  542. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  543. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  544. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  545. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  546. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  547. 7, 1, ng_tlv),
  548. };
  549. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  550. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  551. mixin_boost_tlv),
  552. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  553. mixin_boost_tlv),
  554. };
  555. /* We run all mode setting through a function to enforce audio mode */
  556. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  557. {
  558. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  559. if (wm8994->active_refcount)
  560. mode = WM1811_JACKDET_MODE_AUDIO;
  561. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  562. WM1811_JACKDET_MODE_MASK, mode);
  563. if (mode == WM1811_JACKDET_MODE_MIC)
  564. msleep(2);
  565. }
  566. static void active_reference(struct snd_soc_codec *codec)
  567. {
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. mutex_lock(&wm8994->accdet_lock);
  570. wm8994->active_refcount++;
  571. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  572. wm8994->active_refcount);
  573. if (wm8994->active_refcount == 1) {
  574. /* If we're using jack detection go into audio mode */
  575. if (wm8994->jackdet && wm8994->jack_cb) {
  576. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  577. WM1811_JACKDET_MODE_MASK,
  578. WM1811_JACKDET_MODE_AUDIO);
  579. msleep(2);
  580. }
  581. }
  582. mutex_unlock(&wm8994->accdet_lock);
  583. }
  584. static void active_dereference(struct snd_soc_codec *codec)
  585. {
  586. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  587. u16 mode;
  588. mutex_lock(&wm8994->accdet_lock);
  589. wm8994->active_refcount--;
  590. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  591. wm8994->active_refcount);
  592. if (wm8994->active_refcount == 0) {
  593. /* Go into appropriate detection only mode */
  594. if (wm8994->jackdet && wm8994->jack_cb) {
  595. if (wm8994->jack_mic || wm8994->mic_detecting)
  596. mode = WM1811_JACKDET_MODE_MIC;
  597. else
  598. mode = WM1811_JACKDET_MODE_JACK;
  599. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  600. WM1811_JACKDET_MODE_MASK,
  601. mode);
  602. }
  603. }
  604. mutex_unlock(&wm8994->accdet_lock);
  605. }
  606. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  607. struct snd_kcontrol *kcontrol, int event)
  608. {
  609. struct snd_soc_codec *codec = w->codec;
  610. switch (event) {
  611. case SND_SOC_DAPM_PRE_PMU:
  612. return configure_clock(codec);
  613. case SND_SOC_DAPM_POST_PMD:
  614. configure_clock(codec);
  615. break;
  616. }
  617. return 0;
  618. }
  619. static void vmid_reference(struct snd_soc_codec *codec)
  620. {
  621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  622. wm8994->vmid_refcount++;
  623. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  624. wm8994->vmid_refcount);
  625. if (wm8994->vmid_refcount == 1) {
  626. /* Startup bias, VMID ramp & buffer */
  627. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  628. WM8994_STARTUP_BIAS_ENA |
  629. WM8994_VMID_BUF_ENA |
  630. WM8994_VMID_RAMP_MASK,
  631. WM8994_STARTUP_BIAS_ENA |
  632. WM8994_VMID_BUF_ENA |
  633. (0x11 << WM8994_VMID_RAMP_SHIFT));
  634. /* Main bias enable, VMID=2x40k */
  635. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  636. WM8994_BIAS_ENA |
  637. WM8994_VMID_SEL_MASK,
  638. WM8994_BIAS_ENA | 0x2);
  639. msleep(20);
  640. }
  641. }
  642. static void vmid_dereference(struct snd_soc_codec *codec)
  643. {
  644. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  645. wm8994->vmid_refcount--;
  646. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  647. wm8994->vmid_refcount);
  648. if (wm8994->vmid_refcount == 0) {
  649. /* Switch over to startup biases */
  650. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  651. WM8994_BIAS_SRC |
  652. WM8994_STARTUP_BIAS_ENA |
  653. WM8994_VMID_BUF_ENA |
  654. WM8994_VMID_RAMP_MASK,
  655. WM8994_BIAS_SRC |
  656. WM8994_STARTUP_BIAS_ENA |
  657. WM8994_VMID_BUF_ENA |
  658. (1 << WM8994_VMID_RAMP_SHIFT));
  659. /* Disable main biases */
  660. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  661. WM8994_BIAS_ENA |
  662. WM8994_VMID_SEL_MASK, 0);
  663. /* Discharge line */
  664. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  665. WM8994_LINEOUT1_DISCH |
  666. WM8994_LINEOUT2_DISCH,
  667. WM8994_LINEOUT1_DISCH |
  668. WM8994_LINEOUT2_DISCH);
  669. msleep(5);
  670. /* Switch off startup biases */
  671. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  672. WM8994_BIAS_SRC |
  673. WM8994_STARTUP_BIAS_ENA |
  674. WM8994_VMID_BUF_ENA |
  675. WM8994_VMID_RAMP_MASK, 0);
  676. }
  677. }
  678. static int vmid_event(struct snd_soc_dapm_widget *w,
  679. struct snd_kcontrol *kcontrol, int event)
  680. {
  681. struct snd_soc_codec *codec = w->codec;
  682. switch (event) {
  683. case SND_SOC_DAPM_PRE_PMU:
  684. vmid_reference(codec);
  685. break;
  686. case SND_SOC_DAPM_POST_PMD:
  687. vmid_dereference(codec);
  688. break;
  689. }
  690. return 0;
  691. }
  692. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  693. {
  694. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  695. int enable = 1;
  696. int source = 0; /* GCC flow analysis can't track enable */
  697. int reg, reg_r;
  698. /* Only support direct DAC->headphone paths */
  699. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  700. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  701. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  702. enable = 0;
  703. }
  704. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  705. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  706. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  707. enable = 0;
  708. }
  709. /* We also need the same setting for L/R and only one path */
  710. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  711. switch (reg) {
  712. case WM8994_AIF2DACL_TO_DAC1L:
  713. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  714. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  715. break;
  716. case WM8994_AIF1DAC2L_TO_DAC1L:
  717. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  718. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  719. break;
  720. case WM8994_AIF1DAC1L_TO_DAC1L:
  721. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  722. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  723. break;
  724. default:
  725. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  726. enable = 0;
  727. break;
  728. }
  729. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  730. if (reg_r != reg) {
  731. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  732. enable = 0;
  733. }
  734. if (enable) {
  735. dev_dbg(codec->dev, "Class W enabled\n");
  736. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  737. WM8994_CP_DYN_PWR |
  738. WM8994_CP_DYN_SRC_SEL_MASK,
  739. source | WM8994_CP_DYN_PWR);
  740. wm8994->hubs.class_w = true;
  741. } else {
  742. dev_dbg(codec->dev, "Class W disabled\n");
  743. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  744. WM8994_CP_DYN_PWR, 0);
  745. wm8994->hubs.class_w = false;
  746. }
  747. }
  748. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  749. struct snd_kcontrol *kcontrol, int event)
  750. {
  751. struct snd_soc_codec *codec = w->codec;
  752. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  753. switch (event) {
  754. case SND_SOC_DAPM_PRE_PMU:
  755. if (wm8994->aif1clk_enable) {
  756. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  757. WM8994_AIF1CLK_ENA_MASK,
  758. WM8994_AIF1CLK_ENA);
  759. wm8994->aif1clk_enable = 0;
  760. }
  761. if (wm8994->aif2clk_enable) {
  762. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  763. WM8994_AIF2CLK_ENA_MASK,
  764. WM8994_AIF2CLK_ENA);
  765. wm8994->aif2clk_enable = 0;
  766. }
  767. break;
  768. }
  769. /* We may also have postponed startup of DSP, handle that. */
  770. wm8958_aif_ev(w, kcontrol, event);
  771. return 0;
  772. }
  773. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  774. struct snd_kcontrol *kcontrol, int event)
  775. {
  776. struct snd_soc_codec *codec = w->codec;
  777. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  778. switch (event) {
  779. case SND_SOC_DAPM_POST_PMD:
  780. if (wm8994->aif1clk_disable) {
  781. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  782. WM8994_AIF1CLK_ENA_MASK, 0);
  783. wm8994->aif1clk_disable = 0;
  784. }
  785. if (wm8994->aif2clk_disable) {
  786. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  787. WM8994_AIF2CLK_ENA_MASK, 0);
  788. wm8994->aif2clk_disable = 0;
  789. }
  790. break;
  791. }
  792. return 0;
  793. }
  794. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  795. struct snd_kcontrol *kcontrol, int event)
  796. {
  797. struct snd_soc_codec *codec = w->codec;
  798. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  799. switch (event) {
  800. case SND_SOC_DAPM_PRE_PMU:
  801. wm8994->aif1clk_enable = 1;
  802. break;
  803. case SND_SOC_DAPM_POST_PMD:
  804. wm8994->aif1clk_disable = 1;
  805. break;
  806. }
  807. return 0;
  808. }
  809. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  810. struct snd_kcontrol *kcontrol, int event)
  811. {
  812. struct snd_soc_codec *codec = w->codec;
  813. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  814. switch (event) {
  815. case SND_SOC_DAPM_PRE_PMU:
  816. wm8994->aif2clk_enable = 1;
  817. break;
  818. case SND_SOC_DAPM_POST_PMD:
  819. wm8994->aif2clk_disable = 1;
  820. break;
  821. }
  822. return 0;
  823. }
  824. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  825. struct snd_kcontrol *kcontrol, int event)
  826. {
  827. late_enable_ev(w, kcontrol, event);
  828. return 0;
  829. }
  830. static int micbias_ev(struct snd_soc_dapm_widget *w,
  831. struct snd_kcontrol *kcontrol, int event)
  832. {
  833. late_enable_ev(w, kcontrol, event);
  834. return 0;
  835. }
  836. static int dac_ev(struct snd_soc_dapm_widget *w,
  837. struct snd_kcontrol *kcontrol, int event)
  838. {
  839. struct snd_soc_codec *codec = w->codec;
  840. unsigned int mask = 1 << w->shift;
  841. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  842. mask, mask);
  843. return 0;
  844. }
  845. static const char *hp_mux_text[] = {
  846. "Mixer",
  847. "DAC",
  848. };
  849. #define WM8994_HP_ENUM(xname, xenum) \
  850. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  851. .info = snd_soc_info_enum_double, \
  852. .get = snd_soc_dapm_get_enum_double, \
  853. .put = wm8994_put_hp_enum, \
  854. .private_value = (unsigned long)&xenum }
  855. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  856. struct snd_ctl_elem_value *ucontrol)
  857. {
  858. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  859. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  860. struct snd_soc_codec *codec = w->codec;
  861. int ret;
  862. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  863. wm8994_update_class_w(codec);
  864. return ret;
  865. }
  866. static const struct soc_enum hpl_enum =
  867. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  868. static const struct snd_kcontrol_new hpl_mux =
  869. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  870. static const struct soc_enum hpr_enum =
  871. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  872. static const struct snd_kcontrol_new hpr_mux =
  873. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  874. static const char *adc_mux_text[] = {
  875. "ADC",
  876. "DMIC",
  877. };
  878. static const struct soc_enum adc_enum =
  879. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  880. static const struct snd_kcontrol_new adcl_mux =
  881. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  882. static const struct snd_kcontrol_new adcr_mux =
  883. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  884. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  885. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  886. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  887. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  888. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  889. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  890. };
  891. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  892. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  893. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  894. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  895. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  896. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  897. };
  898. /* Debugging; dump chip status after DAPM transitions */
  899. static int post_ev(struct snd_soc_dapm_widget *w,
  900. struct snd_kcontrol *kcontrol, int event)
  901. {
  902. struct snd_soc_codec *codec = w->codec;
  903. dev_dbg(codec->dev, "SRC status: %x\n",
  904. snd_soc_read(codec,
  905. WM8994_RATE_STATUS));
  906. return 0;
  907. }
  908. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  909. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  910. 1, 1, 0),
  911. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  912. 0, 1, 0),
  913. };
  914. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  915. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  916. 1, 1, 0),
  917. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  918. 0, 1, 0),
  919. };
  920. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  921. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  922. 1, 1, 0),
  923. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  924. 0, 1, 0),
  925. };
  926. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  927. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  928. 1, 1, 0),
  929. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  930. 0, 1, 0),
  931. };
  932. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  933. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  934. 5, 1, 0),
  935. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  936. 4, 1, 0),
  937. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  938. 2, 1, 0),
  939. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  940. 1, 1, 0),
  941. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  942. 0, 1, 0),
  943. };
  944. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  945. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  946. 5, 1, 0),
  947. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  948. 4, 1, 0),
  949. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  950. 2, 1, 0),
  951. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  952. 1, 1, 0),
  953. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  954. 0, 1, 0),
  955. };
  956. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  957. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  958. .info = snd_soc_info_volsw, \
  959. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  960. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  961. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  962. struct snd_ctl_elem_value *ucontrol)
  963. {
  964. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  965. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  966. struct snd_soc_codec *codec = w->codec;
  967. int ret;
  968. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  969. wm8994_update_class_w(codec);
  970. return ret;
  971. }
  972. static const struct snd_kcontrol_new dac1l_mix[] = {
  973. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  974. 5, 1, 0),
  975. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  976. 4, 1, 0),
  977. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  978. 2, 1, 0),
  979. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  980. 1, 1, 0),
  981. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  982. 0, 1, 0),
  983. };
  984. static const struct snd_kcontrol_new dac1r_mix[] = {
  985. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  986. 5, 1, 0),
  987. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  988. 4, 1, 0),
  989. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  990. 2, 1, 0),
  991. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  992. 1, 1, 0),
  993. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  994. 0, 1, 0),
  995. };
  996. static const char *sidetone_text[] = {
  997. "ADC/DMIC1", "DMIC2",
  998. };
  999. static const struct soc_enum sidetone1_enum =
  1000. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1001. static const struct snd_kcontrol_new sidetone1_mux =
  1002. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1003. static const struct soc_enum sidetone2_enum =
  1004. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1005. static const struct snd_kcontrol_new sidetone2_mux =
  1006. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1007. static const char *aif1dac_text[] = {
  1008. "AIF1DACDAT", "AIF3DACDAT",
  1009. };
  1010. static const struct soc_enum aif1dac_enum =
  1011. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1012. static const struct snd_kcontrol_new aif1dac_mux =
  1013. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1014. static const char *aif2dac_text[] = {
  1015. "AIF2DACDAT", "AIF3DACDAT",
  1016. };
  1017. static const struct soc_enum aif2dac_enum =
  1018. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1019. static const struct snd_kcontrol_new aif2dac_mux =
  1020. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1021. static const char *aif2adc_text[] = {
  1022. "AIF2ADCDAT", "AIF3DACDAT",
  1023. };
  1024. static const struct soc_enum aif2adc_enum =
  1025. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1026. static const struct snd_kcontrol_new aif2adc_mux =
  1027. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1028. static const char *aif3adc_text[] = {
  1029. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1030. };
  1031. static const struct soc_enum wm8994_aif3adc_enum =
  1032. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1033. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1034. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1035. static const struct soc_enum wm8958_aif3adc_enum =
  1036. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1037. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1038. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1039. static const char *mono_pcm_out_text[] = {
  1040. "None", "AIF2ADCL", "AIF2ADCR",
  1041. };
  1042. static const struct soc_enum mono_pcm_out_enum =
  1043. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1044. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1045. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1046. static const char *aif2dac_src_text[] = {
  1047. "AIF2", "AIF3",
  1048. };
  1049. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1050. static const struct soc_enum aif2dacl_src_enum =
  1051. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1052. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1053. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1054. static const struct soc_enum aif2dacr_src_enum =
  1055. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1056. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1057. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1058. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1059. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1060. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1061. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1062. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1063. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1064. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1065. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1066. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1067. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1068. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1069. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1070. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1071. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1072. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1073. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1074. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1075. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1076. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1077. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1078. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1079. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1080. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1081. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1082. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1083. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1084. };
  1085. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1086. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1087. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1088. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1089. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1090. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1091. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1092. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1093. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1094. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1095. };
  1096. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1097. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1098. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1099. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1100. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1101. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1102. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1103. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1104. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1105. };
  1106. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1107. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1108. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1109. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1110. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1111. };
  1112. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1113. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1114. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1115. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1116. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1117. };
  1118. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1119. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1120. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1121. };
  1122. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1123. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1124. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1125. SND_SOC_DAPM_INPUT("Clock"),
  1126. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1127. SND_SOC_DAPM_PRE_PMU),
  1128. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1130. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1131. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1132. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1133. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1134. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1135. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1136. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1137. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1138. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1139. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1140. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1141. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1142. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1143. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1144. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1145. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1146. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1147. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1148. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1149. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1150. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1151. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1152. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1153. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1154. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1155. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1156. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1157. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1158. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1159. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1160. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1161. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1162. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1163. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1164. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1165. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1166. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1167. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1168. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1169. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1170. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1171. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1172. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1173. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1174. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1175. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1176. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1177. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1178. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1179. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1180. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1181. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1182. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1183. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1184. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1185. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1186. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1187. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1188. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1189. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1190. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1191. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1192. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1193. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1194. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1195. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1196. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1197. /* Power is done with the muxes since the ADC power also controls the
  1198. * downsampling chain, the chip will automatically manage the analogue
  1199. * specific portions.
  1200. */
  1201. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1202. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1203. SND_SOC_DAPM_POST("Debug log", post_ev),
  1204. };
  1205. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1206. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1207. };
  1208. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1209. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1210. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1211. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1212. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1213. };
  1214. static const struct snd_soc_dapm_route intercon[] = {
  1215. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1216. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1217. { "DSP1CLK", NULL, "CLK_SYS" },
  1218. { "DSP2CLK", NULL, "CLK_SYS" },
  1219. { "DSPINTCLK", NULL, "CLK_SYS" },
  1220. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1221. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1222. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1223. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1224. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1225. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1226. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1227. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1228. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1229. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1230. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1231. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1232. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1233. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1234. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1235. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1236. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1237. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1238. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1239. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1240. { "AIF2ADCL", NULL, "AIF2CLK" },
  1241. { "AIF2ADCL", NULL, "DSP2CLK" },
  1242. { "AIF2ADCR", NULL, "AIF2CLK" },
  1243. { "AIF2ADCR", NULL, "DSP2CLK" },
  1244. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1245. { "AIF2DACL", NULL, "AIF2CLK" },
  1246. { "AIF2DACL", NULL, "DSP2CLK" },
  1247. { "AIF2DACR", NULL, "AIF2CLK" },
  1248. { "AIF2DACR", NULL, "DSP2CLK" },
  1249. { "AIF2DACR", NULL, "DSPINTCLK" },
  1250. { "DMIC1L", NULL, "DMIC1DAT" },
  1251. { "DMIC1L", NULL, "CLK_SYS" },
  1252. { "DMIC1R", NULL, "DMIC1DAT" },
  1253. { "DMIC1R", NULL, "CLK_SYS" },
  1254. { "DMIC2L", NULL, "DMIC2DAT" },
  1255. { "DMIC2L", NULL, "CLK_SYS" },
  1256. { "DMIC2R", NULL, "DMIC2DAT" },
  1257. { "DMIC2R", NULL, "CLK_SYS" },
  1258. { "ADCL", NULL, "AIF1CLK" },
  1259. { "ADCL", NULL, "DSP1CLK" },
  1260. { "ADCL", NULL, "DSPINTCLK" },
  1261. { "ADCR", NULL, "AIF1CLK" },
  1262. { "ADCR", NULL, "DSP1CLK" },
  1263. { "ADCR", NULL, "DSPINTCLK" },
  1264. { "ADCL Mux", "ADC", "ADCL" },
  1265. { "ADCL Mux", "DMIC", "DMIC1L" },
  1266. { "ADCR Mux", "ADC", "ADCR" },
  1267. { "ADCR Mux", "DMIC", "DMIC1R" },
  1268. { "DAC1L", NULL, "AIF1CLK" },
  1269. { "DAC1L", NULL, "DSP1CLK" },
  1270. { "DAC1L", NULL, "DSPINTCLK" },
  1271. { "DAC1R", NULL, "AIF1CLK" },
  1272. { "DAC1R", NULL, "DSP1CLK" },
  1273. { "DAC1R", NULL, "DSPINTCLK" },
  1274. { "DAC2L", NULL, "AIF2CLK" },
  1275. { "DAC2L", NULL, "DSP2CLK" },
  1276. { "DAC2L", NULL, "DSPINTCLK" },
  1277. { "DAC2R", NULL, "AIF2DACR" },
  1278. { "DAC2R", NULL, "AIF2CLK" },
  1279. { "DAC2R", NULL, "DSP2CLK" },
  1280. { "DAC2R", NULL, "DSPINTCLK" },
  1281. { "TOCLK", NULL, "CLK_SYS" },
  1282. /* AIF1 outputs */
  1283. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1284. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1285. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1286. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1287. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1288. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1289. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1290. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1291. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1292. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1293. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1294. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1295. /* Pin level routing for AIF3 */
  1296. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1297. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1298. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1299. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1300. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1301. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1302. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1303. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1304. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1305. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1306. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1307. /* DAC1 inputs */
  1308. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1309. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1310. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1311. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1312. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1313. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1314. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1315. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1316. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1317. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1318. /* DAC2/AIF2 outputs */
  1319. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1320. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1321. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1322. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1323. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1324. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1325. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1326. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1327. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1328. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1329. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1330. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1331. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1332. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1333. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1334. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1335. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1336. /* AIF3 output */
  1337. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1338. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1339. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1340. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1341. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1342. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1343. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1344. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1345. /* Sidetone */
  1346. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1347. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1348. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1349. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1350. /* Output stages */
  1351. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1352. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1353. { "SPKL", "DAC1 Switch", "DAC1L" },
  1354. { "SPKL", "DAC2 Switch", "DAC2L" },
  1355. { "SPKR", "DAC1 Switch", "DAC1R" },
  1356. { "SPKR", "DAC2 Switch", "DAC2R" },
  1357. { "Left Headphone Mux", "DAC", "DAC1L" },
  1358. { "Right Headphone Mux", "DAC", "DAC1R" },
  1359. };
  1360. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1361. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1362. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1363. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1364. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1365. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1366. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1367. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1368. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1369. };
  1370. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1371. { "DAC1L", NULL, "DAC1L Mixer" },
  1372. { "DAC1R", NULL, "DAC1R Mixer" },
  1373. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1374. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1375. };
  1376. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1377. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1378. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1379. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1380. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1381. { "MICBIAS1", NULL, "CLK_SYS" },
  1382. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1383. { "MICBIAS2", NULL, "CLK_SYS" },
  1384. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1385. };
  1386. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1387. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1388. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1389. { "MICBIAS1", NULL, "VMID" },
  1390. { "MICBIAS2", NULL, "VMID" },
  1391. };
  1392. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1393. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1394. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1395. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1396. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1397. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1398. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1399. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1400. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1401. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1402. };
  1403. /* The size in bits of the FLL divide multiplied by 10
  1404. * to allow rounding later */
  1405. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1406. struct fll_div {
  1407. u16 outdiv;
  1408. u16 n;
  1409. u16 k;
  1410. u16 clk_ref_div;
  1411. u16 fll_fratio;
  1412. };
  1413. static int wm8994_get_fll_config(struct fll_div *fll,
  1414. int freq_in, int freq_out)
  1415. {
  1416. u64 Kpart;
  1417. unsigned int K, Ndiv, Nmod;
  1418. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1419. /* Scale the input frequency down to <= 13.5MHz */
  1420. fll->clk_ref_div = 0;
  1421. while (freq_in > 13500000) {
  1422. fll->clk_ref_div++;
  1423. freq_in /= 2;
  1424. if (fll->clk_ref_div > 3)
  1425. return -EINVAL;
  1426. }
  1427. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1428. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1429. fll->outdiv = 3;
  1430. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1431. fll->outdiv++;
  1432. if (fll->outdiv > 63)
  1433. return -EINVAL;
  1434. }
  1435. freq_out *= fll->outdiv + 1;
  1436. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1437. if (freq_in > 1000000) {
  1438. fll->fll_fratio = 0;
  1439. } else if (freq_in > 256000) {
  1440. fll->fll_fratio = 1;
  1441. freq_in *= 2;
  1442. } else if (freq_in > 128000) {
  1443. fll->fll_fratio = 2;
  1444. freq_in *= 4;
  1445. } else if (freq_in > 64000) {
  1446. fll->fll_fratio = 3;
  1447. freq_in *= 8;
  1448. } else {
  1449. fll->fll_fratio = 4;
  1450. freq_in *= 16;
  1451. }
  1452. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1453. /* Now, calculate N.K */
  1454. Ndiv = freq_out / freq_in;
  1455. fll->n = Ndiv;
  1456. Nmod = freq_out % freq_in;
  1457. pr_debug("Nmod=%d\n", Nmod);
  1458. /* Calculate fractional part - scale up so we can round. */
  1459. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1460. do_div(Kpart, freq_in);
  1461. K = Kpart & 0xFFFFFFFF;
  1462. if ((K % 10) >= 5)
  1463. K += 5;
  1464. /* Move down to proper range now rounding is done */
  1465. fll->k = K / 10;
  1466. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1467. return 0;
  1468. }
  1469. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1470. unsigned int freq_in, unsigned int freq_out)
  1471. {
  1472. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1473. struct wm8994 *control = wm8994->wm8994;
  1474. int reg_offset, ret;
  1475. struct fll_div fll;
  1476. u16 reg, aif1, aif2;
  1477. unsigned long timeout;
  1478. bool was_enabled;
  1479. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1480. & WM8994_AIF1CLK_ENA;
  1481. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1482. & WM8994_AIF2CLK_ENA;
  1483. switch (id) {
  1484. case WM8994_FLL1:
  1485. reg_offset = 0;
  1486. id = 0;
  1487. break;
  1488. case WM8994_FLL2:
  1489. reg_offset = 0x20;
  1490. id = 1;
  1491. break;
  1492. default:
  1493. return -EINVAL;
  1494. }
  1495. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1496. was_enabled = reg & WM8994_FLL1_ENA;
  1497. switch (src) {
  1498. case 0:
  1499. /* Allow no source specification when stopping */
  1500. if (freq_out)
  1501. return -EINVAL;
  1502. src = wm8994->fll[id].src;
  1503. break;
  1504. case WM8994_FLL_SRC_MCLK1:
  1505. case WM8994_FLL_SRC_MCLK2:
  1506. case WM8994_FLL_SRC_LRCLK:
  1507. case WM8994_FLL_SRC_BCLK:
  1508. break;
  1509. default:
  1510. return -EINVAL;
  1511. }
  1512. /* Are we changing anything? */
  1513. if (wm8994->fll[id].src == src &&
  1514. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1515. return 0;
  1516. /* If we're stopping the FLL redo the old config - no
  1517. * registers will actually be written but we avoid GCC flow
  1518. * analysis bugs spewing warnings.
  1519. */
  1520. if (freq_out)
  1521. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1522. else
  1523. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1524. wm8994->fll[id].out);
  1525. if (ret < 0)
  1526. return ret;
  1527. /* Gate the AIF clocks while we reclock */
  1528. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1529. WM8994_AIF1CLK_ENA, 0);
  1530. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1531. WM8994_AIF2CLK_ENA, 0);
  1532. /* We always need to disable the FLL while reconfiguring */
  1533. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1534. WM8994_FLL1_ENA, 0);
  1535. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1536. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1537. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1538. WM8994_FLL1_OUTDIV_MASK |
  1539. WM8994_FLL1_FRATIO_MASK, reg);
  1540. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1541. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1542. WM8994_FLL1_N_MASK,
  1543. fll.n << WM8994_FLL1_N_SHIFT);
  1544. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1545. WM8994_FLL1_REFCLK_DIV_MASK |
  1546. WM8994_FLL1_REFCLK_SRC_MASK,
  1547. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1548. (src - 1));
  1549. /* Clear any pending completion from a previous failure */
  1550. try_wait_for_completion(&wm8994->fll_locked[id]);
  1551. /* Enable (with fractional mode if required) */
  1552. if (freq_out) {
  1553. /* Enable VMID if we need it */
  1554. if (!was_enabled) {
  1555. active_reference(codec);
  1556. switch (control->type) {
  1557. case WM8994:
  1558. vmid_reference(codec);
  1559. break;
  1560. case WM8958:
  1561. if (wm8994->revision < 1)
  1562. vmid_reference(codec);
  1563. break;
  1564. default:
  1565. break;
  1566. }
  1567. }
  1568. if (fll.k)
  1569. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1570. else
  1571. reg = WM8994_FLL1_ENA;
  1572. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1573. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1574. reg);
  1575. if (wm8994->fll_locked_irq) {
  1576. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1577. msecs_to_jiffies(10));
  1578. if (timeout == 0)
  1579. dev_warn(codec->dev,
  1580. "Timed out waiting for FLL lock\n");
  1581. } else {
  1582. msleep(5);
  1583. }
  1584. } else {
  1585. if (was_enabled) {
  1586. switch (control->type) {
  1587. case WM8994:
  1588. vmid_dereference(codec);
  1589. break;
  1590. case WM8958:
  1591. if (wm8994->revision < 1)
  1592. vmid_dereference(codec);
  1593. break;
  1594. default:
  1595. break;
  1596. }
  1597. active_dereference(codec);
  1598. }
  1599. }
  1600. wm8994->fll[id].in = freq_in;
  1601. wm8994->fll[id].out = freq_out;
  1602. wm8994->fll[id].src = src;
  1603. /* Enable any gated AIF clocks */
  1604. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1605. WM8994_AIF1CLK_ENA, aif1);
  1606. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1607. WM8994_AIF2CLK_ENA, aif2);
  1608. configure_clock(codec);
  1609. return 0;
  1610. }
  1611. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1612. {
  1613. struct completion *completion = data;
  1614. complete(completion);
  1615. return IRQ_HANDLED;
  1616. }
  1617. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1618. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1619. unsigned int freq_in, unsigned int freq_out)
  1620. {
  1621. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1622. }
  1623. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1624. int clk_id, unsigned int freq, int dir)
  1625. {
  1626. struct snd_soc_codec *codec = dai->codec;
  1627. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1628. int i;
  1629. switch (dai->id) {
  1630. case 1:
  1631. case 2:
  1632. break;
  1633. default:
  1634. /* AIF3 shares clocking with AIF1/2 */
  1635. return -EINVAL;
  1636. }
  1637. switch (clk_id) {
  1638. case WM8994_SYSCLK_MCLK1:
  1639. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1640. wm8994->mclk[0] = freq;
  1641. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1642. dai->id, freq);
  1643. break;
  1644. case WM8994_SYSCLK_MCLK2:
  1645. /* TODO: Set GPIO AF */
  1646. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1647. wm8994->mclk[1] = freq;
  1648. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1649. dai->id, freq);
  1650. break;
  1651. case WM8994_SYSCLK_FLL1:
  1652. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1653. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1654. break;
  1655. case WM8994_SYSCLK_FLL2:
  1656. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1657. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1658. break;
  1659. case WM8994_SYSCLK_OPCLK:
  1660. /* Special case - a division (times 10) is given and
  1661. * no effect on main clocking.
  1662. */
  1663. if (freq) {
  1664. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1665. if (opclk_divs[i] == freq)
  1666. break;
  1667. if (i == ARRAY_SIZE(opclk_divs))
  1668. return -EINVAL;
  1669. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1670. WM8994_OPCLK_DIV_MASK, i);
  1671. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1672. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1673. } else {
  1674. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1675. WM8994_OPCLK_ENA, 0);
  1676. }
  1677. default:
  1678. return -EINVAL;
  1679. }
  1680. configure_clock(codec);
  1681. return 0;
  1682. }
  1683. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1684. enum snd_soc_bias_level level)
  1685. {
  1686. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1687. struct wm8994 *control = wm8994->wm8994;
  1688. switch (level) {
  1689. case SND_SOC_BIAS_ON:
  1690. break;
  1691. case SND_SOC_BIAS_PREPARE:
  1692. /* MICBIAS into regulating mode */
  1693. switch (control->type) {
  1694. case WM8958:
  1695. case WM1811:
  1696. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1697. WM8958_MICB1_MODE, 0);
  1698. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1699. WM8958_MICB2_MODE, 0);
  1700. break;
  1701. default:
  1702. break;
  1703. }
  1704. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1705. active_reference(codec);
  1706. break;
  1707. case SND_SOC_BIAS_STANDBY:
  1708. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1709. switch (control->type) {
  1710. case WM8994:
  1711. if (wm8994->revision < 4) {
  1712. /* Tweak DC servo and DSP
  1713. * configuration for improved
  1714. * performance. */
  1715. snd_soc_write(codec, 0x102, 0x3);
  1716. snd_soc_write(codec, 0x56, 0x3);
  1717. snd_soc_write(codec, 0x817, 0);
  1718. snd_soc_write(codec, 0x102, 0);
  1719. }
  1720. break;
  1721. case WM8958:
  1722. if (wm8994->revision == 0) {
  1723. /* Optimise performance for rev A */
  1724. snd_soc_write(codec, 0x102, 0x3);
  1725. snd_soc_write(codec, 0xcb, 0x81);
  1726. snd_soc_write(codec, 0x817, 0);
  1727. snd_soc_write(codec, 0x102, 0);
  1728. snd_soc_update_bits(codec,
  1729. WM8958_CHARGE_PUMP_2,
  1730. WM8958_CP_DISCH,
  1731. WM8958_CP_DISCH);
  1732. }
  1733. break;
  1734. case WM1811:
  1735. if (wm8994->revision < 2) {
  1736. snd_soc_write(codec, 0x102, 0x3);
  1737. snd_soc_write(codec, 0x5d, 0x7e);
  1738. snd_soc_write(codec, 0x5e, 0x0);
  1739. snd_soc_write(codec, 0x102, 0x0);
  1740. }
  1741. break;
  1742. }
  1743. /* Discharge LINEOUT1 & 2 */
  1744. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1745. WM8994_LINEOUT1_DISCH |
  1746. WM8994_LINEOUT2_DISCH,
  1747. WM8994_LINEOUT1_DISCH |
  1748. WM8994_LINEOUT2_DISCH);
  1749. }
  1750. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1751. active_dereference(codec);
  1752. /* MICBIAS into bypass mode on newer devices */
  1753. switch (control->type) {
  1754. case WM8958:
  1755. case WM1811:
  1756. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1757. WM8958_MICB1_MODE,
  1758. WM8958_MICB1_MODE);
  1759. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1760. WM8958_MICB2_MODE,
  1761. WM8958_MICB2_MODE);
  1762. break;
  1763. default:
  1764. break;
  1765. }
  1766. break;
  1767. case SND_SOC_BIAS_OFF:
  1768. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1769. wm8994->cur_fw = NULL;
  1770. break;
  1771. }
  1772. codec->dapm.bias_level = level;
  1773. return 0;
  1774. }
  1775. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1776. {
  1777. struct snd_soc_codec *codec = dai->codec;
  1778. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1779. struct wm8994 *control = wm8994->wm8994;
  1780. int ms_reg;
  1781. int aif1_reg;
  1782. int ms = 0;
  1783. int aif1 = 0;
  1784. switch (dai->id) {
  1785. case 1:
  1786. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1787. aif1_reg = WM8994_AIF1_CONTROL_1;
  1788. break;
  1789. case 2:
  1790. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1791. aif1_reg = WM8994_AIF2_CONTROL_1;
  1792. break;
  1793. default:
  1794. return -EINVAL;
  1795. }
  1796. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1797. case SND_SOC_DAIFMT_CBS_CFS:
  1798. break;
  1799. case SND_SOC_DAIFMT_CBM_CFM:
  1800. ms = WM8994_AIF1_MSTR;
  1801. break;
  1802. default:
  1803. return -EINVAL;
  1804. }
  1805. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1806. case SND_SOC_DAIFMT_DSP_B:
  1807. aif1 |= WM8994_AIF1_LRCLK_INV;
  1808. case SND_SOC_DAIFMT_DSP_A:
  1809. aif1 |= 0x18;
  1810. break;
  1811. case SND_SOC_DAIFMT_I2S:
  1812. aif1 |= 0x10;
  1813. break;
  1814. case SND_SOC_DAIFMT_RIGHT_J:
  1815. break;
  1816. case SND_SOC_DAIFMT_LEFT_J:
  1817. aif1 |= 0x8;
  1818. break;
  1819. default:
  1820. return -EINVAL;
  1821. }
  1822. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1823. case SND_SOC_DAIFMT_DSP_A:
  1824. case SND_SOC_DAIFMT_DSP_B:
  1825. /* frame inversion not valid for DSP modes */
  1826. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1827. case SND_SOC_DAIFMT_NB_NF:
  1828. break;
  1829. case SND_SOC_DAIFMT_IB_NF:
  1830. aif1 |= WM8994_AIF1_BCLK_INV;
  1831. break;
  1832. default:
  1833. return -EINVAL;
  1834. }
  1835. break;
  1836. case SND_SOC_DAIFMT_I2S:
  1837. case SND_SOC_DAIFMT_RIGHT_J:
  1838. case SND_SOC_DAIFMT_LEFT_J:
  1839. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1840. case SND_SOC_DAIFMT_NB_NF:
  1841. break;
  1842. case SND_SOC_DAIFMT_IB_IF:
  1843. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1844. break;
  1845. case SND_SOC_DAIFMT_IB_NF:
  1846. aif1 |= WM8994_AIF1_BCLK_INV;
  1847. break;
  1848. case SND_SOC_DAIFMT_NB_IF:
  1849. aif1 |= WM8994_AIF1_LRCLK_INV;
  1850. break;
  1851. default:
  1852. return -EINVAL;
  1853. }
  1854. break;
  1855. default:
  1856. return -EINVAL;
  1857. }
  1858. /* The AIF2 format configuration needs to be mirrored to AIF3
  1859. * on WM8958 if it's in use so just do it all the time. */
  1860. switch (control->type) {
  1861. case WM1811:
  1862. case WM8958:
  1863. if (dai->id == 2)
  1864. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1865. WM8994_AIF1_LRCLK_INV |
  1866. WM8958_AIF3_FMT_MASK, aif1);
  1867. break;
  1868. default:
  1869. break;
  1870. }
  1871. snd_soc_update_bits(codec, aif1_reg,
  1872. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1873. WM8994_AIF1_FMT_MASK,
  1874. aif1);
  1875. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1876. ms);
  1877. return 0;
  1878. }
  1879. static struct {
  1880. int val, rate;
  1881. } srs[] = {
  1882. { 0, 8000 },
  1883. { 1, 11025 },
  1884. { 2, 12000 },
  1885. { 3, 16000 },
  1886. { 4, 22050 },
  1887. { 5, 24000 },
  1888. { 6, 32000 },
  1889. { 7, 44100 },
  1890. { 8, 48000 },
  1891. { 9, 88200 },
  1892. { 10, 96000 },
  1893. };
  1894. static int fs_ratios[] = {
  1895. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1896. };
  1897. static int bclk_divs[] = {
  1898. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1899. 640, 880, 960, 1280, 1760, 1920
  1900. };
  1901. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1902. struct snd_pcm_hw_params *params,
  1903. struct snd_soc_dai *dai)
  1904. {
  1905. struct snd_soc_codec *codec = dai->codec;
  1906. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1907. int aif1_reg;
  1908. int aif2_reg;
  1909. int bclk_reg;
  1910. int lrclk_reg;
  1911. int rate_reg;
  1912. int aif1 = 0;
  1913. int aif2 = 0;
  1914. int bclk = 0;
  1915. int lrclk = 0;
  1916. int rate_val = 0;
  1917. int id = dai->id - 1;
  1918. int i, cur_val, best_val, bclk_rate, best;
  1919. switch (dai->id) {
  1920. case 1:
  1921. aif1_reg = WM8994_AIF1_CONTROL_1;
  1922. aif2_reg = WM8994_AIF1_CONTROL_2;
  1923. bclk_reg = WM8994_AIF1_BCLK;
  1924. rate_reg = WM8994_AIF1_RATE;
  1925. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1926. wm8994->lrclk_shared[0]) {
  1927. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1928. } else {
  1929. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1930. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1931. }
  1932. break;
  1933. case 2:
  1934. aif1_reg = WM8994_AIF2_CONTROL_1;
  1935. aif2_reg = WM8994_AIF2_CONTROL_2;
  1936. bclk_reg = WM8994_AIF2_BCLK;
  1937. rate_reg = WM8994_AIF2_RATE;
  1938. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1939. wm8994->lrclk_shared[1]) {
  1940. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1941. } else {
  1942. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1943. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1944. }
  1945. break;
  1946. default:
  1947. return -EINVAL;
  1948. }
  1949. bclk_rate = params_rate(params) * 2;
  1950. switch (params_format(params)) {
  1951. case SNDRV_PCM_FORMAT_S16_LE:
  1952. bclk_rate *= 16;
  1953. break;
  1954. case SNDRV_PCM_FORMAT_S20_3LE:
  1955. bclk_rate *= 20;
  1956. aif1 |= 0x20;
  1957. break;
  1958. case SNDRV_PCM_FORMAT_S24_LE:
  1959. bclk_rate *= 24;
  1960. aif1 |= 0x40;
  1961. break;
  1962. case SNDRV_PCM_FORMAT_S32_LE:
  1963. bclk_rate *= 32;
  1964. aif1 |= 0x60;
  1965. break;
  1966. default:
  1967. return -EINVAL;
  1968. }
  1969. /* Try to find an appropriate sample rate; look for an exact match. */
  1970. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1971. if (srs[i].rate == params_rate(params))
  1972. break;
  1973. if (i == ARRAY_SIZE(srs))
  1974. return -EINVAL;
  1975. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1976. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1977. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1978. dai->id, wm8994->aifclk[id], bclk_rate);
  1979. if (params_channels(params) == 1 &&
  1980. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1981. aif2 |= WM8994_AIF1_MONO;
  1982. if (wm8994->aifclk[id] == 0) {
  1983. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1984. return -EINVAL;
  1985. }
  1986. /* AIFCLK/fs ratio; look for a close match in either direction */
  1987. best = 0;
  1988. best_val = abs((fs_ratios[0] * params_rate(params))
  1989. - wm8994->aifclk[id]);
  1990. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1991. cur_val = abs((fs_ratios[i] * params_rate(params))
  1992. - wm8994->aifclk[id]);
  1993. if (cur_val >= best_val)
  1994. continue;
  1995. best = i;
  1996. best_val = cur_val;
  1997. }
  1998. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1999. dai->id, fs_ratios[best]);
  2000. rate_val |= best;
  2001. /* We may not get quite the right frequency if using
  2002. * approximate clocks so look for the closest match that is
  2003. * higher than the target (we need to ensure that there enough
  2004. * BCLKs to clock out the samples).
  2005. */
  2006. best = 0;
  2007. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2008. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2009. if (cur_val < 0) /* BCLK table is sorted */
  2010. break;
  2011. best = i;
  2012. }
  2013. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2014. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2015. bclk_divs[best], bclk_rate);
  2016. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2017. lrclk = bclk_rate / params_rate(params);
  2018. if (!lrclk) {
  2019. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2020. bclk_rate);
  2021. return -EINVAL;
  2022. }
  2023. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2024. lrclk, bclk_rate / lrclk);
  2025. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2026. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2027. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2028. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2029. lrclk);
  2030. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2031. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2032. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2033. switch (dai->id) {
  2034. case 1:
  2035. wm8994->dac_rates[0] = params_rate(params);
  2036. wm8994_set_retune_mobile(codec, 0);
  2037. wm8994_set_retune_mobile(codec, 1);
  2038. break;
  2039. case 2:
  2040. wm8994->dac_rates[1] = params_rate(params);
  2041. wm8994_set_retune_mobile(codec, 2);
  2042. break;
  2043. }
  2044. }
  2045. return 0;
  2046. }
  2047. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2048. struct snd_pcm_hw_params *params,
  2049. struct snd_soc_dai *dai)
  2050. {
  2051. struct snd_soc_codec *codec = dai->codec;
  2052. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2053. struct wm8994 *control = wm8994->wm8994;
  2054. int aif1_reg;
  2055. int aif1 = 0;
  2056. switch (dai->id) {
  2057. case 3:
  2058. switch (control->type) {
  2059. case WM1811:
  2060. case WM8958:
  2061. aif1_reg = WM8958_AIF3_CONTROL_1;
  2062. break;
  2063. default:
  2064. return 0;
  2065. }
  2066. default:
  2067. return 0;
  2068. }
  2069. switch (params_format(params)) {
  2070. case SNDRV_PCM_FORMAT_S16_LE:
  2071. break;
  2072. case SNDRV_PCM_FORMAT_S20_3LE:
  2073. aif1 |= 0x20;
  2074. break;
  2075. case SNDRV_PCM_FORMAT_S24_LE:
  2076. aif1 |= 0x40;
  2077. break;
  2078. case SNDRV_PCM_FORMAT_S32_LE:
  2079. aif1 |= 0x60;
  2080. break;
  2081. default:
  2082. return -EINVAL;
  2083. }
  2084. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2085. }
  2086. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2087. struct snd_soc_dai *dai)
  2088. {
  2089. struct snd_soc_codec *codec = dai->codec;
  2090. int rate_reg = 0;
  2091. switch (dai->id) {
  2092. case 1:
  2093. rate_reg = WM8994_AIF1_RATE;
  2094. break;
  2095. case 2:
  2096. rate_reg = WM8994_AIF2_RATE;
  2097. break;
  2098. default:
  2099. break;
  2100. }
  2101. /* If the DAI is idle then configure the divider tree for the
  2102. * lowest output rate to save a little power if the clock is
  2103. * still active (eg, because it is system clock).
  2104. */
  2105. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2106. snd_soc_update_bits(codec, rate_reg,
  2107. WM8994_AIF1_SR_MASK |
  2108. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2109. }
  2110. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2111. {
  2112. struct snd_soc_codec *codec = codec_dai->codec;
  2113. int mute_reg;
  2114. int reg;
  2115. switch (codec_dai->id) {
  2116. case 1:
  2117. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2118. break;
  2119. case 2:
  2120. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2121. break;
  2122. default:
  2123. return -EINVAL;
  2124. }
  2125. if (mute)
  2126. reg = WM8994_AIF1DAC1_MUTE;
  2127. else
  2128. reg = 0;
  2129. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2130. return 0;
  2131. }
  2132. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2133. {
  2134. struct snd_soc_codec *codec = codec_dai->codec;
  2135. int reg, val, mask;
  2136. switch (codec_dai->id) {
  2137. case 1:
  2138. reg = WM8994_AIF1_MASTER_SLAVE;
  2139. mask = WM8994_AIF1_TRI;
  2140. break;
  2141. case 2:
  2142. reg = WM8994_AIF2_MASTER_SLAVE;
  2143. mask = WM8994_AIF2_TRI;
  2144. break;
  2145. case 3:
  2146. reg = WM8994_POWER_MANAGEMENT_6;
  2147. mask = WM8994_AIF3_TRI;
  2148. break;
  2149. default:
  2150. return -EINVAL;
  2151. }
  2152. if (tristate)
  2153. val = mask;
  2154. else
  2155. val = 0;
  2156. return snd_soc_update_bits(codec, reg, mask, val);
  2157. }
  2158. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2159. {
  2160. struct snd_soc_codec *codec = dai->codec;
  2161. /* Disable the pulls on the AIF if we're using it to save power. */
  2162. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2163. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2164. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2165. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2166. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2167. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2168. return 0;
  2169. }
  2170. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2171. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2172. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2173. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2174. .set_sysclk = wm8994_set_dai_sysclk,
  2175. .set_fmt = wm8994_set_dai_fmt,
  2176. .hw_params = wm8994_hw_params,
  2177. .shutdown = wm8994_aif_shutdown,
  2178. .digital_mute = wm8994_aif_mute,
  2179. .set_pll = wm8994_set_fll,
  2180. .set_tristate = wm8994_set_tristate,
  2181. };
  2182. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2183. .set_sysclk = wm8994_set_dai_sysclk,
  2184. .set_fmt = wm8994_set_dai_fmt,
  2185. .hw_params = wm8994_hw_params,
  2186. .shutdown = wm8994_aif_shutdown,
  2187. .digital_mute = wm8994_aif_mute,
  2188. .set_pll = wm8994_set_fll,
  2189. .set_tristate = wm8994_set_tristate,
  2190. };
  2191. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2192. .hw_params = wm8994_aif3_hw_params,
  2193. .set_tristate = wm8994_set_tristate,
  2194. };
  2195. static struct snd_soc_dai_driver wm8994_dai[] = {
  2196. {
  2197. .name = "wm8994-aif1",
  2198. .id = 1,
  2199. .playback = {
  2200. .stream_name = "AIF1 Playback",
  2201. .channels_min = 1,
  2202. .channels_max = 2,
  2203. .rates = WM8994_RATES,
  2204. .formats = WM8994_FORMATS,
  2205. },
  2206. .capture = {
  2207. .stream_name = "AIF1 Capture",
  2208. .channels_min = 1,
  2209. .channels_max = 2,
  2210. .rates = WM8994_RATES,
  2211. .formats = WM8994_FORMATS,
  2212. },
  2213. .ops = &wm8994_aif1_dai_ops,
  2214. },
  2215. {
  2216. .name = "wm8994-aif2",
  2217. .id = 2,
  2218. .playback = {
  2219. .stream_name = "AIF2 Playback",
  2220. .channels_min = 1,
  2221. .channels_max = 2,
  2222. .rates = WM8994_RATES,
  2223. .formats = WM8994_FORMATS,
  2224. },
  2225. .capture = {
  2226. .stream_name = "AIF2 Capture",
  2227. .channels_min = 1,
  2228. .channels_max = 2,
  2229. .rates = WM8994_RATES,
  2230. .formats = WM8994_FORMATS,
  2231. },
  2232. .probe = wm8994_aif2_probe,
  2233. .ops = &wm8994_aif2_dai_ops,
  2234. },
  2235. {
  2236. .name = "wm8994-aif3",
  2237. .id = 3,
  2238. .playback = {
  2239. .stream_name = "AIF3 Playback",
  2240. .channels_min = 1,
  2241. .channels_max = 2,
  2242. .rates = WM8994_RATES,
  2243. .formats = WM8994_FORMATS,
  2244. },
  2245. .capture = {
  2246. .stream_name = "AIF3 Capture",
  2247. .channels_min = 1,
  2248. .channels_max = 2,
  2249. .rates = WM8994_RATES,
  2250. .formats = WM8994_FORMATS,
  2251. },
  2252. .ops = &wm8994_aif3_dai_ops,
  2253. }
  2254. };
  2255. #ifdef CONFIG_PM
  2256. static int wm8994_suspend(struct snd_soc_codec *codec)
  2257. {
  2258. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2259. struct wm8994 *control = wm8994->wm8994;
  2260. int i, ret;
  2261. switch (control->type) {
  2262. case WM8994:
  2263. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2264. break;
  2265. case WM1811:
  2266. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2267. WM1811_JACKDET_MODE_MASK, 0);
  2268. /* Fall through */
  2269. case WM8958:
  2270. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2271. WM8958_MICD_ENA, 0);
  2272. break;
  2273. }
  2274. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2275. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2276. sizeof(struct wm8994_fll_config));
  2277. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2278. if (ret < 0)
  2279. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2280. i + 1, ret);
  2281. }
  2282. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2283. return 0;
  2284. }
  2285. static int wm8994_resume(struct snd_soc_codec *codec)
  2286. {
  2287. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2288. struct wm8994 *control = wm8994->wm8994;
  2289. int i, ret;
  2290. unsigned int val, mask;
  2291. if (wm8994->revision < 4) {
  2292. /* force a HW read */
  2293. ret = regmap_read(control->regmap,
  2294. WM8994_POWER_MANAGEMENT_5, &val);
  2295. /* modify the cache only */
  2296. codec->cache_only = 1;
  2297. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2298. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2299. val &= mask;
  2300. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2301. mask, val);
  2302. codec->cache_only = 0;
  2303. }
  2304. /* Restore the registers */
  2305. ret = snd_soc_cache_sync(codec);
  2306. if (ret != 0)
  2307. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2308. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2309. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2310. if (!wm8994->fll_suspend[i].out)
  2311. continue;
  2312. ret = _wm8994_set_fll(codec, i + 1,
  2313. wm8994->fll_suspend[i].src,
  2314. wm8994->fll_suspend[i].in,
  2315. wm8994->fll_suspend[i].out);
  2316. if (ret < 0)
  2317. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2318. i + 1, ret);
  2319. }
  2320. switch (control->type) {
  2321. case WM8994:
  2322. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2323. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2324. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2325. break;
  2326. case WM1811:
  2327. if (wm8994->jackdet && wm8994->jack_cb) {
  2328. /* Restart from idle */
  2329. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2330. WM1811_JACKDET_MODE_MASK,
  2331. WM1811_JACKDET_MODE_JACK);
  2332. break;
  2333. }
  2334. case WM8958:
  2335. if (wm8994->jack_cb)
  2336. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2337. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2338. break;
  2339. }
  2340. return 0;
  2341. }
  2342. #else
  2343. #define wm8994_suspend NULL
  2344. #define wm8994_resume NULL
  2345. #endif
  2346. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2347. {
  2348. struct snd_soc_codec *codec = wm8994->codec;
  2349. struct wm8994_pdata *pdata = wm8994->pdata;
  2350. struct snd_kcontrol_new controls[] = {
  2351. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2352. wm8994->retune_mobile_enum,
  2353. wm8994_get_retune_mobile_enum,
  2354. wm8994_put_retune_mobile_enum),
  2355. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2356. wm8994->retune_mobile_enum,
  2357. wm8994_get_retune_mobile_enum,
  2358. wm8994_put_retune_mobile_enum),
  2359. SOC_ENUM_EXT("AIF2 EQ Mode",
  2360. wm8994->retune_mobile_enum,
  2361. wm8994_get_retune_mobile_enum,
  2362. wm8994_put_retune_mobile_enum),
  2363. };
  2364. int ret, i, j;
  2365. const char **t;
  2366. /* We need an array of texts for the enum API but the number
  2367. * of texts is likely to be less than the number of
  2368. * configurations due to the sample rate dependency of the
  2369. * configurations. */
  2370. wm8994->num_retune_mobile_texts = 0;
  2371. wm8994->retune_mobile_texts = NULL;
  2372. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2373. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2374. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2375. wm8994->retune_mobile_texts[j]) == 0)
  2376. break;
  2377. }
  2378. if (j != wm8994->num_retune_mobile_texts)
  2379. continue;
  2380. /* Expand the array... */
  2381. t = krealloc(wm8994->retune_mobile_texts,
  2382. sizeof(char *) *
  2383. (wm8994->num_retune_mobile_texts + 1),
  2384. GFP_KERNEL);
  2385. if (t == NULL)
  2386. continue;
  2387. /* ...store the new entry... */
  2388. t[wm8994->num_retune_mobile_texts] =
  2389. pdata->retune_mobile_cfgs[i].name;
  2390. /* ...and remember the new version. */
  2391. wm8994->num_retune_mobile_texts++;
  2392. wm8994->retune_mobile_texts = t;
  2393. }
  2394. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2395. wm8994->num_retune_mobile_texts);
  2396. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2397. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2398. ret = snd_soc_add_controls(wm8994->codec, controls,
  2399. ARRAY_SIZE(controls));
  2400. if (ret != 0)
  2401. dev_err(wm8994->codec->dev,
  2402. "Failed to add ReTune Mobile controls: %d\n", ret);
  2403. }
  2404. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2405. {
  2406. struct snd_soc_codec *codec = wm8994->codec;
  2407. struct wm8994_pdata *pdata = wm8994->pdata;
  2408. int ret, i;
  2409. if (!pdata)
  2410. return;
  2411. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2412. pdata->lineout2_diff,
  2413. pdata->lineout1fb,
  2414. pdata->lineout2fb,
  2415. pdata->jd_scthr,
  2416. pdata->jd_thr,
  2417. pdata->micbias1_lvl,
  2418. pdata->micbias2_lvl);
  2419. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2420. if (pdata->num_drc_cfgs) {
  2421. struct snd_kcontrol_new controls[] = {
  2422. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2423. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2424. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2425. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2426. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2427. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2428. };
  2429. /* We need an array of texts for the enum API */
  2430. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2431. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2432. if (!wm8994->drc_texts) {
  2433. dev_err(wm8994->codec->dev,
  2434. "Failed to allocate %d DRC config texts\n",
  2435. pdata->num_drc_cfgs);
  2436. return;
  2437. }
  2438. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2439. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2440. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2441. wm8994->drc_enum.texts = wm8994->drc_texts;
  2442. ret = snd_soc_add_controls(wm8994->codec, controls,
  2443. ARRAY_SIZE(controls));
  2444. if (ret != 0)
  2445. dev_err(wm8994->codec->dev,
  2446. "Failed to add DRC mode controls: %d\n", ret);
  2447. for (i = 0; i < WM8994_NUM_DRC; i++)
  2448. wm8994_set_drc(codec, i);
  2449. }
  2450. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2451. pdata->num_retune_mobile_cfgs);
  2452. if (pdata->num_retune_mobile_cfgs)
  2453. wm8994_handle_retune_mobile_pdata(wm8994);
  2454. else
  2455. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2456. ARRAY_SIZE(wm8994_eq_controls));
  2457. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2458. if (pdata->micbias[i]) {
  2459. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2460. pdata->micbias[i] & 0xffff);
  2461. }
  2462. }
  2463. }
  2464. /**
  2465. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2466. *
  2467. * @codec: WM8994 codec
  2468. * @jack: jack to report detection events on
  2469. * @micbias: microphone bias to detect on
  2470. * @det: value to report for presence detection
  2471. * @shrt: value to report for short detection
  2472. *
  2473. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2474. * being used to bring out signals to the processor then only platform
  2475. * data configuration is needed for WM8994 and processor GPIOs should
  2476. * be configured using snd_soc_jack_add_gpios() instead.
  2477. *
  2478. * Configuration of detection levels is available via the micbias1_lvl
  2479. * and micbias2_lvl platform data members.
  2480. */
  2481. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2482. int micbias, int det, int shrt)
  2483. {
  2484. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2485. struct wm8994_micdet *micdet;
  2486. struct wm8994 *control = wm8994->wm8994;
  2487. int reg;
  2488. if (control->type != WM8994)
  2489. return -EINVAL;
  2490. switch (micbias) {
  2491. case 1:
  2492. micdet = &wm8994->micdet[0];
  2493. break;
  2494. case 2:
  2495. micdet = &wm8994->micdet[1];
  2496. break;
  2497. default:
  2498. return -EINVAL;
  2499. }
  2500. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2501. micbias, det, shrt);
  2502. /* Store the configuration */
  2503. micdet->jack = jack;
  2504. micdet->det = det;
  2505. micdet->shrt = shrt;
  2506. /* If either of the jacks is set up then enable detection */
  2507. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2508. reg = WM8994_MICD_ENA;
  2509. else
  2510. reg = 0;
  2511. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2512. return 0;
  2513. }
  2514. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2515. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2516. {
  2517. struct wm8994_priv *priv = data;
  2518. struct snd_soc_codec *codec = priv->codec;
  2519. int reg;
  2520. int report;
  2521. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2522. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2523. #endif
  2524. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2525. if (reg < 0) {
  2526. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2527. reg);
  2528. return IRQ_HANDLED;
  2529. }
  2530. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2531. report = 0;
  2532. if (reg & WM8994_MIC1_DET_STS)
  2533. report |= priv->micdet[0].det;
  2534. if (reg & WM8994_MIC1_SHRT_STS)
  2535. report |= priv->micdet[0].shrt;
  2536. snd_soc_jack_report(priv->micdet[0].jack, report,
  2537. priv->micdet[0].det | priv->micdet[0].shrt);
  2538. report = 0;
  2539. if (reg & WM8994_MIC2_DET_STS)
  2540. report |= priv->micdet[1].det;
  2541. if (reg & WM8994_MIC2_SHRT_STS)
  2542. report |= priv->micdet[1].shrt;
  2543. snd_soc_jack_report(priv->micdet[1].jack, report,
  2544. priv->micdet[1].det | priv->micdet[1].shrt);
  2545. return IRQ_HANDLED;
  2546. }
  2547. /* Default microphone detection handler for WM8958 - the user can
  2548. * override this if they wish.
  2549. */
  2550. static void wm8958_default_micdet(u16 status, void *data)
  2551. {
  2552. struct snd_soc_codec *codec = data;
  2553. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2554. int report;
  2555. dev_dbg(codec->dev, "MICDET %x\n", status);
  2556. /* Either nothing present or just starting detection */
  2557. if (!(status & WM8958_MICD_STS)) {
  2558. if (!wm8994->jackdet) {
  2559. /* If nothing present then clear our statuses */
  2560. dev_dbg(codec->dev, "Detected open circuit\n");
  2561. wm8994->jack_mic = false;
  2562. wm8994->mic_detecting = true;
  2563. wm8958_micd_set_rate(codec);
  2564. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2565. wm8994->btn_mask |
  2566. SND_JACK_HEADSET);
  2567. }
  2568. return;
  2569. }
  2570. /* If the measurement is showing a high impedence we've got a
  2571. * microphone.
  2572. */
  2573. if (wm8994->mic_detecting && (status & 0x600)) {
  2574. dev_dbg(codec->dev, "Detected microphone\n");
  2575. wm8994->mic_detecting = false;
  2576. wm8994->jack_mic = true;
  2577. wm8958_micd_set_rate(codec);
  2578. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2579. SND_JACK_HEADSET);
  2580. }
  2581. if (wm8994->mic_detecting && status & 0x4) {
  2582. dev_dbg(codec->dev, "Detected headphone\n");
  2583. wm8994->mic_detecting = false;
  2584. wm8958_micd_set_rate(codec);
  2585. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2586. SND_JACK_HEADSET);
  2587. /* If we have jackdet that will detect removal */
  2588. if (wm8994->jackdet) {
  2589. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2590. WM8958_MICD_ENA, 0);
  2591. wm1811_jackdet_set_mode(codec,
  2592. WM1811_JACKDET_MODE_JACK);
  2593. }
  2594. }
  2595. /* Report short circuit as a button */
  2596. if (wm8994->jack_mic) {
  2597. report = 0;
  2598. if (status & 0x4)
  2599. report |= SND_JACK_BTN_0;
  2600. if (status & 0x8)
  2601. report |= SND_JACK_BTN_1;
  2602. if (status & 0x10)
  2603. report |= SND_JACK_BTN_2;
  2604. if (status & 0x20)
  2605. report |= SND_JACK_BTN_3;
  2606. if (status & 0x40)
  2607. report |= SND_JACK_BTN_4;
  2608. if (status & 0x80)
  2609. report |= SND_JACK_BTN_5;
  2610. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2611. wm8994->btn_mask);
  2612. }
  2613. }
  2614. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2615. {
  2616. struct wm8994_priv *wm8994 = data;
  2617. struct snd_soc_codec *codec = wm8994->codec;
  2618. int reg;
  2619. mutex_lock(&wm8994->accdet_lock);
  2620. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2621. if (reg < 0) {
  2622. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2623. mutex_unlock(&wm8994->accdet_lock);
  2624. return IRQ_NONE;
  2625. }
  2626. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2627. if (reg & WM1811_JACKDET_LVL) {
  2628. dev_dbg(codec->dev, "Jack detected\n");
  2629. snd_soc_jack_report(wm8994->micdet[0].jack,
  2630. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2631. /*
  2632. * Start off measument of microphone impedence to find
  2633. * out what's actually there.
  2634. */
  2635. wm8994->mic_detecting = true;
  2636. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2637. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2638. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2639. } else {
  2640. dev_dbg(codec->dev, "Jack not detected\n");
  2641. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2642. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2643. wm8994->btn_mask);
  2644. wm8994->mic_detecting = false;
  2645. wm8994->jack_mic = false;
  2646. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2647. WM8958_MICD_ENA, 0);
  2648. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2649. }
  2650. mutex_unlock(&wm8994->accdet_lock);
  2651. return IRQ_HANDLED;
  2652. }
  2653. /**
  2654. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2655. *
  2656. * @codec: WM8958 codec
  2657. * @jack: jack to report detection events on
  2658. *
  2659. * Enable microphone detection functionality for the WM8958. By
  2660. * default simple detection which supports the detection of up to 6
  2661. * buttons plus video and microphone functionality is supported.
  2662. *
  2663. * The WM8958 has an advanced jack detection facility which is able to
  2664. * support complex accessory detection, especially when used in
  2665. * conjunction with external circuitry. In order to provide maximum
  2666. * flexiblity a callback is provided which allows a completely custom
  2667. * detection algorithm.
  2668. */
  2669. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2670. wm8958_micdet_cb cb, void *cb_data)
  2671. {
  2672. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2673. struct wm8994 *control = wm8994->wm8994;
  2674. u16 micd_lvl_sel;
  2675. switch (control->type) {
  2676. case WM1811:
  2677. case WM8958:
  2678. break;
  2679. default:
  2680. return -EINVAL;
  2681. }
  2682. if (jack) {
  2683. if (!cb) {
  2684. dev_dbg(codec->dev, "Using default micdet callback\n");
  2685. cb = wm8958_default_micdet;
  2686. cb_data = codec;
  2687. }
  2688. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2689. wm8994->micdet[0].jack = jack;
  2690. wm8994->jack_cb = cb;
  2691. wm8994->jack_cb_data = cb_data;
  2692. wm8994->mic_detecting = true;
  2693. wm8994->jack_mic = false;
  2694. wm8958_micd_set_rate(codec);
  2695. /* Detect microphones and short circuits by default */
  2696. if (wm8994->pdata->micd_lvl_sel)
  2697. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2698. else
  2699. micd_lvl_sel = 0x41;
  2700. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2701. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2702. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2703. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2704. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2705. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2706. /*
  2707. * If we can use jack detection start off with that,
  2708. * otherwise jump straight to microphone detection.
  2709. */
  2710. if (wm8994->jackdet) {
  2711. snd_soc_update_bits(codec, WM8994_LDO_1,
  2712. WM8994_LDO1_DISCH, 0);
  2713. wm1811_jackdet_set_mode(codec,
  2714. WM1811_JACKDET_MODE_JACK);
  2715. } else {
  2716. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2717. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2718. }
  2719. } else {
  2720. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2721. WM8958_MICD_ENA, 0);
  2722. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2723. }
  2724. return 0;
  2725. }
  2726. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2727. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2728. {
  2729. struct wm8994_priv *wm8994 = data;
  2730. struct snd_soc_codec *codec = wm8994->codec;
  2731. int reg, count;
  2732. mutex_lock(&wm8994->accdet_lock);
  2733. /*
  2734. * Jack detection may have detected a removal simulataneously
  2735. * with an update of the MICDET status; if so it will have
  2736. * stopped detection and we can ignore this interrupt.
  2737. */
  2738. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2739. mutex_unlock(&wm8994->accdet_lock);
  2740. return IRQ_HANDLED;
  2741. }
  2742. /* We may occasionally read a detection without an impedence
  2743. * range being provided - if that happens loop again.
  2744. */
  2745. count = 10;
  2746. do {
  2747. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2748. if (reg < 0) {
  2749. mutex_unlock(&wm8994->accdet_lock);
  2750. dev_err(codec->dev,
  2751. "Failed to read mic detect status: %d\n",
  2752. reg);
  2753. return IRQ_NONE;
  2754. }
  2755. if (!(reg & WM8958_MICD_VALID)) {
  2756. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2757. goto out;
  2758. }
  2759. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2760. break;
  2761. msleep(1);
  2762. } while (count--);
  2763. if (count == 0)
  2764. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2765. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2766. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2767. #endif
  2768. if (wm8994->jack_cb)
  2769. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2770. else
  2771. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2772. out:
  2773. mutex_unlock(&wm8994->accdet_lock);
  2774. return IRQ_HANDLED;
  2775. }
  2776. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2777. {
  2778. struct snd_soc_codec *codec = data;
  2779. dev_err(codec->dev, "FIFO error\n");
  2780. return IRQ_HANDLED;
  2781. }
  2782. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2783. {
  2784. struct snd_soc_codec *codec = data;
  2785. dev_err(codec->dev, "Thermal warning\n");
  2786. return IRQ_HANDLED;
  2787. }
  2788. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2789. {
  2790. struct snd_soc_codec *codec = data;
  2791. dev_crit(codec->dev, "Thermal shutdown\n");
  2792. return IRQ_HANDLED;
  2793. }
  2794. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2795. {
  2796. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2797. struct wm8994_priv *wm8994;
  2798. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2799. unsigned int reg;
  2800. int ret, i;
  2801. codec->control_data = control->regmap;
  2802. wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
  2803. GFP_KERNEL);
  2804. if (wm8994 == NULL)
  2805. return -ENOMEM;
  2806. snd_soc_codec_set_drvdata(codec, wm8994);
  2807. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2808. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2809. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2810. wm8994->codec = codec;
  2811. mutex_init(&wm8994->accdet_lock);
  2812. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2813. init_completion(&wm8994->fll_locked[i]);
  2814. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2815. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2816. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2817. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2818. WM8994_IRQ_MIC1_DET;
  2819. pm_runtime_enable(codec->dev);
  2820. pm_runtime_resume(codec->dev);
  2821. /* Set revision-specific configuration */
  2822. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2823. switch (control->type) {
  2824. case WM8994:
  2825. switch (wm8994->revision) {
  2826. case 2:
  2827. case 3:
  2828. wm8994->hubs.dcs_codes_l = -5;
  2829. wm8994->hubs.dcs_codes_r = -5;
  2830. wm8994->hubs.hp_startup_mode = 1;
  2831. wm8994->hubs.dcs_readback_mode = 1;
  2832. wm8994->hubs.series_startup = 1;
  2833. break;
  2834. default:
  2835. wm8994->hubs.dcs_readback_mode = 2;
  2836. break;
  2837. }
  2838. break;
  2839. case WM8958:
  2840. wm8994->hubs.dcs_readback_mode = 1;
  2841. break;
  2842. case WM1811:
  2843. wm8994->hubs.dcs_readback_mode = 2;
  2844. wm8994->hubs.no_series_update = 1;
  2845. switch (wm8994->revision) {
  2846. case 0:
  2847. case 1:
  2848. case 2:
  2849. case 3:
  2850. wm8994->hubs.dcs_codes_l = -9;
  2851. wm8994->hubs.dcs_codes_r = -5;
  2852. break;
  2853. default:
  2854. break;
  2855. }
  2856. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2857. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2858. break;
  2859. default:
  2860. break;
  2861. }
  2862. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2863. wm8994_fifo_error, "FIFO error", codec);
  2864. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2865. wm8994_temp_warn, "Thermal warning", codec);
  2866. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2867. wm8994_temp_shut, "Thermal shutdown", codec);
  2868. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2869. wm_hubs_dcs_done, "DC servo done",
  2870. &wm8994->hubs);
  2871. if (ret == 0)
  2872. wm8994->hubs.dcs_done_irq = true;
  2873. switch (control->type) {
  2874. case WM8994:
  2875. if (wm8994->micdet_irq) {
  2876. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2877. wm8994_mic_irq,
  2878. IRQF_TRIGGER_RISING,
  2879. "Mic1 detect",
  2880. wm8994);
  2881. if (ret != 0)
  2882. dev_warn(codec->dev,
  2883. "Failed to request Mic1 detect IRQ: %d\n",
  2884. ret);
  2885. }
  2886. ret = wm8994_request_irq(wm8994->wm8994,
  2887. WM8994_IRQ_MIC1_SHRT,
  2888. wm8994_mic_irq, "Mic 1 short",
  2889. wm8994);
  2890. if (ret != 0)
  2891. dev_warn(codec->dev,
  2892. "Failed to request Mic1 short IRQ: %d\n",
  2893. ret);
  2894. ret = wm8994_request_irq(wm8994->wm8994,
  2895. WM8994_IRQ_MIC2_DET,
  2896. wm8994_mic_irq, "Mic 2 detect",
  2897. wm8994);
  2898. if (ret != 0)
  2899. dev_warn(codec->dev,
  2900. "Failed to request Mic2 detect IRQ: %d\n",
  2901. ret);
  2902. ret = wm8994_request_irq(wm8994->wm8994,
  2903. WM8994_IRQ_MIC2_SHRT,
  2904. wm8994_mic_irq, "Mic 2 short",
  2905. wm8994);
  2906. if (ret != 0)
  2907. dev_warn(codec->dev,
  2908. "Failed to request Mic2 short IRQ: %d\n",
  2909. ret);
  2910. break;
  2911. case WM8958:
  2912. case WM1811:
  2913. if (wm8994->micdet_irq) {
  2914. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2915. wm8958_mic_irq,
  2916. IRQF_TRIGGER_RISING,
  2917. "Mic detect",
  2918. wm8994);
  2919. if (ret != 0)
  2920. dev_warn(codec->dev,
  2921. "Failed to request Mic detect IRQ: %d\n",
  2922. ret);
  2923. }
  2924. }
  2925. switch (control->type) {
  2926. case WM1811:
  2927. if (wm8994->revision > 1) {
  2928. ret = wm8994_request_irq(wm8994->wm8994,
  2929. WM8994_IRQ_GPIO(6),
  2930. wm1811_jackdet_irq, "JACKDET",
  2931. wm8994);
  2932. if (ret == 0)
  2933. wm8994->jackdet = true;
  2934. }
  2935. break;
  2936. default:
  2937. break;
  2938. }
  2939. wm8994->fll_locked_irq = true;
  2940. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2941. ret = wm8994_request_irq(wm8994->wm8994,
  2942. WM8994_IRQ_FLL1_LOCK + i,
  2943. wm8994_fll_locked_irq, "FLL lock",
  2944. &wm8994->fll_locked[i]);
  2945. if (ret != 0)
  2946. wm8994->fll_locked_irq = false;
  2947. }
  2948. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2949. * configured on init - if a system wants to do this dynamically
  2950. * at runtime we can deal with that then.
  2951. */
  2952. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  2953. if (ret < 0) {
  2954. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2955. goto err_irq;
  2956. }
  2957. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2958. wm8994->lrclk_shared[0] = 1;
  2959. wm8994_dai[0].symmetric_rates = 1;
  2960. } else {
  2961. wm8994->lrclk_shared[0] = 0;
  2962. }
  2963. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  2964. if (ret < 0) {
  2965. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2966. goto err_irq;
  2967. }
  2968. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2969. wm8994->lrclk_shared[1] = 1;
  2970. wm8994_dai[1].symmetric_rates = 1;
  2971. } else {
  2972. wm8994->lrclk_shared[1] = 0;
  2973. }
  2974. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2975. /* Latch volume updates (right only; we always do left then right). */
  2976. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2977. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2978. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2979. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2980. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2981. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2982. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2983. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2984. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2985. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2986. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2987. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2988. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2989. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2990. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2991. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2992. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2993. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2994. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2995. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2996. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2997. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2998. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2999. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3000. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3001. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3002. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3003. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3004. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3005. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3006. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3007. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3008. /* Set the low bit of the 3D stereo depth so TLV matches */
  3009. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3010. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3011. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3012. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3013. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3014. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3015. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3016. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3017. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3018. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3019. * use this; it only affects behaviour on idle TDM clock
  3020. * cycles. */
  3021. switch (control->type) {
  3022. case WM8994:
  3023. case WM8958:
  3024. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3025. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3026. break;
  3027. default:
  3028. break;
  3029. }
  3030. /* Put MICBIAS into bypass mode by default on newer devices */
  3031. switch (control->type) {
  3032. case WM8958:
  3033. case WM1811:
  3034. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3035. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3036. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3037. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3038. break;
  3039. default:
  3040. break;
  3041. }
  3042. wm8994_update_class_w(codec);
  3043. wm8994_handle_pdata(wm8994);
  3044. wm_hubs_add_analogue_controls(codec);
  3045. snd_soc_add_controls(codec, wm8994_snd_controls,
  3046. ARRAY_SIZE(wm8994_snd_controls));
  3047. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3048. ARRAY_SIZE(wm8994_dapm_widgets));
  3049. switch (control->type) {
  3050. case WM8994:
  3051. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3052. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3053. if (wm8994->revision < 4) {
  3054. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3055. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3056. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3057. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3058. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3059. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3060. } else {
  3061. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3062. ARRAY_SIZE(wm8994_lateclk_widgets));
  3063. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3064. ARRAY_SIZE(wm8994_adc_widgets));
  3065. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3066. ARRAY_SIZE(wm8994_dac_widgets));
  3067. }
  3068. break;
  3069. case WM8958:
  3070. snd_soc_add_controls(codec, wm8958_snd_controls,
  3071. ARRAY_SIZE(wm8958_snd_controls));
  3072. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3073. ARRAY_SIZE(wm8958_dapm_widgets));
  3074. if (wm8994->revision < 1) {
  3075. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3076. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3077. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3078. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3079. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3080. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3081. } else {
  3082. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3083. ARRAY_SIZE(wm8994_lateclk_widgets));
  3084. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3085. ARRAY_SIZE(wm8994_adc_widgets));
  3086. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3087. ARRAY_SIZE(wm8994_dac_widgets));
  3088. }
  3089. break;
  3090. case WM1811:
  3091. snd_soc_add_controls(codec, wm8958_snd_controls,
  3092. ARRAY_SIZE(wm8958_snd_controls));
  3093. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3094. ARRAY_SIZE(wm8958_dapm_widgets));
  3095. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3096. ARRAY_SIZE(wm8994_lateclk_widgets));
  3097. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3098. ARRAY_SIZE(wm8994_adc_widgets));
  3099. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3100. ARRAY_SIZE(wm8994_dac_widgets));
  3101. break;
  3102. }
  3103. wm_hubs_add_analogue_routes(codec, 0, 0);
  3104. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3105. switch (control->type) {
  3106. case WM8994:
  3107. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3108. ARRAY_SIZE(wm8994_intercon));
  3109. if (wm8994->revision < 4) {
  3110. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3111. ARRAY_SIZE(wm8994_revd_intercon));
  3112. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3113. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3114. } else {
  3115. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3116. ARRAY_SIZE(wm8994_lateclk_intercon));
  3117. }
  3118. break;
  3119. case WM8958:
  3120. if (wm8994->revision < 1) {
  3121. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3122. ARRAY_SIZE(wm8994_revd_intercon));
  3123. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3124. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3125. } else {
  3126. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3127. ARRAY_SIZE(wm8994_lateclk_intercon));
  3128. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3129. ARRAY_SIZE(wm8958_intercon));
  3130. }
  3131. wm8958_dsp2_init(codec);
  3132. break;
  3133. case WM1811:
  3134. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3135. ARRAY_SIZE(wm8994_lateclk_intercon));
  3136. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3137. ARRAY_SIZE(wm8958_intercon));
  3138. break;
  3139. }
  3140. return 0;
  3141. err_irq:
  3142. if (wm8994->jackdet)
  3143. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3144. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3145. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3146. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3147. if (wm8994->micdet_irq)
  3148. free_irq(wm8994->micdet_irq, wm8994);
  3149. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3150. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3151. &wm8994->fll_locked[i]);
  3152. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3153. &wm8994->hubs);
  3154. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3155. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3156. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3157. return ret;
  3158. }
  3159. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3160. {
  3161. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3162. struct wm8994 *control = wm8994->wm8994;
  3163. int i;
  3164. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3165. pm_runtime_disable(codec->dev);
  3166. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3167. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3168. &wm8994->fll_locked[i]);
  3169. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3170. &wm8994->hubs);
  3171. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3172. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3173. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3174. if (wm8994->jackdet)
  3175. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3176. switch (control->type) {
  3177. case WM8994:
  3178. if (wm8994->micdet_irq)
  3179. free_irq(wm8994->micdet_irq, wm8994);
  3180. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3181. wm8994);
  3182. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3183. wm8994);
  3184. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3185. wm8994);
  3186. break;
  3187. case WM1811:
  3188. case WM8958:
  3189. if (wm8994->micdet_irq)
  3190. free_irq(wm8994->micdet_irq, wm8994);
  3191. break;
  3192. }
  3193. if (wm8994->mbc)
  3194. release_firmware(wm8994->mbc);
  3195. if (wm8994->mbc_vss)
  3196. release_firmware(wm8994->mbc_vss);
  3197. if (wm8994->enh_eq)
  3198. release_firmware(wm8994->enh_eq);
  3199. kfree(wm8994->retune_mobile_texts);
  3200. return 0;
  3201. }
  3202. static int wm8994_soc_volatile(struct snd_soc_codec *codec,
  3203. unsigned int reg)
  3204. {
  3205. return true;
  3206. }
  3207. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3208. .probe = wm8994_codec_probe,
  3209. .remove = wm8994_codec_remove,
  3210. .suspend = wm8994_suspend,
  3211. .resume = wm8994_resume,
  3212. .set_bias_level = wm8994_set_bias_level,
  3213. .reg_cache_size = WM8994_MAX_REGISTER,
  3214. .volatile_register = wm8994_soc_volatile,
  3215. };
  3216. static int __devinit wm8994_probe(struct platform_device *pdev)
  3217. {
  3218. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3219. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3220. }
  3221. static int __devexit wm8994_remove(struct platform_device *pdev)
  3222. {
  3223. snd_soc_unregister_codec(&pdev->dev);
  3224. return 0;
  3225. }
  3226. static struct platform_driver wm8994_codec_driver = {
  3227. .driver = {
  3228. .name = "wm8994-codec",
  3229. .owner = THIS_MODULE,
  3230. },
  3231. .probe = wm8994_probe,
  3232. .remove = __devexit_p(wm8994_remove),
  3233. };
  3234. module_platform_driver(wm8994_codec_driver);
  3235. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3236. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3237. MODULE_LICENSE("GPL");
  3238. MODULE_ALIAS("platform:wm8994-codec");