tlv320dac33.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/gpio.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/slab.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/initval.h>
  38. #include <sound/tlv.h>
  39. #include <sound/tlv320dac33-plat.h>
  40. #include "tlv320dac33.h"
  41. /*
  42. * The internal FIFO is 24576 bytes long
  43. * It can be configured to hold 16bit or 24bit samples
  44. * In 16bit configuration the FIFO can hold 6144 stereo samples
  45. * In 24bit configuration the FIFO can hold 4096 stereo samples
  46. */
  47. #define DAC33_FIFO_SIZE_16BIT 6144
  48. #define DAC33_FIFO_SIZE_24BIT 4096
  49. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  50. #define BURST_BASEFREQ_HZ 49152000
  51. #define SAMPLES_TO_US(rate, samples) \
  52. (1000000000 / (((rate) * 1000) / (samples)))
  53. #define US_TO_SAMPLES(rate, us) \
  54. ((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
  55. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  56. (((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
  57. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  58. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  59. enum dac33_state {
  60. DAC33_IDLE = 0,
  61. DAC33_PREFILL,
  62. DAC33_PLAYBACK,
  63. DAC33_FLUSH,
  64. };
  65. enum dac33_fifo_modes {
  66. DAC33_FIFO_BYPASS = 0,
  67. DAC33_FIFO_MODE1,
  68. DAC33_FIFO_MODE7,
  69. DAC33_FIFO_LAST_MODE,
  70. };
  71. #define DAC33_NUM_SUPPLIES 3
  72. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  73. "AVDD",
  74. "DVDD",
  75. "IOVDD",
  76. };
  77. struct tlv320dac33_priv {
  78. struct mutex mutex;
  79. struct workqueue_struct *dac33_wq;
  80. struct work_struct work;
  81. struct snd_soc_codec *codec;
  82. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  83. struct snd_pcm_substream *substream;
  84. int power_gpio;
  85. int chip_power;
  86. int irq;
  87. unsigned int refclk;
  88. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  89. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  90. unsigned int fifo_size; /* Size of the FIFO in samples */
  91. unsigned int nsample; /* burst read amount from host */
  92. int mode1_latency; /* latency caused by the i2c writes in
  93. * us */
  94. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  95. unsigned int burst_rate; /* Interface speed in Burst modes */
  96. int keep_bclk; /* Keep the BCLK continuously running
  97. * in FIFO modes */
  98. spinlock_t lock;
  99. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  100. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  101. unsigned int mode1_us_burst; /* Time to burst read n number of
  102. * samples */
  103. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  104. unsigned int uthr;
  105. enum dac33_state state;
  106. enum snd_soc_control_type control_type;
  107. void *control_data;
  108. };
  109. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  110. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  111. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  121. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  122. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  124. 0x00, 0x00, /* 0x38 - 0x39 */
  125. /* Registers 0x3a - 0x3f are reserved */
  126. 0x00, 0x00, /* 0x3a - 0x3b */
  127. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  129. 0x00, 0x80, /* 0x44 - 0x45 */
  130. /* Registers 0x46 - 0x47 are reserved */
  131. 0x80, 0x80, /* 0x46 - 0x47 */
  132. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  133. /* Registers 0x4b - 0x7c are reserved */
  134. 0x00, /* 0x4b */
  135. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  147. 0x00, /* 0x7c */
  148. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  149. };
  150. /* Register read and write */
  151. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  152. unsigned reg)
  153. {
  154. u8 *cache = codec->reg_cache;
  155. if (reg >= DAC33_CACHEREGNUM)
  156. return 0;
  157. return cache[reg];
  158. }
  159. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  160. u8 reg, u8 value)
  161. {
  162. u8 *cache = codec->reg_cache;
  163. if (reg >= DAC33_CACHEREGNUM)
  164. return;
  165. cache[reg] = value;
  166. }
  167. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  168. u8 *value)
  169. {
  170. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  171. int val, ret = 0;
  172. *value = reg & 0xff;
  173. /* If powered off, return the cached value */
  174. if (dac33->chip_power) {
  175. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  176. if (val < 0) {
  177. dev_err(codec->dev, "Read failed (%d)\n", val);
  178. value[0] = dac33_read_reg_cache(codec, reg);
  179. ret = val;
  180. } else {
  181. value[0] = val;
  182. dac33_write_reg_cache(codec, reg, val);
  183. }
  184. } else {
  185. value[0] = dac33_read_reg_cache(codec, reg);
  186. }
  187. return ret;
  188. }
  189. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  190. unsigned int value)
  191. {
  192. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  193. u8 data[2];
  194. int ret = 0;
  195. /*
  196. * data is
  197. * D15..D8 dac33 register offset
  198. * D7...D0 register data
  199. */
  200. data[0] = reg & 0xff;
  201. data[1] = value & 0xff;
  202. dac33_write_reg_cache(codec, data[0], data[1]);
  203. if (dac33->chip_power) {
  204. ret = codec->hw_write(codec->control_data, data, 2);
  205. if (ret != 2)
  206. dev_err(codec->dev, "Write failed (%d)\n", ret);
  207. else
  208. ret = 0;
  209. }
  210. return ret;
  211. }
  212. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  213. unsigned int value)
  214. {
  215. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  216. int ret;
  217. mutex_lock(&dac33->mutex);
  218. ret = dac33_write(codec, reg, value);
  219. mutex_unlock(&dac33->mutex);
  220. return ret;
  221. }
  222. #define DAC33_I2C_ADDR_AUTOINC 0x80
  223. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  224. unsigned int value)
  225. {
  226. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  227. u8 data[3];
  228. int ret = 0;
  229. /*
  230. * data is
  231. * D23..D16 dac33 register offset
  232. * D15..D8 register data MSB
  233. * D7...D0 register data LSB
  234. */
  235. data[0] = reg & 0xff;
  236. data[1] = (value >> 8) & 0xff;
  237. data[2] = value & 0xff;
  238. dac33_write_reg_cache(codec, data[0], data[1]);
  239. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  240. if (dac33->chip_power) {
  241. /* We need to set autoincrement mode for 16 bit writes */
  242. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  243. ret = codec->hw_write(codec->control_data, data, 3);
  244. if (ret != 3)
  245. dev_err(codec->dev, "Write failed (%d)\n", ret);
  246. else
  247. ret = 0;
  248. }
  249. return ret;
  250. }
  251. static void dac33_init_chip(struct snd_soc_codec *codec)
  252. {
  253. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  254. if (unlikely(!dac33->chip_power))
  255. return;
  256. /* A : DAC sample rate Fsref/1.5 */
  257. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  258. /* B : DAC src=normal, not muted */
  259. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  260. DAC33_DACSRCL_LEFT);
  261. /* C : (defaults) */
  262. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  263. /* 73 : volume soft stepping control,
  264. clock source = internal osc (?) */
  265. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  266. /* Restore only selected registers (gains mostly) */
  267. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  268. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  269. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  270. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  271. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  272. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  273. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  274. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  275. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  276. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  277. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  278. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  279. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  280. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  281. }
  282. static inline int dac33_read_id(struct snd_soc_codec *codec)
  283. {
  284. int i, ret = 0;
  285. u8 reg;
  286. for (i = 0; i < 3; i++) {
  287. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  288. if (ret < 0)
  289. break;
  290. }
  291. return ret;
  292. }
  293. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  294. {
  295. u8 reg;
  296. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  297. if (power)
  298. reg |= DAC33_PDNALLB;
  299. else
  300. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  301. DAC33_DACRPDNB | DAC33_DACLPDNB);
  302. dac33_write(codec, DAC33_PWR_CTRL, reg);
  303. }
  304. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  305. {
  306. u8 reg;
  307. /* Stop the DAI clock */
  308. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  309. reg &= ~DAC33_BCLKON;
  310. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  311. /* Power down the Oscillator, and DACs */
  312. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  313. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  314. dac33_write(codec, DAC33_PWR_CTRL, reg);
  315. }
  316. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  317. {
  318. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  319. int ret = 0;
  320. mutex_lock(&dac33->mutex);
  321. /* Safety check */
  322. if (unlikely(power == dac33->chip_power)) {
  323. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  324. power ? "ON" : "OFF");
  325. goto exit;
  326. }
  327. if (power) {
  328. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  329. dac33->supplies);
  330. if (ret != 0) {
  331. dev_err(codec->dev,
  332. "Failed to enable supplies: %d\n", ret);
  333. goto exit;
  334. }
  335. if (dac33->power_gpio >= 0)
  336. gpio_set_value(dac33->power_gpio, 1);
  337. dac33->chip_power = 1;
  338. } else {
  339. dac33_soft_power(codec, 0);
  340. if (dac33->power_gpio >= 0)
  341. gpio_set_value(dac33->power_gpio, 0);
  342. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  343. dac33->supplies);
  344. if (ret != 0) {
  345. dev_err(codec->dev,
  346. "Failed to disable supplies: %d\n", ret);
  347. goto exit;
  348. }
  349. dac33->chip_power = 0;
  350. }
  351. exit:
  352. mutex_unlock(&dac33->mutex);
  353. return ret;
  354. }
  355. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  356. struct snd_kcontrol *kcontrol, int event)
  357. {
  358. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  359. switch (event) {
  360. case SND_SOC_DAPM_PRE_PMU:
  361. if (likely(dac33->substream)) {
  362. dac33_calculate_times(dac33->substream);
  363. dac33_prepare_chip(dac33->substream);
  364. }
  365. break;
  366. case SND_SOC_DAPM_POST_PMD:
  367. dac33_disable_digital(w->codec);
  368. break;
  369. }
  370. return 0;
  371. }
  372. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  373. struct snd_ctl_elem_value *ucontrol)
  374. {
  375. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  376. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  377. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  378. return 0;
  379. }
  380. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  381. struct snd_ctl_elem_value *ucontrol)
  382. {
  383. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  384. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  385. int ret = 0;
  386. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  387. return 0;
  388. /* Do not allow changes while stream is running*/
  389. if (codec->active)
  390. return -EPERM;
  391. if (ucontrol->value.integer.value[0] < 0 ||
  392. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  393. ret = -EINVAL;
  394. else
  395. dac33->fifo_mode = ucontrol->value.integer.value[0];
  396. return ret;
  397. }
  398. /* Codec operation modes */
  399. static const char *dac33_fifo_mode_texts[] = {
  400. "Bypass", "Mode 1", "Mode 7"
  401. };
  402. static const struct soc_enum dac33_fifo_mode_enum =
  403. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  404. dac33_fifo_mode_texts);
  405. /* L/R Line Output Gain */
  406. static const char *lr_lineout_gain_texts[] = {
  407. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  408. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  409. };
  410. static const struct soc_enum l_lineout_gain_enum =
  411. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  412. ARRAY_SIZE(lr_lineout_gain_texts),
  413. lr_lineout_gain_texts);
  414. static const struct soc_enum r_lineout_gain_enum =
  415. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  416. ARRAY_SIZE(lr_lineout_gain_texts),
  417. lr_lineout_gain_texts);
  418. /*
  419. * DACL/R digital volume control:
  420. * from 0 dB to -63.5 in 0.5 dB steps
  421. * Need to be inverted later on:
  422. * 0x00 == 0 dB
  423. * 0x7f == -63.5 dB
  424. */
  425. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  426. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  427. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  428. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  429. 0, 0x7f, 1, dac_digivol_tlv),
  430. SOC_DOUBLE_R("DAC Digital Playback Switch",
  431. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  432. SOC_DOUBLE_R("Line to Line Out Volume",
  433. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  434. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  435. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  436. };
  437. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  438. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  439. dac33_get_fifo_mode, dac33_set_fifo_mode),
  440. };
  441. /* Analog bypass */
  442. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  443. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  444. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  445. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  446. /* LOP L/R invert selection */
  447. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  448. static const struct soc_enum dac33_left_lom_enum =
  449. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  450. ARRAY_SIZE(dac33_lr_lom_texts),
  451. dac33_lr_lom_texts);
  452. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  453. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  454. static const struct soc_enum dac33_right_lom_enum =
  455. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  456. ARRAY_SIZE(dac33_lr_lom_texts),
  457. dac33_lr_lom_texts);
  458. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  459. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  460. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  461. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  462. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  463. SND_SOC_DAPM_INPUT("LINEL"),
  464. SND_SOC_DAPM_INPUT("LINER"),
  465. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  466. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  467. /* Analog bypass */
  468. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  469. &dac33_dapm_abypassl_control),
  470. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  471. &dac33_dapm_abypassr_control),
  472. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  473. &dac33_dapm_left_lom_control),
  474. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  475. &dac33_dapm_right_lom_control),
  476. /*
  477. * For DAPM path, when only the anlog bypass path is enabled, and the
  478. * LOP inverted from the corresponding DAC side.
  479. * This is needed, so we can attach the DAC power supply in this case.
  480. */
  481. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  482. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  483. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  484. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  485. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  486. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  487. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  488. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  489. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  490. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  491. SND_SOC_DAPM_SUPPLY("Codec Power",
  492. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  493. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  494. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  495. };
  496. static const struct snd_soc_dapm_route audio_map[] = {
  497. /* Analog bypass */
  498. {"Analog Left Bypass", "Switch", "LINEL"},
  499. {"Analog Right Bypass", "Switch", "LINER"},
  500. {"Output Left Amplifier", NULL, "DACL"},
  501. {"Output Right Amplifier", NULL, "DACR"},
  502. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  503. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  504. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  505. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  506. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  507. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  508. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  509. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  510. {"DACL", NULL, "Left DAC Power"},
  511. {"DACR", NULL, "Right DAC Power"},
  512. {"Left Bypass PGA", NULL, "Left DAC Power"},
  513. {"Right Bypass PGA", NULL, "Right DAC Power"},
  514. /* output */
  515. {"LEFT_LO", NULL, "Output Left Amplifier"},
  516. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  517. {"LEFT_LO", NULL, "Codec Power"},
  518. {"RIGHT_LO", NULL, "Codec Power"},
  519. };
  520. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  521. enum snd_soc_bias_level level)
  522. {
  523. int ret;
  524. switch (level) {
  525. case SND_SOC_BIAS_ON:
  526. break;
  527. case SND_SOC_BIAS_PREPARE:
  528. break;
  529. case SND_SOC_BIAS_STANDBY:
  530. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  531. /* Coming from OFF, switch on the codec */
  532. ret = dac33_hard_power(codec, 1);
  533. if (ret != 0)
  534. return ret;
  535. dac33_init_chip(codec);
  536. }
  537. break;
  538. case SND_SOC_BIAS_OFF:
  539. /* Do not power off, when the codec is already off */
  540. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  541. return 0;
  542. ret = dac33_hard_power(codec, 0);
  543. if (ret != 0)
  544. return ret;
  545. break;
  546. }
  547. codec->dapm.bias_level = level;
  548. return 0;
  549. }
  550. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  551. {
  552. struct snd_soc_codec *codec = dac33->codec;
  553. unsigned int delay;
  554. unsigned long flags;
  555. switch (dac33->fifo_mode) {
  556. case DAC33_FIFO_MODE1:
  557. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  558. DAC33_THRREG(dac33->nsample));
  559. /* Take the timestamps */
  560. spin_lock_irqsave(&dac33->lock, flags);
  561. dac33->t_stamp2 = ktime_to_us(ktime_get());
  562. dac33->t_stamp1 = dac33->t_stamp2;
  563. spin_unlock_irqrestore(&dac33->lock, flags);
  564. dac33_write16(codec, DAC33_PREFILL_MSB,
  565. DAC33_THRREG(dac33->alarm_threshold));
  566. /* Enable Alarm Threshold IRQ with a delay */
  567. delay = SAMPLES_TO_US(dac33->burst_rate,
  568. dac33->alarm_threshold) + 1000;
  569. usleep_range(delay, delay + 500);
  570. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  571. break;
  572. case DAC33_FIFO_MODE7:
  573. /* Take the timestamp */
  574. spin_lock_irqsave(&dac33->lock, flags);
  575. dac33->t_stamp1 = ktime_to_us(ktime_get());
  576. /* Move back the timestamp with drain time */
  577. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  578. spin_unlock_irqrestore(&dac33->lock, flags);
  579. dac33_write16(codec, DAC33_PREFILL_MSB,
  580. DAC33_THRREG(DAC33_MODE7_MARGIN));
  581. /* Enable Upper Threshold IRQ */
  582. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  583. break;
  584. default:
  585. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  586. dac33->fifo_mode);
  587. break;
  588. }
  589. }
  590. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  591. {
  592. struct snd_soc_codec *codec = dac33->codec;
  593. unsigned long flags;
  594. switch (dac33->fifo_mode) {
  595. case DAC33_FIFO_MODE1:
  596. /* Take the timestamp */
  597. spin_lock_irqsave(&dac33->lock, flags);
  598. dac33->t_stamp2 = ktime_to_us(ktime_get());
  599. spin_unlock_irqrestore(&dac33->lock, flags);
  600. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  601. DAC33_THRREG(dac33->nsample));
  602. break;
  603. case DAC33_FIFO_MODE7:
  604. /* At the moment we are not using interrupts in mode7 */
  605. break;
  606. default:
  607. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  608. dac33->fifo_mode);
  609. break;
  610. }
  611. }
  612. static void dac33_work(struct work_struct *work)
  613. {
  614. struct snd_soc_codec *codec;
  615. struct tlv320dac33_priv *dac33;
  616. u8 reg;
  617. dac33 = container_of(work, struct tlv320dac33_priv, work);
  618. codec = dac33->codec;
  619. mutex_lock(&dac33->mutex);
  620. switch (dac33->state) {
  621. case DAC33_PREFILL:
  622. dac33->state = DAC33_PLAYBACK;
  623. dac33_prefill_handler(dac33);
  624. break;
  625. case DAC33_PLAYBACK:
  626. dac33_playback_handler(dac33);
  627. break;
  628. case DAC33_IDLE:
  629. break;
  630. case DAC33_FLUSH:
  631. dac33->state = DAC33_IDLE;
  632. /* Mask all interrupts from dac33 */
  633. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  634. /* flush fifo */
  635. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  636. reg |= DAC33_FIFOFLUSH;
  637. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  638. break;
  639. }
  640. mutex_unlock(&dac33->mutex);
  641. }
  642. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  643. {
  644. struct snd_soc_codec *codec = dev;
  645. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  646. unsigned long flags;
  647. spin_lock_irqsave(&dac33->lock, flags);
  648. dac33->t_stamp1 = ktime_to_us(ktime_get());
  649. spin_unlock_irqrestore(&dac33->lock, flags);
  650. /* Do not schedule the workqueue in Mode7 */
  651. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  652. queue_work(dac33->dac33_wq, &dac33->work);
  653. return IRQ_HANDLED;
  654. }
  655. static void dac33_oscwait(struct snd_soc_codec *codec)
  656. {
  657. int timeout = 60;
  658. u8 reg;
  659. do {
  660. usleep_range(1000, 2000);
  661. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  662. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  663. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  664. dev_err(codec->dev,
  665. "internal oscillator calibration failed\n");
  666. }
  667. static int dac33_startup(struct snd_pcm_substream *substream,
  668. struct snd_soc_dai *dai)
  669. {
  670. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  671. struct snd_soc_codec *codec = rtd->codec;
  672. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  673. /* Stream started, save the substream pointer */
  674. dac33->substream = substream;
  675. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  676. return 0;
  677. }
  678. static void dac33_shutdown(struct snd_pcm_substream *substream,
  679. struct snd_soc_dai *dai)
  680. {
  681. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  682. struct snd_soc_codec *codec = rtd->codec;
  683. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  684. dac33->substream = NULL;
  685. }
  686. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  687. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  688. static int dac33_hw_params(struct snd_pcm_substream *substream,
  689. struct snd_pcm_hw_params *params,
  690. struct snd_soc_dai *dai)
  691. {
  692. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  693. struct snd_soc_codec *codec = rtd->codec;
  694. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  695. /* Check parameters for validity */
  696. switch (params_rate(params)) {
  697. case 44100:
  698. case 48000:
  699. break;
  700. default:
  701. dev_err(codec->dev, "unsupported rate %d\n",
  702. params_rate(params));
  703. return -EINVAL;
  704. }
  705. switch (params_format(params)) {
  706. case SNDRV_PCM_FORMAT_S16_LE:
  707. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  708. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  709. break;
  710. case SNDRV_PCM_FORMAT_S32_LE:
  711. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  712. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  713. break;
  714. default:
  715. dev_err(codec->dev, "unsupported format %d\n",
  716. params_format(params));
  717. return -EINVAL;
  718. }
  719. return 0;
  720. }
  721. #define CALC_OSCSET(rate, refclk) ( \
  722. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  723. #define CALC_RATIOSET(rate, refclk) ( \
  724. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  725. /*
  726. * tlv320dac33 is strict on the sequence of the register writes, if the register
  727. * writes happens in different order, than dac33 might end up in unknown state.
  728. * Use the known, working sequence of register writes to initialize the dac33.
  729. */
  730. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  731. {
  732. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  733. struct snd_soc_codec *codec = rtd->codec;
  734. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  735. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  736. u8 aictrl_a, aictrl_b, fifoctrl_a;
  737. switch (substream->runtime->rate) {
  738. case 44100:
  739. case 48000:
  740. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  741. ratioset = CALC_RATIOSET(substream->runtime->rate,
  742. dac33->refclk);
  743. break;
  744. default:
  745. dev_err(codec->dev, "unsupported rate %d\n",
  746. substream->runtime->rate);
  747. return -EINVAL;
  748. }
  749. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  750. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  751. /* Read FIFO control A, and clear FIFO flush bit */
  752. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  753. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  754. fifoctrl_a &= ~DAC33_WIDTH;
  755. switch (substream->runtime->format) {
  756. case SNDRV_PCM_FORMAT_S16_LE:
  757. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  758. fifoctrl_a |= DAC33_WIDTH;
  759. break;
  760. case SNDRV_PCM_FORMAT_S32_LE:
  761. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  762. break;
  763. default:
  764. dev_err(codec->dev, "unsupported format %d\n",
  765. substream->runtime->format);
  766. return -EINVAL;
  767. }
  768. mutex_lock(&dac33->mutex);
  769. if (!dac33->chip_power) {
  770. /*
  771. * Chip is not powered yet.
  772. * Do the init in the dac33_set_bias_level later.
  773. */
  774. mutex_unlock(&dac33->mutex);
  775. return 0;
  776. }
  777. dac33_soft_power(codec, 0);
  778. dac33_soft_power(codec, 1);
  779. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  780. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  781. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  782. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  783. /* OSC calibration time */
  784. dac33_write(codec, DAC33_CALIB_TIME, 96);
  785. /* adjustment treshold & step */
  786. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  787. DAC33_ADJSTEP(1));
  788. /* div=4 / gain=1 / div */
  789. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  790. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  791. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  792. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  793. dac33_oscwait(codec);
  794. if (dac33->fifo_mode) {
  795. /* Generic for all FIFO modes */
  796. /* 50-51 : ASRC Control registers */
  797. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  798. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  799. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  800. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  801. /* Set interrupts to high active */
  802. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  803. } else {
  804. /* FIFO bypass mode */
  805. /* 50-51 : ASRC Control registers */
  806. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  807. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  808. }
  809. /* Interrupt behaviour configuration */
  810. switch (dac33->fifo_mode) {
  811. case DAC33_FIFO_MODE1:
  812. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  813. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  814. break;
  815. case DAC33_FIFO_MODE7:
  816. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  817. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  818. break;
  819. default:
  820. /* in FIFO bypass mode, the interrupts are not used */
  821. break;
  822. }
  823. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  824. switch (dac33->fifo_mode) {
  825. case DAC33_FIFO_MODE1:
  826. /*
  827. * For mode1:
  828. * Disable the FIFO bypass (Enable the use of FIFO)
  829. * Select nSample mode
  830. * BCLK is only running when data is needed by DAC33
  831. */
  832. fifoctrl_a &= ~DAC33_FBYPAS;
  833. fifoctrl_a &= ~DAC33_FAUTO;
  834. if (dac33->keep_bclk)
  835. aictrl_b |= DAC33_BCLKON;
  836. else
  837. aictrl_b &= ~DAC33_BCLKON;
  838. break;
  839. case DAC33_FIFO_MODE7:
  840. /*
  841. * For mode1:
  842. * Disable the FIFO bypass (Enable the use of FIFO)
  843. * Select Threshold mode
  844. * BCLK is only running when data is needed by DAC33
  845. */
  846. fifoctrl_a &= ~DAC33_FBYPAS;
  847. fifoctrl_a |= DAC33_FAUTO;
  848. if (dac33->keep_bclk)
  849. aictrl_b |= DAC33_BCLKON;
  850. else
  851. aictrl_b &= ~DAC33_BCLKON;
  852. break;
  853. default:
  854. /*
  855. * For FIFO bypass mode:
  856. * Enable the FIFO bypass (Disable the FIFO use)
  857. * Set the BCLK as continuous
  858. */
  859. fifoctrl_a |= DAC33_FBYPAS;
  860. aictrl_b |= DAC33_BCLKON;
  861. break;
  862. }
  863. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  864. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  865. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  866. /*
  867. * BCLK divide ratio
  868. * 0: 1.5
  869. * 1: 1
  870. * 2: 2
  871. * ...
  872. * 254: 254
  873. * 255: 255
  874. */
  875. if (dac33->fifo_mode)
  876. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  877. dac33->burst_bclkdiv);
  878. else
  879. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  880. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  881. else
  882. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  883. switch (dac33->fifo_mode) {
  884. case DAC33_FIFO_MODE1:
  885. dac33_write16(codec, DAC33_ATHR_MSB,
  886. DAC33_THRREG(dac33->alarm_threshold));
  887. break;
  888. case DAC33_FIFO_MODE7:
  889. /*
  890. * Configure the threshold levels, and leave 10 sample space
  891. * at the bottom, and also at the top of the FIFO
  892. */
  893. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  894. dac33_write16(codec, DAC33_LTHR_MSB,
  895. DAC33_THRREG(DAC33_MODE7_MARGIN));
  896. break;
  897. default:
  898. break;
  899. }
  900. mutex_unlock(&dac33->mutex);
  901. return 0;
  902. }
  903. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  904. {
  905. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  906. struct snd_soc_codec *codec = rtd->codec;
  907. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  908. unsigned int period_size = substream->runtime->period_size;
  909. unsigned int rate = substream->runtime->rate;
  910. unsigned int nsample_limit;
  911. /* In bypass mode we don't need to calculate */
  912. if (!dac33->fifo_mode)
  913. return;
  914. switch (dac33->fifo_mode) {
  915. case DAC33_FIFO_MODE1:
  916. /* Number of samples under i2c latency */
  917. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  918. dac33->mode1_latency);
  919. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  920. if (period_size <= dac33->alarm_threshold)
  921. /*
  922. * Configure nSamaple to number of periods,
  923. * which covers the latency requironment.
  924. */
  925. dac33->nsample = period_size *
  926. ((dac33->alarm_threshold / period_size) +
  927. (dac33->alarm_threshold % period_size ?
  928. 1 : 0));
  929. else if (period_size > nsample_limit)
  930. dac33->nsample = nsample_limit;
  931. else
  932. dac33->nsample = period_size;
  933. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  934. dac33->nsample);
  935. dac33->t_stamp1 = 0;
  936. dac33->t_stamp2 = 0;
  937. break;
  938. case DAC33_FIFO_MODE7:
  939. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  940. dac33->burst_rate) + 9;
  941. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  942. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  943. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  944. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  945. dac33->mode7_us_to_lthr =
  946. SAMPLES_TO_US(substream->runtime->rate,
  947. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  948. dac33->t_stamp1 = 0;
  949. break;
  950. default:
  951. break;
  952. }
  953. }
  954. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  955. struct snd_soc_dai *dai)
  956. {
  957. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  958. struct snd_soc_codec *codec = rtd->codec;
  959. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  960. int ret = 0;
  961. switch (cmd) {
  962. case SNDRV_PCM_TRIGGER_START:
  963. case SNDRV_PCM_TRIGGER_RESUME:
  964. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  965. if (dac33->fifo_mode) {
  966. dac33->state = DAC33_PREFILL;
  967. queue_work(dac33->dac33_wq, &dac33->work);
  968. }
  969. break;
  970. case SNDRV_PCM_TRIGGER_STOP:
  971. case SNDRV_PCM_TRIGGER_SUSPEND:
  972. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  973. if (dac33->fifo_mode) {
  974. dac33->state = DAC33_FLUSH;
  975. queue_work(dac33->dac33_wq, &dac33->work);
  976. }
  977. break;
  978. default:
  979. ret = -EINVAL;
  980. }
  981. return ret;
  982. }
  983. static snd_pcm_sframes_t dac33_dai_delay(
  984. struct snd_pcm_substream *substream,
  985. struct snd_soc_dai *dai)
  986. {
  987. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  988. struct snd_soc_codec *codec = rtd->codec;
  989. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  990. unsigned long long t0, t1, t_now;
  991. unsigned int time_delta, uthr;
  992. int samples_out, samples_in, samples;
  993. snd_pcm_sframes_t delay = 0;
  994. unsigned long flags;
  995. switch (dac33->fifo_mode) {
  996. case DAC33_FIFO_BYPASS:
  997. break;
  998. case DAC33_FIFO_MODE1:
  999. spin_lock_irqsave(&dac33->lock, flags);
  1000. t0 = dac33->t_stamp1;
  1001. t1 = dac33->t_stamp2;
  1002. spin_unlock_irqrestore(&dac33->lock, flags);
  1003. t_now = ktime_to_us(ktime_get());
  1004. /* We have not started to fill the FIFO yet, delay is 0 */
  1005. if (!t1)
  1006. goto out;
  1007. if (t0 > t1) {
  1008. /*
  1009. * Phase 1:
  1010. * After Alarm threshold, and before nSample write
  1011. */
  1012. time_delta = t_now - t0;
  1013. samples_out = time_delta ? US_TO_SAMPLES(
  1014. substream->runtime->rate,
  1015. time_delta) : 0;
  1016. if (likely(dac33->alarm_threshold > samples_out))
  1017. delay = dac33->alarm_threshold - samples_out;
  1018. else
  1019. delay = 0;
  1020. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1021. /*
  1022. * Phase 2:
  1023. * After nSample write (during burst operation)
  1024. */
  1025. time_delta = t_now - t0;
  1026. samples_out = time_delta ? US_TO_SAMPLES(
  1027. substream->runtime->rate,
  1028. time_delta) : 0;
  1029. time_delta = t_now - t1;
  1030. samples_in = time_delta ? US_TO_SAMPLES(
  1031. dac33->burst_rate,
  1032. time_delta) : 0;
  1033. samples = dac33->alarm_threshold;
  1034. samples += (samples_in - samples_out);
  1035. if (likely(samples > 0))
  1036. delay = samples;
  1037. else
  1038. delay = 0;
  1039. } else {
  1040. /*
  1041. * Phase 3:
  1042. * After burst operation, before next alarm threshold
  1043. */
  1044. time_delta = t_now - t0;
  1045. samples_out = time_delta ? US_TO_SAMPLES(
  1046. substream->runtime->rate,
  1047. time_delta) : 0;
  1048. samples_in = dac33->nsample;
  1049. samples = dac33->alarm_threshold;
  1050. samples += (samples_in - samples_out);
  1051. if (likely(samples > 0))
  1052. delay = samples > dac33->fifo_size ?
  1053. dac33->fifo_size : samples;
  1054. else
  1055. delay = 0;
  1056. }
  1057. break;
  1058. case DAC33_FIFO_MODE7:
  1059. spin_lock_irqsave(&dac33->lock, flags);
  1060. t0 = dac33->t_stamp1;
  1061. uthr = dac33->uthr;
  1062. spin_unlock_irqrestore(&dac33->lock, flags);
  1063. t_now = ktime_to_us(ktime_get());
  1064. /* We have not started to fill the FIFO yet, delay is 0 */
  1065. if (!t0)
  1066. goto out;
  1067. if (t_now <= t0) {
  1068. /*
  1069. * Either the timestamps are messed or equal. Report
  1070. * maximum delay
  1071. */
  1072. delay = uthr;
  1073. goto out;
  1074. }
  1075. time_delta = t_now - t0;
  1076. if (time_delta <= dac33->mode7_us_to_lthr) {
  1077. /*
  1078. * Phase 1:
  1079. * After burst (draining phase)
  1080. */
  1081. samples_out = US_TO_SAMPLES(
  1082. substream->runtime->rate,
  1083. time_delta);
  1084. if (likely(uthr > samples_out))
  1085. delay = uthr - samples_out;
  1086. else
  1087. delay = 0;
  1088. } else {
  1089. /*
  1090. * Phase 2:
  1091. * During burst operation
  1092. */
  1093. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1094. samples_out = US_TO_SAMPLES(
  1095. substream->runtime->rate,
  1096. time_delta);
  1097. samples_in = US_TO_SAMPLES(
  1098. dac33->burst_rate,
  1099. time_delta);
  1100. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1101. if (unlikely(delay > uthr))
  1102. delay = uthr;
  1103. }
  1104. break;
  1105. default:
  1106. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1107. dac33->fifo_mode);
  1108. break;
  1109. }
  1110. out:
  1111. return delay;
  1112. }
  1113. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1114. int clk_id, unsigned int freq, int dir)
  1115. {
  1116. struct snd_soc_codec *codec = codec_dai->codec;
  1117. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1118. u8 ioc_reg, asrcb_reg;
  1119. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1120. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1121. switch (clk_id) {
  1122. case TLV320DAC33_MCLK:
  1123. ioc_reg |= DAC33_REFSEL;
  1124. asrcb_reg |= DAC33_SRCREFSEL;
  1125. break;
  1126. case TLV320DAC33_SLEEPCLK:
  1127. ioc_reg &= ~DAC33_REFSEL;
  1128. asrcb_reg &= ~DAC33_SRCREFSEL;
  1129. break;
  1130. default:
  1131. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1132. break;
  1133. }
  1134. dac33->refclk = freq;
  1135. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1136. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1137. return 0;
  1138. }
  1139. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1140. unsigned int fmt)
  1141. {
  1142. struct snd_soc_codec *codec = codec_dai->codec;
  1143. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1144. u8 aictrl_a, aictrl_b;
  1145. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1146. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1147. /* set master/slave audio interface */
  1148. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1149. case SND_SOC_DAIFMT_CBM_CFM:
  1150. /* Codec Master */
  1151. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1152. break;
  1153. case SND_SOC_DAIFMT_CBS_CFS:
  1154. /* Codec Slave */
  1155. if (dac33->fifo_mode) {
  1156. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1157. return -EINVAL;
  1158. } else
  1159. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1160. break;
  1161. default:
  1162. return -EINVAL;
  1163. }
  1164. aictrl_a &= ~DAC33_AFMT_MASK;
  1165. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1166. case SND_SOC_DAIFMT_I2S:
  1167. aictrl_a |= DAC33_AFMT_I2S;
  1168. break;
  1169. case SND_SOC_DAIFMT_DSP_A:
  1170. aictrl_a |= DAC33_AFMT_DSP;
  1171. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1172. aictrl_b |= DAC33_DATA_DELAY(0);
  1173. break;
  1174. case SND_SOC_DAIFMT_RIGHT_J:
  1175. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1176. break;
  1177. case SND_SOC_DAIFMT_LEFT_J:
  1178. aictrl_a |= DAC33_AFMT_LEFT_J;
  1179. break;
  1180. default:
  1181. dev_err(codec->dev, "Unsupported format (%u)\n",
  1182. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1183. return -EINVAL;
  1184. }
  1185. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1186. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1187. return 0;
  1188. }
  1189. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1190. {
  1191. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1192. int ret = 0;
  1193. codec->control_data = dac33->control_data;
  1194. codec->hw_write = (hw_write_t) i2c_master_send;
  1195. codec->dapm.idle_bias_off = 1;
  1196. dac33->codec = codec;
  1197. /* Read the tlv320dac33 ID registers */
  1198. ret = dac33_hard_power(codec, 1);
  1199. if (ret != 0) {
  1200. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1201. goto err_power;
  1202. }
  1203. ret = dac33_read_id(codec);
  1204. dac33_hard_power(codec, 0);
  1205. if (ret < 0) {
  1206. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1207. ret = -ENODEV;
  1208. goto err_power;
  1209. }
  1210. /* Check if the IRQ number is valid and request it */
  1211. if (dac33->irq >= 0) {
  1212. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1213. IRQF_TRIGGER_RISING,
  1214. codec->name, codec);
  1215. if (ret < 0) {
  1216. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1217. dac33->irq, ret);
  1218. dac33->irq = -1;
  1219. }
  1220. if (dac33->irq != -1) {
  1221. /* Setup work queue */
  1222. dac33->dac33_wq =
  1223. create_singlethread_workqueue("tlv320dac33");
  1224. if (dac33->dac33_wq == NULL) {
  1225. free_irq(dac33->irq, codec);
  1226. return -ENOMEM;
  1227. }
  1228. INIT_WORK(&dac33->work, dac33_work);
  1229. }
  1230. }
  1231. /* Only add the FIFO controls, if we have valid IRQ number */
  1232. if (dac33->irq >= 0)
  1233. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1234. ARRAY_SIZE(dac33_mode_snd_controls));
  1235. err_power:
  1236. return ret;
  1237. }
  1238. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1239. {
  1240. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1241. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1242. if (dac33->irq >= 0) {
  1243. free_irq(dac33->irq, dac33->codec);
  1244. destroy_workqueue(dac33->dac33_wq);
  1245. }
  1246. return 0;
  1247. }
  1248. static int dac33_soc_suspend(struct snd_soc_codec *codec)
  1249. {
  1250. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1251. return 0;
  1252. }
  1253. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1254. {
  1255. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1256. return 0;
  1257. }
  1258. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1259. .read = dac33_read_reg_cache,
  1260. .write = dac33_write_locked,
  1261. .set_bias_level = dac33_set_bias_level,
  1262. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1263. .reg_word_size = sizeof(u8),
  1264. .reg_cache_default = dac33_reg,
  1265. .probe = dac33_soc_probe,
  1266. .remove = dac33_soc_remove,
  1267. .suspend = dac33_soc_suspend,
  1268. .resume = dac33_soc_resume,
  1269. .controls = dac33_snd_controls,
  1270. .num_controls = ARRAY_SIZE(dac33_snd_controls),
  1271. .dapm_widgets = dac33_dapm_widgets,
  1272. .num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
  1273. .dapm_routes = audio_map,
  1274. .num_dapm_routes = ARRAY_SIZE(audio_map),
  1275. };
  1276. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1277. SNDRV_PCM_RATE_48000)
  1278. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1279. static const struct snd_soc_dai_ops dac33_dai_ops = {
  1280. .startup = dac33_startup,
  1281. .shutdown = dac33_shutdown,
  1282. .hw_params = dac33_hw_params,
  1283. .trigger = dac33_pcm_trigger,
  1284. .delay = dac33_dai_delay,
  1285. .set_sysclk = dac33_set_dai_sysclk,
  1286. .set_fmt = dac33_set_dai_fmt,
  1287. };
  1288. static struct snd_soc_dai_driver dac33_dai = {
  1289. .name = "tlv320dac33-hifi",
  1290. .playback = {
  1291. .stream_name = "Playback",
  1292. .channels_min = 2,
  1293. .channels_max = 2,
  1294. .rates = DAC33_RATES,
  1295. .formats = DAC33_FORMATS,},
  1296. .ops = &dac33_dai_ops,
  1297. };
  1298. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1299. const struct i2c_device_id *id)
  1300. {
  1301. struct tlv320dac33_platform_data *pdata;
  1302. struct tlv320dac33_priv *dac33;
  1303. int ret, i;
  1304. if (client->dev.platform_data == NULL) {
  1305. dev_err(&client->dev, "Platform data not set\n");
  1306. return -ENODEV;
  1307. }
  1308. pdata = client->dev.platform_data;
  1309. dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
  1310. GFP_KERNEL);
  1311. if (dac33 == NULL)
  1312. return -ENOMEM;
  1313. dac33->control_data = client;
  1314. mutex_init(&dac33->mutex);
  1315. spin_lock_init(&dac33->lock);
  1316. i2c_set_clientdata(client, dac33);
  1317. dac33->power_gpio = pdata->power_gpio;
  1318. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1319. dac33->keep_bclk = pdata->keep_bclk;
  1320. dac33->mode1_latency = pdata->mode1_latency;
  1321. if (!dac33->mode1_latency)
  1322. dac33->mode1_latency = 10000; /* 10ms */
  1323. dac33->irq = client->irq;
  1324. /* Disable FIFO use by default */
  1325. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1326. /* Check if the reset GPIO number is valid and request it */
  1327. if (dac33->power_gpio >= 0) {
  1328. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1329. if (ret < 0) {
  1330. dev_err(&client->dev,
  1331. "Failed to request reset GPIO (%d)\n",
  1332. dac33->power_gpio);
  1333. goto err_gpio;
  1334. }
  1335. gpio_direction_output(dac33->power_gpio, 0);
  1336. }
  1337. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1338. dac33->supplies[i].supply = dac33_supply_names[i];
  1339. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1340. dac33->supplies);
  1341. if (ret != 0) {
  1342. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1343. goto err_get;
  1344. }
  1345. ret = snd_soc_register_codec(&client->dev,
  1346. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1347. if (ret < 0)
  1348. goto err_register;
  1349. return ret;
  1350. err_register:
  1351. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1352. err_get:
  1353. if (dac33->power_gpio >= 0)
  1354. gpio_free(dac33->power_gpio);
  1355. err_gpio:
  1356. return ret;
  1357. }
  1358. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1359. {
  1360. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1361. if (unlikely(dac33->chip_power))
  1362. dac33_hard_power(dac33->codec, 0);
  1363. if (dac33->power_gpio >= 0)
  1364. gpio_free(dac33->power_gpio);
  1365. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1366. snd_soc_unregister_codec(&client->dev);
  1367. return 0;
  1368. }
  1369. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1370. {
  1371. .name = "tlv320dac33",
  1372. .driver_data = 0,
  1373. },
  1374. { },
  1375. };
  1376. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1377. static struct i2c_driver tlv320dac33_i2c_driver = {
  1378. .driver = {
  1379. .name = "tlv320dac33-codec",
  1380. .owner = THIS_MODULE,
  1381. },
  1382. .probe = dac33_i2c_probe,
  1383. .remove = __devexit_p(dac33_i2c_remove),
  1384. .id_table = tlv320dac33_i2c_id,
  1385. };
  1386. static int __init dac33_module_init(void)
  1387. {
  1388. int r;
  1389. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1390. if (r < 0) {
  1391. printk(KERN_ERR "DAC33: driver registration failed\n");
  1392. return r;
  1393. }
  1394. return 0;
  1395. }
  1396. module_init(dac33_module_init);
  1397. static void __exit dac33_module_exit(void)
  1398. {
  1399. i2c_del_driver(&tlv320dac33_i2c_driver);
  1400. }
  1401. module_exit(dac33_module_exit);
  1402. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1403. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  1404. MODULE_LICENSE("GPL");