ti_hdmi_4xxx_ip.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/mutex.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/seq_file.h>
  30. #include "ti_hdmi_4xxx_ip.h"
  31. #include "dss.h"
  32. static inline void hdmi_write_reg(void __iomem *base_addr,
  33. const u16 idx, u32 val)
  34. {
  35. __raw_writel(val, base_addr + idx);
  36. }
  37. static inline u32 hdmi_read_reg(void __iomem *base_addr,
  38. const u16 idx)
  39. {
  40. return __raw_readl(base_addr + idx);
  41. }
  42. static inline void __iomem *hdmi_wp_base(struct hdmi_ip_data *ip_data)
  43. {
  44. return ip_data->base_wp;
  45. }
  46. static inline void __iomem *hdmi_phy_base(struct hdmi_ip_data *ip_data)
  47. {
  48. return ip_data->base_wp + ip_data->phy_offset;
  49. }
  50. static inline void __iomem *hdmi_pll_base(struct hdmi_ip_data *ip_data)
  51. {
  52. return ip_data->base_wp + ip_data->pll_offset;
  53. }
  54. static inline void __iomem *hdmi_av_base(struct hdmi_ip_data *ip_data)
  55. {
  56. return ip_data->base_wp + ip_data->core_av_offset;
  57. }
  58. static inline void __iomem *hdmi_core_sys_base(struct hdmi_ip_data *ip_data)
  59. {
  60. return ip_data->base_wp + ip_data->core_sys_offset;
  61. }
  62. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  63. const u16 idx,
  64. int b2, int b1, u32 val)
  65. {
  66. u32 t = 0;
  67. while (val != REG_GET(base_addr, idx, b2, b1)) {
  68. udelay(1);
  69. if (t++ > 10000)
  70. return !val;
  71. }
  72. return val;
  73. }
  74. static int hdmi_pll_init(struct hdmi_ip_data *ip_data)
  75. {
  76. u32 r;
  77. void __iomem *pll_base = hdmi_pll_base(ip_data);
  78. struct hdmi_pll_info *fmt = &ip_data->pll_data;
  79. /* PLL start always use manual mode */
  80. REG_FLD_MOD(pll_base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);
  81. r = hdmi_read_reg(pll_base, PLLCTRL_CFG1);
  82. r = FLD_MOD(r, fmt->regm, 20, 9); /* CFG1_PLL_REGM */
  83. r = FLD_MOD(r, fmt->regn - 1, 8, 1); /* CFG1_PLL_REGN */
  84. hdmi_write_reg(pll_base, PLLCTRL_CFG1, r);
  85. r = hdmi_read_reg(pll_base, PLLCTRL_CFG2);
  86. r = FLD_MOD(r, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  87. r = FLD_MOD(r, 0x1, 13, 13); /* PLL_REFEN */
  88. r = FLD_MOD(r, 0x0, 14, 14); /* PHY_CLKINEN de-assert during locking */
  89. r = FLD_MOD(r, fmt->refsel, 22, 21); /* REFSEL */
  90. if (fmt->dcofreq) {
  91. /* divider programming for frequency beyond 1000Mhz */
  92. REG_FLD_MOD(pll_base, PLLCTRL_CFG3, fmt->regsd, 17, 10);
  93. r = FLD_MOD(r, 0x4, 3, 1); /* 1000MHz and 2000MHz */
  94. } else {
  95. r = FLD_MOD(r, 0x2, 3, 1); /* 500MHz and 1000MHz */
  96. }
  97. hdmi_write_reg(pll_base, PLLCTRL_CFG2, r);
  98. r = hdmi_read_reg(pll_base, PLLCTRL_CFG4);
  99. r = FLD_MOD(r, fmt->regm2, 24, 18);
  100. r = FLD_MOD(r, fmt->regmf, 17, 0);
  101. hdmi_write_reg(pll_base, PLLCTRL_CFG4, r);
  102. /* go now */
  103. REG_FLD_MOD(pll_base, PLLCTRL_PLL_GO, 0x1, 0, 0);
  104. /* wait for bit change */
  105. if (hdmi_wait_for_bit_change(pll_base, PLLCTRL_PLL_GO,
  106. 0, 0, 1) != 1) {
  107. pr_err("PLL GO bit not set\n");
  108. return -ETIMEDOUT;
  109. }
  110. /* Wait till the lock bit is set in PLL status */
  111. if (hdmi_wait_for_bit_change(pll_base,
  112. PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
  113. pr_err("cannot lock PLL\n");
  114. pr_err("CFG1 0x%x\n",
  115. hdmi_read_reg(pll_base, PLLCTRL_CFG1));
  116. pr_err("CFG2 0x%x\n",
  117. hdmi_read_reg(pll_base, PLLCTRL_CFG2));
  118. pr_err("CFG4 0x%x\n",
  119. hdmi_read_reg(pll_base, PLLCTRL_CFG4));
  120. return -ETIMEDOUT;
  121. }
  122. pr_debug("PLL locked!\n");
  123. return 0;
  124. }
  125. /* PHY_PWR_CMD */
  126. static int hdmi_set_phy_pwr(struct hdmi_ip_data *ip_data, enum hdmi_phy_pwr val)
  127. {
  128. /* Command for power control of HDMI PHY */
  129. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 7, 6);
  130. /* Status of the power control of HDMI PHY */
  131. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data),
  132. HDMI_WP_PWR_CTRL, 5, 4, val) != val) {
  133. pr_err("Failed to set PHY power mode to %d\n", val);
  134. return -ETIMEDOUT;
  135. }
  136. return 0;
  137. }
  138. /* PLL_PWR_CMD */
  139. static int hdmi_set_pll_pwr(struct hdmi_ip_data *ip_data, enum hdmi_pll_pwr val)
  140. {
  141. /* Command for power control of HDMI PLL */
  142. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 3, 2);
  143. /* wait till PHY_PWR_STATUS is set */
  144. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL,
  145. 1, 0, val) != val) {
  146. pr_err("Failed to set PLL_PWR_STATUS\n");
  147. return -ETIMEDOUT;
  148. }
  149. return 0;
  150. }
  151. static int hdmi_pll_reset(struct hdmi_ip_data *ip_data)
  152. {
  153. /* SYSRESET controlled by power FSM */
  154. REG_FLD_MOD(hdmi_pll_base(ip_data), PLLCTRL_PLL_CONTROL, 0x0, 3, 3);
  155. /* READ 0x0 reset is in progress */
  156. if (hdmi_wait_for_bit_change(hdmi_pll_base(ip_data),
  157. PLLCTRL_PLL_STATUS, 0, 0, 1) != 1) {
  158. pr_err("Failed to sysreset PLL\n");
  159. return -ETIMEDOUT;
  160. }
  161. return 0;
  162. }
  163. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data)
  164. {
  165. u16 r = 0;
  166. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  167. if (r)
  168. return r;
  169. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
  170. if (r)
  171. return r;
  172. r = hdmi_pll_reset(ip_data);
  173. if (r)
  174. return r;
  175. r = hdmi_pll_init(ip_data);
  176. if (r)
  177. return r;
  178. return 0;
  179. }
  180. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data)
  181. {
  182. hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  183. }
  184. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data)
  185. {
  186. u16 r = 0;
  187. void __iomem *phy_base = hdmi_phy_base(ip_data);
  188. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  189. if (r)
  190. return r;
  191. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_TXON);
  192. if (r)
  193. return r;
  194. /*
  195. * Read address 0 in order to get the SCP reset done completed
  196. * Dummy access performed to make sure reset is done
  197. */
  198. hdmi_read_reg(phy_base, HDMI_TXPHY_TX_CTRL);
  199. /*
  200. * Write to phy address 0 to configure the clock
  201. * use HFBITCLK write HDMI_TXPHY_TX_CONTROL_FREQOUT field
  202. */
  203. REG_FLD_MOD(phy_base, HDMI_TXPHY_TX_CTRL, 0x1, 31, 30);
  204. /* Write to phy address 1 to start HDMI line (TXVALID and TMDSCLKEN) */
  205. hdmi_write_reg(phy_base, HDMI_TXPHY_DIGITAL_CTRL, 0xF0000000);
  206. /* Setup max LDO voltage */
  207. REG_FLD_MOD(phy_base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
  208. /* Write to phy address 3 to change the polarity control */
  209. REG_FLD_MOD(phy_base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
  210. return 0;
  211. }
  212. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data)
  213. {
  214. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  215. }
  216. static int hdmi_core_ddc_init(struct hdmi_ip_data *ip_data)
  217. {
  218. void __iomem *base = hdmi_core_sys_base(ip_data);
  219. /* Turn on CLK for DDC */
  220. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  221. /* IN_PROG */
  222. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  223. /* Abort transaction */
  224. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  225. /* IN_PROG */
  226. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  227. 4, 4, 0) != 0) {
  228. DSSERR("Timeout aborting DDC transaction\n");
  229. return -ETIMEDOUT;
  230. }
  231. }
  232. /* Clk SCL Devices */
  233. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  234. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  235. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  236. 4, 4, 0) != 0) {
  237. DSSERR("Timeout starting SCL clock\n");
  238. return -ETIMEDOUT;
  239. }
  240. /* Clear FIFO */
  241. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  242. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  243. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  244. 4, 4, 0) != 0) {
  245. DSSERR("Timeout clearing DDC fifo\n");
  246. return -ETIMEDOUT;
  247. }
  248. return 0;
  249. }
  250. static int hdmi_core_ddc_edid(struct hdmi_ip_data *ip_data,
  251. u8 *pedid, int ext)
  252. {
  253. void __iomem *base = hdmi_core_sys_base(ip_data);
  254. u32 i;
  255. char checksum;
  256. u32 offset = 0;
  257. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  258. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  259. 4, 4, 0) != 0) {
  260. DSSERR("Timeout waiting DDC to be ready\n");
  261. return -ETIMEDOUT;
  262. }
  263. if (ext % 2 != 0)
  264. offset = 0x80;
  265. /* Load Segment Address Register */
  266. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  267. /* Load Slave Address Register */
  268. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  269. /* Load Offset Address Register */
  270. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  271. /* Load Byte Count */
  272. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  273. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  274. /* Set DDC_CMD */
  275. if (ext)
  276. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  277. else
  278. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  279. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  280. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  281. pr_err("I2C Bus Low?\n");
  282. return -EIO;
  283. }
  284. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  285. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  286. pr_err("I2C No Ack\n");
  287. return -EIO;
  288. }
  289. for (i = 0; i < 0x80; ++i) {
  290. int t;
  291. /* IN_PROG */
  292. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  293. DSSERR("operation stopped when reading edid\n");
  294. return -EIO;
  295. }
  296. t = 0;
  297. /* FIFO_EMPTY */
  298. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  299. if (t++ > 10000) {
  300. DSSERR("timeout reading edid\n");
  301. return -ETIMEDOUT;
  302. }
  303. udelay(1);
  304. }
  305. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  306. }
  307. checksum = 0;
  308. for (i = 0; i < 0x80; ++i)
  309. checksum += pedid[i];
  310. if (checksum != 0) {
  311. pr_err("E-EDID checksum failed!!\n");
  312. return -EIO;
  313. }
  314. return 0;
  315. }
  316. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data,
  317. u8 *edid, int len)
  318. {
  319. int r, l;
  320. if (len < 128)
  321. return -EINVAL;
  322. r = hdmi_core_ddc_init(ip_data);
  323. if (r)
  324. return r;
  325. r = hdmi_core_ddc_edid(ip_data, edid, 0);
  326. if (r)
  327. return r;
  328. l = 128;
  329. if (len >= 128 * 2 && edid[0x7e] > 0) {
  330. r = hdmi_core_ddc_edid(ip_data, edid + 0x80, 1);
  331. if (r)
  332. return r;
  333. l += 128;
  334. }
  335. return l;
  336. }
  337. bool ti_hdmi_4xxx_detect(struct hdmi_ip_data *ip_data)
  338. {
  339. int r;
  340. void __iomem *base = hdmi_core_sys_base(ip_data);
  341. /* HPD */
  342. r = REG_GET(base, HDMI_CORE_SYS_SYS_STAT, 1, 1);
  343. return r == 1;
  344. }
  345. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg,
  346. struct hdmi_core_infoframe_avi *avi_cfg,
  347. struct hdmi_core_packet_enable_repeat *repeat_cfg)
  348. {
  349. pr_debug("Enter hdmi_core_init\n");
  350. /* video core */
  351. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  352. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  353. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  354. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  355. video_cfg->hdmi_dvi = HDMI_DVI;
  356. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  357. /* info frame */
  358. avi_cfg->db1_format = 0;
  359. avi_cfg->db1_active_info = 0;
  360. avi_cfg->db1_bar_info_dv = 0;
  361. avi_cfg->db1_scan_info = 0;
  362. avi_cfg->db2_colorimetry = 0;
  363. avi_cfg->db2_aspect_ratio = 0;
  364. avi_cfg->db2_active_fmt_ar = 0;
  365. avi_cfg->db3_itc = 0;
  366. avi_cfg->db3_ec = 0;
  367. avi_cfg->db3_q_range = 0;
  368. avi_cfg->db3_nup_scaling = 0;
  369. avi_cfg->db4_videocode = 0;
  370. avi_cfg->db5_pixel_repeat = 0;
  371. avi_cfg->db6_7_line_eoftop = 0 ;
  372. avi_cfg->db8_9_line_sofbottom = 0;
  373. avi_cfg->db10_11_pixel_eofleft = 0;
  374. avi_cfg->db12_13_pixel_sofright = 0;
  375. /* packet enable and repeat */
  376. repeat_cfg->audio_pkt = 0;
  377. repeat_cfg->audio_pkt_repeat = 0;
  378. repeat_cfg->avi_infoframe = 0;
  379. repeat_cfg->avi_infoframe_repeat = 0;
  380. repeat_cfg->gen_cntrl_pkt = 0;
  381. repeat_cfg->gen_cntrl_pkt_repeat = 0;
  382. repeat_cfg->generic_pkt = 0;
  383. repeat_cfg->generic_pkt_repeat = 0;
  384. }
  385. static void hdmi_core_powerdown_disable(struct hdmi_ip_data *ip_data)
  386. {
  387. pr_debug("Enter hdmi_core_powerdown_disable\n");
  388. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_CTRL1, 0x0, 0, 0);
  389. }
  390. static void hdmi_core_swreset_release(struct hdmi_ip_data *ip_data)
  391. {
  392. pr_debug("Enter hdmi_core_swreset_release\n");
  393. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  394. }
  395. static void hdmi_core_swreset_assert(struct hdmi_ip_data *ip_data)
  396. {
  397. pr_debug("Enter hdmi_core_swreset_assert\n");
  398. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  399. }
  400. /* HDMI_CORE_VIDEO_CONFIG */
  401. static void hdmi_core_video_config(struct hdmi_ip_data *ip_data,
  402. struct hdmi_core_video_config *cfg)
  403. {
  404. u32 r = 0;
  405. void __iomem *core_sys_base = hdmi_core_sys_base(ip_data);
  406. /* sys_ctrl1 default configuration not tunable */
  407. r = hdmi_read_reg(core_sys_base, HDMI_CORE_CTRL1);
  408. r = FLD_MOD(r, HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  409. r = FLD_MOD(r, HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  410. r = FLD_MOD(r, HDMI_CORE_CTRL1_BSEL_24BITBUS, 2, 2);
  411. r = FLD_MOD(r, HDMI_CORE_CTRL1_EDGE_RISINGEDGE, 1, 1);
  412. hdmi_write_reg(core_sys_base, HDMI_CORE_CTRL1, r);
  413. REG_FLD_MOD(core_sys_base,
  414. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  415. /* Vid_Mode */
  416. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  417. /* dither truncation configuration */
  418. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  419. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  420. r = FLD_MOD(r, 1, 5, 5);
  421. } else {
  422. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  423. r = FLD_MOD(r, 0, 5, 5);
  424. }
  425. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  426. /* HDMI_Ctrl */
  427. r = hdmi_read_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL);
  428. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  429. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  430. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  431. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL, r);
  432. /* TMDS_CTRL */
  433. REG_FLD_MOD(core_sys_base,
  434. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  435. }
  436. static void hdmi_core_aux_infoframe_avi_config(struct hdmi_ip_data *ip_data,
  437. struct hdmi_core_infoframe_avi info_avi)
  438. {
  439. u32 val;
  440. char sum = 0, checksum = 0;
  441. void __iomem *av_base = hdmi_av_base(ip_data);
  442. sum += 0x82 + 0x002 + 0x00D;
  443. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_TYPE, 0x082);
  444. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_VERS, 0x002);
  445. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_LEN, 0x00D);
  446. val = (info_avi.db1_format << 5) |
  447. (info_avi.db1_active_info << 4) |
  448. (info_avi.db1_bar_info_dv << 2) |
  449. (info_avi.db1_scan_info);
  450. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(0), val);
  451. sum += val;
  452. val = (info_avi.db2_colorimetry << 6) |
  453. (info_avi.db2_aspect_ratio << 4) |
  454. (info_avi.db2_active_fmt_ar);
  455. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(1), val);
  456. sum += val;
  457. val = (info_avi.db3_itc << 7) |
  458. (info_avi.db3_ec << 4) |
  459. (info_avi.db3_q_range << 2) |
  460. (info_avi.db3_nup_scaling);
  461. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(2), val);
  462. sum += val;
  463. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(3),
  464. info_avi.db4_videocode);
  465. sum += info_avi.db4_videocode;
  466. val = info_avi.db5_pixel_repeat;
  467. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(4), val);
  468. sum += val;
  469. val = info_avi.db6_7_line_eoftop & 0x00FF;
  470. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(5), val);
  471. sum += val;
  472. val = ((info_avi.db6_7_line_eoftop >> 8) & 0x00FF);
  473. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(6), val);
  474. sum += val;
  475. val = info_avi.db8_9_line_sofbottom & 0x00FF;
  476. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(7), val);
  477. sum += val;
  478. val = ((info_avi.db8_9_line_sofbottom >> 8) & 0x00FF);
  479. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(8), val);
  480. sum += val;
  481. val = info_avi.db10_11_pixel_eofleft & 0x00FF;
  482. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(9), val);
  483. sum += val;
  484. val = ((info_avi.db10_11_pixel_eofleft >> 8) & 0x00FF);
  485. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(10), val);
  486. sum += val;
  487. val = info_avi.db12_13_pixel_sofright & 0x00FF;
  488. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(11), val);
  489. sum += val;
  490. val = ((info_avi.db12_13_pixel_sofright >> 8) & 0x00FF);
  491. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(12), val);
  492. sum += val;
  493. checksum = 0x100 - sum;
  494. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_CHSUM, checksum);
  495. }
  496. static void hdmi_core_av_packet_config(struct hdmi_ip_data *ip_data,
  497. struct hdmi_core_packet_enable_repeat repeat_cfg)
  498. {
  499. /* enable/repeat the infoframe */
  500. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL1,
  501. (repeat_cfg.audio_pkt << 5) |
  502. (repeat_cfg.audio_pkt_repeat << 4) |
  503. (repeat_cfg.avi_infoframe << 1) |
  504. (repeat_cfg.avi_infoframe_repeat));
  505. /* enable/repeat the packet */
  506. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL2,
  507. (repeat_cfg.gen_cntrl_pkt << 3) |
  508. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  509. (repeat_cfg.generic_pkt << 1) |
  510. (repeat_cfg.generic_pkt_repeat));
  511. }
  512. static void hdmi_wp_init(struct omap_video_timings *timings,
  513. struct hdmi_video_format *video_fmt,
  514. struct hdmi_video_interface *video_int)
  515. {
  516. pr_debug("Enter hdmi_wp_init\n");
  517. timings->hbp = 0;
  518. timings->hfp = 0;
  519. timings->hsw = 0;
  520. timings->vbp = 0;
  521. timings->vfp = 0;
  522. timings->vsw = 0;
  523. video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
  524. video_fmt->y_res = 0;
  525. video_fmt->x_res = 0;
  526. video_int->vsp = 0;
  527. video_int->hsp = 0;
  528. video_int->interlacing = 0;
  529. video_int->tm = 0; /* HDMI_TIMING_SLAVE */
  530. }
  531. void ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data, bool start)
  532. {
  533. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, start, 31, 31);
  534. }
  535. static void hdmi_wp_video_init_format(struct hdmi_video_format *video_fmt,
  536. struct omap_video_timings *timings, struct hdmi_config *param)
  537. {
  538. pr_debug("Enter hdmi_wp_video_init_format\n");
  539. video_fmt->y_res = param->timings.timings.y_res;
  540. video_fmt->x_res = param->timings.timings.x_res;
  541. timings->hbp = param->timings.timings.hbp;
  542. timings->hfp = param->timings.timings.hfp;
  543. timings->hsw = param->timings.timings.hsw;
  544. timings->vbp = param->timings.timings.vbp;
  545. timings->vfp = param->timings.timings.vfp;
  546. timings->vsw = param->timings.timings.vsw;
  547. }
  548. static void hdmi_wp_video_config_format(struct hdmi_ip_data *ip_data,
  549. struct hdmi_video_format *video_fmt)
  550. {
  551. u32 l = 0;
  552. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG,
  553. video_fmt->packing_mode, 10, 8);
  554. l |= FLD_VAL(video_fmt->y_res, 31, 16);
  555. l |= FLD_VAL(video_fmt->x_res, 15, 0);
  556. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_SIZE, l);
  557. }
  558. static void hdmi_wp_video_config_interface(struct hdmi_ip_data *ip_data,
  559. struct hdmi_video_interface *video_int)
  560. {
  561. u32 r;
  562. pr_debug("Enter hdmi_wp_video_config_interface\n");
  563. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG);
  564. r = FLD_MOD(r, video_int->vsp, 7, 7);
  565. r = FLD_MOD(r, video_int->hsp, 6, 6);
  566. r = FLD_MOD(r, video_int->interlacing, 3, 3);
  567. r = FLD_MOD(r, video_int->tm, 1, 0);
  568. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, r);
  569. }
  570. static void hdmi_wp_video_config_timing(struct hdmi_ip_data *ip_data,
  571. struct omap_video_timings *timings)
  572. {
  573. u32 timing_h = 0;
  574. u32 timing_v = 0;
  575. pr_debug("Enter hdmi_wp_video_config_timing\n");
  576. timing_h |= FLD_VAL(timings->hbp, 31, 20);
  577. timing_h |= FLD_VAL(timings->hfp, 19, 8);
  578. timing_h |= FLD_VAL(timings->hsw, 7, 0);
  579. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_H, timing_h);
  580. timing_v |= FLD_VAL(timings->vbp, 31, 20);
  581. timing_v |= FLD_VAL(timings->vfp, 19, 8);
  582. timing_v |= FLD_VAL(timings->vsw, 7, 0);
  583. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_V, timing_v);
  584. }
  585. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data)
  586. {
  587. /* HDMI */
  588. struct omap_video_timings video_timing;
  589. struct hdmi_video_format video_format;
  590. struct hdmi_video_interface video_interface;
  591. /* HDMI core */
  592. struct hdmi_core_infoframe_avi avi_cfg;
  593. struct hdmi_core_video_config v_core_cfg;
  594. struct hdmi_core_packet_enable_repeat repeat_cfg;
  595. struct hdmi_config *cfg = &ip_data->cfg;
  596. hdmi_wp_init(&video_timing, &video_format,
  597. &video_interface);
  598. hdmi_core_init(&v_core_cfg,
  599. &avi_cfg,
  600. &repeat_cfg);
  601. hdmi_wp_video_init_format(&video_format, &video_timing, cfg);
  602. hdmi_wp_video_config_timing(ip_data, &video_timing);
  603. /* video config */
  604. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  605. hdmi_wp_video_config_format(ip_data, &video_format);
  606. video_interface.vsp = cfg->timings.vsync_pol;
  607. video_interface.hsp = cfg->timings.hsync_pol;
  608. video_interface.interlacing = cfg->interlace;
  609. video_interface.tm = 1 ; /* HDMI_TIMING_MASTER_24BIT */
  610. hdmi_wp_video_config_interface(ip_data, &video_interface);
  611. /*
  612. * configure core video part
  613. * set software reset in the core
  614. */
  615. hdmi_core_swreset_assert(ip_data);
  616. /* power down off */
  617. hdmi_core_powerdown_disable(ip_data);
  618. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  619. v_core_cfg.hdmi_dvi = cfg->cm.mode;
  620. hdmi_core_video_config(ip_data, &v_core_cfg);
  621. /* release software reset in the core */
  622. hdmi_core_swreset_release(ip_data);
  623. /*
  624. * configure packet
  625. * info frame video see doc CEA861-D page 65
  626. */
  627. avi_cfg.db1_format = HDMI_INFOFRAME_AVI_DB1Y_RGB;
  628. avi_cfg.db1_active_info =
  629. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF;
  630. avi_cfg.db1_bar_info_dv = HDMI_INFOFRAME_AVI_DB1B_NO;
  631. avi_cfg.db1_scan_info = HDMI_INFOFRAME_AVI_DB1S_0;
  632. avi_cfg.db2_colorimetry = HDMI_INFOFRAME_AVI_DB2C_NO;
  633. avi_cfg.db2_aspect_ratio = HDMI_INFOFRAME_AVI_DB2M_NO;
  634. avi_cfg.db2_active_fmt_ar = HDMI_INFOFRAME_AVI_DB2R_SAME;
  635. avi_cfg.db3_itc = HDMI_INFOFRAME_AVI_DB3ITC_NO;
  636. avi_cfg.db3_ec = HDMI_INFOFRAME_AVI_DB3EC_XVYUV601;
  637. avi_cfg.db3_q_range = HDMI_INFOFRAME_AVI_DB3Q_DEFAULT;
  638. avi_cfg.db3_nup_scaling = HDMI_INFOFRAME_AVI_DB3SC_NO;
  639. avi_cfg.db4_videocode = cfg->cm.code;
  640. avi_cfg.db5_pixel_repeat = HDMI_INFOFRAME_AVI_DB5PR_NO;
  641. avi_cfg.db6_7_line_eoftop = 0;
  642. avi_cfg.db8_9_line_sofbottom = 0;
  643. avi_cfg.db10_11_pixel_eofleft = 0;
  644. avi_cfg.db12_13_pixel_sofright = 0;
  645. hdmi_core_aux_infoframe_avi_config(ip_data, avi_cfg);
  646. /* enable/repeat the infoframe */
  647. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  648. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  649. /* wakeup */
  650. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  651. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  652. hdmi_core_av_packet_config(ip_data, repeat_cfg);
  653. }
  654. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  655. {
  656. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r,\
  657. hdmi_read_reg(hdmi_wp_base(ip_data), r))
  658. DUMPREG(HDMI_WP_REVISION);
  659. DUMPREG(HDMI_WP_SYSCONFIG);
  660. DUMPREG(HDMI_WP_IRQSTATUS_RAW);
  661. DUMPREG(HDMI_WP_IRQSTATUS);
  662. DUMPREG(HDMI_WP_PWR_CTRL);
  663. DUMPREG(HDMI_WP_IRQENABLE_SET);
  664. DUMPREG(HDMI_WP_VIDEO_CFG);
  665. DUMPREG(HDMI_WP_VIDEO_SIZE);
  666. DUMPREG(HDMI_WP_VIDEO_TIMING_H);
  667. DUMPREG(HDMI_WP_VIDEO_TIMING_V);
  668. DUMPREG(HDMI_WP_WP_CLK);
  669. DUMPREG(HDMI_WP_AUDIO_CFG);
  670. DUMPREG(HDMI_WP_AUDIO_CFG2);
  671. DUMPREG(HDMI_WP_AUDIO_CTRL);
  672. DUMPREG(HDMI_WP_AUDIO_DATA);
  673. }
  674. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  675. {
  676. #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
  677. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  678. DUMPPLL(PLLCTRL_PLL_CONTROL);
  679. DUMPPLL(PLLCTRL_PLL_STATUS);
  680. DUMPPLL(PLLCTRL_PLL_GO);
  681. DUMPPLL(PLLCTRL_CFG1);
  682. DUMPPLL(PLLCTRL_CFG2);
  683. DUMPPLL(PLLCTRL_CFG3);
  684. DUMPPLL(PLLCTRL_CFG4);
  685. }
  686. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  687. {
  688. int i;
  689. #define CORE_REG(i, name) name(i)
  690. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  691. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  692. #define DUMPCOREAV(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  693. (i < 10) ? 32 - strlen(#r) : 31 - strlen(#r), " ", \
  694. hdmi_read_reg(hdmi_pll_base(ip_data), CORE_REG(i, r)))
  695. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  696. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  697. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  698. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  699. DUMPCORE(HDMI_CORE_SYS_SRST);
  700. DUMPCORE(HDMI_CORE_CTRL1);
  701. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  702. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  703. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  704. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  705. DUMPCORE(HDMI_CORE_SYS_INTR1);
  706. DUMPCORE(HDMI_CORE_SYS_INTR2);
  707. DUMPCORE(HDMI_CORE_SYS_INTR3);
  708. DUMPCORE(HDMI_CORE_SYS_INTR4);
  709. DUMPCORE(HDMI_CORE_SYS_UMASK1);
  710. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  711. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  712. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  713. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  714. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  715. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  716. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  717. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  718. DUMPCORE(HDMI_CORE_DDC_CMD);
  719. DUMPCORE(HDMI_CORE_DDC_STATUS);
  720. DUMPCORE(HDMI_CORE_DDC_ADDR);
  721. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  722. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  723. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  724. DUMPCORE(HDMI_CORE_DDC_DATA);
  725. DUMPCORE(HDMI_CORE_DDC_SEGM);
  726. DUMPCORE(HDMI_CORE_AV_HDMI_CTRL);
  727. DUMPCORE(HDMI_CORE_AV_DPD);
  728. DUMPCORE(HDMI_CORE_AV_PB_CTRL1);
  729. DUMPCORE(HDMI_CORE_AV_PB_CTRL2);
  730. DUMPCORE(HDMI_CORE_AV_AVI_TYPE);
  731. DUMPCORE(HDMI_CORE_AV_AVI_VERS);
  732. DUMPCORE(HDMI_CORE_AV_AVI_LEN);
  733. DUMPCORE(HDMI_CORE_AV_AVI_CHSUM);
  734. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  735. DUMPCOREAV(i, HDMI_CORE_AV_AVI_DBYTE);
  736. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  737. DUMPCOREAV(i, HDMI_CORE_AV_SPD_DBYTE);
  738. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  739. DUMPCOREAV(i, HDMI_CORE_AV_AUD_DBYTE);
  740. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  741. DUMPCOREAV(i, HDMI_CORE_AV_MPEG_DBYTE);
  742. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  743. DUMPCOREAV(i, HDMI_CORE_AV_GEN_DBYTE);
  744. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  745. DUMPCOREAV(i, HDMI_CORE_AV_GEN2_DBYTE);
  746. DUMPCORE(HDMI_CORE_AV_ACR_CTRL);
  747. DUMPCORE(HDMI_CORE_AV_FREQ_SVAL);
  748. DUMPCORE(HDMI_CORE_AV_N_SVAL1);
  749. DUMPCORE(HDMI_CORE_AV_N_SVAL2);
  750. DUMPCORE(HDMI_CORE_AV_N_SVAL3);
  751. DUMPCORE(HDMI_CORE_AV_CTS_SVAL1);
  752. DUMPCORE(HDMI_CORE_AV_CTS_SVAL2);
  753. DUMPCORE(HDMI_CORE_AV_CTS_SVAL3);
  754. DUMPCORE(HDMI_CORE_AV_CTS_HVAL1);
  755. DUMPCORE(HDMI_CORE_AV_CTS_HVAL2);
  756. DUMPCORE(HDMI_CORE_AV_CTS_HVAL3);
  757. DUMPCORE(HDMI_CORE_AV_AUD_MODE);
  758. DUMPCORE(HDMI_CORE_AV_SPDIF_CTRL);
  759. DUMPCORE(HDMI_CORE_AV_HW_SPDIF_FS);
  760. DUMPCORE(HDMI_CORE_AV_SWAP_I2S);
  761. DUMPCORE(HDMI_CORE_AV_SPDIF_ERTH);
  762. DUMPCORE(HDMI_CORE_AV_I2S_IN_MAP);
  763. DUMPCORE(HDMI_CORE_AV_I2S_IN_CTRL);
  764. DUMPCORE(HDMI_CORE_AV_I2S_CHST0);
  765. DUMPCORE(HDMI_CORE_AV_I2S_CHST1);
  766. DUMPCORE(HDMI_CORE_AV_I2S_CHST2);
  767. DUMPCORE(HDMI_CORE_AV_I2S_CHST4);
  768. DUMPCORE(HDMI_CORE_AV_I2S_CHST5);
  769. DUMPCORE(HDMI_CORE_AV_ASRC);
  770. DUMPCORE(HDMI_CORE_AV_I2S_IN_LEN);
  771. DUMPCORE(HDMI_CORE_AV_HDMI_CTRL);
  772. DUMPCORE(HDMI_CORE_AV_AUDO_TXSTAT);
  773. DUMPCORE(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  774. DUMPCORE(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  775. DUMPCORE(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  776. DUMPCORE(HDMI_CORE_AV_TEST_TXCTRL);
  777. DUMPCORE(HDMI_CORE_AV_DPD);
  778. DUMPCORE(HDMI_CORE_AV_PB_CTRL1);
  779. DUMPCORE(HDMI_CORE_AV_PB_CTRL2);
  780. DUMPCORE(HDMI_CORE_AV_AVI_TYPE);
  781. DUMPCORE(HDMI_CORE_AV_AVI_VERS);
  782. DUMPCORE(HDMI_CORE_AV_AVI_LEN);
  783. DUMPCORE(HDMI_CORE_AV_AVI_CHSUM);
  784. DUMPCORE(HDMI_CORE_AV_SPD_TYPE);
  785. DUMPCORE(HDMI_CORE_AV_SPD_VERS);
  786. DUMPCORE(HDMI_CORE_AV_SPD_LEN);
  787. DUMPCORE(HDMI_CORE_AV_SPD_CHSUM);
  788. DUMPCORE(HDMI_CORE_AV_AUDIO_TYPE);
  789. DUMPCORE(HDMI_CORE_AV_AUDIO_VERS);
  790. DUMPCORE(HDMI_CORE_AV_AUDIO_LEN);
  791. DUMPCORE(HDMI_CORE_AV_AUDIO_CHSUM);
  792. DUMPCORE(HDMI_CORE_AV_MPEG_TYPE);
  793. DUMPCORE(HDMI_CORE_AV_MPEG_VERS);
  794. DUMPCORE(HDMI_CORE_AV_MPEG_LEN);
  795. DUMPCORE(HDMI_CORE_AV_MPEG_CHSUM);
  796. DUMPCORE(HDMI_CORE_AV_CP_BYTE1);
  797. DUMPCORE(HDMI_CORE_AV_CEC_ADDR_ID);
  798. }
  799. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  800. {
  801. #define DUMPPHY(r) seq_printf(s, "%-35s %08x\n", #r,\
  802. hdmi_read_reg(hdmi_phy_base(ip_data), r))
  803. DUMPPHY(HDMI_TXPHY_TX_CTRL);
  804. DUMPPHY(HDMI_TXPHY_DIGITAL_CTRL);
  805. DUMPPHY(HDMI_TXPHY_POWER_CTRL);
  806. DUMPPHY(HDMI_TXPHY_PAD_CFG_CTRL);
  807. }
  808. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  809. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  810. void hdmi_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  811. struct hdmi_audio_format *aud_fmt)
  812. {
  813. u32 r;
  814. DSSDBG("Enter hdmi_wp_audio_config_format\n");
  815. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG);
  816. r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
  817. r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
  818. r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
  819. r = FLD_MOD(r, aud_fmt->type, 4, 4);
  820. r = FLD_MOD(r, aud_fmt->justification, 3, 3);
  821. r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
  822. r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
  823. r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
  824. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG, r);
  825. }
  826. void hdmi_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  827. struct hdmi_audio_dma *aud_dma)
  828. {
  829. u32 r;
  830. DSSDBG("Enter hdmi_wp_audio_config_dma\n");
  831. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2);
  832. r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
  833. r = FLD_MOD(r, aud_dma->block_size, 7, 0);
  834. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2, r);
  835. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL);
  836. r = FLD_MOD(r, aud_dma->mode, 9, 9);
  837. r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
  838. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL, r);
  839. }
  840. void hdmi_core_audio_config(struct hdmi_ip_data *ip_data,
  841. struct hdmi_core_audio_config *cfg)
  842. {
  843. u32 r;
  844. void __iomem *av_base = hdmi_av_base(ip_data);
  845. /* audio clock recovery parameters */
  846. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  847. r = FLD_MOD(r, cfg->use_mclk, 2, 2);
  848. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  849. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  850. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  851. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  852. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  853. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  854. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  855. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  856. REG_FLD_MOD(av_base,
  857. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  858. REG_FLD_MOD(av_base,
  859. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  860. } else {
  861. /*
  862. * HDMI IP uses this configuration to divide the MCLK to
  863. * update CTS value.
  864. */
  865. REG_FLD_MOD(av_base,
  866. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  867. /* Configure clock for audio packets */
  868. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  869. cfg->aud_par_busclk, 7, 0);
  870. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  871. (cfg->aud_par_busclk >> 8), 7, 0);
  872. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  873. (cfg->aud_par_busclk >> 16), 7, 0);
  874. }
  875. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  876. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  877. cfg->fs_override, 1, 1);
  878. /* I2S parameters */
  879. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_CHST4,
  880. cfg->freq_sample, 3, 0);
  881. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  882. r = FLD_MOD(r, cfg->i2s_cfg.en_high_bitrate_aud, 7, 7);
  883. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  884. r = FLD_MOD(r, cfg->i2s_cfg.cbit_order, 5, 5);
  885. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  886. r = FLD_MOD(r, cfg->i2s_cfg.ws_polarity, 3, 3);
  887. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  888. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  889. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  890. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  891. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_CHST5);
  892. r = FLD_MOD(r, cfg->freq_sample, 7, 4);
  893. r = FLD_MOD(r, cfg->i2s_cfg.word_length, 3, 1);
  894. r = FLD_MOD(r, cfg->i2s_cfg.word_max_length, 0, 0);
  895. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5, r);
  896. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  897. cfg->i2s_cfg.in_length_bits, 3, 0);
  898. /* Audio channels and mode parameters */
  899. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  900. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  901. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  902. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  903. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  904. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  905. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  906. }
  907. void hdmi_core_audio_infoframe_config(struct hdmi_ip_data *ip_data,
  908. struct hdmi_core_infoframe_audio *info_aud)
  909. {
  910. u8 val;
  911. u8 sum = 0, checksum = 0;
  912. void __iomem *av_base = hdmi_av_base(ip_data);
  913. /*
  914. * Set audio info frame type, version and length as
  915. * described in HDMI 1.4a Section 8.2.2 specification.
  916. * Checksum calculation is defined in Section 5.3.5.
  917. */
  918. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  919. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  920. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  921. sum += 0x84 + 0x001 + 0x00a;
  922. val = (info_aud->db1_coding_type << 4)
  923. | (info_aud->db1_channel_count - 1);
  924. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0), val);
  925. sum += val;
  926. val = (info_aud->db2_sample_freq << 2) | info_aud->db2_sample_size;
  927. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1), val);
  928. sum += val;
  929. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), 0x00);
  930. val = info_aud->db4_channel_alloc;
  931. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), val);
  932. sum += val;
  933. val = (info_aud->db5_downmix_inh << 7) | (info_aud->db5_lsv << 3);
  934. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4), val);
  935. sum += val;
  936. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  937. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  938. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  939. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  940. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  941. checksum = 0x100 - sum;
  942. hdmi_write_reg(av_base,
  943. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  944. /*
  945. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  946. * is available.
  947. */
  948. }
  949. int hdmi_config_audio_acr(struct hdmi_ip_data *ip_data,
  950. u32 sample_freq, u32 *n, u32 *cts)
  951. {
  952. u32 r;
  953. u32 deep_color = 0;
  954. u32 pclk = ip_data->cfg.timings.timings.pixel_clock;
  955. if (n == NULL || cts == NULL)
  956. return -EINVAL;
  957. /*
  958. * Obtain current deep color configuration. This needed
  959. * to calculate the TMDS clock based on the pixel clock.
  960. */
  961. r = REG_GET(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, 1, 0);
  962. switch (r) {
  963. case 1: /* No deep color selected */
  964. deep_color = 100;
  965. break;
  966. case 2: /* 10-bit deep color selected */
  967. deep_color = 125;
  968. break;
  969. case 3: /* 12-bit deep color selected */
  970. deep_color = 150;
  971. break;
  972. default:
  973. return -EINVAL;
  974. }
  975. switch (sample_freq) {
  976. case 32000:
  977. if ((deep_color == 125) && ((pclk == 54054)
  978. || (pclk == 74250)))
  979. *n = 8192;
  980. else
  981. *n = 4096;
  982. break;
  983. case 44100:
  984. *n = 6272;
  985. break;
  986. case 48000:
  987. if ((deep_color == 125) && ((pclk == 54054)
  988. || (pclk == 74250)))
  989. *n = 8192;
  990. else
  991. *n = 6144;
  992. break;
  993. default:
  994. *n = 0;
  995. return -EINVAL;
  996. }
  997. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  998. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  999. return 0;
  1000. }
  1001. void ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data, bool enable)
  1002. {
  1003. REG_FLD_MOD(hdmi_av_base(ip_data),
  1004. HDMI_CORE_AV_AUD_MODE, enable, 0, 0);
  1005. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1006. HDMI_WP_AUDIO_CTRL, enable, 31, 31);
  1007. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1008. HDMI_WP_AUDIO_CTRL, enable, 30, 30);
  1009. }
  1010. #endif